perf_event.c 36.0 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/highmem.h>
25
#include <linux/cpu.h>
26
#include <linux/bitops.h>
I
Ingo Molnar 已提交
27 28

#include <asm/apic.h>
29
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
30
#include <asm/nmi.h>
I
Ingo Molnar 已提交
31

32
static u64 perf_event_mask __read_mostly;
33

34
struct event_constraint {
35 36
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
37
		u64		idxmsk64;
38
	};
39 40
	u64	code;
	u64	cmask;
41
	int	weight;
42 43
};

44 45 46 47 48 49 50
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

51 52
#define MAX_LBR_ENTRIES		16

53
struct cpu_hw_events {
54 55 56
	/*
	 * Generic x86 PMC bits
	 */
57
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
58
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
59
	unsigned long		interrupts;
60
	int			enabled;
I
Ingo Molnar 已提交
61

62 63 64
	int			n_events;
	int			n_added;
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
65
	u64			tags[X86_PMC_IDX_MAX];
66
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
67 68 69 70 71 72 73

	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

74 75 76 77 78 79 80 81
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

82 83 84
	/*
	 * AMD specific bits
	 */
85
	struct amd_nb		*amd_nb;
86 87
};

88
#define __EVENT_CONSTRAINT(c, n, m, w) {\
89
	{ .idxmsk64 = (n) },		\
90 91
	.code = (c),			\
	.cmask = (m),			\
92
	.weight = (w),			\
93
}
94

95 96 97
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

98 99 100
/*
 * Constraint on the Event code.
 */
101 102
#define INTEL_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVTSEL_MASK)
103

104 105 106
/*
 * Constraint on the Event code + UMask + fixed-mask
 */
107
#define FIXED_EVENT_CONSTRAINT(c, n)	\
108
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), INTEL_ARCH_FIXED_MASK)
109

110 111 112 113 114 115
/*
 * Constraint on the Event code + UMask
 */
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

116 117 118 119 120
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
	for ((e) = (c); (e)->cmask; (e)++)
121

I
Ingo Molnar 已提交
122
/*
123
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
124
 */
125
struct x86_pmu {
126 127 128
	/*
	 * Generic x86 PMC bits
	 */
129 130
	const char	*name;
	int		version;
131
	int		(*handle_irq)(struct pt_regs *);
132 133
	void		(*disable_all)(void);
	void		(*enable_all)(void);
134 135
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
136 137
	unsigned	eventsel;
	unsigned	perfctr;
138 139
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
140
	int		max_events;
141 142 143 144
	int		num_events;
	int		num_events_fixed;
	int		event_bits;
	u64		event_mask;
145
	int		apic;
146
	u64		max_period;
147 148 149 150
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

151 152
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
153
	struct event_constraint *event_constraints;
154 155 156 157 158

	void		(*cpu_prepare)(int cpu);
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
159 160 161 162 163 164 165 166 167 168 169 170 171

	/*
	 * Intel Arch Perfmon v2+
	 */
	u64		intel_ctrl;

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
172 173 174 175 176 177 178

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
	int		lbr_format;		   /* hardware format     */
179 180
};

181
static struct x86_pmu x86_pmu __read_mostly;
182

183
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
184 185
	.enabled = 1,
};
I
Ingo Molnar 已提交
186

187
static int x86_perf_event_set_period(struct perf_event *event);
188

189
/*
190
 * Generalized hw caching related hw_event table, filled
191
 * in on a per model basis. A value of 0 means
192 193
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
194 195 196 197 198 199 200 201 202 203
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

204
/*
205 206
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
207 208
 * Returns the delta events processed.
 */
209
static u64
210
x86_perf_event_update(struct perf_event *event)
211
{
212
	struct hw_perf_event *hwc = &event->hw;
213
	int shift = 64 - x86_pmu.event_bits;
214
	u64 prev_raw_count, new_raw_count;
215
	int idx = hwc->idx;
216
	s64 delta;
217

218 219 220
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

221
	/*
222
	 * Careful: an NMI might modify the previous event value.
223 224 225
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
226
	 * count to the generic event atomically:
227 228 229
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
230
	rdmsrl(hwc->event_base + idx, new_raw_count);
231 232 233 234 235 236 237 238

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
239
	 * (event-)time and add that to the generic event.
240 241
	 *
	 * Careful, not all hw sign-extends above the physical width
242
	 * of the count.
243
	 */
244 245
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
246

247
	atomic64_add(delta, &event->count);
248
	atomic64_sub(delta, &hwc->period_left);
249 250

	return new_raw_count;
251 252
}

253
static atomic_t active_events;
P
Peter Zijlstra 已提交
254 255 256 257
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
258
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
259 260 261 262 263
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

264
	for (i = 0; i < x86_pmu.num_events; i++) {
265
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
266 267 268
			goto perfctr_fail;
	}

269
	for (i = 0; i < x86_pmu.num_events; i++) {
270
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
271 272
			goto eventsel_fail;
	}
273
#endif
P
Peter Zijlstra 已提交
274 275 276

	return true;

277
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
278 279
eventsel_fail:
	for (i--; i >= 0; i--)
280
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
281

282
	i = x86_pmu.num_events;
P
Peter Zijlstra 已提交
283 284 285

perfctr_fail:
	for (i--; i >= 0; i--)
286
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
287 288 289 290 291

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
292
#endif
P
Peter Zijlstra 已提交
293 294 295 296
}

static void release_pmc_hardware(void)
{
297
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
298 299
	int i;

300
	for (i = 0; i < x86_pmu.num_events; i++) {
301 302
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
303 304 305 306
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
307
#endif
P
Peter Zijlstra 已提交
308 309
}

310 311
static int reserve_ds_buffers(void);
static void release_ds_buffers(void);
312

313
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
314
{
315
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
316
		release_pmc_hardware();
317
		release_ds_buffers();
P
Peter Zijlstra 已提交
318 319 320 321
		mutex_unlock(&pmc_reserve_mutex);
	}
}

322 323 324 325 326
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

327
static inline int
328
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

I
Ingo Molnar 已提交
360
/*
361
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
362
 */
363
static int __hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
364
{
365 366
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
367
	u64 config;
P
Peter Zijlstra 已提交
368
	int err;
I
Ingo Molnar 已提交
369

370 371
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
372

P
Peter Zijlstra 已提交
373
	err = 0;
374
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
375
		mutex_lock(&pmc_reserve_mutex);
376
		if (atomic_read(&active_events) == 0) {
377 378 379
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
380
				err = reserve_ds_buffers();
381 382
		}
		if (!err)
383
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
384 385 386 387 388
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

389
	event->destroy = hw_perf_event_destroy;
390

I
Ingo Molnar 已提交
391
	/*
392
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
393 394
	 * (keep 'enabled' bit clear for now)
	 */
395
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
396

397
	hwc->idx = -1;
398 399
	hwc->last_cpu = -1;
	hwc->last_tag = ~0ULL;
400

I
Ingo Molnar 已提交
401
	/*
402
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
403
	 */
404
	if (!attr->exclude_user)
405
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
406
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
407
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
408

409
	if (!hwc->sample_period) {
410
		hwc->sample_period = x86_pmu.max_period;
411
		hwc->last_period = hwc->sample_period;
412
		atomic64_set(&hwc->period_left, hwc->sample_period);
413 414 415 416
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
417 418
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
419 420 421
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
422
	}
423

I
Ingo Molnar 已提交
424
	/*
425
	 * Raw hw_event type provide the config in the hw_event structure
I
Ingo Molnar 已提交
426
	 */
427 428
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
429 430 431
		if ((hwc->config & ARCH_PERFMON_EVENTSEL_ANY) &&
		    perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN))
			return -EACCES;
432
		return 0;
I
Ingo Molnar 已提交
433 434
	}

435 436 437 438 439
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
440

441 442 443
	/*
	 * The generic map:
	 */
444 445 446 447 448 449 450 451
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

452 453 454 455
	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
456 457
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
458
		if (!x86_pmu.bts)
459 460 461 462 463 464
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
			return -EOPNOTSUPP;
	}
465

466
	hwc->config |= config;
P
Peter Zijlstra 已提交
467

I
Ingo Molnar 已提交
468 469 470
	return 0;
}

471
static void x86_pmu_disable_all(void)
472
{
473
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
474 475
	int idx;

476
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
477 478
		u64 val;

479
		if (!test_bit(idx, cpuc->active_mask))
480
			continue;
481
		rdmsrl(x86_pmu.eventsel + idx, val);
482
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
483
			continue;
484
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
485
		wrmsrl(x86_pmu.eventsel + idx, val);
486 487 488
	}
}

489
void hw_perf_disable(void)
490
{
491 492
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

493
	if (!x86_pmu_initialized())
494
		return;
495

496 497 498 499 500 501
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
502 503

	x86_pmu.disable_all();
504
}
I
Ingo Molnar 已提交
505

506
static void x86_pmu_enable_all(void)
507
{
508
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
509 510
	int idx;

511 512
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
		struct perf_event *event = cpuc->events[idx];
513
		u64 val;
514

515
		if (!test_bit(idx, cpuc->active_mask))
516
			continue;
517

518
		val = event->hw.config;
519
		val |= ARCH_PERFMON_EVENTSEL_ENABLE;
520
		wrmsrl(x86_pmu.eventsel + idx, val);
521 522 523
	}
}

524 525 526 527 528 529 530 531 532
static const struct pmu pmu;

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
533
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
534
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
535
	int i, j, w, wmax, num = 0;
536 537 538 539 540
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
541 542
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
543 544
	}

545 546 547
	/*
	 * fastpath, try to reuse previous register
	 */
548
	for (i = 0; i < n; i++) {
549
		hwc = &cpuc->event_list[i]->hw;
550
		c = constraints[i];
551 552 553 554 555 556

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
557
		if (!test_bit(hwc->idx, c->idxmsk))
558 559 560 561 562 563
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
564
		__set_bit(hwc->idx, used_mask);
565 566 567
		if (assign)
			assign[i] = hwc->idx;
	}
568
	if (i == n)
569 570 571 572 573 574 575 576
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
	wmax = x86_pmu.num_events;

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
	if (x86_pmu.num_events_fixed)
		wmax++;

596
	for (w = 1, num = n; num && w <= wmax; w++) {
597
		/* for each event */
598
		for (i = 0; num && i < n; i++) {
599
			c = constraints[i];
600 601
			hwc = &cpuc->event_list[i]->hw;

602
			if (c->weight != w)
603 604
				continue;

605
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
606 607 608 609 610 611 612
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
613
			__set_bit(j, used_mask);
614

615 616 617 618 619
			if (assign)
				assign[i] = j;
			num--;
		}
	}
620
done:
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

	max_count = x86_pmu.num_events + x86_pmu.num_events_fixed;

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
659
		    event->state <= PERF_EVENT_STATE_OFF)
660 661 662 663 664 665 666 667 668 669 670 671
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
672
				struct cpu_hw_events *cpuc, int i)
673
{
674 675 676 677 678
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

697 698 699 700 701 702 703 704 705
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
706
static int x86_pmu_start(struct perf_event *event);
707
static void x86_pmu_stop(struct perf_event *event);
708

709
void hw_perf_enable(void)
710
{
711 712 713 714 715
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
	int i;

716
	if (!x86_pmu_initialized())
717
		return;
718 719 720 721

	if (cpuc->enabled)
		return;

722
	if (cpuc->n_added) {
723
		int n_running = cpuc->n_events - cpuc->n_added;
724 725 726 727 728 729 730
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
731
		for (i = 0; i < n_running; i++) {
732 733 734 735

			event = cpuc->event_list[i];
			hwc = &event->hw;

736 737 738 739 740 741 742 743
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
744 745
				continue;

746
			x86_pmu_stop(event);
747 748 749 750 751 752 753 754 755

			hwc->idx = -1;
		}

		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

756 757 758 759
			if (i < n_running &&
			    match_prev_assignment(hwc, cpuc, i))
				continue;

P
Peter Zijlstra 已提交
760
			if (hwc->idx == -1)
761
				x86_assign_hw_event(event, cpuc, i);
762

P
Peter Zijlstra 已提交
763
			x86_pmu_start(event);
764 765 766 767
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
768 769 770 771

	cpuc->enabled = 1;
	barrier();

772
	x86_pmu.enable_all();
773 774
}

775
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc)
776
{
777
	(void)checking_wrmsrl(hwc->config_base + hwc->idx,
778
			      hwc->config | ARCH_PERFMON_EVENTSEL_ENABLE);
779 780
}

781
static inline void x86_pmu_disable_event(struct perf_event *event)
782
{
783 784
	struct hw_perf_event *hwc = &event->hw;
	(void)checking_wrmsrl(hwc->config_base + hwc->idx, hwc->config);
785 786
}

787
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
788

789 790
/*
 * Set the next IRQ period, based on the hwc->period_left value.
791
 * To be called with the event disabled in hw:
792
 */
793
static int
794
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
795
{
796
	struct hw_perf_event *hwc = &event->hw;
797
	s64 left = atomic64_read(&hwc->period_left);
798
	s64 period = hwc->sample_period;
799
	int err, ret = 0, idx = hwc->idx;
800

801 802 803
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

804
	/*
805
	 * If we are way outside a reasonable range then just skip forward:
806 807 808 809
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
810
		hwc->last_period = period;
811
		ret = 1;
812 813 814 815 816
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
817
		hwc->last_period = period;
818
		ret = 1;
819
	}
820
	/*
821
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
822 823 824
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
825

826 827 828
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

829
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
830 831

	/*
832
	 * The hw event starts counting from this event offset,
833 834
	 * mark it to be able to extra future deltas:
	 */
835
	atomic64_set(&hwc->prev_count, (u64)-left);
836

837 838
	err = checking_wrmsrl(hwc->event_base + idx,
			     (u64)(-left) & x86_pmu.event_mask);
839

840
	perf_event_update_userpage(event);
841

842
	return ret;
843 844
}

845
static void x86_pmu_enable_event(struct perf_event *event)
846
{
847
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
848
	if (cpuc->enabled)
849
		__x86_pmu_enable_event(&event->hw);
I
Ingo Molnar 已提交
850 851
}

852
/*
853 854 855 856 857 858 859
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
860 861 862 863
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
864 865 866
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
867

868
	hwc = &event->hw;
869

870 871 872 873
	n0 = cpuc->n_events;
	n = collect_events(cpuc, event, false);
	if (n < 0)
		return n;
874

875 876 877 878 879 880 881 882
	ret = x86_schedule_events(cpuc, n, assign);
	if (ret)
		return ret;
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
883

884
	cpuc->n_events = n;
885
	cpuc->n_added += n - n0;
886 887

	return 0;
I
Ingo Molnar 已提交
888 889
}

890 891
static int x86_pmu_start(struct perf_event *event)
{
P
Peter Zijlstra 已提交
892 893 894 895
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

	if (idx == -1)
896 897
		return -EAGAIN;

898
	x86_perf_event_set_period(event);
P
Peter Zijlstra 已提交
899 900
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
901
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
902
	perf_event_update_userpage(event);
903 904 905 906

	return 0;
}

907
static void x86_pmu_unthrottle(struct perf_event *event)
908
{
909 910
	int ret = x86_pmu_start(event);
	WARN_ON_ONCE(ret);
911 912
}

913
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
914
{
915
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
916
	u64 pebs;
917
	struct cpu_hw_events *cpuc;
918
	unsigned long flags;
919 920
	int cpu, idx;

921
	if (!x86_pmu.num_events)
922
		return;
I
Ingo Molnar 已提交
923

924
	local_irq_save(flags);
I
Ingo Molnar 已提交
925 926

	cpu = smp_processor_id();
927
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
928

929
	if (x86_pmu.version >= 2) {
930 931 932 933
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
934
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
935 936 937 938 939 940

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
941
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
942
	}
943
	pr_info("CPU#%d: active:       %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
944

945
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
946 947
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
948

949
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
950

951
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
952
			cpu, idx, pmc_ctrl);
953
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
954
			cpu, idx, pmc_count);
955
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
956
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
957
	}
958
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
959 960
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

961
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
962 963
			cpu, idx, pmc_count);
	}
964
	local_irq_restore(flags);
I
Ingo Molnar 已提交
965 966
}

967
static void x86_pmu_stop(struct perf_event *event)
I
Ingo Molnar 已提交
968
{
969
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
970
	struct hw_perf_event *hwc = &event->hw;
971
	int idx = hwc->idx;
I
Ingo Molnar 已提交
972

973 974 975
	if (!__test_and_clear_bit(idx, cpuc->active_mask))
		return;

976
	x86_pmu.disable(event);
I
Ingo Molnar 已提交
977

978
	/*
979
	 * Drain the remaining delta count out of a event
980 981
	 * that we are disabling:
	 */
982
	x86_perf_event_update(event);
983

984
	cpuc->events[idx] = NULL;
985 986 987 988 989 990 991
}

static void x86_pmu_disable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

992
	x86_pmu_stop(event);
993

994 995 996 997 998 999 1000 1001 1002 1003
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1004
			break;
1005 1006
		}
	}
1007
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1008 1009
}

1010
static int x86_pmu_handle_irq(struct pt_regs *regs)
1011
{
1012
	struct perf_sample_data data;
1013 1014 1015
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
1016
	int idx, handled = 0;
1017 1018
	u64 val;

1019
	perf_sample_data_init(&data, 0);
1020

1021
	cpuc = &__get_cpu_var(cpu_hw_events);
1022

1023
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1024
		if (!test_bit(idx, cpuc->active_mask))
1025
			continue;
1026

1027 1028
		event = cpuc->events[idx];
		hwc = &event->hw;
1029

1030
		val = x86_perf_event_update(event);
1031
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
1032
			continue;
1033

1034
		/*
1035
		 * event overflow
1036 1037
		 */
		handled		= 1;
1038
		data.period	= event->hw.last_period;
1039

1040
		if (!x86_perf_event_set_period(event))
1041 1042
			continue;

1043
		if (perf_event_overflow(event, 1, &data, regs))
1044
			x86_pmu_stop(event);
1045
	}
1046

1047 1048 1049
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1050 1051
	return handled;
}
1052

1053 1054 1055 1056 1057
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
1058
	perf_event_do_pending();
1059 1060 1061
	irq_exit();
}

1062
void set_perf_event_pending(void)
1063
{
1064
#ifdef CONFIG_X86_LOCAL_APIC
1065 1066 1067
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

1068
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
1069
#endif
1070 1071
}

1072
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1073
{
1074 1075
#ifdef CONFIG_X86_LOCAL_APIC
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1076
		return;
1077

I
Ingo Molnar 已提交
1078
	/*
1079
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1080
	 */
1081
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1082
#endif
I
Ingo Molnar 已提交
1083 1084 1085
}

static int __kprobes
1086
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1087 1088 1089 1090
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1091

1092
	if (!atomic_read(&active_events))
1093 1094
		return NOTIFY_DONE;

1095 1096 1097 1098
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1099

1100
	default:
I
Ingo Molnar 已提交
1101
		return NOTIFY_DONE;
1102
	}
I
Ingo Molnar 已提交
1103 1104 1105

	regs = args->regs;

1106
#ifdef CONFIG_X86_LOCAL_APIC
I
Ingo Molnar 已提交
1107
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1108
#endif
1109 1110
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
1111
	 * events could trigger 'simultaneously' raising two back-to-back NMIs.
1112 1113 1114 1115
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1116
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1117

1118
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1119 1120
}

1121 1122 1123 1124 1125 1126
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
	.priority		= 1
};

1127
static struct event_constraint unconstrained;
1128
static struct event_constraint emptyconstraint;
1129 1130

static struct event_constraint *
1131
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1132
{
1133
	struct event_constraint *c;
1134 1135 1136

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1137 1138
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1139 1140
		}
	}
1141 1142

	return &unconstrained;
1143 1144 1145
}

static int x86_event_sched_in(struct perf_event *event,
1146
			  struct perf_cpu_context *cpuctx)
1147 1148 1149 1150
{
	int ret = 0;

	event->state = PERF_EVENT_STATE_ACTIVE;
1151
	event->oncpu = smp_processor_id();
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	event->tstamp_running += event->ctx->time - event->tstamp_stopped;

	if (!is_x86_event(event))
		ret = event->pmu->enable(event);

	if (!ret && !is_software_event(event))
		cpuctx->active_oncpu++;

	if (!ret && event->attr.exclusive)
		cpuctx->exclusive = 1;

	return ret;
}

static void x86_event_sched_out(struct perf_event *event,
1167
			    struct perf_cpu_context *cpuctx)
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
{
	event->state = PERF_EVENT_STATE_INACTIVE;
	event->oncpu = -1;

	if (!is_x86_event(event))
		event->pmu->disable(event);

	event->tstamp_running -= event->ctx->time - event->tstamp_stopped;

	if (!is_software_event(event))
		cpuctx->active_oncpu--;

	if (event->attr.exclusive || !cpuctx->active_oncpu)
		cpuctx->exclusive = 0;
}

/*
 * Called to enable a whole group of events.
 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
 * Assumes the caller has disabled interrupts and has
 * frozen the PMU with hw_perf_save_disable.
 *
 * called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
 */
int hw_perf_group_sched_in(struct perf_event *leader,
	       struct perf_cpu_context *cpuctx,
1195
	       struct perf_event_context *ctx)
1196
{
1197
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	struct perf_event *sub;
	int assign[X86_PMC_IDX_MAX];
	int n0, n1, ret;

	/* n0 = total number of events */
	n0 = collect_events(cpuc, leader, true);
	if (n0 < 0)
		return n0;

	ret = x86_schedule_events(cpuc, n0, assign);
	if (ret)
		return ret;

1211
	ret = x86_event_sched_in(leader, cpuctx);
1212 1213 1214 1215 1216
	if (ret)
		return ret;

	n1 = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
1217
		if (sub->state > PERF_EVENT_STATE_OFF) {
1218
			ret = x86_event_sched_in(sub, cpuctx);
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
			if (ret)
				goto undo;
			++n1;
		}
	}
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n0*sizeof(int));

	cpuc->n_events  = n0;
1231
	cpuc->n_added  += n1;
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	ctx->nr_active += n1;

	/*
	 * 1 means successful and events are active
	 * This is not quite true because we defer
	 * actual activation until hw_perf_enable() but
	 * this way we* ensure caller won't try to enable
	 * individual events
	 */
	return 1;
undo:
1243
	x86_event_sched_out(leader, cpuctx);
1244 1245 1246
	n0  = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
		if (sub->state == PERF_EVENT_STATE_ACTIVE) {
1247
			x86_event_sched_out(sub, cpuctx);
1248 1249 1250 1251 1252 1253 1254
			if (++n0 == n1)
				break;
		}
	}
	return ret;
}

1255 1256
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1257
#include "perf_event_intel_lbr.c"
1258
#include "perf_event_intel_ds.c"
1259
#include "perf_event_intel.c"
1260

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
			x86_pmu.cpu_prepare(cpu);
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

	return NOTIFY_OK;
}

1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1304
void __init init_hw_perf_events(void)
1305
{
1306
	struct event_constraint *c;
1307 1308
	int err;

1309
	pr_info("Performance Events: ");
1310

1311 1312
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1313
		err = intel_pmu_init();
1314
		break;
1315
	case X86_VENDOR_AMD:
1316
		err = amd_pmu_init();
1317
		break;
1318 1319
	default:
		return;
1320
	}
1321
	if (err != 0) {
1322
		pr_cont("no PMU driver, software events only.\n");
1323
		return;
1324
	}
1325

1326 1327
	pmu_check_apic();

1328
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1329

1330 1331 1332 1333
	if (x86_pmu.num_events > X86_PMC_MAX_GENERIC) {
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
		     x86_pmu.num_events, X86_PMC_MAX_GENERIC);
		x86_pmu.num_events = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1334
	}
1335 1336
	perf_event_mask = (1 << x86_pmu.num_events) - 1;
	perf_max_events = x86_pmu.num_events;
I
Ingo Molnar 已提交
1337

1338 1339 1340 1341
	if (x86_pmu.num_events_fixed > X86_PMC_MAX_FIXED) {
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
		     x86_pmu.num_events_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_events_fixed = X86_PMC_MAX_FIXED;
1342
	}
1343

1344 1345 1346
	perf_event_mask |=
		((1LL << x86_pmu.num_events_fixed)-1) << X86_PMC_IDX_FIXED;
	x86_pmu.intel_ctrl = perf_event_mask;
I
Ingo Molnar 已提交
1347

1348 1349
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1350

1351
	unconstrained = (struct event_constraint)
1352 1353
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_events) - 1,
				   0, x86_pmu.num_events);
1354

1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
			if (c->cmask != INTEL_ARCH_FIXED_MASK)
				continue;

			c->idxmsk64 |= (1ULL << x86_pmu.num_events) - 1;
			c->weight += x86_pmu.num_events;
		}
	}

I
Ingo Molnar 已提交
1365 1366 1367 1368 1369 1370 1371
	pr_info("... version:                %d\n",     x86_pmu.version);
	pr_info("... bit width:              %d\n",     x86_pmu.event_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_events);
	pr_info("... value mask:             %016Lx\n", x86_pmu.event_mask);
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_events_fixed);
	pr_info("... event mask:             %016Lx\n", perf_event_mask);
1372 1373

	perf_cpu_notifier(x86_pmu_notifier);
I
Ingo Molnar 已提交
1374
}
I
Ingo Molnar 已提交
1375

1376
static inline void x86_pmu_read(struct perf_event *event)
1377
{
1378
	x86_perf_event_update(event);
1379 1380
}

1381 1382 1383
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
1384 1385
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
1386
	.read		= x86_pmu_read,
1387
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1388 1389
};

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1416 1417 1418 1419
/*
 * validate a single event group
 *
 * validation include:
1420 1421 1422
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1423 1424 1425 1426
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1427 1428
static int validate_group(struct perf_event *event)
{
1429
	struct perf_event *leader = event->group_leader;
1430 1431
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1432

1433 1434 1435 1436
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1437

1438 1439 1440 1441 1442 1443
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1444 1445
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1446
	if (n < 0)
1447
		goto out_free;
1448

1449 1450
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1451
	if (n < 0)
1452
		goto out_free;
1453

1454
	fake_cpuc->n_events = n;
1455

1456 1457 1458 1459 1460 1461
	ret = x86_schedule_events(fake_cpuc, n, NULL);

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1462 1463
}

1464
const struct pmu *hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1465
{
1466
	const struct pmu *tmp;
I
Ingo Molnar 已提交
1467 1468
	int err;

1469
	err = __hw_perf_event_init(event);
1470
	if (!err) {
1471 1472 1473 1474 1475 1476 1477 1478
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1479 1480
		if (event->group_leader != event)
			err = validate_group(event);
1481 1482
		else
			err = validate_event(event);
1483 1484

		event->pmu = tmp;
1485
	}
1486
	if (err) {
1487 1488
		if (event->destroy)
			event->destroy(event);
1489
		return ERR_PTR(err);
1490
	}
I
Ingo Molnar 已提交
1491

1492
	return &pmu;
I
Ingo Molnar 已提交
1493
}
1494 1495 1496 1497 1498 1499

/*
 * callchain support
 */

static inline
1500
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
1501
{
1502
	if (entry->nr < PERF_MAX_STACK_DEPTH)
1503 1504 1505
		entry->ip[entry->nr++] = ip;
}

1506 1507
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1523
	return 0;
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1539
	.walk_stack		= print_context_stack_bp,
1540 1541
};

1542 1543
#include "../dumpstack.h"

1544 1545 1546
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
1547
	callchain_store(entry, PERF_CONTEXT_KERNEL);
1548
	callchain_store(entry, regs->ip);
1549

1550
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
1551 1552
}

1553 1554 1555 1556 1557
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
1558
{
1559 1560 1561 1562 1563
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
1564 1565
	int ret;

1566 1567 1568 1569
	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;
1570

1571 1572
		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);
1573

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
1595 1596 1597 1598 1599 1600 1601 1602
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

1603 1604 1605
	if (!user_mode(regs))
		regs = task_pt_regs(current);

1606
	fp = (void __user *)regs->bp;
1607

1608
	callchain_store(entry, PERF_CONTEXT_USER);
1609 1610
	callchain_store(entry, regs->ip);

1611
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1612
		frame.next_frame	     = NULL;
1613 1614 1615 1616 1617
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

1618
		if ((unsigned long)fp < regs->sp)
1619 1620 1621
			break;

		callchain_store(entry, frame.return_address);
1622
		fp = frame.next_frame;
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
1651
		entry = &__get_cpu_var(pmc_nmi_entry);
1652
	else
1653
		entry = &__get_cpu_var(pmc_irq_entry);
1654 1655 1656 1657 1658 1659 1660

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}