perf_event.c 35.6 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/highmem.h>
25
#include <linux/cpu.h>
26
#include <linux/bitops.h>
I
Ingo Molnar 已提交
27 28

#include <asm/apic.h>
29
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
30
#include <asm/nmi.h>
I
Ingo Molnar 已提交
31

32
static u64 perf_event_mask __read_mostly;
33

34
struct event_constraint {
35 36
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
37
		u64		idxmsk64;
38
	};
39 40
	u64	code;
	u64	cmask;
41
	int	weight;
42 43
};

44 45 46 47 48 49 50
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

51
struct cpu_hw_events {
52 53 54
	/*
	 * Generic x86 PMC bits
	 */
55
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
56
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
57
	unsigned long		interrupts;
58
	int			enabled;
I
Ingo Molnar 已提交
59

60 61 62
	int			n_events;
	int			n_added;
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
63
	u64			tags[X86_PMC_IDX_MAX];
64
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
65 66 67 68 69 70 71 72 73 74

	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

	/*
	 * AMD specific bits
	 */
75
	struct amd_nb		*amd_nb;
76 77
};

78
#define __EVENT_CONSTRAINT(c, n, m, w) {\
79
	{ .idxmsk64 = (n) },		\
80 81
	.code = (c),			\
	.cmask = (m),			\
82
	.weight = (w),			\
83
}
84

85 86 87
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

88 89 90
/*
 * Constraint on the Event code.
 */
91 92
#define INTEL_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVTSEL_MASK)
93

94 95 96
/*
 * Constraint on the Event code + UMask + fixed-mask
 */
97
#define FIXED_EVENT_CONSTRAINT(c, n)	\
98
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), INTEL_ARCH_FIXED_MASK)
99

100 101 102 103 104 105
/*
 * Constraint on the Event code + UMask
 */
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

106 107 108 109 110
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
	for ((e) = (c); (e)->cmask; (e)++)
111

I
Ingo Molnar 已提交
112
/*
113
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
114
 */
115
struct x86_pmu {
116 117 118
	/*
	 * Generic x86 PMC bits
	 */
119 120
	const char	*name;
	int		version;
121
	int		(*handle_irq)(struct pt_regs *);
122 123
	void		(*disable_all)(void);
	void		(*enable_all)(void);
124 125
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
126 127
	unsigned	eventsel;
	unsigned	perfctr;
128 129
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
130
	int		max_events;
131 132 133 134
	int		num_events;
	int		num_events_fixed;
	int		event_bits;
	u64		event_mask;
135
	int		apic;
136
	u64		max_period;
137 138 139 140
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

141 142
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
143
	struct event_constraint *event_constraints;
144 145 146 147 148

	void		(*cpu_prepare)(int cpu);
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
149 150 151 152 153 154 155 156 157 158 159 160 161

	/*
	 * Intel Arch Perfmon v2+
	 */
	u64		intel_ctrl;

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
162 163
};

164
static struct x86_pmu x86_pmu __read_mostly;
165

166
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
167 168
	.enabled = 1,
};
I
Ingo Molnar 已提交
169

170
static int x86_perf_event_set_period(struct perf_event *event);
171

172
/*
173
 * Generalized hw caching related hw_event table, filled
174
 * in on a per model basis. A value of 0 means
175 176
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
177 178 179 180 181 182 183 184 185 186
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

187
/*
188 189
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
190 191
 * Returns the delta events processed.
 */
192
static u64
193
x86_perf_event_update(struct perf_event *event)
194
{
195
	struct hw_perf_event *hwc = &event->hw;
196
	int shift = 64 - x86_pmu.event_bits;
197
	u64 prev_raw_count, new_raw_count;
198
	int idx = hwc->idx;
199
	s64 delta;
200

201 202 203
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

204
	/*
205
	 * Careful: an NMI might modify the previous event value.
206 207 208
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
209
	 * count to the generic event atomically:
210 211 212
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
213
	rdmsrl(hwc->event_base + idx, new_raw_count);
214 215 216 217 218 219 220 221

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
222
	 * (event-)time and add that to the generic event.
223 224
	 *
	 * Careful, not all hw sign-extends above the physical width
225
	 * of the count.
226
	 */
227 228
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
229

230
	atomic64_add(delta, &event->count);
231
	atomic64_sub(delta, &hwc->period_left);
232 233

	return new_raw_count;
234 235
}

236
static atomic_t active_events;
P
Peter Zijlstra 已提交
237 238 239 240
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
241
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
242 243 244 245 246
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

247
	for (i = 0; i < x86_pmu.num_events; i++) {
248
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
249 250 251
			goto perfctr_fail;
	}

252
	for (i = 0; i < x86_pmu.num_events; i++) {
253
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
254 255
			goto eventsel_fail;
	}
256
#endif
P
Peter Zijlstra 已提交
257 258 259

	return true;

260
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
261 262
eventsel_fail:
	for (i--; i >= 0; i--)
263
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
264

265
	i = x86_pmu.num_events;
P
Peter Zijlstra 已提交
266 267 268

perfctr_fail:
	for (i--; i >= 0; i--)
269
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
270 271 272 273 274

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
275
#endif
P
Peter Zijlstra 已提交
276 277 278 279
}

static void release_pmc_hardware(void)
{
280
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
281 282
	int i;

283
	for (i = 0; i < x86_pmu.num_events; i++) {
284 285
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
286 287 288 289
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
290
#endif
P
Peter Zijlstra 已提交
291 292
}

293 294
static int reserve_ds_buffers(void);
static void release_ds_buffers(void);
295

296
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
297
{
298
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
299
		release_pmc_hardware();
300
		release_ds_buffers();
P
Peter Zijlstra 已提交
301 302 303 304
		mutex_unlock(&pmc_reserve_mutex);
	}
}

305 306 307 308 309
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

310
static inline int
311
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

I
Ingo Molnar 已提交
343
/*
344
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
345
 */
346
static int __hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
347
{
348 349
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
350
	u64 config;
P
Peter Zijlstra 已提交
351
	int err;
I
Ingo Molnar 已提交
352

353 354
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
355

P
Peter Zijlstra 已提交
356
	err = 0;
357
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
358
		mutex_lock(&pmc_reserve_mutex);
359
		if (atomic_read(&active_events) == 0) {
360 361 362
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
363
				err = reserve_ds_buffers();
364 365
		}
		if (!err)
366
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
367 368 369 370 371
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

372
	event->destroy = hw_perf_event_destroy;
373

I
Ingo Molnar 已提交
374
	/*
375
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
376 377
	 * (keep 'enabled' bit clear for now)
	 */
378
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
379

380
	hwc->idx = -1;
381 382
	hwc->last_cpu = -1;
	hwc->last_tag = ~0ULL;
383

I
Ingo Molnar 已提交
384
	/*
385
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
386
	 */
387
	if (!attr->exclude_user)
388
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
389
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
390
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
391

392
	if (!hwc->sample_period) {
393
		hwc->sample_period = x86_pmu.max_period;
394
		hwc->last_period = hwc->sample_period;
395
		atomic64_set(&hwc->period_left, hwc->sample_period);
396 397 398 399
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
400 401
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
402 403 404
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
405
	}
406

I
Ingo Molnar 已提交
407
	/*
408
	 * Raw hw_event type provide the config in the hw_event structure
I
Ingo Molnar 已提交
409
	 */
410 411
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
412 413 414
		if ((hwc->config & ARCH_PERFMON_EVENTSEL_ANY) &&
		    perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN))
			return -EACCES;
415
		return 0;
I
Ingo Molnar 已提交
416 417
	}

418 419 420 421 422
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
423

424 425 426
	/*
	 * The generic map:
	 */
427 428 429 430 431 432 433 434
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

435 436 437 438
	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
439 440
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
441
		if (!x86_pmu.bts)
442 443 444 445 446 447
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
			return -EOPNOTSUPP;
	}
448

449
	hwc->config |= config;
P
Peter Zijlstra 已提交
450

I
Ingo Molnar 已提交
451 452 453
	return 0;
}

454
static void x86_pmu_disable_all(void)
455
{
456
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
457 458
	int idx;

459
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
460 461
		u64 val;

462
		if (!test_bit(idx, cpuc->active_mask))
463
			continue;
464
		rdmsrl(x86_pmu.eventsel + idx, val);
465
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
466
			continue;
467
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
468
		wrmsrl(x86_pmu.eventsel + idx, val);
469 470 471
	}
}

472
void hw_perf_disable(void)
473
{
474 475
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

476
	if (!x86_pmu_initialized())
477
		return;
478

479 480 481 482 483 484
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
485 486

	x86_pmu.disable_all();
487
}
I
Ingo Molnar 已提交
488

489
static void x86_pmu_enable_all(void)
490
{
491
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
492 493
	int idx;

494 495
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
		struct perf_event *event = cpuc->events[idx];
496
		u64 val;
497

498
		if (!test_bit(idx, cpuc->active_mask))
499
			continue;
500

501
		val = event->hw.config;
502
		val |= ARCH_PERFMON_EVENTSEL_ENABLE;
503
		wrmsrl(x86_pmu.eventsel + idx, val);
504 505 506
	}
}

507 508 509 510 511 512 513 514 515
static const struct pmu pmu;

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
516
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
517
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
518
	int i, j, w, wmax, num = 0;
519 520 521 522 523
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
524 525
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
526 527
	}

528 529 530
	/*
	 * fastpath, try to reuse previous register
	 */
531
	for (i = 0; i < n; i++) {
532
		hwc = &cpuc->event_list[i]->hw;
533
		c = constraints[i];
534 535 536 537 538 539

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
540
		if (!test_bit(hwc->idx, c->idxmsk))
541 542 543 544 545 546
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
547
		__set_bit(hwc->idx, used_mask);
548 549 550
		if (assign)
			assign[i] = hwc->idx;
	}
551
	if (i == n)
552 553 554 555 556 557 558 559
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
	wmax = x86_pmu.num_events;

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
	if (x86_pmu.num_events_fixed)
		wmax++;

579
	for (w = 1, num = n; num && w <= wmax; w++) {
580
		/* for each event */
581
		for (i = 0; num && i < n; i++) {
582
			c = constraints[i];
583 584
			hwc = &cpuc->event_list[i]->hw;

585
			if (c->weight != w)
586 587
				continue;

588
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
589 590 591 592 593 594 595
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
596
			__set_bit(j, used_mask);
597

598 599 600 601 602
			if (assign)
				assign[i] = j;
			num--;
		}
	}
603
done:
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

	max_count = x86_pmu.num_events + x86_pmu.num_events_fixed;

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
642
		    event->state <= PERF_EVENT_STATE_OFF)
643 644 645 646 647 648 649 650 651 652 653 654
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
655
				struct cpu_hw_events *cpuc, int i)
656
{
657 658 659 660 661
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

680 681 682 683 684 685 686 687 688
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
689
static int x86_pmu_start(struct perf_event *event);
690
static void x86_pmu_stop(struct perf_event *event);
691

692
void hw_perf_enable(void)
693
{
694 695 696 697 698
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
	int i;

699
	if (!x86_pmu_initialized())
700
		return;
701 702 703 704

	if (cpuc->enabled)
		return;

705
	if (cpuc->n_added) {
706
		int n_running = cpuc->n_events - cpuc->n_added;
707 708 709 710 711 712 713
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
714
		for (i = 0; i < n_running; i++) {
715 716 717 718

			event = cpuc->event_list[i];
			hwc = &event->hw;

719 720 721 722 723 724 725 726
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
727 728
				continue;

729
			x86_pmu_stop(event);
730 731 732 733 734 735 736 737 738

			hwc->idx = -1;
		}

		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

739 740 741 742
			if (i < n_running &&
			    match_prev_assignment(hwc, cpuc, i))
				continue;

P
Peter Zijlstra 已提交
743
			if (hwc->idx == -1)
744
				x86_assign_hw_event(event, cpuc, i);
745

P
Peter Zijlstra 已提交
746
			x86_pmu_start(event);
747 748 749 750
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
751 752 753 754

	cpuc->enabled = 1;
	barrier();

755
	x86_pmu.enable_all();
756 757
}

758
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc)
759
{
760
	(void)checking_wrmsrl(hwc->config_base + hwc->idx,
761
			      hwc->config | ARCH_PERFMON_EVENTSEL_ENABLE);
762 763
}

764
static inline void x86_pmu_disable_event(struct perf_event *event)
765
{
766 767
	struct hw_perf_event *hwc = &event->hw;
	(void)checking_wrmsrl(hwc->config_base + hwc->idx, hwc->config);
768 769
}

770
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
771

772 773
/*
 * Set the next IRQ period, based on the hwc->period_left value.
774
 * To be called with the event disabled in hw:
775
 */
776
static int
777
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
778
{
779
	struct hw_perf_event *hwc = &event->hw;
780
	s64 left = atomic64_read(&hwc->period_left);
781
	s64 period = hwc->sample_period;
782
	int err, ret = 0, idx = hwc->idx;
783

784 785 786
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

787
	/*
788
	 * If we are way outside a reasonable range then just skip forward:
789 790 791 792
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
793
		hwc->last_period = period;
794
		ret = 1;
795 796 797 798 799
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
800
		hwc->last_period = period;
801
		ret = 1;
802
	}
803
	/*
804
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
805 806 807
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
808

809 810 811
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

812
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
813 814

	/*
815
	 * The hw event starts counting from this event offset,
816 817
	 * mark it to be able to extra future deltas:
	 */
818
	atomic64_set(&hwc->prev_count, (u64)-left);
819

820 821
	err = checking_wrmsrl(hwc->event_base + idx,
			     (u64)(-left) & x86_pmu.event_mask);
822

823
	perf_event_update_userpage(event);
824

825
	return ret;
826 827
}

828
static void x86_pmu_enable_event(struct perf_event *event)
829
{
830
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
831
	if (cpuc->enabled)
832
		__x86_pmu_enable_event(&event->hw);
I
Ingo Molnar 已提交
833 834
}

835
/*
836 837 838 839 840 841 842
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
843 844 845 846
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
847 848 849
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
850

851
	hwc = &event->hw;
852

853 854 855 856
	n0 = cpuc->n_events;
	n = collect_events(cpuc, event, false);
	if (n < 0)
		return n;
857

858 859 860 861 862 863 864 865
	ret = x86_schedule_events(cpuc, n, assign);
	if (ret)
		return ret;
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
866

867
	cpuc->n_events = n;
868
	cpuc->n_added += n - n0;
869 870

	return 0;
I
Ingo Molnar 已提交
871 872
}

873 874
static int x86_pmu_start(struct perf_event *event)
{
P
Peter Zijlstra 已提交
875 876 877 878
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

	if (idx == -1)
879 880
		return -EAGAIN;

881
	x86_perf_event_set_period(event);
P
Peter Zijlstra 已提交
882 883
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
884
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
885
	perf_event_update_userpage(event);
886 887 888 889

	return 0;
}

890
static void x86_pmu_unthrottle(struct perf_event *event)
891
{
892 893
	int ret = x86_pmu_start(event);
	WARN_ON_ONCE(ret);
894 895
}

896
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
897
{
898
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
899
	u64 pebs;
900
	struct cpu_hw_events *cpuc;
901
	unsigned long flags;
902 903
	int cpu, idx;

904
	if (!x86_pmu.num_events)
905
		return;
I
Ingo Molnar 已提交
906

907
	local_irq_save(flags);
I
Ingo Molnar 已提交
908 909

	cpu = smp_processor_id();
910
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
911

912
	if (x86_pmu.version >= 2) {
913 914 915 916
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
917
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
918 919 920 921 922 923

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
924
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
925
	}
926
	pr_info("CPU#%d: active:       %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
927

928
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
929 930
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
931

932
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
933

934
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
935
			cpu, idx, pmc_ctrl);
936
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
937
			cpu, idx, pmc_count);
938
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
939
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
940
	}
941
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
942 943
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

944
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
945 946
			cpu, idx, pmc_count);
	}
947
	local_irq_restore(flags);
I
Ingo Molnar 已提交
948 949
}

950
static void x86_pmu_stop(struct perf_event *event)
I
Ingo Molnar 已提交
951
{
952
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
953
	struct hw_perf_event *hwc = &event->hw;
954
	int idx = hwc->idx;
I
Ingo Molnar 已提交
955

956 957 958
	if (!__test_and_clear_bit(idx, cpuc->active_mask))
		return;

959
	x86_pmu.disable(event);
I
Ingo Molnar 已提交
960

961
	/*
962
	 * Drain the remaining delta count out of a event
963 964
	 * that we are disabling:
	 */
965
	x86_perf_event_update(event);
966

967
	cpuc->events[idx] = NULL;
968 969 970 971 972 973 974
}

static void x86_pmu_disable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

975
	x86_pmu_stop(event);
976

977 978 979 980 981 982 983 984 985 986
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
987
			break;
988 989
		}
	}
990
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
991 992
}

993
static int x86_pmu_handle_irq(struct pt_regs *regs)
994
{
995
	struct perf_sample_data data;
996 997 998
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
999
	int idx, handled = 0;
1000 1001
	u64 val;

1002
	perf_sample_data_init(&data, 0);
1003

1004
	cpuc = &__get_cpu_var(cpu_hw_events);
1005

1006
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1007
		if (!test_bit(idx, cpuc->active_mask))
1008
			continue;
1009

1010 1011
		event = cpuc->events[idx];
		hwc = &event->hw;
1012

1013
		val = x86_perf_event_update(event);
1014
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
1015
			continue;
1016

1017
		/*
1018
		 * event overflow
1019 1020
		 */
		handled		= 1;
1021
		data.period	= event->hw.last_period;
1022

1023
		if (!x86_perf_event_set_period(event))
1024 1025
			continue;

1026
		if (perf_event_overflow(event, 1, &data, regs))
1027
			x86_pmu_stop(event);
1028
	}
1029

1030 1031 1032
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1033 1034
	return handled;
}
1035

1036 1037 1038 1039 1040
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
1041
	perf_event_do_pending();
1042 1043 1044
	irq_exit();
}

1045
void set_perf_event_pending(void)
1046
{
1047
#ifdef CONFIG_X86_LOCAL_APIC
1048 1049 1050
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

1051
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
1052
#endif
1053 1054
}

1055
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1056
{
1057 1058
#ifdef CONFIG_X86_LOCAL_APIC
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1059
		return;
1060

I
Ingo Molnar 已提交
1061
	/*
1062
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1063
	 */
1064
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1065
#endif
I
Ingo Molnar 已提交
1066 1067 1068
}

static int __kprobes
1069
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1070 1071 1072 1073
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1074

1075
	if (!atomic_read(&active_events))
1076 1077
		return NOTIFY_DONE;

1078 1079 1080 1081
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1082

1083
	default:
I
Ingo Molnar 已提交
1084
		return NOTIFY_DONE;
1085
	}
I
Ingo Molnar 已提交
1086 1087 1088

	regs = args->regs;

1089
#ifdef CONFIG_X86_LOCAL_APIC
I
Ingo Molnar 已提交
1090
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1091
#endif
1092 1093
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
1094
	 * events could trigger 'simultaneously' raising two back-to-back NMIs.
1095 1096 1097 1098
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1099
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1100

1101
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1102 1103
}

1104 1105 1106 1107 1108 1109
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
	.priority		= 1
};

1110
static struct event_constraint unconstrained;
1111
static struct event_constraint emptyconstraint;
1112 1113

static struct event_constraint *
1114
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1115
{
1116
	struct event_constraint *c;
1117 1118 1119

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1120 1121
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1122 1123
		}
	}
1124 1125

	return &unconstrained;
1126 1127 1128
}

static int x86_event_sched_in(struct perf_event *event,
1129
			  struct perf_cpu_context *cpuctx)
1130 1131 1132 1133
{
	int ret = 0;

	event->state = PERF_EVENT_STATE_ACTIVE;
1134
	event->oncpu = smp_processor_id();
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	event->tstamp_running += event->ctx->time - event->tstamp_stopped;

	if (!is_x86_event(event))
		ret = event->pmu->enable(event);

	if (!ret && !is_software_event(event))
		cpuctx->active_oncpu++;

	if (!ret && event->attr.exclusive)
		cpuctx->exclusive = 1;

	return ret;
}

static void x86_event_sched_out(struct perf_event *event,
1150
			    struct perf_cpu_context *cpuctx)
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
{
	event->state = PERF_EVENT_STATE_INACTIVE;
	event->oncpu = -1;

	if (!is_x86_event(event))
		event->pmu->disable(event);

	event->tstamp_running -= event->ctx->time - event->tstamp_stopped;

	if (!is_software_event(event))
		cpuctx->active_oncpu--;

	if (event->attr.exclusive || !cpuctx->active_oncpu)
		cpuctx->exclusive = 0;
}

/*
 * Called to enable a whole group of events.
 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
 * Assumes the caller has disabled interrupts and has
 * frozen the PMU with hw_perf_save_disable.
 *
 * called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
 */
int hw_perf_group_sched_in(struct perf_event *leader,
	       struct perf_cpu_context *cpuctx,
1178
	       struct perf_event_context *ctx)
1179
{
1180
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	struct perf_event *sub;
	int assign[X86_PMC_IDX_MAX];
	int n0, n1, ret;

	/* n0 = total number of events */
	n0 = collect_events(cpuc, leader, true);
	if (n0 < 0)
		return n0;

	ret = x86_schedule_events(cpuc, n0, assign);
	if (ret)
		return ret;

1194
	ret = x86_event_sched_in(leader, cpuctx);
1195 1196 1197 1198 1199
	if (ret)
		return ret;

	n1 = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
1200
		if (sub->state > PERF_EVENT_STATE_OFF) {
1201
			ret = x86_event_sched_in(sub, cpuctx);
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
			if (ret)
				goto undo;
			++n1;
		}
	}
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n0*sizeof(int));

	cpuc->n_events  = n0;
1214
	cpuc->n_added  += n1;
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	ctx->nr_active += n1;

	/*
	 * 1 means successful and events are active
	 * This is not quite true because we defer
	 * actual activation until hw_perf_enable() but
	 * this way we* ensure caller won't try to enable
	 * individual events
	 */
	return 1;
undo:
1226
	x86_event_sched_out(leader, cpuctx);
1227 1228 1229
	n0  = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
		if (sub->state == PERF_EVENT_STATE_ACTIVE) {
1230
			x86_event_sched_out(sub, cpuctx);
1231 1232 1233 1234 1235 1236 1237
			if (++n0 == n1)
				break;
		}
	}
	return ret;
}

1238 1239
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1240
#include "perf_event_intel_ds.c"
1241
#include "perf_event_intel.c"
1242

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
			x86_pmu.cpu_prepare(cpu);
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

	return NOTIFY_OK;
}

1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1286
void __init init_hw_perf_events(void)
1287
{
1288
	struct event_constraint *c;
1289 1290
	int err;

1291
	pr_info("Performance Events: ");
1292

1293 1294
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1295
		err = intel_pmu_init();
1296
		break;
1297
	case X86_VENDOR_AMD:
1298
		err = amd_pmu_init();
1299
		break;
1300 1301
	default:
		return;
1302
	}
1303
	if (err != 0) {
1304
		pr_cont("no PMU driver, software events only.\n");
1305
		return;
1306
	}
1307

1308 1309
	pmu_check_apic();

1310
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1311

1312 1313 1314 1315
	if (x86_pmu.num_events > X86_PMC_MAX_GENERIC) {
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
		     x86_pmu.num_events, X86_PMC_MAX_GENERIC);
		x86_pmu.num_events = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1316
	}
1317 1318
	perf_event_mask = (1 << x86_pmu.num_events) - 1;
	perf_max_events = x86_pmu.num_events;
I
Ingo Molnar 已提交
1319

1320 1321 1322 1323
	if (x86_pmu.num_events_fixed > X86_PMC_MAX_FIXED) {
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
		     x86_pmu.num_events_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_events_fixed = X86_PMC_MAX_FIXED;
1324
	}
1325

1326 1327 1328
	perf_event_mask |=
		((1LL << x86_pmu.num_events_fixed)-1) << X86_PMC_IDX_FIXED;
	x86_pmu.intel_ctrl = perf_event_mask;
I
Ingo Molnar 已提交
1329

1330 1331
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1332

1333
	unconstrained = (struct event_constraint)
1334 1335
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_events) - 1,
				   0, x86_pmu.num_events);
1336

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
			if (c->cmask != INTEL_ARCH_FIXED_MASK)
				continue;

			c->idxmsk64 |= (1ULL << x86_pmu.num_events) - 1;
			c->weight += x86_pmu.num_events;
		}
	}

I
Ingo Molnar 已提交
1347 1348 1349 1350 1351 1352 1353
	pr_info("... version:                %d\n",     x86_pmu.version);
	pr_info("... bit width:              %d\n",     x86_pmu.event_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_events);
	pr_info("... value mask:             %016Lx\n", x86_pmu.event_mask);
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_events_fixed);
	pr_info("... event mask:             %016Lx\n", perf_event_mask);
1354 1355

	perf_cpu_notifier(x86_pmu_notifier);
I
Ingo Molnar 已提交
1356
}
I
Ingo Molnar 已提交
1357

1358
static inline void x86_pmu_read(struct perf_event *event)
1359
{
1360
	x86_perf_event_update(event);
1361 1362
}

1363 1364 1365
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
1366 1367
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
1368
	.read		= x86_pmu_read,
1369
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1370 1371
};

1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1398 1399 1400 1401
/*
 * validate a single event group
 *
 * validation include:
1402 1403 1404
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1405 1406 1407 1408
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1409 1410
static int validate_group(struct perf_event *event)
{
1411
	struct perf_event *leader = event->group_leader;
1412 1413
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1414

1415 1416 1417 1418
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1419

1420 1421 1422 1423 1424 1425
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1426 1427
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1428
	if (n < 0)
1429
		goto out_free;
1430

1431 1432
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1433
	if (n < 0)
1434
		goto out_free;
1435

1436
	fake_cpuc->n_events = n;
1437

1438 1439 1440 1441 1442 1443
	ret = x86_schedule_events(fake_cpuc, n, NULL);

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1444 1445
}

1446
const struct pmu *hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1447
{
1448
	const struct pmu *tmp;
I
Ingo Molnar 已提交
1449 1450
	int err;

1451
	err = __hw_perf_event_init(event);
1452
	if (!err) {
1453 1454 1455 1456 1457 1458 1459 1460
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1461 1462
		if (event->group_leader != event)
			err = validate_group(event);
1463 1464
		else
			err = validate_event(event);
1465 1466

		event->pmu = tmp;
1467
	}
1468
	if (err) {
1469 1470
		if (event->destroy)
			event->destroy(event);
1471
		return ERR_PTR(err);
1472
	}
I
Ingo Molnar 已提交
1473

1474
	return &pmu;
I
Ingo Molnar 已提交
1475
}
1476 1477 1478 1479 1480 1481

/*
 * callchain support
 */

static inline
1482
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
1483
{
1484
	if (entry->nr < PERF_MAX_STACK_DEPTH)
1485 1486 1487
		entry->ip[entry->nr++] = ip;
}

1488 1489
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1505
	return 0;
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1521
	.walk_stack		= print_context_stack_bp,
1522 1523
};

1524 1525
#include "../dumpstack.h"

1526 1527 1528
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
1529
	callchain_store(entry, PERF_CONTEXT_KERNEL);
1530
	callchain_store(entry, regs->ip);
1531

1532
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
1533 1534
}

1535 1536 1537 1538 1539
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
1540
{
1541 1542 1543 1544 1545
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
1546 1547
	int ret;

1548 1549 1550 1551
	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;
1552

1553 1554
		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);
1555

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
1577 1578 1579 1580 1581 1582 1583 1584
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

1585 1586 1587
	if (!user_mode(regs))
		regs = task_pt_regs(current);

1588
	fp = (void __user *)regs->bp;
1589

1590
	callchain_store(entry, PERF_CONTEXT_USER);
1591 1592
	callchain_store(entry, regs->ip);

1593
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1594
		frame.next_frame	     = NULL;
1595 1596 1597 1598 1599
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

1600
		if ((unsigned long)fp < regs->sp)
1601 1602 1603
			break;

		callchain_store(entry, frame.return_address);
1604
		fp = frame.next_frame;
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
1633
		entry = &__get_cpu_var(pmc_nmi_entry);
1634
	else
1635
		entry = &__get_cpu_var(pmc_irq_entry);
1636 1637 1638 1639 1640 1641 1642

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}