perf_event.c 37.1 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/highmem.h>
25
#include <linux/cpu.h>
26
#include <linux/bitops.h>
I
Ingo Molnar 已提交
27 28

#include <asm/apic.h>
29
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
30
#include <asm/nmi.h>
I
Ingo Molnar 已提交
31

32 33 34 35 36 37 38 39 40 41 42
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

78
static u64 perf_event_mask __read_mostly;
79

80
struct event_constraint {
81 82
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
83
		u64		idxmsk64;
84
	};
85 86
	u64	code;
	u64	cmask;
87
	int	weight;
88 89
};

90 91 92 93 94 95 96
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

97 98
#define MAX_LBR_ENTRIES		16

99
struct cpu_hw_events {
100 101 102
	/*
	 * Generic x86 PMC bits
	 */
103
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
104
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
105
	int			enabled;
I
Ingo Molnar 已提交
106

107 108 109
	int			n_events;
	int			n_added;
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
110
	u64			tags[X86_PMC_IDX_MAX];
111
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
112 113 114 115 116 117 118

	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

119 120 121 122 123 124 125 126
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

127 128 129
	/*
	 * AMD specific bits
	 */
130
	struct amd_nb		*amd_nb;
131 132
};

133
#define __EVENT_CONSTRAINT(c, n, m, w) {\
134
	{ .idxmsk64 = (n) },		\
135 136
	.code = (c),			\
	.cmask = (m),			\
137
	.weight = (w),			\
138
}
139

140 141 142
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

143 144 145
/*
 * Constraint on the Event code.
 */
146 147
#define INTEL_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVTSEL_MASK)
148

149 150 151
/*
 * Constraint on the Event code + UMask + fixed-mask
 */
152
#define FIXED_EVENT_CONSTRAINT(c, n)	\
153
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), INTEL_ARCH_FIXED_MASK)
154

155 156 157 158 159 160
/*
 * Constraint on the Event code + UMask
 */
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

161 162 163 164 165
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
	for ((e) = (c); (e)->cmask; (e)++)
166

167 168 169 170 171 172 173 174 175 176 177
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
178
/*
179
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
180
 */
181
struct x86_pmu {
182 183 184
	/*
	 * Generic x86 PMC bits
	 */
185 186
	const char	*name;
	int		version;
187
	int		(*handle_irq)(struct pt_regs *);
188 189
	void		(*disable_all)(void);
	void		(*enable_all)(void);
190 191
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
192 193
	int		(*hw_config)(struct perf_event_attr *attr, struct hw_perf_event *hwc);
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
194 195
	unsigned	eventsel;
	unsigned	perfctr;
196 197
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
198
	int		max_events;
199 200 201 202
	int		num_events;
	int		num_events_fixed;
	int		event_bits;
	u64		event_mask;
203
	int		apic;
204
	u64		max_period;
205 206 207 208
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

209 210
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
211
	struct event_constraint *event_constraints;
212
	void		(*quirks)(void);
213 214 215 216 217

	void		(*cpu_prepare)(int cpu);
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
218 219 220 221

	/*
	 * Intel Arch Perfmon v2+
	 */
222 223
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
224 225 226 227 228 229 230 231

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
232 233 234 235 236 237

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
238 239
};

240
static struct x86_pmu x86_pmu __read_mostly;
241

242
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
243 244
	.enabled = 1,
};
I
Ingo Molnar 已提交
245

246
static int x86_perf_event_set_period(struct perf_event *event);
247

248
/*
249
 * Generalized hw caching related hw_event table, filled
250
 * in on a per model basis. A value of 0 means
251 252
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
253 254 255 256 257 258 259 260 261 262
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

263
/*
264 265
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
266 267
 * Returns the delta events processed.
 */
268
static u64
269
x86_perf_event_update(struct perf_event *event)
270
{
271
	struct hw_perf_event *hwc = &event->hw;
272
	int shift = 64 - x86_pmu.event_bits;
273
	u64 prev_raw_count, new_raw_count;
274
	int idx = hwc->idx;
275
	s64 delta;
276

277 278 279
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

280
	/*
281
	 * Careful: an NMI might modify the previous event value.
282 283 284
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
285
	 * count to the generic event atomically:
286 287 288
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
289
	rdmsrl(hwc->event_base + idx, new_raw_count);
290 291 292 293 294 295 296 297

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
298
	 * (event-)time and add that to the generic event.
299 300
	 *
	 * Careful, not all hw sign-extends above the physical width
301
	 * of the count.
302
	 */
303 304
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
305

306
	atomic64_add(delta, &event->count);
307
	atomic64_sub(delta, &hwc->period_left);
308 309

	return new_raw_count;
310 311
}

312
static atomic_t active_events;
P
Peter Zijlstra 已提交
313 314
static DEFINE_MUTEX(pmc_reserve_mutex);

315 316
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
317 318 319 320 321 322 323
static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

324
	for (i = 0; i < x86_pmu.num_events; i++) {
325
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
326 327 328
			goto perfctr_fail;
	}

329
	for (i = 0; i < x86_pmu.num_events; i++) {
330
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
331 332 333 334 335 336 337
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
338
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
339

340
	i = x86_pmu.num_events;
P
Peter Zijlstra 已提交
341 342 343

perfctr_fail:
	for (i--; i >= 0; i--)
344
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
345 346 347 348 349 350 351 352 353 354 355

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

356
	for (i = 0; i < x86_pmu.num_events; i++) {
357 358
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
359 360 361 362 363 364
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

365 366 367 368 369 370 371
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

372 373
static int reserve_ds_buffers(void);
static void release_ds_buffers(void);
374

375
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
376
{
377
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
378
		release_pmc_hardware();
379
		release_ds_buffers();
P
Peter Zijlstra 已提交
380 381 382 383
		mutex_unlock(&pmc_reserve_mutex);
	}
}

384 385 386 387 388
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

389
static inline int
390
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
static int x86_hw_config(struct perf_event_attr *attr, struct hw_perf_event *hwc)
{
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;

	/*
	 * Count user and OS events unless requested not to
	 */
	if (!attr->exclude_user)
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!attr->exclude_kernel)
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;

	return 0;
}

I
Ingo Molnar 已提交
441
/*
442
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
443
 */
444
static int __hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
445
{
446 447
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
448
	u64 config;
P
Peter Zijlstra 已提交
449
	int err;
I
Ingo Molnar 已提交
450

451 452
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
453

P
Peter Zijlstra 已提交
454
	err = 0;
455
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
456
		mutex_lock(&pmc_reserve_mutex);
457
		if (atomic_read(&active_events) == 0) {
458 459 460
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
461
				err = reserve_ds_buffers();
462 463
		}
		if (!err)
464
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
465 466 467 468 469
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

470
	event->destroy = hw_perf_event_destroy;
471

472
	hwc->idx = -1;
473 474
	hwc->last_cpu = -1;
	hwc->last_tag = ~0ULL;
475

476
	/* Processor specifics */
477 478 479
	err = x86_pmu.hw_config(attr, hwc);
	if (err)
		return err;
480

481
	if (!hwc->sample_period) {
482
		hwc->sample_period = x86_pmu.max_period;
483
		hwc->last_period = hwc->sample_period;
484
		atomic64_set(&hwc->period_left, hwc->sample_period);
485 486 487 488
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
489 490
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
491 492 493
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
494
	}
495

I
Ingo Molnar 已提交
496
	/*
497
	 * Raw hw_event type provide the config in the hw_event structure
I
Ingo Molnar 已提交
498
	 */
499 500
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
501 502 503
		if ((hwc->config & ARCH_PERFMON_EVENTSEL_ANY) &&
		    perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN))
			return -EACCES;
504
		return 0;
I
Ingo Molnar 已提交
505 506
	}

507 508 509 510 511
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
512

513 514 515
	/*
	 * The generic map:
	 */
516 517 518 519 520 521 522 523
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

524 525 526 527
	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
528 529
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
530
		if (!x86_pmu.bts)
531 532 533
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
534
		if (!attr->exclude_kernel)
535 536
			return -EOPNOTSUPP;
	}
537

538
	hwc->config |= config;
P
Peter Zijlstra 已提交
539

I
Ingo Molnar 已提交
540 541 542
	return 0;
}

543
static void x86_pmu_disable_all(void)
544
{
545
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
546 547
	int idx;

548
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
549 550
		u64 val;

551
		if (!test_bit(idx, cpuc->active_mask))
552
			continue;
553
		rdmsrl(x86_pmu.eventsel + idx, val);
554
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
555
			continue;
556
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
557
		wrmsrl(x86_pmu.eventsel + idx, val);
558 559 560
	}
}

561
void hw_perf_disable(void)
562
{
563 564
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

565
	if (!x86_pmu_initialized())
566
		return;
567

568 569 570 571 572 573
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
574 575

	x86_pmu.disable_all();
576
}
I
Ingo Molnar 已提交
577

578
static void x86_pmu_enable_all(void)
579
{
580
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
581 582
	int idx;

583 584
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
		struct perf_event *event = cpuc->events[idx];
585
		u64 val;
586

587
		if (!test_bit(idx, cpuc->active_mask))
588
			continue;
589

590
		val = event->hw.config;
591
		val |= ARCH_PERFMON_EVENTSEL_ENABLE;
592
		wrmsrl(x86_pmu.eventsel + idx, val);
593 594 595
	}
}

596 597 598 599 600 601 602 603 604
static const struct pmu pmu;

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
605
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
606
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
607
	int i, j, w, wmax, num = 0;
608 609 610 611 612
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
613 614
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
615 616
	}

617 618 619
	/*
	 * fastpath, try to reuse previous register
	 */
620
	for (i = 0; i < n; i++) {
621
		hwc = &cpuc->event_list[i]->hw;
622
		c = constraints[i];
623 624 625 626 627 628

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
629
		if (!test_bit(hwc->idx, c->idxmsk))
630 631 632 633 634 635
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
636
		__set_bit(hwc->idx, used_mask);
637 638 639
		if (assign)
			assign[i] = hwc->idx;
	}
640
	if (i == n)
641 642 643 644 645 646 647 648
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
	wmax = x86_pmu.num_events;

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
	if (x86_pmu.num_events_fixed)
		wmax++;

668
	for (w = 1, num = n; num && w <= wmax; w++) {
669
		/* for each event */
670
		for (i = 0; num && i < n; i++) {
671
			c = constraints[i];
672 673
			hwc = &cpuc->event_list[i]->hw;

674
			if (c->weight != w)
675 676
				continue;

677
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
678 679 680 681 682 683 684
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
685
			__set_bit(j, used_mask);
686

687 688 689 690 691
			if (assign)
				assign[i] = j;
			num--;
		}
	}
692
done:
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

	max_count = x86_pmu.num_events + x86_pmu.num_events_fixed;

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
731
		    event->state <= PERF_EVENT_STATE_OFF)
732 733 734 735 736 737 738 739 740 741 742 743
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
744
				struct cpu_hw_events *cpuc, int i)
745
{
746 747 748 749 750
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

769 770 771 772 773 774 775 776 777
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
778
static int x86_pmu_start(struct perf_event *event);
779
static void x86_pmu_stop(struct perf_event *event);
780

781
void hw_perf_enable(void)
782
{
783 784 785 786 787
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
	int i;

788
	if (!x86_pmu_initialized())
789
		return;
790 791 792 793

	if (cpuc->enabled)
		return;

794
	if (cpuc->n_added) {
795
		int n_running = cpuc->n_events - cpuc->n_added;
796 797 798 799 800 801 802
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
803
		for (i = 0; i < n_running; i++) {
804 805 806
			event = cpuc->event_list[i];
			hwc = &event->hw;

807 808 809 810 811 812 813 814
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
815 816
				continue;

817
			x86_pmu_stop(event);
818 819 820 821 822 823
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

824
			if (!match_prev_assignment(hwc, cpuc, i))
825
				x86_assign_hw_event(event, cpuc, i);
826 827
			else if (i < n_running)
				continue;
828

P
Peter Zijlstra 已提交
829
			x86_pmu_start(event);
830 831 832 833
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
834 835 836 837

	cpuc->enabled = 1;
	barrier();

838
	x86_pmu.enable_all();
839 840
}

841
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc)
842
{
843
	wrmsrl(hwc->config_base + hwc->idx,
844
			      hwc->config | ARCH_PERFMON_EVENTSEL_ENABLE);
845 846
}

847
static inline void x86_pmu_disable_event(struct perf_event *event)
848
{
849
	struct hw_perf_event *hwc = &event->hw;
850 851

	wrmsrl(hwc->config_base + hwc->idx, hwc->config);
852 853
}

854
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
855

856 857
/*
 * Set the next IRQ period, based on the hwc->period_left value.
858
 * To be called with the event disabled in hw:
859
 */
860
static int
861
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
862
{
863
	struct hw_perf_event *hwc = &event->hw;
864
	s64 left = atomic64_read(&hwc->period_left);
865
	s64 period = hwc->sample_period;
866
	int ret = 0, idx = hwc->idx;
867

868 869 870
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

871
	/*
872
	 * If we are way outside a reasonable range then just skip forward:
873 874 875 876
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
877
		hwc->last_period = period;
878
		ret = 1;
879 880 881 882 883
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
884
		hwc->last_period = period;
885
		ret = 1;
886
	}
887
	/*
888
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
889 890 891
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
892

893 894 895
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

896
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
897 898

	/*
899
	 * The hw event starts counting from this event offset,
900 901
	 * mark it to be able to extra future deltas:
	 */
902
	atomic64_set(&hwc->prev_count, (u64)-left);
903

904 905
	wrmsrl(hwc->event_base + idx,
			(u64)(-left) & x86_pmu.event_mask);
906

907
	perf_event_update_userpage(event);
908

909
	return ret;
910 911
}

912
static void x86_pmu_enable_event(struct perf_event *event)
913
{
914
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
915
	if (cpuc->enabled)
916
		__x86_pmu_enable_event(&event->hw);
I
Ingo Molnar 已提交
917 918
}

919
/*
920 921 922 923 924 925 926
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
927 928 929 930
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
931 932 933
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
934

935
	hwc = &event->hw;
936

937 938 939 940
	n0 = cpuc->n_events;
	n = collect_events(cpuc, event, false);
	if (n < 0)
		return n;
941

942
	ret = x86_pmu.schedule_events(cpuc, n, assign);
943 944 945 946 947 948 949
	if (ret)
		return ret;
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
950

951
	cpuc->n_events = n;
952
	cpuc->n_added += n - n0;
953 954

	return 0;
I
Ingo Molnar 已提交
955 956
}

957 958
static int x86_pmu_start(struct perf_event *event)
{
P
Peter Zijlstra 已提交
959 960 961 962
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

	if (idx == -1)
963 964
		return -EAGAIN;

965
	x86_perf_event_set_period(event);
P
Peter Zijlstra 已提交
966 967
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
968
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
969
	perf_event_update_userpage(event);
970 971 972 973

	return 0;
}

974
static void x86_pmu_unthrottle(struct perf_event *event)
975
{
976 977
	int ret = x86_pmu_start(event);
	WARN_ON_ONCE(ret);
978 979
}

980
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
981
{
982
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
983
	u64 pebs;
984
	struct cpu_hw_events *cpuc;
985
	unsigned long flags;
986 987
	int cpu, idx;

988
	if (!x86_pmu.num_events)
989
		return;
I
Ingo Molnar 已提交
990

991
	local_irq_save(flags);
I
Ingo Molnar 已提交
992 993

	cpu = smp_processor_id();
994
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
995

996
	if (x86_pmu.version >= 2) {
997 998 999 1000
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1001
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1002 1003 1004 1005 1006 1007

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1008
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1009
	}
1010
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1011

1012
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1013 1014
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1015

1016
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1017

1018
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1019
			cpu, idx, pmc_ctrl);
1020
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1021
			cpu, idx, pmc_count);
1022
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1023
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1024
	}
1025
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
1026 1027
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1028
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1029 1030
			cpu, idx, pmc_count);
	}
1031
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1032 1033
}

1034
static void x86_pmu_stop(struct perf_event *event)
I
Ingo Molnar 已提交
1035
{
1036
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1037
	struct hw_perf_event *hwc = &event->hw;
1038
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1039

1040 1041 1042
	if (!__test_and_clear_bit(idx, cpuc->active_mask))
		return;

1043
	x86_pmu.disable(event);
I
Ingo Molnar 已提交
1044

1045
	/*
1046
	 * Drain the remaining delta count out of a event
1047 1048
	 * that we are disabling:
	 */
1049
	x86_perf_event_update(event);
1050

1051
	cpuc->events[idx] = NULL;
1052 1053 1054 1055 1056 1057 1058
}

static void x86_pmu_disable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1059
	x86_pmu_stop(event);
1060

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1071
			break;
1072 1073
		}
	}
1074
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1075 1076
}

1077
static int x86_pmu_handle_irq(struct pt_regs *regs)
1078
{
1079
	struct perf_sample_data data;
1080 1081 1082
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
1083
	int idx, handled = 0;
1084 1085
	u64 val;

1086
	perf_sample_data_init(&data, 0);
1087

1088
	cpuc = &__get_cpu_var(cpu_hw_events);
1089

1090
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1091
		if (!test_bit(idx, cpuc->active_mask))
1092
			continue;
1093

1094 1095
		event = cpuc->events[idx];
		hwc = &event->hw;
1096

1097
		val = x86_perf_event_update(event);
1098
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
1099
			continue;
1100

1101
		/*
1102
		 * event overflow
1103 1104
		 */
		handled		= 1;
1105
		data.period	= event->hw.last_period;
1106

1107
		if (!x86_perf_event_set_period(event))
1108 1109
			continue;

1110
		if (perf_event_overflow(event, 1, &data, regs))
1111
			x86_pmu_stop(event);
1112
	}
1113

1114 1115 1116
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1117 1118
	return handled;
}
1119

1120 1121 1122 1123 1124
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
1125
	perf_event_do_pending();
1126 1127 1128
	irq_exit();
}

1129
void set_perf_event_pending(void)
1130
{
1131
#ifdef CONFIG_X86_LOCAL_APIC
1132 1133 1134
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

1135
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
1136
#endif
1137 1138
}

1139
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1140
{
1141 1142
#ifdef CONFIG_X86_LOCAL_APIC
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1143
		return;
1144

I
Ingo Molnar 已提交
1145
	/*
1146
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1147
	 */
1148
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1149
#endif
I
Ingo Molnar 已提交
1150 1151 1152
}

static int __kprobes
1153
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1154 1155 1156 1157
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1158

1159
	if (!atomic_read(&active_events))
1160 1161
		return NOTIFY_DONE;

1162 1163 1164 1165
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1166

1167
	default:
I
Ingo Molnar 已提交
1168
		return NOTIFY_DONE;
1169
	}
I
Ingo Molnar 已提交
1170 1171 1172

	regs = args->regs;

1173
#ifdef CONFIG_X86_LOCAL_APIC
I
Ingo Molnar 已提交
1174
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1175
#endif
1176 1177
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
1178
	 * events could trigger 'simultaneously' raising two back-to-back NMIs.
1179 1180 1181 1182
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1183
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1184

1185
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1186 1187
}

1188 1189 1190 1191 1192 1193
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
	.priority		= 1
};

1194
static struct event_constraint unconstrained;
1195
static struct event_constraint emptyconstraint;
1196 1197

static struct event_constraint *
1198
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1199
{
1200
	struct event_constraint *c;
1201 1202 1203

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1204 1205
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1206 1207
		}
	}
1208 1209

	return &unconstrained;
1210 1211 1212
}

static int x86_event_sched_in(struct perf_event *event,
1213
			  struct perf_cpu_context *cpuctx)
1214 1215 1216 1217
{
	int ret = 0;

	event->state = PERF_EVENT_STATE_ACTIVE;
1218
	event->oncpu = smp_processor_id();
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	event->tstamp_running += event->ctx->time - event->tstamp_stopped;

	if (!is_x86_event(event))
		ret = event->pmu->enable(event);

	if (!ret && !is_software_event(event))
		cpuctx->active_oncpu++;

	if (!ret && event->attr.exclusive)
		cpuctx->exclusive = 1;

	return ret;
}

static void x86_event_sched_out(struct perf_event *event,
1234
			    struct perf_cpu_context *cpuctx)
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
{
	event->state = PERF_EVENT_STATE_INACTIVE;
	event->oncpu = -1;

	if (!is_x86_event(event))
		event->pmu->disable(event);

	event->tstamp_running -= event->ctx->time - event->tstamp_stopped;

	if (!is_software_event(event))
		cpuctx->active_oncpu--;

	if (event->attr.exclusive || !cpuctx->active_oncpu)
		cpuctx->exclusive = 0;
}

/*
 * Called to enable a whole group of events.
 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
 * Assumes the caller has disabled interrupts and has
 * frozen the PMU with hw_perf_save_disable.
 *
 * called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
 */
int hw_perf_group_sched_in(struct perf_event *leader,
	       struct perf_cpu_context *cpuctx,
1262
	       struct perf_event_context *ctx)
1263
{
1264
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1265 1266 1267 1268
	struct perf_event *sub;
	int assign[X86_PMC_IDX_MAX];
	int n0, n1, ret;

1269 1270 1271
	if (!x86_pmu_initialized())
		return 0;

1272 1273 1274 1275 1276
	/* n0 = total number of events */
	n0 = collect_events(cpuc, leader, true);
	if (n0 < 0)
		return n0;

1277
	ret = x86_pmu.schedule_events(cpuc, n0, assign);
1278 1279 1280
	if (ret)
		return ret;

1281
	ret = x86_event_sched_in(leader, cpuctx);
1282 1283 1284 1285 1286
	if (ret)
		return ret;

	n1 = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
1287
		if (sub->state > PERF_EVENT_STATE_OFF) {
1288
			ret = x86_event_sched_in(sub, cpuctx);
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
			if (ret)
				goto undo;
			++n1;
		}
	}
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n0*sizeof(int));

	cpuc->n_events  = n0;
1301
	cpuc->n_added  += n1;
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
	ctx->nr_active += n1;

	/*
	 * 1 means successful and events are active
	 * This is not quite true because we defer
	 * actual activation until hw_perf_enable() but
	 * this way we* ensure caller won't try to enable
	 * individual events
	 */
	return 1;
undo:
1313
	x86_event_sched_out(leader, cpuctx);
1314 1315 1316
	n0  = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
		if (sub->state == PERF_EVENT_STATE_ACTIVE) {
1317
			x86_event_sched_out(sub, cpuctx);
1318 1319 1320 1321 1322 1323 1324
			if (++n0 == n1)
				break;
		}
	}
	return ret;
}

1325 1326
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1327
#include "perf_event_p4.c"
1328
#include "perf_event_intel_lbr.c"
1329
#include "perf_event_intel_ds.c"
1330
#include "perf_event_intel.c"
1331

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
			x86_pmu.cpu_prepare(cpu);
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

	return NOTIFY_OK;
}

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1375
void __init init_hw_perf_events(void)
1376
{
1377
	struct event_constraint *c;
1378 1379
	int err;

1380
	pr_info("Performance Events: ");
1381

1382 1383
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1384
		err = intel_pmu_init();
1385
		break;
1386
	case X86_VENDOR_AMD:
1387
		err = amd_pmu_init();
1388
		break;
1389 1390
	default:
		return;
1391
	}
1392
	if (err != 0) {
1393
		pr_cont("no PMU driver, software events only.\n");
1394
		return;
1395
	}
1396

1397 1398
	pmu_check_apic();

1399
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1400

1401 1402 1403
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1404 1405 1406 1407
	if (x86_pmu.num_events > X86_PMC_MAX_GENERIC) {
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
		     x86_pmu.num_events, X86_PMC_MAX_GENERIC);
		x86_pmu.num_events = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1408
	}
1409 1410
	perf_event_mask = (1 << x86_pmu.num_events) - 1;
	perf_max_events = x86_pmu.num_events;
I
Ingo Molnar 已提交
1411

1412 1413 1414 1415
	if (x86_pmu.num_events_fixed > X86_PMC_MAX_FIXED) {
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
		     x86_pmu.num_events_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_events_fixed = X86_PMC_MAX_FIXED;
1416
	}
1417

1418 1419 1420
	perf_event_mask |=
		((1LL << x86_pmu.num_events_fixed)-1) << X86_PMC_IDX_FIXED;
	x86_pmu.intel_ctrl = perf_event_mask;
I
Ingo Molnar 已提交
1421

1422 1423
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1424

1425
	unconstrained = (struct event_constraint)
1426 1427
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_events) - 1,
				   0, x86_pmu.num_events);
1428

1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
			if (c->cmask != INTEL_ARCH_FIXED_MASK)
				continue;

			c->idxmsk64 |= (1ULL << x86_pmu.num_events) - 1;
			c->weight += x86_pmu.num_events;
		}
	}

I
Ingo Molnar 已提交
1439 1440 1441 1442 1443 1444 1445
	pr_info("... version:                %d\n",     x86_pmu.version);
	pr_info("... bit width:              %d\n",     x86_pmu.event_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_events);
	pr_info("... value mask:             %016Lx\n", x86_pmu.event_mask);
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_events_fixed);
	pr_info("... event mask:             %016Lx\n", perf_event_mask);
1446 1447

	perf_cpu_notifier(x86_pmu_notifier);
I
Ingo Molnar 已提交
1448
}
I
Ingo Molnar 已提交
1449

1450
static inline void x86_pmu_read(struct perf_event *event)
1451
{
1452
	x86_perf_event_update(event);
1453 1454
}

1455 1456 1457
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
1458 1459
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
1460
	.read		= x86_pmu_read,
1461
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1462 1463
};

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1490 1491 1492 1493
/*
 * validate a single event group
 *
 * validation include:
1494 1495 1496
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1497 1498 1499 1500
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1501 1502
static int validate_group(struct perf_event *event)
{
1503
	struct perf_event *leader = event->group_leader;
1504 1505
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1506

1507 1508 1509 1510
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1511

1512 1513 1514 1515 1516 1517
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1518 1519
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1520
	if (n < 0)
1521
		goto out_free;
1522

1523 1524
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1525
	if (n < 0)
1526
		goto out_free;
1527

1528
	fake_cpuc->n_events = n;
1529

1530
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1531 1532 1533 1534 1535

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1536 1537
}

1538
const struct pmu *hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1539
{
1540
	const struct pmu *tmp;
I
Ingo Molnar 已提交
1541 1542
	int err;

1543
	err = __hw_perf_event_init(event);
1544
	if (!err) {
1545 1546 1547 1548 1549 1550 1551 1552
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1553 1554
		if (event->group_leader != event)
			err = validate_group(event);
1555 1556
		else
			err = validate_event(event);
1557 1558

		event->pmu = tmp;
1559
	}
1560
	if (err) {
1561 1562
		if (event->destroy)
			event->destroy(event);
1563
		return ERR_PTR(err);
1564
	}
I
Ingo Molnar 已提交
1565

1566
	return &pmu;
I
Ingo Molnar 已提交
1567
}
1568 1569 1570 1571 1572 1573

/*
 * callchain support
 */

static inline
1574
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
1575
{
1576
	if (entry->nr < PERF_MAX_STACK_DEPTH)
1577 1578 1579
		entry->ip[entry->nr++] = ip;
}

1580 1581
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1597
	return 0;
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1613
	.walk_stack		= print_context_stack_bp,
1614 1615
};

1616 1617
#include "../dumpstack.h"

1618 1619 1620
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
1621
	callchain_store(entry, PERF_CONTEXT_KERNEL);
1622
	callchain_store(entry, regs->ip);
1623

1624
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
1625 1626
}

1627 1628 1629 1630 1631 1632 1633
static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
1634 1635 1636 1637 1638 1639 1640 1641
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

1642 1643 1644
	if (!user_mode(regs))
		regs = task_pt_regs(current);

1645
	fp = (void __user *)regs->bp;
1646

1647
	callchain_store(entry, PERF_CONTEXT_USER);
1648 1649
	callchain_store(entry, regs->ip);

1650
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1651
		frame.next_frame	     = NULL;
1652 1653 1654 1655 1656
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

1657
		if ((unsigned long)fp < regs->sp)
1658 1659 1660
			break;

		callchain_store(entry, frame.return_address);
1661
		fp = frame.next_frame;
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
1690
		entry = &__get_cpu_var(pmc_nmi_entry);
1691
	else
1692
		entry = &__get_cpu_var(pmc_irq_entry);
1693 1694 1695 1696 1697 1698 1699

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}
1700

1701
#ifdef CONFIG_EVENT_TRACING
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
void perf_arch_fetch_caller_regs(struct pt_regs *regs, unsigned long ip, int skip)
{
	regs->ip = ip;
	/*
	 * perf_arch_fetch_caller_regs adds another call, we need to increment
	 * the skip level
	 */
	regs->bp = rewind_frame_pointer(skip + 1);
	regs->cs = __KERNEL_CS;
	local_save_flags(regs->flags);
}
1713
#endif