perf_event.c 65.8 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/highmem.h>
25
#include <linux/cpu.h>
I
Ingo Molnar 已提交
26 27

#include <asm/apic.h>
28
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
29
#include <asm/nmi.h>
I
Ingo Molnar 已提交
30

31
static u64 perf_event_mask __read_mostly;
32

33 34
/* The maximal number of PEBS events: */
#define MAX_PEBS_EVENTS	4
35 36 37 38 39

/* The size of a BTS record in bytes: */
#define BTS_RECORD_SIZE		24

/* The size of a per-cpu BTS buffer in bytes: */
40
#define BTS_BUFFER_SIZE		(BTS_RECORD_SIZE * 2048)
41 42

/* The BTS overflow threshold in bytes from the end of the buffer: */
43
#define BTS_OVFL_TH		(BTS_RECORD_SIZE * 128)
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68


/*
 * Bits in the debugctlmsr controlling branch tracing.
 */
#define X86_DEBUGCTL_TR			(1 << 6)
#define X86_DEBUGCTL_BTS		(1 << 7)
#define X86_DEBUGCTL_BTINT		(1 << 8)
#define X86_DEBUGCTL_BTS_OFF_OS		(1 << 9)
#define X86_DEBUGCTL_BTS_OFF_USR	(1 << 10)

/*
 * A debug store configuration.
 *
 * We only support architectures that use 64bit fields.
 */
struct debug_store {
	u64	bts_buffer_base;
	u64	bts_index;
	u64	bts_absolute_maximum;
	u64	bts_interrupt_threshold;
	u64	pebs_buffer_base;
	u64	pebs_index;
	u64	pebs_absolute_maximum;
	u64	pebs_interrupt_threshold;
69
	u64	pebs_event_reset[MAX_PEBS_EVENTS];
70 71
};

72
struct event_constraint {
73 74 75 76
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
		u64		idxmsk64[1];
	};
77 78 79 80
	int	code;
	int	cmask;
};

81
struct cpu_hw_events {
82
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
83
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
84
	unsigned long		interrupts;
85
	int			enabled;
86
	struct debug_store	*ds;
I
Ingo Molnar 已提交
87

88 89 90 91
	int			n_events;
	int			n_added;
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
92 93
};

94 95 96 97 98
#define EVENT_CONSTRAINT(c, n, m) { 	\
	{ .idxmsk64[0] = (n) },		\
	.code = (c),			\
	.cmask = (m),			\
}
99

100
#define EVENT_CONSTRAINT_END \
101
	EVENT_CONSTRAINT(0, 0, 0)
102

103 104
#define for_each_event_constraint(e, c) \
	for ((e) = (c); (e)->cmask; (e)++)
105

I
Ingo Molnar 已提交
106
/*
107
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
108
 */
109
struct x86_pmu {
110 111
	const char	*name;
	int		version;
112
	int		(*handle_irq)(struct pt_regs *);
113 114
	void		(*disable_all)(void);
	void		(*enable_all)(void);
115 116
	void		(*enable)(struct hw_perf_event *, int);
	void		(*disable)(struct hw_perf_event *, int);
117 118
	unsigned	eventsel;
	unsigned	perfctr;
119 120
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
121
	int		max_events;
122 123 124 125
	int		num_events;
	int		num_events_fixed;
	int		event_bits;
	u64		event_mask;
126
	int		apic;
127
	u64		max_period;
128
	u64		intel_ctrl;
129 130
	void		(*enable_bts)(u64 config);
	void		(*disable_bts)(void);
131 132 133 134 135
	void		(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event,
						 unsigned long *idxmsk);
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
136
	const struct event_constraint *event_constraints;
137 138
};

139
static struct x86_pmu x86_pmu __read_mostly;
140

141
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
142 143
	.enabled = 1,
};
I
Ingo Molnar 已提交
144

145 146
static int x86_perf_event_set_period(struct perf_event *event,
			     struct hw_perf_event *hwc, int idx);
147

V
Vince Weaver 已提交
148 149 150 151 152 153 154
/*
 * Not sure about some of these
 */
static const u64 p6_perfmon_event_map[] =
{
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0079,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
155 156
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x012e,
V
Vince Weaver 已提交
157 158 159 160 161
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x0062,
};

162
static u64 p6_pmu_event_map(int hw_event)
V
Vince Weaver 已提交
163
{
164
	return p6_perfmon_event_map[hw_event];
V
Vince Weaver 已提交
165 166
}

167
/*
168
 * Event setting that is specified not to count anything.
169 170 171 172
 * We use this to effectively disable a counter.
 *
 * L2_RQSTS with 0 MESI unit mask.
 */
173
#define P6_NOP_EVENT			0x0000002EULL
174

175
static u64 p6_pmu_raw_event(u64 hw_event)
V
Vince Weaver 已提交
176 177 178 179 180
{
#define P6_EVNTSEL_EVENT_MASK		0x000000FFULL
#define P6_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define P6_EVNTSEL_EDGE_MASK		0x00040000ULL
#define P6_EVNTSEL_INV_MASK		0x00800000ULL
181
#define P6_EVNTSEL_REG_MASK		0xFF000000ULL
V
Vince Weaver 已提交
182 183 184 185 186 187

#define P6_EVNTSEL_MASK			\
	(P6_EVNTSEL_EVENT_MASK |	\
	 P6_EVNTSEL_UNIT_MASK  |	\
	 P6_EVNTSEL_EDGE_MASK  |	\
	 P6_EVNTSEL_INV_MASK   |	\
188
	 P6_EVNTSEL_REG_MASK)
V
Vince Weaver 已提交
189

190
	return hw_event & P6_EVNTSEL_MASK;
V
Vince Weaver 已提交
191 192
}

193
static struct event_constraint intel_p6_event_constraints[] =
194
{
195 196 197 198 199 200
	EVENT_CONSTRAINT(0xc1, 0x1, INTEL_ARCH_EVENT_MASK),	/* FLOPS */
	EVENT_CONSTRAINT(0x10, 0x1, INTEL_ARCH_EVENT_MASK),	/* FP_COMP_OPS_EXE */
	EVENT_CONSTRAINT(0x11, 0x1, INTEL_ARCH_EVENT_MASK),	/* FP_ASSIST */
	EVENT_CONSTRAINT(0x12, 0x2, INTEL_ARCH_EVENT_MASK),	/* MUL */
	EVENT_CONSTRAINT(0x13, 0x2, INTEL_ARCH_EVENT_MASK),	/* DIV */
	EVENT_CONSTRAINT(0x14, 0x1, INTEL_ARCH_EVENT_MASK),	/* CYCLES_DIV_BUSY */
201 202
	EVENT_CONSTRAINT_END
};
V
Vince Weaver 已提交
203

204 205 206
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
207
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
208
{
209 210 211 212 213 214 215
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x003c,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x4f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
216 217
};

218 219 220 221 222 223 224 225 226 227 228 229 230
static struct event_constraint intel_core_event_constraints[] =
{
	EVENT_CONSTRAINT(0xc0, (0x3|(1ULL<<32)), INTEL_ARCH_FIXED_MASK), /* INSTRUCTIONS_RETIRED */
	EVENT_CONSTRAINT(0x3c, (0x3|(1ULL<<33)), INTEL_ARCH_FIXED_MASK), /* UNHALTED_CORE_CYCLES */
	EVENT_CONSTRAINT(0x10, 0x1, INTEL_ARCH_EVENT_MASK), /* FP_COMP_OPS_EXE */
	EVENT_CONSTRAINT(0x11, 0x2, INTEL_ARCH_EVENT_MASK), /* FP_ASSIST */
	EVENT_CONSTRAINT(0x12, 0x2, INTEL_ARCH_EVENT_MASK), /* MUL */
	EVENT_CONSTRAINT(0x13, 0x2, INTEL_ARCH_EVENT_MASK), /* DIV */
	EVENT_CONSTRAINT(0x14, 0x1, INTEL_ARCH_EVENT_MASK), /* CYCLES_DIV_BUSY */
	EVENT_CONSTRAINT(0x18, 0x1, INTEL_ARCH_EVENT_MASK), /* IDLE_DURING_DIV */
	EVENT_CONSTRAINT(0x19, 0x2, INTEL_ARCH_EVENT_MASK), /* DELAYED_BYPASS */
	EVENT_CONSTRAINT(0xa1, 0x1, INTEL_ARCH_EVENT_MASK), /* RS_UOPS_DISPATCH_CYCLES */
	EVENT_CONSTRAINT(0xcb, 0x1, INTEL_ARCH_EVENT_MASK), /* MEM_LOAD_RETIRED */
231 232 233
	EVENT_CONSTRAINT_END
};

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
static struct event_constraint intel_nehalem_event_constraints[] =
{
	EVENT_CONSTRAINT(0xc0, (0x3|(1ULL<<32)), INTEL_ARCH_FIXED_MASK), /* INSTRUCTIONS_RETIRED */
	EVENT_CONSTRAINT(0x3c, (0x3|(1ULL<<33)), INTEL_ARCH_FIXED_MASK), /* UNHALTED_CORE_CYCLES */
	EVENT_CONSTRAINT(0x40, 0x3, INTEL_ARCH_EVENT_MASK), /* L1D_CACHE_LD */
	EVENT_CONSTRAINT(0x41, 0x3, INTEL_ARCH_EVENT_MASK), /* L1D_CACHE_ST */
	EVENT_CONSTRAINT(0x42, 0x3, INTEL_ARCH_EVENT_MASK), /* L1D_CACHE_LOCK */
	EVENT_CONSTRAINT(0x43, 0x3, INTEL_ARCH_EVENT_MASK), /* L1D_ALL_REF */
	EVENT_CONSTRAINT(0x4e, 0x3, INTEL_ARCH_EVENT_MASK), /* L1D_PREFETCH */
	EVENT_CONSTRAINT(0x4c, 0x3, INTEL_ARCH_EVENT_MASK), /* LOAD_HIT_PRE */
	EVENT_CONSTRAINT(0x51, 0x3, INTEL_ARCH_EVENT_MASK), /* L1D */
	EVENT_CONSTRAINT(0x52, 0x3, INTEL_ARCH_EVENT_MASK), /* L1D_CACHE_PREFETCH_LOCK_FB_HIT */
	EVENT_CONSTRAINT(0x53, 0x3, INTEL_ARCH_EVENT_MASK), /* L1D_CACHE_LOCK_FB_HIT */
	EVENT_CONSTRAINT(0xc5, 0x3, INTEL_ARCH_EVENT_MASK), /* CACHE_LOCK_CYCLES */
	EVENT_CONSTRAINT_END
};

static struct event_constraint intel_gen_event_constraints[] =
{
	EVENT_CONSTRAINT(0xc0, (0x3|(1ULL<<32)), INTEL_ARCH_FIXED_MASK), /* INSTRUCTIONS_RETIRED */
	EVENT_CONSTRAINT(0x3c, (0x3|(1ULL<<33)), INTEL_ARCH_FIXED_MASK), /* UNHALTED_CORE_CYCLES */
255 256 257
	EVENT_CONSTRAINT_END
};

258
static u64 intel_pmu_event_map(int hw_event)
259
{
260
	return intel_perfmon_event_map[hw_event];
261
}
I
Ingo Molnar 已提交
262

263
/*
264
 * Generalized hw caching related hw_event table, filled
265
 * in on a per model basis. A value of 0 means
266 267
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
268 269 270 271 272 273 274 275 276 277
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

278
static __initconst u64 nehalem_hw_cache_event_ids
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI            */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI            */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE         */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
299
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
300 301 302 303 304 305 306 307 308 309 310
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
311
 [ C(LL  ) ] = {
312 313 314 315 316 317 318 319 320
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
321 322
		[ C(RESULT_ACCESS) ] = 0x4f2e, /* LLC Reference                */
		[ C(RESULT_MISS)   ] = 0x412e, /* LLC Misses                   */
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
342
		[ C(RESULT_MISS)   ] = 0x20c8, /* ITLB_MISS_RETIRED            */
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

369
static __initconst u64 core2_hw_cache_event_ids
370 371 372 373
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI          */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE       */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI          */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE       */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS      */
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0081, /* L1I.MISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
402
 [ C(LL  ) ] = {
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0208, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0808, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x1282, /* ITLBMISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
458 459
};

460
static __initconst u64 atom_hw_cache_event_ids
461 462 463 464
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
465 466 467 468 469 470
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD               */
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
471
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST               */
472 473 474 475 476 477 478 479 480
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
481 482
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                 */
483 484 485 486 487 488 489 490 491 492
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
493
 [ C(LL  ) ] = {
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
509
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI  (alias) */
510 511 512
		[ C(RESULT_MISS)   ] = 0x0508, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
513
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI  (alias) */
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
		[ C(RESULT_MISS)   ] = 0x0608, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x0282, /* ITLB.MISSES                */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
549 550
};

551
static u64 intel_pmu_raw_event(u64 hw_event)
552
{
553 554
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
555 556
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
557
#define CORE_EVNTSEL_REG_MASK		0xFF000000ULL
558

559
#define CORE_EVNTSEL_MASK		\
560 561 562 563 564
	(INTEL_ARCH_EVTSEL_MASK |	\
	 INTEL_ARCH_UNIT_MASK   |	\
	 INTEL_ARCH_EDGE_MASK   |	\
	 INTEL_ARCH_INV_MASK    |	\
	 INTEL_ARCH_CNT_MASK)
565

566
	return hw_event & CORE_EVNTSEL_MASK;
567 568
}

569
static __initconst u64 amd_hw_cache_event_ids
570 571 572 573 574 575
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
576 577
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0041, /* Data Cache Misses          */
578 579
	},
	[ C(OP_WRITE) ] = {
580
		[ C(RESULT_ACCESS) ] = 0x0142, /* Data Cache Refills :system */
581 582 583
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
584 585
		[ C(RESULT_ACCESS) ] = 0x0267, /* Data Prefetcher :attempts  */
		[ C(RESULT_MISS)   ] = 0x0167, /* Data Prefetcher :cancelled */
586 587 588 589 590 591 592 593 594 595 596 597
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction cache fetches  */
		[ C(RESULT_MISS)   ] = 0x0081, /* Instruction cache misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
598
		[ C(RESULT_ACCESS) ] = 0x014B, /* Prefetch Instructions :Load */
599 600 601
		[ C(RESULT_MISS)   ] = 0,
	},
 },
602
 [ C(LL  ) ] = {
603
	[ C(OP_READ) ] = {
604 605
		[ C(RESULT_ACCESS) ] = 0x037D, /* Requests to L2 Cache :IC+DC */
		[ C(RESULT_MISS)   ] = 0x037E, /* L2 Cache Misses : IC+DC     */
606 607
	},
	[ C(OP_WRITE) ] = {
608
		[ C(RESULT_ACCESS) ] = 0x017F, /* L2 Fill/Writeback           */
609 610 611 612 613 614 615 616 617
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
618 619
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0046, /* L1 DTLB and L2 DLTB Miss   */
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes        */
		[ C(RESULT_MISS)   ] = 0x0085, /* Instr. fetch ITLB misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c2, /* Retired Branch Instr.      */
		[ C(RESULT_MISS)   ] = 0x00c3, /* Retired Mispredicted BI    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

660 661 662
/*
 * AMD Performance Monitor K7 and later.
 */
663
static const u64 amd_perfmon_event_map[] =
664
{
665 666 667 668 669 670
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0080,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
671 672
};

673
static u64 amd_pmu_event_map(int hw_event)
674
{
675
	return amd_perfmon_event_map[hw_event];
676 677
}

678
static u64 amd_pmu_raw_event(u64 hw_event)
679
{
680 681
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
682 683
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
684
#define K7_EVNTSEL_REG_MASK	0x0FF000000ULL
685 686 687 688

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
689 690
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
691
	 K7_EVNTSEL_REG_MASK)
692

693
	return hw_event & K7_EVNTSEL_MASK;
694 695
}

696
/*
697 698
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
699 700
 * Returns the delta events processed.
 */
701
static u64
702 703
x86_perf_event_update(struct perf_event *event,
			struct hw_perf_event *hwc, int idx)
704
{
705
	int shift = 64 - x86_pmu.event_bits;
706 707
	u64 prev_raw_count, new_raw_count;
	s64 delta;
708

709 710 711
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

712
	/*
713
	 * Careful: an NMI might modify the previous event value.
714 715 716
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
717
	 * count to the generic event atomically:
718 719 720
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
721
	rdmsrl(hwc->event_base + idx, new_raw_count);
722 723 724 725 726 727 728 729

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
730
	 * (event-)time and add that to the generic event.
731 732
	 *
	 * Careful, not all hw sign-extends above the physical width
733
	 * of the count.
734
	 */
735 736
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
737

738
	atomic64_add(delta, &event->count);
739
	atomic64_sub(delta, &hwc->period_left);
740 741

	return new_raw_count;
742 743
}

744
static atomic_t active_events;
P
Peter Zijlstra 已提交
745 746 747 748
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
749
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
750 751 752 753 754
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

755
	for (i = 0; i < x86_pmu.num_events; i++) {
756
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
757 758 759
			goto perfctr_fail;
	}

760
	for (i = 0; i < x86_pmu.num_events; i++) {
761
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
762 763
			goto eventsel_fail;
	}
764
#endif
P
Peter Zijlstra 已提交
765 766 767

	return true;

768
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
769 770
eventsel_fail:
	for (i--; i >= 0; i--)
771
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
772

773
	i = x86_pmu.num_events;
P
Peter Zijlstra 已提交
774 775 776

perfctr_fail:
	for (i--; i >= 0; i--)
777
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
778 779 780 781 782

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
783
#endif
P
Peter Zijlstra 已提交
784 785 786 787
}

static void release_pmc_hardware(void)
{
788
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
789 790
	int i;

791
	for (i = 0; i < x86_pmu.num_events; i++) {
792 793
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
794 795 796 797
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
798
#endif
P
Peter Zijlstra 已提交
799 800
}

801 802 803 804 805 806 807
static inline bool bts_available(void)
{
	return x86_pmu.enable_bts != NULL;
}

static inline void init_debug_store_on_cpu(int cpu)
{
808
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
809 810 811 812 813

	if (!ds)
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
814 815
		     (u32)((u64)(unsigned long)ds),
		     (u32)((u64)(unsigned long)ds >> 32));
816 817 818 819
}

static inline void fini_debug_store_on_cpu(int cpu)
{
820
	if (!per_cpu(cpu_hw_events, cpu).ds)
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
}

static void release_bts_hardware(void)
{
	int cpu;

	if (!bts_available())
		return;

	get_online_cpus();

	for_each_online_cpu(cpu)
		fini_debug_store_on_cpu(cpu);

	for_each_possible_cpu(cpu) {
839
		struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
840 841 842 843

		if (!ds)
			continue;

844
		per_cpu(cpu_hw_events, cpu).ds = NULL;
845

846
		kfree((void *)(unsigned long)ds->bts_buffer_base);
847 848 849 850 851 852 853 854 855 856 857
		kfree(ds);
	}

	put_online_cpus();
}

static int reserve_bts_hardware(void)
{
	int cpu, err = 0;

	if (!bts_available())
858
		return 0;
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876

	get_online_cpus();

	for_each_possible_cpu(cpu) {
		struct debug_store *ds;
		void *buffer;

		err = -ENOMEM;
		buffer = kzalloc(BTS_BUFFER_SIZE, GFP_KERNEL);
		if (unlikely(!buffer))
			break;

		ds = kzalloc(sizeof(*ds), GFP_KERNEL);
		if (unlikely(!ds)) {
			kfree(buffer);
			break;
		}

877
		ds->bts_buffer_base = (u64)(unsigned long)buffer;
878 879 880 881 882 883
		ds->bts_index = ds->bts_buffer_base;
		ds->bts_absolute_maximum =
			ds->bts_buffer_base + BTS_BUFFER_SIZE;
		ds->bts_interrupt_threshold =
			ds->bts_absolute_maximum - BTS_OVFL_TH;

884
		per_cpu(cpu_hw_events, cpu).ds = ds;
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
		err = 0;
	}

	if (err)
		release_bts_hardware();
	else {
		for_each_online_cpu(cpu)
			init_debug_store_on_cpu(cpu);
	}

	put_online_cpus();

	return err;
}

900
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
901
{
902
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
903
		release_pmc_hardware();
904
		release_bts_hardware();
P
Peter Zijlstra 已提交
905 906 907 908
		mutex_unlock(&pmc_reserve_mutex);
	}
}

909 910 911 912 913
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

914
static inline int
915
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
static void intel_pmu_enable_bts(u64 config)
{
	unsigned long debugctlmsr;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr |= X86_DEBUGCTL_TR;
	debugctlmsr |= X86_DEBUGCTL_BTS;
	debugctlmsr |= X86_DEBUGCTL_BTINT;

	if (!(config & ARCH_PERFMON_EVENTSEL_OS))
		debugctlmsr |= X86_DEBUGCTL_BTS_OFF_OS;

	if (!(config & ARCH_PERFMON_EVENTSEL_USR))
		debugctlmsr |= X86_DEBUGCTL_BTS_OFF_USR;

	update_debugctlmsr(debugctlmsr);
}

static void intel_pmu_disable_bts(void)
{
968
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
969 970 971 972 973 974 975 976 977 978 979 980 981 982
	unsigned long debugctlmsr;

	if (!cpuc->ds)
		return;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr &=
		~(X86_DEBUGCTL_TR | X86_DEBUGCTL_BTS | X86_DEBUGCTL_BTINT |
		  X86_DEBUGCTL_BTS_OFF_OS | X86_DEBUGCTL_BTS_OFF_USR);

	update_debugctlmsr(debugctlmsr);
}

I
Ingo Molnar 已提交
983
/*
984
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
985
 */
986
static int __hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
987
{
988 989
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
990
	u64 config;
P
Peter Zijlstra 已提交
991
	int err;
I
Ingo Molnar 已提交
992

993 994
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
995

P
Peter Zijlstra 已提交
996
	err = 0;
997
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
998
		mutex_lock(&pmc_reserve_mutex);
999
		if (atomic_read(&active_events) == 0) {
1000 1001 1002
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
1003
				err = reserve_bts_hardware();
1004 1005
		}
		if (!err)
1006
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
1007 1008 1009 1010 1011
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

1012
	event->destroy = hw_perf_event_destroy;
1013

I
Ingo Molnar 已提交
1014
	/*
1015
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
1016 1017
	 * (keep 'enabled' bit clear for now)
	 */
1018
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
1019

1020 1021
	hwc->idx = -1;

I
Ingo Molnar 已提交
1022
	/*
1023
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
1024
	 */
1025
	if (!attr->exclude_user)
1026
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
1027
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
1028
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
1029

1030
	if (!hwc->sample_period) {
1031
		hwc->sample_period = x86_pmu.max_period;
1032
		hwc->last_period = hwc->sample_period;
1033
		atomic64_set(&hwc->period_left, hwc->sample_period);
1034 1035 1036 1037
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
1038 1039
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
1040 1041 1042
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
1043
	}
1044

I
Ingo Molnar 已提交
1045
	/*
1046
	 * Raw hw_event type provide the config in the hw_event structure
I
Ingo Molnar 已提交
1047
	 */
1048 1049
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
1050
		return 0;
I
Ingo Molnar 已提交
1051 1052
	}

1053 1054 1055 1056 1057
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
1058

1059 1060 1061
	/*
	 * The generic map:
	 */
1062 1063 1064 1065 1066 1067 1068 1069
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

1070 1071 1072 1073
	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
1074 1075 1076 1077 1078 1079 1080 1081 1082
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
		if (!bts_available())
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
			return -EOPNOTSUPP;
	}
1083

1084
	hwc->config |= config;
P
Peter Zijlstra 已提交
1085

I
Ingo Molnar 已提交
1086 1087 1088
	return 0;
}

V
Vince Weaver 已提交
1089 1090
static void p6_pmu_disable_all(void)
{
1091
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1092
	u64 val;
V
Vince Weaver 已提交
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105

	if (!cpuc->enabled)
		return;

	cpuc->enabled = 0;
	barrier();

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

1106
static void intel_pmu_disable_all(void)
1107
{
1108
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1109 1110 1111 1112 1113 1114 1115

	if (!cpuc->enabled)
		return;

	cpuc->enabled = 0;
	barrier();

1116
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
1117 1118 1119

	if (test_bit(X86_PMC_IDX_FIXED_BTS, cpuc->active_mask))
		intel_pmu_disable_bts();
I
Ingo Molnar 已提交
1120
}
1121

1122
static void amd_pmu_disable_all(void)
1123
{
1124
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1125 1126 1127 1128
	int idx;

	if (!cpuc->enabled)
		return;
1129 1130

	cpuc->enabled = 0;
1131 1132
	/*
	 * ensure we write the disable before we start disabling the
1133
	 * events proper, so that amd_pmu_enable_event() does the
1134
	 * right thing.
1135
	 */
1136
	barrier();
1137

1138
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1139 1140
		u64 val;

1141
		if (!test_bit(idx, cpuc->active_mask))
1142
			continue;
1143
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
1144 1145 1146 1147
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
1148 1149 1150
	}
}

1151
void hw_perf_disable(void)
1152
{
1153 1154
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

1155
	if (!x86_pmu_initialized())
1156
		return;
1157 1158 1159 1160 1161

	if (cpuc->enabled)
		cpuc->n_added = 0;

	x86_pmu.disable_all();
1162
}
I
Ingo Molnar 已提交
1163

V
Vince Weaver 已提交
1164 1165
static void p6_pmu_enable_all(void)
{
1166
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
V
Vince Weaver 已提交
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
	unsigned long val;

	if (cpuc->enabled)
		return;

	cpuc->enabled = 1;
	barrier();

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

1181
static void intel_pmu_enable_all(void)
1182
{
1183
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1184 1185 1186 1187 1188 1189 1190

	if (cpuc->enabled)
		return;

	cpuc->enabled = 1;
	barrier();

1191
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
1192 1193

	if (test_bit(X86_PMC_IDX_FIXED_BTS, cpuc->active_mask)) {
1194 1195
		struct perf_event *event =
			cpuc->events[X86_PMC_IDX_FIXED_BTS];
1196

1197
		if (WARN_ON_ONCE(!event))
1198 1199
			return;

1200
		intel_pmu_enable_bts(event->hw.config);
1201
	}
1202 1203
}

1204
static void amd_pmu_enable_all(void)
1205
{
1206
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1207 1208
	int idx;

1209
	if (cpuc->enabled)
1210 1211
		return;

1212 1213 1214
	cpuc->enabled = 1;
	barrier();

1215 1216
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
		struct perf_event *event = cpuc->events[idx];
1217
		u64 val;
1218

1219
		if (!test_bit(idx, cpuc->active_mask))
1220
			continue;
1221

1222
		val = event->hw.config;
1223 1224
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
1225 1226 1227
	}
}

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
static const struct pmu pmu;

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
	int i, j , w, num;
	int weight, wmax;
	unsigned long *c;
1240
	unsigned long constraints[X86_PMC_IDX_MAX][BITS_TO_LONGS(X86_PMC_IDX_MAX)];
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
		x86_pmu.get_event_constraints(cpuc,
					      cpuc->event_list[i],
					      constraints[i]);
	}

1252 1253 1254 1255 1256
	/*
	 * fastpath, try to reuse previous register
	 */
	for (i = 0, num = n; i < n; i++, num--) {
		hwc = &cpuc->event_list[i]->hw;
1257
		c = constraints[i];
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
		if (!test_bit(hwc->idx, c))
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

#if 0
		pr_debug("CPU%d fast config=0x%llx idx=%d assign=%c\n",
			 smp_processor_id(),
			 hwc->config,
			 hwc->idx,
			 assign ? 'y' : 'n');
#endif

		set_bit(hwc->idx, used_mask);
		if (assign)
			assign[i] = hwc->idx;
	}
	if (!num)
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
	wmax = x86_pmu.num_events;

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
	if (x86_pmu.num_events_fixed)
		wmax++;

1311
	for (w = 1, num = n; num && w <= wmax; w++) {
1312
		/* for each event */
1313
		for (i = 0; num && i < n; i++) {
1314
			c = constraints[i];
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
			hwc = &cpuc->event_list[i]->hw;

			weight = bitmap_weight(c, X86_PMC_IDX_MAX);
			if (weight != w)
				continue;

			for_each_bit(j, c, X86_PMC_IDX_MAX) {
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

#if 0
1330
			pr_debug("CPU%d slow config=0x%llx idx=%d assign=%c\n",
1331 1332 1333 1334 1335 1336
				smp_processor_id(),
				hwc->config,
				j,
				assign ? 'y' : 'n');
#endif

1337 1338
			set_bit(j, used_mask);

1339 1340 1341 1342 1343
			if (assign)
				assign[i] = j;
			num--;
		}
	}
1344
done:
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

	max_count = x86_pmu.num_events + x86_pmu.num_events_fixed;

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
1383
		    event->state <= PERF_EVENT_STATE_OFF)
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}


static inline void x86_assign_hw_event(struct perf_event *event,
				struct hw_perf_event *hwc, int idx)
{
	hwc->idx = idx;

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

1418
void hw_perf_enable(void)
1419
{
1420 1421 1422 1423 1424
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
	int i;

1425
	if (!x86_pmu_initialized())
1426
		return;
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
	if (cpuc->n_added) {
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

			if (hwc->idx == -1 || hwc->idx == cpuc->assign[i])
				continue;

			x86_pmu.disable(hwc, hwc->idx);

			clear_bit(hwc->idx, cpuc->active_mask);
			barrier();
			cpuc->events[hwc->idx] = NULL;

			x86_perf_event_update(event, hwc, hwc->idx);

			hwc->idx = -1;
		}

		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

			if (hwc->idx == -1) {
				x86_assign_hw_event(event, hwc, cpuc->assign[i]);
				x86_perf_event_set_period(event, hwc, hwc->idx);
			}
			/*
			 * need to mark as active because x86_pmu_disable()
			 * clear active_mask and eventsp[] yet it preserves
			 * idx
			 */
			set_bit(hwc->idx, cpuc->active_mask);
			cpuc->events[hwc->idx] = event;

			x86_pmu.enable(hwc, hwc->idx);
			perf_event_update_userpage(event);
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1477
	x86_pmu.enable_all();
1478 1479
}

1480
static inline u64 intel_pmu_get_status(void)
1481 1482 1483
{
	u64 status;

1484
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1485

1486
	return status;
1487 1488
}

1489
static inline void intel_pmu_ack_status(u64 ack)
1490 1491 1492 1493
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

1494
static inline void x86_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1495
{
V
Vince Weaver 已提交
1496
	(void)checking_wrmsrl(hwc->config_base + idx,
1497
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
1498 1499
}

1500
static inline void x86_pmu_disable_event(struct hw_perf_event *hwc, int idx)
1501
{
V
Vince Weaver 已提交
1502
	(void)checking_wrmsrl(hwc->config_base + idx, hwc->config);
1503 1504
}

1505
static inline void
1506
intel_pmu_disable_fixed(struct hw_perf_event *hwc, int __idx)
1507 1508 1509 1510 1511 1512 1513 1514
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
V
Vince Weaver 已提交
1515 1516 1517 1518
	(void)checking_wrmsrl(hwc->config_base, ctrl_val);
}

static inline void
1519
p6_pmu_disable_event(struct hw_perf_event *hwc, int idx)
V
Vince Weaver 已提交
1520
{
1521 1522
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	u64 val = P6_NOP_EVENT;
V
Vince Weaver 已提交
1523

1524 1525
	if (cpuc->enabled)
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
V
Vince Weaver 已提交
1526 1527

	(void)checking_wrmsrl(hwc->config_base + idx, val);
1528 1529
}

1530
static inline void
1531
intel_pmu_disable_event(struct hw_perf_event *hwc, int idx)
1532
{
1533 1534 1535 1536 1537
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS)) {
		intel_pmu_disable_bts();
		return;
	}

1538 1539 1540 1541 1542
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

1543
	x86_pmu_disable_event(hwc, idx);
1544 1545 1546
}

static inline void
1547
amd_pmu_disable_event(struct hw_perf_event *hwc, int idx)
1548
{
1549
	x86_pmu_disable_event(hwc, idx);
1550 1551
}

1552
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1553

1554 1555
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1556
 * To be called with the event disabled in hw:
1557
 */
1558
static int
1559 1560
x86_perf_event_set_period(struct perf_event *event,
			     struct hw_perf_event *hwc, int idx)
I
Ingo Molnar 已提交
1561
{
1562
	s64 left = atomic64_read(&hwc->period_left);
1563 1564
	s64 period = hwc->sample_period;
	int err, ret = 0;
1565

1566 1567 1568
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

1569
	/*
1570
	 * If we are way outside a reasonable range then just skip forward:
1571 1572 1573 1574
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
1575
		hwc->last_period = period;
1576
		ret = 1;
1577 1578 1579 1580 1581
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
1582
		hwc->last_period = period;
1583
		ret = 1;
1584
	}
1585
	/*
1586
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1587 1588 1589
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1590

1591 1592 1593
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1594
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1595 1596

	/*
1597
	 * The hw event starts counting from this event offset,
1598 1599
	 * mark it to be able to extra future deltas:
	 */
1600
	atomic64_set(&hwc->prev_count, (u64)-left);
1601

1602 1603
	err = checking_wrmsrl(hwc->event_base + idx,
			     (u64)(-left) & x86_pmu.event_mask);
1604

1605
	perf_event_update_userpage(event);
1606

1607
	return ret;
1608 1609 1610
}

static inline void
1611
intel_pmu_enable_fixed(struct hw_perf_event *hwc, int __idx)
1612 1613 1614 1615 1616 1617
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
1618 1619 1620
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
1621
	 */
1622 1623 1624
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
1625 1626 1627 1628 1629 1630 1631 1632 1633
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
1634 1635
}

1636
static void p6_pmu_enable_event(struct hw_perf_event *hwc, int idx)
V
Vince Weaver 已提交
1637
{
1638
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1639
	u64 val;
V
Vince Weaver 已提交
1640

1641
	val = hwc->config;
V
Vince Weaver 已提交
1642
	if (cpuc->enabled)
1643 1644 1645
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;

	(void)checking_wrmsrl(hwc->config_base + idx, val);
V
Vince Weaver 已提交
1646 1647 1648
}


1649
static void intel_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1650
{
1651
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS)) {
1652
		if (!__get_cpu_var(cpu_hw_events).enabled)
1653 1654 1655 1656 1657 1658
			return;

		intel_pmu_enable_bts(hwc->config);
		return;
	}

1659 1660 1661 1662 1663
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

1664
	x86_pmu_enable_event(hwc, idx);
1665 1666
}

1667
static void amd_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1668
{
1669
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1670 1671

	if (cpuc->enabled)
1672
		x86_pmu_enable_event(hwc, idx);
I
Ingo Molnar 已提交
1673 1674
}

1675
/*
1676 1677 1678 1679 1680 1681 1682
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
1683 1684 1685 1686
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1687 1688 1689
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1690

1691
	hwc = &event->hw;
1692

1693 1694 1695 1696
	n0 = cpuc->n_events;
	n = collect_events(cpuc, event, false);
	if (n < 0)
		return n;
1697

1698 1699 1700 1701 1702 1703 1704 1705
	ret = x86_schedule_events(cpuc, n, assign);
	if (ret)
		return ret;
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1706

1707 1708
	cpuc->n_events = n;
	cpuc->n_added  = n - n0;
1709

1710 1711
	if (hwc->idx != -1)
		x86_perf_event_set_period(event, hwc, hwc->idx);
1712

1713
	return 0;
I
Ingo Molnar 已提交
1714 1715
}

1716
static void x86_pmu_unthrottle(struct perf_event *event)
1717
{
1718 1719
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct hw_perf_event *hwc = &event->hw;
1720 1721

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
1722
				cpuc->events[hwc->idx] != event))
1723 1724 1725 1726 1727
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

1728
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1729
{
1730
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1731
	struct cpu_hw_events *cpuc;
1732
	unsigned long flags;
1733 1734
	int cpu, idx;

1735
	if (!x86_pmu.num_events)
1736
		return;
I
Ingo Molnar 已提交
1737

1738
	local_irq_save(flags);
I
Ingo Molnar 已提交
1739 1740

	cpu = smp_processor_id();
1741
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1742

1743
	if (x86_pmu.version >= 2) {
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1754
	}
1755
	pr_info("CPU#%d: active:       %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1756

1757
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1758 1759
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1760

1761
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1762

1763
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1764
			cpu, idx, pmc_ctrl);
1765
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1766
			cpu, idx, pmc_count);
1767
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1768
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1769
	}
1770
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
1771 1772
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1773
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1774 1775
			cpu, idx, pmc_count);
	}
1776
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1777 1778
}

1779
static void intel_pmu_drain_bts_buffer(struct cpu_hw_events *cpuc)
1780 1781 1782 1783 1784 1785 1786
{
	struct debug_store *ds = cpuc->ds;
	struct bts_record {
		u64	from;
		u64	to;
		u64	flags;
	};
1787
	struct perf_event *event = cpuc->events[X86_PMC_IDX_FIXED_BTS];
1788
	struct bts_record *at, *top;
1789 1790 1791 1792
	struct perf_output_handle handle;
	struct perf_event_header header;
	struct perf_sample_data data;
	struct pt_regs regs;
1793

1794
	if (!event)
1795 1796 1797 1798 1799
		return;

	if (!ds)
		return;

1800 1801
	at  = (struct bts_record *)(unsigned long)ds->bts_buffer_base;
	top = (struct bts_record *)(unsigned long)ds->bts_index;
1802

1803 1804 1805
	if (top <= at)
		return;

1806 1807
	ds->bts_index = ds->bts_buffer_base;

1808

1809
	data.period	= event->hw.last_period;
1810
	data.addr	= 0;
1811
	data.raw	= NULL;
1812 1813 1814 1815 1816 1817 1818
	regs.ip		= 0;

	/*
	 * Prepare a generic sample, i.e. fill in the invariant fields.
	 * We will overwrite the from and to address before we output
	 * the sample.
	 */
1819
	perf_prepare_sample(&header, &data, event, &regs);
1820

1821
	if (perf_output_begin(&handle, event,
1822 1823 1824
			      header.size * (top - at), 1, 1))
		return;

1825
	for (; at < top; at++) {
1826 1827
		data.ip		= at->from;
		data.addr	= at->to;
1828

1829
		perf_output_sample(&handle, &header, &data, event);
1830 1831
	}

1832
	perf_output_end(&handle);
1833 1834

	/* There's new data available. */
1835 1836
	event->hw.interrupts++;
	event->pending_kill = POLL_IN;
1837 1838
}

1839
static void x86_pmu_disable(struct perf_event *event)
I
Ingo Molnar 已提交
1840
{
1841 1842
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct hw_perf_event *hwc = &event->hw;
1843
	int i, idx = hwc->idx;
I
Ingo Molnar 已提交
1844

1845 1846 1847 1848
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
1849
	clear_bit(idx, cpuc->active_mask);
1850
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1851

1852 1853
	/*
	 * Make sure the cleared pointer becomes visible before we
1854
	 * (potentially) free the event:
1855
	 */
1856
	barrier();
I
Ingo Molnar 已提交
1857

1858
	/*
1859
	 * Drain the remaining delta count out of a event
1860 1861
	 * that we are disabling:
	 */
1862
	x86_perf_event_update(event, hwc, idx);
1863 1864

	/* Drain the remaining BTS records. */
1865 1866
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS))
		intel_pmu_drain_bts_buffer(cpuc);
1867

1868
	cpuc->events[idx] = NULL;
1869

1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
		}
	}
1882
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1883 1884
}

1885
/*
1886 1887
 * Save and restart an expired event. Called by NMI contexts,
 * so it has to be careful about preempting normal event ops:
1888
 */
1889
static int intel_pmu_save_and_restart(struct perf_event *event)
I
Ingo Molnar 已提交
1890
{
1891
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1892
	int idx = hwc->idx;
1893
	int ret;
I
Ingo Molnar 已提交
1894

1895 1896
	x86_perf_event_update(event, hwc, idx);
	ret = x86_perf_event_set_period(event, hwc, idx);
1897

1898 1899
	if (event->state == PERF_EVENT_STATE_ACTIVE)
		intel_pmu_enable_event(hwc, idx);
1900 1901

	return ret;
I
Ingo Molnar 已提交
1902 1903
}

1904 1905
static void intel_pmu_reset(void)
{
1906
	struct debug_store *ds = __get_cpu_var(cpu_hw_events).ds;
1907 1908 1909
	unsigned long flags;
	int idx;

1910
	if (!x86_pmu.num_events)
1911 1912 1913 1914 1915 1916
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

1917
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1918 1919 1920
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
1921
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
1922 1923
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}
1924 1925
	if (ds)
		ds->bts_index = ds->bts_buffer_base;
1926 1927 1928 1929

	local_irq_restore(flags);
}

V
Vince Weaver 已提交
1930 1931 1932
static int p6_pmu_handle_irq(struct pt_regs *regs)
{
	struct perf_sample_data data;
1933 1934 1935
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
1936 1937 1938 1939
	int idx, handled = 0;
	u64 val;

	data.addr = 0;
1940
	data.raw = NULL;
V
Vince Weaver 已提交
1941

1942
	cpuc = &__get_cpu_var(cpu_hw_events);
V
Vince Weaver 已提交
1943

1944
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
V
Vince Weaver 已提交
1945 1946 1947
		if (!test_bit(idx, cpuc->active_mask))
			continue;

1948 1949
		event = cpuc->events[idx];
		hwc = &event->hw;
V
Vince Weaver 已提交
1950

1951 1952
		val = x86_perf_event_update(event, hwc, idx);
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
V
Vince Weaver 已提交
1953 1954 1955
			continue;

		/*
1956
		 * event overflow
V
Vince Weaver 已提交
1957 1958
		 */
		handled		= 1;
1959
		data.period	= event->hw.last_period;
V
Vince Weaver 已提交
1960

1961
		if (!x86_perf_event_set_period(event, hwc, idx))
V
Vince Weaver 已提交
1962 1963
			continue;

1964 1965
		if (perf_event_overflow(event, 1, &data, regs))
			p6_pmu_disable_event(hwc, idx);
V
Vince Weaver 已提交
1966 1967 1968 1969 1970 1971 1972
	}

	if (handled)
		inc_irq_stat(apic_perf_irqs);

	return handled;
}
1973

I
Ingo Molnar 已提交
1974 1975 1976 1977
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
1978
static int intel_pmu_handle_irq(struct pt_regs *regs)
I
Ingo Molnar 已提交
1979
{
1980
	struct perf_sample_data data;
1981
	struct cpu_hw_events *cpuc;
V
Vince Weaver 已提交
1982
	int bit, loops;
1983
	u64 ack, status;
1984

1985
	data.addr = 0;
1986
	data.raw = NULL;
1987

1988
	cpuc = &__get_cpu_var(cpu_hw_events);
I
Ingo Molnar 已提交
1989

1990
	perf_disable();
1991
	intel_pmu_drain_bts_buffer(cpuc);
1992
	status = intel_pmu_get_status();
1993 1994 1995 1996
	if (!status) {
		perf_enable();
		return 0;
	}
1997

1998
	loops = 0;
I
Ingo Molnar 已提交
1999
again:
2000
	if (++loops > 100) {
2001 2002
		WARN_ONCE(1, "perfevents: irq loop stuck!\n");
		perf_event_print_debug();
2003 2004
		intel_pmu_reset();
		perf_enable();
2005 2006 2007
		return 1;
	}

2008
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
2009
	ack = status;
2010
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
2011
		struct perf_event *event = cpuc->events[bit];
I
Ingo Molnar 已提交
2012 2013

		clear_bit(bit, (unsigned long *) &status);
2014
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
2015 2016
			continue;

2017
		if (!intel_pmu_save_and_restart(event))
2018 2019
			continue;

2020
		data.period = event->hw.last_period;
2021

2022 2023
		if (perf_event_overflow(event, 1, &data, regs))
			intel_pmu_disable_event(&event->hw, bit);
I
Ingo Molnar 已提交
2024 2025
	}

2026
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
2027 2028 2029 2030

	/*
	 * Repeat if there is more work to be done:
	 */
2031
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
2032 2033
	if (status)
		goto again;
2034

2035
	perf_enable();
2036 2037

	return 1;
2038 2039
}

2040
static int amd_pmu_handle_irq(struct pt_regs *regs)
2041
{
2042
	struct perf_sample_data data;
2043 2044 2045
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
2046
	int idx, handled = 0;
2047 2048
	u64 val;

2049
	data.addr = 0;
2050
	data.raw = NULL;
2051

2052
	cpuc = &__get_cpu_var(cpu_hw_events);
2053

2054
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
2055
		if (!test_bit(idx, cpuc->active_mask))
2056
			continue;
2057

2058 2059
		event = cpuc->events[idx];
		hwc = &event->hw;
2060

2061 2062
		val = x86_perf_event_update(event, hwc, idx);
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
2063
			continue;
2064

2065
		/*
2066
		 * event overflow
2067 2068
		 */
		handled		= 1;
2069
		data.period	= event->hw.last_period;
2070

2071
		if (!x86_perf_event_set_period(event, hwc, idx))
2072 2073
			continue;

2074 2075
		if (perf_event_overflow(event, 1, &data, regs))
			amd_pmu_disable_event(hwc, idx);
2076
	}
2077

2078 2079 2080
	if (handled)
		inc_irq_stat(apic_perf_irqs);

2081 2082
	return handled;
}
2083

2084 2085 2086 2087 2088
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
2089
	perf_event_do_pending();
2090 2091 2092
	irq_exit();
}

2093
void set_perf_event_pending(void)
2094
{
2095
#ifdef CONFIG_X86_LOCAL_APIC
2096 2097 2098
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

2099
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
2100
#endif
2101 2102
}

2103
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
2104
{
2105 2106
#ifdef CONFIG_X86_LOCAL_APIC
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
2107
		return;
2108

I
Ingo Molnar 已提交
2109
	/*
2110
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
2111
	 */
2112
	apic_write(APIC_LVTPC, APIC_DM_NMI);
2113
#endif
I
Ingo Molnar 已提交
2114 2115 2116
}

static int __kprobes
2117
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
2118 2119 2120 2121
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
2122

2123
	if (!atomic_read(&active_events))
2124 2125
		return NOTIFY_DONE;

2126 2127 2128 2129
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
2130

2131
	default:
I
Ingo Molnar 已提交
2132
		return NOTIFY_DONE;
2133
	}
I
Ingo Molnar 已提交
2134 2135 2136

	regs = args->regs;

2137
#ifdef CONFIG_X86_LOCAL_APIC
I
Ingo Molnar 已提交
2138
	apic_write(APIC_LVTPC, APIC_DM_NMI);
2139
#endif
2140 2141
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
2142
	 * events could trigger 'simultaneously' raising two back-to-back NMIs.
2143 2144 2145 2146
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
2147
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
2148

2149
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
2150 2151
}

2152 2153
static struct event_constraint bts_constraint =
	EVENT_CONSTRAINT(0, 1ULL << X86_PMC_IDX_FIXED_BTS, 0);
2154 2155

static int intel_special_constraints(struct perf_event *event,
2156
				     unsigned long *idxmsk)
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
{
	unsigned int hw_event;

	hw_event = event->hw.config & INTEL_ARCH_EVENT_MASK;

	if (unlikely((hw_event ==
		      x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS)) &&
		     (event->hw.sample_period == 1))) {

		bitmap_copy((unsigned long *)idxmsk,
			    (unsigned long *)bts_constraint.idxmsk,
			    X86_PMC_IDX_MAX);
		return 1;
	}
	return 0;
}

static void intel_get_event_constraints(struct cpu_hw_events *cpuc,
					struct perf_event *event,
2176
					unsigned long *idxmsk)
2177 2178 2179 2180 2181 2182
{
	const struct event_constraint *c;

	/*
	 * cleanup bitmask
	 */
2183
	bitmap_zero(idxmsk, X86_PMC_IDX_MAX);
2184 2185 2186 2187 2188 2189 2190

	if (intel_special_constraints(event, idxmsk))
		return;

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
			if ((event->hw.config & c->cmask) == c->code) {
2191
				bitmap_copy(idxmsk, c->idxmsk, X86_PMC_IDX_MAX);
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
				return;
			}
		}
	}
	/* no constraints, means supports all generic counters */
	bitmap_fill((unsigned long *)idxmsk, x86_pmu.num_events);
}

static void amd_get_event_constraints(struct cpu_hw_events *cpuc,
				      struct perf_event *event,
2202
				      unsigned long *idxmsk)
2203
{
2204
	/* no constraints, means supports all generic counters */
2205
	bitmap_fill(idxmsk, x86_pmu.num_events);
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
}

static int x86_event_sched_in(struct perf_event *event,
			  struct perf_cpu_context *cpuctx, int cpu)
{
	int ret = 0;

	event->state = PERF_EVENT_STATE_ACTIVE;
	event->oncpu = cpu;
	event->tstamp_running += event->ctx->time - event->tstamp_stopped;

	if (!is_x86_event(event))
		ret = event->pmu->enable(event);

	if (!ret && !is_software_event(event))
		cpuctx->active_oncpu++;

	if (!ret && event->attr.exclusive)
		cpuctx->exclusive = 1;

	return ret;
}

static void x86_event_sched_out(struct perf_event *event,
			    struct perf_cpu_context *cpuctx, int cpu)
{
	event->state = PERF_EVENT_STATE_INACTIVE;
	event->oncpu = -1;

	if (!is_x86_event(event))
		event->pmu->disable(event);

	event->tstamp_running -= event->ctx->time - event->tstamp_stopped;

	if (!is_software_event(event))
		cpuctx->active_oncpu--;

	if (event->attr.exclusive || !cpuctx->active_oncpu)
		cpuctx->exclusive = 0;
}

/*
 * Called to enable a whole group of events.
 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
 * Assumes the caller has disabled interrupts and has
 * frozen the PMU with hw_perf_save_disable.
 *
 * called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
 */
int hw_perf_group_sched_in(struct perf_event *leader,
	       struct perf_cpu_context *cpuctx,
	       struct perf_event_context *ctx, int cpu)
{
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
	struct perf_event *sub;
	int assign[X86_PMC_IDX_MAX];
	int n0, n1, ret;

	/* n0 = total number of events */
	n0 = collect_events(cpuc, leader, true);
	if (n0 < 0)
		return n0;

	ret = x86_schedule_events(cpuc, n0, assign);
	if (ret)
		return ret;

	ret = x86_event_sched_in(leader, cpuctx, cpu);
	if (ret)
		return ret;

	n1 = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
2280
		if (sub->state > PERF_EVENT_STATE_OFF) {
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
			ret = x86_event_sched_in(sub, cpuctx, cpu);
			if (ret)
				goto undo;
			++n1;
		}
	}
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n0*sizeof(int));

	cpuc->n_events  = n0;
	cpuc->n_added   = n1;
	ctx->nr_active += n1;

	/*
	 * 1 means successful and events are active
	 * This is not quite true because we defer
	 * actual activation until hw_perf_enable() but
	 * this way we* ensure caller won't try to enable
	 * individual events
	 */
	return 1;
undo:
	x86_event_sched_out(leader, cpuctx, cpu);
	n0  = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
		if (sub->state == PERF_EVENT_STATE_ACTIVE) {
			x86_event_sched_out(sub, cpuctx, cpu);
			if (++n0 == n1)
				break;
		}
	}
	return ret;
}

2318 2319
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
2320 2321
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
2322 2323
};

2324
static __initconst struct x86_pmu p6_pmu = {
V
Vince Weaver 已提交
2325 2326 2327 2328
	.name			= "p6",
	.handle_irq		= p6_pmu_handle_irq,
	.disable_all		= p6_pmu_disable_all,
	.enable_all		= p6_pmu_enable_all,
2329 2330
	.enable			= p6_pmu_enable_event,
	.disable		= p6_pmu_disable_event,
V
Vince Weaver 已提交
2331 2332 2333 2334 2335
	.eventsel		= MSR_P6_EVNTSEL0,
	.perfctr		= MSR_P6_PERFCTR0,
	.event_map		= p6_pmu_event_map,
	.raw_event		= p6_pmu_raw_event,
	.max_events		= ARRAY_SIZE(p6_perfmon_event_map),
2336
	.apic			= 1,
V
Vince Weaver 已提交
2337 2338
	.max_period		= (1ULL << 31) - 1,
	.version		= 0,
2339
	.num_events		= 2,
V
Vince Weaver 已提交
2340
	/*
2341
	 * Events have 40 bits implemented. However they are designed such
V
Vince Weaver 已提交
2342
	 * that bits [32-39] are sign extensions of bit 31. As such the
2343
	 * effective width of a event for P6-like PMU is 32 bits only.
V
Vince Weaver 已提交
2344 2345 2346
	 *
	 * See IA-32 Intel Architecture Software developer manual Vol 3B
	 */
2347 2348
	.event_bits		= 32,
	.event_mask		= (1ULL << 32) - 1,
2349 2350
	.get_event_constraints	= intel_get_event_constraints,
	.event_constraints	= intel_p6_event_constraints
V
Vince Weaver 已提交
2351 2352
};

2353
static __initconst struct x86_pmu intel_pmu = {
2354
	.name			= "Intel",
2355
	.handle_irq		= intel_pmu_handle_irq,
2356 2357
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
2358 2359
	.enable			= intel_pmu_enable_event,
	.disable		= intel_pmu_disable_event,
2360 2361
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
2362 2363
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
2364
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
2365
	.apic			= 1,
2366 2367 2368
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
2369
	 * the generic event period:
2370 2371
	 */
	.max_period		= (1ULL << 31) - 1,
2372 2373
	.enable_bts		= intel_pmu_enable_bts,
	.disable_bts		= intel_pmu_disable_bts,
2374
	.get_event_constraints	= intel_get_event_constraints
2375 2376
};

2377
static __initconst struct x86_pmu amd_pmu = {
2378
	.name			= "AMD",
2379
	.handle_irq		= amd_pmu_handle_irq,
2380 2381
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
2382 2383
	.enable			= amd_pmu_enable_event,
	.disable		= amd_pmu_disable_event,
2384 2385
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
2386 2387
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
2388
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
2389 2390 2391
	.num_events		= 4,
	.event_bits		= 48,
	.event_mask		= (1ULL << 48) - 1,
2392
	.apic			= 1,
2393 2394
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
2395
	.get_event_constraints	= amd_get_event_constraints
2396 2397
};

2398
static __init int p6_pmu_init(void)
V
Vince Weaver 已提交
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
{
	switch (boot_cpu_data.x86_model) {
	case 1:
	case 3:  /* Pentium Pro */
	case 5:
	case 6:  /* Pentium II */
	case 7:
	case 8:
	case 11: /* Pentium III */
	case 9:
	case 13:
2410 2411
		/* Pentium M */
		break;
V
Vince Weaver 已提交
2412 2413 2414 2415 2416 2417
	default:
		pr_cont("unsupported p6 CPU model %d ",
			boot_cpu_data.x86_model);
		return -ENODEV;
	}

2418 2419
	x86_pmu = p6_pmu;

V
Vince Weaver 已提交
2420 2421 2422
	return 0;
}

2423
static __init int intel_pmu_init(void)
I
Ingo Molnar 已提交
2424
{
2425
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
2426
	union cpuid10_eax eax;
2427
	unsigned int unused;
2428
	unsigned int ebx;
2429
	int version;
I
Ingo Molnar 已提交
2430

V
Vince Weaver 已提交
2431 2432 2433 2434 2435
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON)) {
		/* check for P6 processor family */
	   if (boot_cpu_data.x86 == 6) {
		return p6_pmu_init();
	   } else {
2436
		return -ENODEV;
V
Vince Weaver 已提交
2437 2438
	   }
	}
2439

I
Ingo Molnar 已提交
2440 2441
	/*
	 * Check whether the Architectural PerfMon supports
2442
	 * Branch Misses Retired hw_event or not.
I
Ingo Molnar 已提交
2443
	 */
2444
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
2445
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
2446
		return -ENODEV;
I
Ingo Molnar 已提交
2447

2448 2449
	version = eax.split.version_id;
	if (version < 2)
2450
		return -ENODEV;
2451

2452 2453
	x86_pmu				= intel_pmu;
	x86_pmu.version			= version;
2454 2455 2456
	x86_pmu.num_events		= eax.split.num_events;
	x86_pmu.event_bits		= eax.split.bit_width;
	x86_pmu.event_mask		= (1ULL << eax.split.bit_width) - 1;
2457 2458

	/*
2459 2460
	 * Quirk: v2 perfmon does not report fixed-purpose events, so
	 * assume at least 3 events:
2461
	 */
2462
	x86_pmu.num_events_fixed	= max((int)edx.split.num_events_fixed, 3);
2463

2464
	/*
2465
	 * Install the hw-cache-events table:
2466 2467
	 */
	switch (boot_cpu_data.x86_model) {
2468 2469 2470 2471
	case 15: /* original 65 nm celeron/pentium/core2/xeon, "Merom"/"Conroe" */
	case 22: /* single-core 65 nm celeron/core2solo "Merom-L"/"Conroe-L" */
	case 23: /* current 45 nm celeron/core2/xeon "Penryn"/"Wolfdale" */
	case 29: /* six-core 45 nm xeon "Dunnington" */
2472
		memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
2473
		       sizeof(hw_cache_event_ids));
2474

2475
		x86_pmu.event_constraints = intel_core_event_constraints;
2476
		pr_cont("Core2 events, ");
2477 2478 2479
		break;
	case 26:
		memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
2480
		       sizeof(hw_cache_event_ids));
2481

2482
		x86_pmu.event_constraints = intel_nehalem_event_constraints;
2483
		pr_cont("Nehalem/Corei7 events, ");
2484 2485 2486
		break;
	case 28:
		memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
2487
		       sizeof(hw_cache_event_ids));
2488

2489
		x86_pmu.event_constraints = intel_gen_event_constraints;
2490
		pr_cont("Atom events, ");
2491
		break;
2492 2493 2494 2495 2496 2497
	default:
		/*
		 * default constraints for v2 and up
		 */
		x86_pmu.event_constraints = intel_gen_event_constraints;
		pr_cont("generic architected perfmon, ");
2498
	}
2499
	return 0;
2500 2501
}

2502
static __init int amd_pmu_init(void)
2503
{
2504 2505 2506 2507
	/* Performance-monitoring supported from K7 and later: */
	if (boot_cpu_data.x86 < 6)
		return -ENODEV;

2508
	x86_pmu = amd_pmu;
2509

2510 2511 2512
	/* Events are common for all AMDs */
	memcpy(hw_cache_event_ids, amd_hw_cache_event_ids,
	       sizeof(hw_cache_event_ids));
2513

2514
	return 0;
2515 2516
}

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

2527
void __init init_hw_perf_events(void)
2528
{
2529 2530
	int err;

2531
	pr_info("Performance Events: ");
2532

2533 2534
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
2535
		err = intel_pmu_init();
2536
		break;
2537
	case X86_VENDOR_AMD:
2538
		err = amd_pmu_init();
2539
		break;
2540 2541
	default:
		return;
2542
	}
2543
	if (err != 0) {
2544
		pr_cont("no PMU driver, software events only.\n");
2545
		return;
2546
	}
2547

2548 2549
	pmu_check_apic();

2550
	pr_cont("%s PMU driver.\n", x86_pmu.name);
2551

2552 2553 2554 2555
	if (x86_pmu.num_events > X86_PMC_MAX_GENERIC) {
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
		     x86_pmu.num_events, X86_PMC_MAX_GENERIC);
		x86_pmu.num_events = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
2556
	}
2557 2558
	perf_event_mask = (1 << x86_pmu.num_events) - 1;
	perf_max_events = x86_pmu.num_events;
I
Ingo Molnar 已提交
2559

2560 2561 2562 2563
	if (x86_pmu.num_events_fixed > X86_PMC_MAX_FIXED) {
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
		     x86_pmu.num_events_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_events_fixed = X86_PMC_MAX_FIXED;
2564
	}
2565

2566 2567 2568
	perf_event_mask |=
		((1LL << x86_pmu.num_events_fixed)-1) << X86_PMC_IDX_FIXED;
	x86_pmu.intel_ctrl = perf_event_mask;
I
Ingo Molnar 已提交
2569

2570 2571
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
2572

I
Ingo Molnar 已提交
2573 2574 2575 2576 2577 2578 2579
	pr_info("... version:                %d\n",     x86_pmu.version);
	pr_info("... bit width:              %d\n",     x86_pmu.event_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_events);
	pr_info("... value mask:             %016Lx\n", x86_pmu.event_mask);
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_events_fixed);
	pr_info("... event mask:             %016Lx\n", perf_event_mask);
I
Ingo Molnar 已提交
2580
}
I
Ingo Molnar 已提交
2581

2582
static inline void x86_pmu_read(struct perf_event *event)
2583
{
2584
	x86_perf_event_update(event, &event->hw, event->hw.idx);
2585 2586
}

2587 2588 2589 2590
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
2591
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
2592 2593
};

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
/*
 * validate a single event group
 *
 * validation include:
 * 	- check events are compatible which each other
 * 	- events do not compete for the same counter
 * 	- number of events <= number of counters
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
2605 2606
static int validate_group(struct perf_event *event)
{
2607
	struct perf_event *leader = event->group_leader;
2608 2609
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
2610

2611 2612 2613 2614
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
2615

2616 2617 2618 2619 2620 2621
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
2622 2623
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
2624
	if (n < 0)
2625
		goto out_free;
2626

2627 2628
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
2629
	if (n < 0)
2630
		goto out_free;
2631

2632
	fake_cpuc->n_events = n;
2633

2634 2635 2636 2637 2638 2639
	ret = x86_schedule_events(fake_cpuc, n, NULL);

out_free:
	kfree(fake_cpuc);
out:
	return ret;
2640 2641
}

2642
const struct pmu *hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
2643
{
2644
	const struct pmu *tmp;
I
Ingo Molnar 已提交
2645 2646
	int err;

2647
	err = __hw_perf_event_init(event);
2648
	if (!err) {
2649 2650 2651 2652 2653 2654 2655 2656
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

2657 2658
		if (event->group_leader != event)
			err = validate_group(event);
2659 2660

		event->pmu = tmp;
2661
	}
2662
	if (err) {
2663 2664
		if (event->destroy)
			event->destroy(event);
2665
		return ERR_PTR(err);
2666
	}
I
Ingo Molnar 已提交
2667

2668
	return &pmu;
I
Ingo Molnar 已提交
2669
}
2670 2671 2672 2673 2674 2675

/*
 * callchain support
 */

static inline
2676
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
2677
{
2678
	if (entry->nr < PERF_MAX_STACK_DEPTH)
2679 2680 2681
		entry->ip[entry->nr++] = ip;
}

2682 2683
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
2699
	return 0;
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
2715
	.walk_stack		= print_context_stack_bp,
2716 2717
};

2718 2719
#include "../dumpstack.h"

2720 2721 2722
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
2723
	callchain_store(entry, PERF_CONTEXT_KERNEL);
2724
	callchain_store(entry, regs->ip);
2725

2726
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
2727 2728
}

2729 2730 2731 2732 2733
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
2734
{
2735 2736 2737 2738 2739
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
2740 2741
	int ret;

2742 2743 2744 2745
	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;
2746

2747 2748
		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);
2749

2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
2771 2772 2773 2774 2775 2776 2777 2778
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

2779 2780 2781
	if (!user_mode(regs))
		regs = task_pt_regs(current);

2782
	fp = (void __user *)regs->bp;
2783

2784
	callchain_store(entry, PERF_CONTEXT_USER);
2785 2786
	callchain_store(entry, regs->ip);

2787
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
2788
		frame.next_frame	     = NULL;
2789 2790 2791 2792 2793
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

2794
		if ((unsigned long)fp < regs->sp)
2795 2796 2797
			break;

		callchain_store(entry, frame.return_address);
2798
		fp = frame.next_frame;
2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
2827
		entry = &__get_cpu_var(pmc_nmi_entry);
2828
	else
2829
		entry = &__get_cpu_var(pmc_irq_entry);
2830 2831 2832 2833 2834 2835 2836

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}
2837

2838
void hw_perf_event_setup_online(int cpu)
2839 2840 2841
{
	init_debug_store_on_cpu(cpu);
}