perf_event.c 36.0 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/highmem.h>
25
#include <linux/cpu.h>
26
#include <linux/bitops.h>
I
Ingo Molnar 已提交
27 28

#include <asm/apic.h>
29
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
30
#include <asm/nmi.h>
I
Ingo Molnar 已提交
31

32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

67
static u64 perf_event_mask __read_mostly;
68

69
struct event_constraint {
70 71
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
72
		u64		idxmsk64;
73
	};
74 75
	u64	code;
	u64	cmask;
76
	int	weight;
77 78
};

79 80 81 82 83 84 85
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

86 87
#define MAX_LBR_ENTRIES		16

88
struct cpu_hw_events {
89 90 91
	/*
	 * Generic x86 PMC bits
	 */
92
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
93
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
94
	unsigned long		interrupts;
95
	int			enabled;
I
Ingo Molnar 已提交
96

97 98 99
	int			n_events;
	int			n_added;
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
100
	u64			tags[X86_PMC_IDX_MAX];
101
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
102 103 104 105 106 107 108

	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

109 110 111 112 113 114 115 116
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

117 118 119
	/*
	 * AMD specific bits
	 */
120
	struct amd_nb		*amd_nb;
121 122
};

123
#define __EVENT_CONSTRAINT(c, n, m, w) {\
124
	{ .idxmsk64 = (n) },		\
125 126
	.code = (c),			\
	.cmask = (m),			\
127
	.weight = (w),			\
128
}
129

130 131 132
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

133 134 135
/*
 * Constraint on the Event code.
 */
136 137
#define INTEL_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVTSEL_MASK)
138

139 140 141
/*
 * Constraint on the Event code + UMask + fixed-mask
 */
142
#define FIXED_EVENT_CONSTRAINT(c, n)	\
143
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), INTEL_ARCH_FIXED_MASK)
144

145 146 147 148 149 150
/*
 * Constraint on the Event code + UMask
 */
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

151 152 153 154 155
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
	for ((e) = (c); (e)->cmask; (e)++)
156

I
Ingo Molnar 已提交
157
/*
158
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
159
 */
160
struct x86_pmu {
161 162 163
	/*
	 * Generic x86 PMC bits
	 */
164 165
	const char	*name;
	int		version;
166
	int		(*handle_irq)(struct pt_regs *);
167 168
	void		(*disable_all)(void);
	void		(*enable_all)(void);
169 170
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
171 172
	unsigned	eventsel;
	unsigned	perfctr;
173 174
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
175
	int		max_events;
176 177 178 179
	int		num_events;
	int		num_events_fixed;
	int		event_bits;
	u64		event_mask;
180
	int		apic;
181
	u64		max_period;
182 183 184 185
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

186 187
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
188
	struct event_constraint *event_constraints;
189 190 191 192 193

	void		(*cpu_prepare)(int cpu);
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
194 195 196 197 198 199 200 201 202 203 204 205 206

	/*
	 * Intel Arch Perfmon v2+
	 */
	u64		intel_ctrl;

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
207 208 209 210 211 212 213

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
	int		lbr_format;		   /* hardware format     */
214 215
};

216
static struct x86_pmu x86_pmu __read_mostly;
217

218
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
219 220
	.enabled = 1,
};
I
Ingo Molnar 已提交
221

222
static int x86_perf_event_set_period(struct perf_event *event);
223

224
/*
225
 * Generalized hw caching related hw_event table, filled
226
 * in on a per model basis. A value of 0 means
227 228
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
229 230 231 232 233 234 235 236 237 238
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

239
/*
240 241
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
242 243
 * Returns the delta events processed.
 */
244
static u64
245
x86_perf_event_update(struct perf_event *event)
246
{
247
	struct hw_perf_event *hwc = &event->hw;
248
	int shift = 64 - x86_pmu.event_bits;
249
	u64 prev_raw_count, new_raw_count;
250
	int idx = hwc->idx;
251
	s64 delta;
252

253 254 255
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

256
	/*
257
	 * Careful: an NMI might modify the previous event value.
258 259 260
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
261
	 * count to the generic event atomically:
262 263 264
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
265
	rdmsrl(hwc->event_base + idx, new_raw_count);
266 267 268 269 270 271 272 273

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
274
	 * (event-)time and add that to the generic event.
275 276
	 *
	 * Careful, not all hw sign-extends above the physical width
277
	 * of the count.
278
	 */
279 280
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
281

282
	atomic64_add(delta, &event->count);
283
	atomic64_sub(delta, &hwc->period_left);
284 285

	return new_raw_count;
286 287
}

288
static atomic_t active_events;
P
Peter Zijlstra 已提交
289 290 291 292
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
293
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
294 295 296 297 298
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

299
	for (i = 0; i < x86_pmu.num_events; i++) {
300
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
301 302 303
			goto perfctr_fail;
	}

304
	for (i = 0; i < x86_pmu.num_events; i++) {
305
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
306 307
			goto eventsel_fail;
	}
308
#endif
P
Peter Zijlstra 已提交
309 310 311

	return true;

312
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
313 314
eventsel_fail:
	for (i--; i >= 0; i--)
315
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
316

317
	i = x86_pmu.num_events;
P
Peter Zijlstra 已提交
318 319 320

perfctr_fail:
	for (i--; i >= 0; i--)
321
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
322 323 324 325 326

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
327
#endif
P
Peter Zijlstra 已提交
328 329 330 331
}

static void release_pmc_hardware(void)
{
332
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
333 334
	int i;

335
	for (i = 0; i < x86_pmu.num_events; i++) {
336 337
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
338 339 340 341
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
342
#endif
P
Peter Zijlstra 已提交
343 344
}

345 346
static int reserve_ds_buffers(void);
static void release_ds_buffers(void);
347

348
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
349
{
350
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
351
		release_pmc_hardware();
352
		release_ds_buffers();
P
Peter Zijlstra 已提交
353 354 355 356
		mutex_unlock(&pmc_reserve_mutex);
	}
}

357 358 359 360 361
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

362
static inline int
363
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

I
Ingo Molnar 已提交
395
/*
396
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
397
 */
398
static int __hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
399
{
400 401
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
402
	u64 config;
P
Peter Zijlstra 已提交
403
	int err;
I
Ingo Molnar 已提交
404

405 406
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
407

P
Peter Zijlstra 已提交
408
	err = 0;
409
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
410
		mutex_lock(&pmc_reserve_mutex);
411
		if (atomic_read(&active_events) == 0) {
412 413 414
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
415
				err = reserve_ds_buffers();
416 417
		}
		if (!err)
418
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
419 420 421 422 423
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

424
	event->destroy = hw_perf_event_destroy;
425

I
Ingo Molnar 已提交
426
	/*
427
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
428 429
	 * (keep 'enabled' bit clear for now)
	 */
430
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
431

432
	hwc->idx = -1;
433 434
	hwc->last_cpu = -1;
	hwc->last_tag = ~0ULL;
435

I
Ingo Molnar 已提交
436
	/*
437
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
438
	 */
439
	if (!attr->exclude_user)
440
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
441
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
442
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
443

444
	if (!hwc->sample_period) {
445
		hwc->sample_period = x86_pmu.max_period;
446
		hwc->last_period = hwc->sample_period;
447
		atomic64_set(&hwc->period_left, hwc->sample_period);
448 449 450 451
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
452 453
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
454 455 456
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
457
	}
458

I
Ingo Molnar 已提交
459
	/*
460
	 * Raw hw_event type provide the config in the hw_event structure
I
Ingo Molnar 已提交
461
	 */
462 463
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
464 465 466
		if ((hwc->config & ARCH_PERFMON_EVENTSEL_ANY) &&
		    perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN))
			return -EACCES;
467
		return 0;
I
Ingo Molnar 已提交
468 469
	}

470 471 472 473 474
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
475

476 477 478
	/*
	 * The generic map:
	 */
479 480 481 482 483 484 485 486
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

487 488 489 490
	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
491 492
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
493
		if (!x86_pmu.bts)
494 495 496 497 498 499
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
			return -EOPNOTSUPP;
	}
500

501
	hwc->config |= config;
P
Peter Zijlstra 已提交
502

I
Ingo Molnar 已提交
503 504 505
	return 0;
}

506
static void x86_pmu_disable_all(void)
507
{
508
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
509 510
	int idx;

511
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
512 513
		u64 val;

514
		if (!test_bit(idx, cpuc->active_mask))
515
			continue;
516
		rdmsrl(x86_pmu.eventsel + idx, val);
517
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
518
			continue;
519
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
520
		wrmsrl(x86_pmu.eventsel + idx, val);
521 522 523
	}
}

524
void hw_perf_disable(void)
525
{
526 527
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

528
	if (!x86_pmu_initialized())
529
		return;
530

531 532 533 534 535 536
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
537 538

	x86_pmu.disable_all();
539
}
I
Ingo Molnar 已提交
540

541
static void x86_pmu_enable_all(void)
542
{
543
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
544 545
	int idx;

546 547
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
		struct perf_event *event = cpuc->events[idx];
548
		u64 val;
549

550
		if (!test_bit(idx, cpuc->active_mask))
551
			continue;
552

553
		val = event->hw.config;
554
		val |= ARCH_PERFMON_EVENTSEL_ENABLE;
555
		wrmsrl(x86_pmu.eventsel + idx, val);
556 557 558
	}
}

559 560 561 562 563 564 565 566 567
static const struct pmu pmu;

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
568
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
569
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
570
	int i, j, w, wmax, num = 0;
571 572 573 574 575
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
576 577
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
578 579
	}

580 581 582
	/*
	 * fastpath, try to reuse previous register
	 */
583
	for (i = 0; i < n; i++) {
584
		hwc = &cpuc->event_list[i]->hw;
585
		c = constraints[i];
586 587 588 589 590 591

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
592
		if (!test_bit(hwc->idx, c->idxmsk))
593 594 595 596 597 598
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
599
		__set_bit(hwc->idx, used_mask);
600 601 602
		if (assign)
			assign[i] = hwc->idx;
	}
603
	if (i == n)
604 605 606 607 608 609 610 611
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
	wmax = x86_pmu.num_events;

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
	if (x86_pmu.num_events_fixed)
		wmax++;

631
	for (w = 1, num = n; num && w <= wmax; w++) {
632
		/* for each event */
633
		for (i = 0; num && i < n; i++) {
634
			c = constraints[i];
635 636
			hwc = &cpuc->event_list[i]->hw;

637
			if (c->weight != w)
638 639
				continue;

640
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
641 642 643 644 645 646 647
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
648
			__set_bit(j, used_mask);
649

650 651 652 653 654
			if (assign)
				assign[i] = j;
			num--;
		}
	}
655
done:
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

	max_count = x86_pmu.num_events + x86_pmu.num_events_fixed;

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
694
		    event->state <= PERF_EVENT_STATE_OFF)
695 696 697 698 699 700 701 702 703 704 705 706
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
707
				struct cpu_hw_events *cpuc, int i)
708
{
709 710 711 712 713
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

732 733 734 735 736 737 738 739 740
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
741
static int x86_pmu_start(struct perf_event *event);
742
static void x86_pmu_stop(struct perf_event *event);
743

744
void hw_perf_enable(void)
745
{
746 747 748 749 750
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
	int i;

751
	if (!x86_pmu_initialized())
752
		return;
753 754 755 756

	if (cpuc->enabled)
		return;

757
	if (cpuc->n_added) {
758
		int n_running = cpuc->n_events - cpuc->n_added;
759 760 761 762 763 764 765
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
766
		for (i = 0; i < n_running; i++) {
767 768 769 770

			event = cpuc->event_list[i];
			hwc = &event->hw;

771 772 773 774 775 776 777 778
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
779 780
				continue;

781
			x86_pmu_stop(event);
782 783 784 785 786 787 788 789 790

			hwc->idx = -1;
		}

		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

791 792 793 794
			if (i < n_running &&
			    match_prev_assignment(hwc, cpuc, i))
				continue;

P
Peter Zijlstra 已提交
795
			if (hwc->idx == -1)
796
				x86_assign_hw_event(event, cpuc, i);
797

P
Peter Zijlstra 已提交
798
			x86_pmu_start(event);
799 800 801 802
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
803 804 805 806

	cpuc->enabled = 1;
	barrier();

807
	x86_pmu.enable_all();
808 809
}

810
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc)
811
{
812
	(void)checking_wrmsrl(hwc->config_base + hwc->idx,
813
			      hwc->config | ARCH_PERFMON_EVENTSEL_ENABLE);
814 815
}

816
static inline void x86_pmu_disable_event(struct perf_event *event)
817
{
818 819
	struct hw_perf_event *hwc = &event->hw;
	(void)checking_wrmsrl(hwc->config_base + hwc->idx, hwc->config);
820 821
}

822
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
823

824 825
/*
 * Set the next IRQ period, based on the hwc->period_left value.
826
 * To be called with the event disabled in hw:
827
 */
828
static int
829
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
830
{
831
	struct hw_perf_event *hwc = &event->hw;
832
	s64 left = atomic64_read(&hwc->period_left);
833
	s64 period = hwc->sample_period;
834
	int err, ret = 0, idx = hwc->idx;
835

836 837 838
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

839
	/*
840
	 * If we are way outside a reasonable range then just skip forward:
841 842 843 844
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
845
		hwc->last_period = period;
846
		ret = 1;
847 848 849 850 851
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
852
		hwc->last_period = period;
853
		ret = 1;
854
	}
855
	/*
856
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
857 858 859
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
860

861 862 863
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

864
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
865 866

	/*
867
	 * The hw event starts counting from this event offset,
868 869
	 * mark it to be able to extra future deltas:
	 */
870
	atomic64_set(&hwc->prev_count, (u64)-left);
871

872 873
	err = checking_wrmsrl(hwc->event_base + idx,
			     (u64)(-left) & x86_pmu.event_mask);
874

875
	perf_event_update_userpage(event);
876

877
	return ret;
878 879
}

880
static void x86_pmu_enable_event(struct perf_event *event)
881
{
882
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
883
	if (cpuc->enabled)
884
		__x86_pmu_enable_event(&event->hw);
I
Ingo Molnar 已提交
885 886
}

887
/*
888 889 890 891 892 893 894
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
895 896 897 898
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
899 900 901
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
902

903
	hwc = &event->hw;
904

905 906 907 908
	n0 = cpuc->n_events;
	n = collect_events(cpuc, event, false);
	if (n < 0)
		return n;
909

910 911 912 913 914 915 916 917
	ret = x86_schedule_events(cpuc, n, assign);
	if (ret)
		return ret;
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
918

919
	cpuc->n_events = n;
920
	cpuc->n_added += n - n0;
921 922

	return 0;
I
Ingo Molnar 已提交
923 924
}

925 926
static int x86_pmu_start(struct perf_event *event)
{
P
Peter Zijlstra 已提交
927 928 929 930
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

	if (idx == -1)
931 932
		return -EAGAIN;

933
	x86_perf_event_set_period(event);
P
Peter Zijlstra 已提交
934 935
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
936
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
937
	perf_event_update_userpage(event);
938 939 940 941

	return 0;
}

942
static void x86_pmu_unthrottle(struct perf_event *event)
943
{
944 945
	int ret = x86_pmu_start(event);
	WARN_ON_ONCE(ret);
946 947
}

948
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
949
{
950
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
951
	u64 pebs;
952
	struct cpu_hw_events *cpuc;
953
	unsigned long flags;
954 955
	int cpu, idx;

956
	if (!x86_pmu.num_events)
957
		return;
I
Ingo Molnar 已提交
958

959
	local_irq_save(flags);
I
Ingo Molnar 已提交
960 961

	cpu = smp_processor_id();
962
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
963

964
	if (x86_pmu.version >= 2) {
965 966 967 968
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
969
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
970 971 972 973 974 975

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
976
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
977
	}
978
	pr_info("CPU#%d: active:       %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
979

980
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
981 982
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
983

984
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
985

986
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
987
			cpu, idx, pmc_ctrl);
988
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
989
			cpu, idx, pmc_count);
990
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
991
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
992
	}
993
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
994 995
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

996
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
997 998
			cpu, idx, pmc_count);
	}
999
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1000 1001
}

1002
static void x86_pmu_stop(struct perf_event *event)
I
Ingo Molnar 已提交
1003
{
1004
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1005
	struct hw_perf_event *hwc = &event->hw;
1006
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1007

1008 1009 1010
	if (!__test_and_clear_bit(idx, cpuc->active_mask))
		return;

1011
	x86_pmu.disable(event);
I
Ingo Molnar 已提交
1012

1013
	/*
1014
	 * Drain the remaining delta count out of a event
1015 1016
	 * that we are disabling:
	 */
1017
	x86_perf_event_update(event);
1018

1019
	cpuc->events[idx] = NULL;
1020 1021 1022 1023 1024 1025 1026
}

static void x86_pmu_disable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1027
	x86_pmu_stop(event);
1028

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1039
			break;
1040 1041
		}
	}
1042
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1043 1044
}

1045
static int x86_pmu_handle_irq(struct pt_regs *regs)
1046
{
1047
	struct perf_sample_data data;
1048 1049 1050
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
1051
	int idx, handled = 0;
1052 1053
	u64 val;

1054
	perf_sample_data_init(&data, 0);
1055

1056
	cpuc = &__get_cpu_var(cpu_hw_events);
1057

1058
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1059
		if (!test_bit(idx, cpuc->active_mask))
1060
			continue;
1061

1062 1063
		event = cpuc->events[idx];
		hwc = &event->hw;
1064

1065
		val = x86_perf_event_update(event);
1066
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
1067
			continue;
1068

1069
		/*
1070
		 * event overflow
1071 1072
		 */
		handled		= 1;
1073
		data.period	= event->hw.last_period;
1074

1075
		if (!x86_perf_event_set_period(event))
1076 1077
			continue;

1078
		if (perf_event_overflow(event, 1, &data, regs))
1079
			x86_pmu_stop(event);
1080
	}
1081

1082 1083 1084
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1085 1086
	return handled;
}
1087

1088 1089 1090 1091 1092
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
1093
	perf_event_do_pending();
1094 1095 1096
	irq_exit();
}

1097
void set_perf_event_pending(void)
1098
{
1099
#ifdef CONFIG_X86_LOCAL_APIC
1100 1101 1102
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

1103
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
1104
#endif
1105 1106
}

1107
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1108
{
1109 1110
#ifdef CONFIG_X86_LOCAL_APIC
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1111
		return;
1112

I
Ingo Molnar 已提交
1113
	/*
1114
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1115
	 */
1116
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1117
#endif
I
Ingo Molnar 已提交
1118 1119 1120
}

static int __kprobes
1121
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1122 1123 1124 1125
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1126

1127
	if (!atomic_read(&active_events))
1128 1129
		return NOTIFY_DONE;

1130 1131 1132 1133
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1134

1135
	default:
I
Ingo Molnar 已提交
1136
		return NOTIFY_DONE;
1137
	}
I
Ingo Molnar 已提交
1138 1139 1140

	regs = args->regs;

1141
#ifdef CONFIG_X86_LOCAL_APIC
I
Ingo Molnar 已提交
1142
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1143
#endif
1144 1145
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
1146
	 * events could trigger 'simultaneously' raising two back-to-back NMIs.
1147 1148 1149 1150
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1151
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1152

1153
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1154 1155
}

1156 1157 1158 1159 1160 1161
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
	.priority		= 1
};

1162
static struct event_constraint unconstrained;
1163
static struct event_constraint emptyconstraint;
1164 1165

static struct event_constraint *
1166
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1167
{
1168
	struct event_constraint *c;
1169 1170 1171

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1172 1173
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1174 1175
		}
	}
1176 1177

	return &unconstrained;
1178 1179 1180
}

static int x86_event_sched_in(struct perf_event *event,
1181
			  struct perf_cpu_context *cpuctx)
1182 1183 1184 1185
{
	int ret = 0;

	event->state = PERF_EVENT_STATE_ACTIVE;
1186
	event->oncpu = smp_processor_id();
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	event->tstamp_running += event->ctx->time - event->tstamp_stopped;

	if (!is_x86_event(event))
		ret = event->pmu->enable(event);

	if (!ret && !is_software_event(event))
		cpuctx->active_oncpu++;

	if (!ret && event->attr.exclusive)
		cpuctx->exclusive = 1;

	return ret;
}

static void x86_event_sched_out(struct perf_event *event,
1202
			    struct perf_cpu_context *cpuctx)
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
{
	event->state = PERF_EVENT_STATE_INACTIVE;
	event->oncpu = -1;

	if (!is_x86_event(event))
		event->pmu->disable(event);

	event->tstamp_running -= event->ctx->time - event->tstamp_stopped;

	if (!is_software_event(event))
		cpuctx->active_oncpu--;

	if (event->attr.exclusive || !cpuctx->active_oncpu)
		cpuctx->exclusive = 0;
}

/*
 * Called to enable a whole group of events.
 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
 * Assumes the caller has disabled interrupts and has
 * frozen the PMU with hw_perf_save_disable.
 *
 * called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
 */
int hw_perf_group_sched_in(struct perf_event *leader,
	       struct perf_cpu_context *cpuctx,
1230
	       struct perf_event_context *ctx)
1231
{
1232
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
	struct perf_event *sub;
	int assign[X86_PMC_IDX_MAX];
	int n0, n1, ret;

	/* n0 = total number of events */
	n0 = collect_events(cpuc, leader, true);
	if (n0 < 0)
		return n0;

	ret = x86_schedule_events(cpuc, n0, assign);
	if (ret)
		return ret;

1246
	ret = x86_event_sched_in(leader, cpuctx);
1247 1248 1249 1250 1251
	if (ret)
		return ret;

	n1 = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
1252
		if (sub->state > PERF_EVENT_STATE_OFF) {
1253
			ret = x86_event_sched_in(sub, cpuctx);
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
			if (ret)
				goto undo;
			++n1;
		}
	}
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n0*sizeof(int));

	cpuc->n_events  = n0;
1266
	cpuc->n_added  += n1;
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	ctx->nr_active += n1;

	/*
	 * 1 means successful and events are active
	 * This is not quite true because we defer
	 * actual activation until hw_perf_enable() but
	 * this way we* ensure caller won't try to enable
	 * individual events
	 */
	return 1;
undo:
1278
	x86_event_sched_out(leader, cpuctx);
1279 1280 1281
	n0  = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
		if (sub->state == PERF_EVENT_STATE_ACTIVE) {
1282
			x86_event_sched_out(sub, cpuctx);
1283 1284 1285 1286 1287 1288 1289
			if (++n0 == n1)
				break;
		}
	}
	return ret;
}

1290 1291
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1292
#include "perf_event_intel_lbr.c"
1293
#include "perf_event_intel_ds.c"
1294
#include "perf_event_intel.c"
1295

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
			x86_pmu.cpu_prepare(cpu);
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

	return NOTIFY_OK;
}

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1339
void __init init_hw_perf_events(void)
1340
{
1341
	struct event_constraint *c;
1342 1343
	int err;

1344
	pr_info("Performance Events: ");
1345

1346 1347
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1348
		err = intel_pmu_init();
1349
		break;
1350
	case X86_VENDOR_AMD:
1351
		err = amd_pmu_init();
1352
		break;
1353 1354
	default:
		return;
1355
	}
1356
	if (err != 0) {
1357
		pr_cont("no PMU driver, software events only.\n");
1358
		return;
1359
	}
1360

1361 1362
	pmu_check_apic();

1363
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1364

1365 1366 1367 1368
	if (x86_pmu.num_events > X86_PMC_MAX_GENERIC) {
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
		     x86_pmu.num_events, X86_PMC_MAX_GENERIC);
		x86_pmu.num_events = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1369
	}
1370 1371
	perf_event_mask = (1 << x86_pmu.num_events) - 1;
	perf_max_events = x86_pmu.num_events;
I
Ingo Molnar 已提交
1372

1373 1374 1375 1376
	if (x86_pmu.num_events_fixed > X86_PMC_MAX_FIXED) {
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
		     x86_pmu.num_events_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_events_fixed = X86_PMC_MAX_FIXED;
1377
	}
1378

1379 1380 1381
	perf_event_mask |=
		((1LL << x86_pmu.num_events_fixed)-1) << X86_PMC_IDX_FIXED;
	x86_pmu.intel_ctrl = perf_event_mask;
I
Ingo Molnar 已提交
1382

1383 1384
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1385

1386
	unconstrained = (struct event_constraint)
1387 1388
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_events) - 1,
				   0, x86_pmu.num_events);
1389

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
			if (c->cmask != INTEL_ARCH_FIXED_MASK)
				continue;

			c->idxmsk64 |= (1ULL << x86_pmu.num_events) - 1;
			c->weight += x86_pmu.num_events;
		}
	}

I
Ingo Molnar 已提交
1400 1401 1402 1403 1404 1405 1406
	pr_info("... version:                %d\n",     x86_pmu.version);
	pr_info("... bit width:              %d\n",     x86_pmu.event_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_events);
	pr_info("... value mask:             %016Lx\n", x86_pmu.event_mask);
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_events_fixed);
	pr_info("... event mask:             %016Lx\n", perf_event_mask);
1407 1408

	perf_cpu_notifier(x86_pmu_notifier);
I
Ingo Molnar 已提交
1409
}
I
Ingo Molnar 已提交
1410

1411
static inline void x86_pmu_read(struct perf_event *event)
1412
{
1413
	x86_perf_event_update(event);
1414 1415
}

1416 1417 1418
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
1419 1420
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
1421
	.read		= x86_pmu_read,
1422
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1423 1424
};

1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1451 1452 1453 1454
/*
 * validate a single event group
 *
 * validation include:
1455 1456 1457
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1458 1459 1460 1461
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1462 1463
static int validate_group(struct perf_event *event)
{
1464
	struct perf_event *leader = event->group_leader;
1465 1466
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1467

1468 1469 1470 1471
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1472

1473 1474 1475 1476 1477 1478
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1479 1480
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1481
	if (n < 0)
1482
		goto out_free;
1483

1484 1485
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1486
	if (n < 0)
1487
		goto out_free;
1488

1489
	fake_cpuc->n_events = n;
1490

1491 1492 1493 1494 1495 1496
	ret = x86_schedule_events(fake_cpuc, n, NULL);

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1497 1498
}

1499
const struct pmu *hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1500
{
1501
	const struct pmu *tmp;
I
Ingo Molnar 已提交
1502 1503
	int err;

1504
	err = __hw_perf_event_init(event);
1505
	if (!err) {
1506 1507 1508 1509 1510 1511 1512 1513
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1514 1515
		if (event->group_leader != event)
			err = validate_group(event);
1516 1517
		else
			err = validate_event(event);
1518 1519

		event->pmu = tmp;
1520
	}
1521
	if (err) {
1522 1523
		if (event->destroy)
			event->destroy(event);
1524
		return ERR_PTR(err);
1525
	}
I
Ingo Molnar 已提交
1526

1527
	return &pmu;
I
Ingo Molnar 已提交
1528
}
1529 1530 1531 1532 1533 1534

/*
 * callchain support
 */

static inline
1535
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
1536
{
1537
	if (entry->nr < PERF_MAX_STACK_DEPTH)
1538 1539 1540
		entry->ip[entry->nr++] = ip;
}

1541 1542
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1558
	return 0;
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1574
	.walk_stack		= print_context_stack_bp,
1575 1576
};

1577 1578
#include "../dumpstack.h"

1579 1580 1581
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
1582
	callchain_store(entry, PERF_CONTEXT_KERNEL);
1583
	callchain_store(entry, regs->ip);
1584

1585
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
1586 1587
}

1588 1589 1590 1591 1592 1593 1594
static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
1595 1596 1597 1598 1599 1600 1601 1602
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

1603 1604 1605
	if (!user_mode(regs))
		regs = task_pt_regs(current);

1606
	fp = (void __user *)regs->bp;
1607

1608
	callchain_store(entry, PERF_CONTEXT_USER);
1609 1610
	callchain_store(entry, regs->ip);

1611
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1612
		frame.next_frame	     = NULL;
1613 1614 1615 1616 1617
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

1618
		if ((unsigned long)fp < regs->sp)
1619 1620 1621
			break;

		callchain_store(entry, frame.return_address);
1622
		fp = frame.next_frame;
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
1651
		entry = &__get_cpu_var(pmc_nmi_entry);
1652
	else
1653
		entry = &__get_cpu_var(pmc_irq_entry);
1654 1655 1656 1657 1658 1659 1660

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}