perf_event.c 68.0 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/highmem.h>
25
#include <linux/cpu.h>
26
#include <linux/bitops.h>
I
Ingo Molnar 已提交
27 28

#include <asm/apic.h>
29
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
30
#include <asm/nmi.h>
I
Ingo Molnar 已提交
31

32
static u64 perf_event_mask __read_mostly;
33

34 35
/* The maximal number of PEBS events: */
#define MAX_PEBS_EVENTS	4
36 37 38 39 40

/* The size of a BTS record in bytes: */
#define BTS_RECORD_SIZE		24

/* The size of a per-cpu BTS buffer in bytes: */
41
#define BTS_BUFFER_SIZE		(BTS_RECORD_SIZE * 2048)
42 43

/* The BTS overflow threshold in bytes from the end of the buffer: */
44
#define BTS_OVFL_TH		(BTS_RECORD_SIZE * 128)
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69


/*
 * Bits in the debugctlmsr controlling branch tracing.
 */
#define X86_DEBUGCTL_TR			(1 << 6)
#define X86_DEBUGCTL_BTS		(1 << 7)
#define X86_DEBUGCTL_BTINT		(1 << 8)
#define X86_DEBUGCTL_BTS_OFF_OS		(1 << 9)
#define X86_DEBUGCTL_BTS_OFF_USR	(1 << 10)

/*
 * A debug store configuration.
 *
 * We only support architectures that use 64bit fields.
 */
struct debug_store {
	u64	bts_buffer_base;
	u64	bts_index;
	u64	bts_absolute_maximum;
	u64	bts_interrupt_threshold;
	u64	pebs_buffer_base;
	u64	pebs_index;
	u64	pebs_absolute_maximum;
	u64	pebs_interrupt_threshold;
70
	u64	pebs_event_reset[MAX_PEBS_EVENTS];
71 72
};

73
struct event_constraint {
74 75 76 77
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
		u64		idxmsk64[1];
	};
78 79
	int	code;
	int	cmask;
80
	int	weight;
81 82
};

83
struct cpu_hw_events {
84
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
85
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
86
	unsigned long		interrupts;
87
	int			enabled;
88
	struct debug_store	*ds;
I
Ingo Molnar 已提交
89

90 91 92 93
	int			n_events;
	int			n_added;
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
94 95
};

96
#define __EVENT_CONSTRAINT(c, n, m, w) {\
97 98 99
	{ .idxmsk64[0] = (n) },		\
	.code = (c),			\
	.cmask = (m),			\
100
	.weight = (w),			\
101
}
102

103 104 105
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

106 107
#define INTEL_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVTSEL_MASK)
108

109 110
#define FIXED_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_FIXED_MASK)
111

112 113 114 115 116
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
	for ((e) = (c); (e)->cmask; (e)++)
117

I
Ingo Molnar 已提交
118
/*
119
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
120
 */
121
struct x86_pmu {
122 123
	const char	*name;
	int		version;
124
	int		(*handle_irq)(struct pt_regs *);
125 126
	void		(*disable_all)(void);
	void		(*enable_all)(void);
127 128
	void		(*enable)(struct hw_perf_event *, int);
	void		(*disable)(struct hw_perf_event *, int);
129 130
	unsigned	eventsel;
	unsigned	perfctr;
131 132
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
133
	int		max_events;
134 135 136 137
	int		num_events;
	int		num_events_fixed;
	int		event_bits;
	u64		event_mask;
138
	int		apic;
139
	u64		max_period;
140
	u64		intel_ctrl;
141 142
	void		(*enable_bts)(u64 config);
	void		(*disable_bts)(void);
143 144 145 146 147

	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

148 149
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
150
	struct event_constraint *event_constraints;
151 152
};

153
static struct x86_pmu x86_pmu __read_mostly;
154

155
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
156 157
	.enabled = 1,
};
I
Ingo Molnar 已提交
158

159 160
static int x86_perf_event_set_period(struct perf_event *event,
			     struct hw_perf_event *hwc, int idx);
161

V
Vince Weaver 已提交
162 163 164 165 166 167 168
/*
 * Not sure about some of these
 */
static const u64 p6_perfmon_event_map[] =
{
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0079,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
169 170
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x012e,
V
Vince Weaver 已提交
171 172 173 174 175
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x0062,
};

176
static u64 p6_pmu_event_map(int hw_event)
V
Vince Weaver 已提交
177
{
178
	return p6_perfmon_event_map[hw_event];
V
Vince Weaver 已提交
179 180
}

181
/*
182
 * Event setting that is specified not to count anything.
183 184 185 186
 * We use this to effectively disable a counter.
 *
 * L2_RQSTS with 0 MESI unit mask.
 */
187
#define P6_NOP_EVENT			0x0000002EULL
188

189
static u64 p6_pmu_raw_event(u64 hw_event)
V
Vince Weaver 已提交
190 191 192 193 194
{
#define P6_EVNTSEL_EVENT_MASK		0x000000FFULL
#define P6_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define P6_EVNTSEL_EDGE_MASK		0x00040000ULL
#define P6_EVNTSEL_INV_MASK		0x00800000ULL
195
#define P6_EVNTSEL_REG_MASK		0xFF000000ULL
V
Vince Weaver 已提交
196 197 198 199 200 201

#define P6_EVNTSEL_MASK			\
	(P6_EVNTSEL_EVENT_MASK |	\
	 P6_EVNTSEL_UNIT_MASK  |	\
	 P6_EVNTSEL_EDGE_MASK  |	\
	 P6_EVNTSEL_INV_MASK   |	\
202
	 P6_EVNTSEL_REG_MASK)
V
Vince Weaver 已提交
203

204
	return hw_event & P6_EVNTSEL_MASK;
V
Vince Weaver 已提交
205 206
}

207
static struct event_constraint intel_p6_event_constraints[] =
208
{
209 210 211 212 213 214
	INTEL_EVENT_CONSTRAINT(0xc1, 0x1),	/* FLOPS */
	INTEL_EVENT_CONSTRAINT(0x10, 0x1),	/* FP_COMP_OPS_EXE */
	INTEL_EVENT_CONSTRAINT(0x11, 0x1),	/* FP_ASSIST */
	INTEL_EVENT_CONSTRAINT(0x12, 0x2),	/* MUL */
	INTEL_EVENT_CONSTRAINT(0x13, 0x2),	/* DIV */
	INTEL_EVENT_CONSTRAINT(0x14, 0x1),	/* CYCLES_DIV_BUSY */
215 216
	EVENT_CONSTRAINT_END
};
V
Vince Weaver 已提交
217

218 219 220
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
221
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
222
{
223 224 225 226 227 228 229
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x003c,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x4f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
230 231
};

232
static struct event_constraint intel_core_event_constraints[] =
233 234 235 236 237 238 239 240 241 242 243
{
	INTEL_EVENT_CONSTRAINT(0x11, 0x2), /* FP_ASSIST */
	INTEL_EVENT_CONSTRAINT(0x12, 0x2), /* MUL */
	INTEL_EVENT_CONSTRAINT(0x13, 0x2), /* DIV */
	INTEL_EVENT_CONSTRAINT(0x14, 0x1), /* CYCLES_DIV_BUSY */
	INTEL_EVENT_CONSTRAINT(0x19, 0x2), /* DELAYED_BYPASS */
	INTEL_EVENT_CONSTRAINT(0xc1, 0x1), /* FP_COMP_INSTR_RET */
	EVENT_CONSTRAINT_END
};

static struct event_constraint intel_core2_event_constraints[] =
244
{
245 246 247 248 249 250 251 252 253 254 255
	FIXED_EVENT_CONSTRAINT(0xc0, (0x3|(1ULL<<32))), /* INSTRUCTIONS_RETIRED */
	FIXED_EVENT_CONSTRAINT(0x3c, (0x3|(1ULL<<33))), /* UNHALTED_CORE_CYCLES */
	INTEL_EVENT_CONSTRAINT(0x10, 0x1), /* FP_COMP_OPS_EXE */
	INTEL_EVENT_CONSTRAINT(0x11, 0x2), /* FP_ASSIST */
	INTEL_EVENT_CONSTRAINT(0x12, 0x2), /* MUL */
	INTEL_EVENT_CONSTRAINT(0x13, 0x2), /* DIV */
	INTEL_EVENT_CONSTRAINT(0x14, 0x1), /* CYCLES_DIV_BUSY */
	INTEL_EVENT_CONSTRAINT(0x18, 0x1), /* IDLE_DURING_DIV */
	INTEL_EVENT_CONSTRAINT(0x19, 0x2), /* DELAYED_BYPASS */
	INTEL_EVENT_CONSTRAINT(0xa1, 0x1), /* RS_UOPS_DISPATCH_CYCLES */
	INTEL_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED */
256 257 258
	EVENT_CONSTRAINT_END
};

259 260
static struct event_constraint intel_nehalem_event_constraints[] =
{
261 262
	FIXED_EVENT_CONSTRAINT(0xc0, (0xf|(1ULL<<32))), /* INSTRUCTIONS_RETIRED */
	FIXED_EVENT_CONSTRAINT(0x3c, (0xf|(1ULL<<33))), /* UNHALTED_CORE_CYCLES */
263 264 265 266
	INTEL_EVENT_CONSTRAINT(0x40, 0x3), /* L1D_CACHE_LD */
	INTEL_EVENT_CONSTRAINT(0x41, 0x3), /* L1D_CACHE_ST */
	INTEL_EVENT_CONSTRAINT(0x42, 0x3), /* L1D_CACHE_LOCK */
	INTEL_EVENT_CONSTRAINT(0x43, 0x3), /* L1D_ALL_REF */
267
	INTEL_EVENT_CONSTRAINT(0x48, 0x3), /* L1D_PEND_MISS */
268 269
	INTEL_EVENT_CONSTRAINT(0x4e, 0x3), /* L1D_PREFETCH */
	INTEL_EVENT_CONSTRAINT(0x51, 0x3), /* L1D */
270 271 272 273 274 275 276 277 278 279 280
	INTEL_EVENT_CONSTRAINT(0x63, 0x3), /* CACHE_LOCK_CYCLES */
	EVENT_CONSTRAINT_END
};

static struct event_constraint intel_westmere_event_constraints[] =
{
	FIXED_EVENT_CONSTRAINT(0xc0, (0xf|(1ULL<<32))), /* INSTRUCTIONS_RETIRED */
	FIXED_EVENT_CONSTRAINT(0x3c, (0xf|(1ULL<<33))), /* UNHALTED_CORE_CYCLES */
	INTEL_EVENT_CONSTRAINT(0x51, 0x3), /* L1D */
	INTEL_EVENT_CONSTRAINT(0x60, 0x1), /* OFFCORE_REQUESTS_OUTSTANDING */
	INTEL_EVENT_CONSTRAINT(0x63, 0x3), /* CACHE_LOCK_CYCLES */
281 282 283 284 285
	EVENT_CONSTRAINT_END
};

static struct event_constraint intel_gen_event_constraints[] =
{
286 287
	FIXED_EVENT_CONSTRAINT(0xc0, (0x3|(1ULL<<32))), /* INSTRUCTIONS_RETIRED */
	FIXED_EVENT_CONSTRAINT(0x3c, (0x3|(1ULL<<33))), /* UNHALTED_CORE_CYCLES */
288 289 290
	EVENT_CONSTRAINT_END
};

291
static u64 intel_pmu_event_map(int hw_event)
292
{
293
	return intel_perfmon_event_map[hw_event];
294
}
I
Ingo Molnar 已提交
295

296
/*
297
 * Generalized hw caching related hw_event table, filled
298
 * in on a per model basis. A value of 0 means
299 300
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
301 302 303 304 305 306 307 308 309 310
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static __initconst u64 westmere_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x010b, /* MEM_INST_RETIRED.LOADS       */
		[ C(RESULT_MISS)   ] = 0x0151, /* L1D.REPL                     */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x020b, /* MEM_INST_RETURED.STORES      */
		[ C(RESULT_MISS)   ] = 0x0251, /* L1D.M_REPL                   */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(LL  ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2e, /* LLC Reference                */
		[ C(RESULT_MISS)   ] = 0x412e, /* LLC Misses                   */
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x010b, /* MEM_INST_RETIRED.LOADS       */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x020b, /* MEM_INST_RETURED.STORES      */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
		[ C(RESULT_MISS)   ] = 0x0185, /* ITLB_MISSES.ANY              */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

402
static __initconst u64 nehalem_hw_cache_event_ids
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI            */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI            */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE         */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
423
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
424 425 426 427 428 429 430 431 432 433 434
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
435
 [ C(LL  ) ] = {
436 437 438 439 440 441 442 443 444
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
445 446
		[ C(RESULT_ACCESS) ] = 0x4f2e, /* LLC Reference                */
		[ C(RESULT_MISS)   ] = 0x412e, /* LLC Misses                   */
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
466
		[ C(RESULT_MISS)   ] = 0x20c8, /* ITLB_MISS_RETIRED            */
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

493
static __initconst u64 core2_hw_cache_event_ids
494 495 496 497
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI          */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE       */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI          */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE       */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS      */
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0081, /* L1I.MISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
526
 [ C(LL  ) ] = {
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0208, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0808, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x1282, /* ITLBMISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
582 583
};

584
static __initconst u64 atom_hw_cache_event_ids
585 586 587 588
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
589 590 591 592 593 594
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD               */
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
595
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST               */
596 597 598 599 600 601 602 603 604
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
605 606
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                 */
607 608 609 610 611 612 613 614 615 616
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
617
 [ C(LL  ) ] = {
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
633
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI  (alias) */
634 635 636
		[ C(RESULT_MISS)   ] = 0x0508, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
637
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI  (alias) */
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
		[ C(RESULT_MISS)   ] = 0x0608, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x0282, /* ITLB.MISSES                */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
673 674
};

675
static u64 intel_pmu_raw_event(u64 hw_event)
676
{
677 678
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
679 680
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
681
#define CORE_EVNTSEL_REG_MASK		0xFF000000ULL
682

683
#define CORE_EVNTSEL_MASK		\
684 685 686 687 688
	(INTEL_ARCH_EVTSEL_MASK |	\
	 INTEL_ARCH_UNIT_MASK   |	\
	 INTEL_ARCH_EDGE_MASK   |	\
	 INTEL_ARCH_INV_MASK    |	\
	 INTEL_ARCH_CNT_MASK)
689

690
	return hw_event & CORE_EVNTSEL_MASK;
691 692
}

693
static __initconst u64 amd_hw_cache_event_ids
694 695 696 697 698 699
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
700 701
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0041, /* Data Cache Misses          */
702 703
	},
	[ C(OP_WRITE) ] = {
704
		[ C(RESULT_ACCESS) ] = 0x0142, /* Data Cache Refills :system */
705 706 707
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
708 709
		[ C(RESULT_ACCESS) ] = 0x0267, /* Data Prefetcher :attempts  */
		[ C(RESULT_MISS)   ] = 0x0167, /* Data Prefetcher :cancelled */
710 711 712 713 714 715 716 717 718 719 720 721
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction cache fetches  */
		[ C(RESULT_MISS)   ] = 0x0081, /* Instruction cache misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
722
		[ C(RESULT_ACCESS) ] = 0x014B, /* Prefetch Instructions :Load */
723 724 725
		[ C(RESULT_MISS)   ] = 0,
	},
 },
726
 [ C(LL  ) ] = {
727
	[ C(OP_READ) ] = {
728 729
		[ C(RESULT_ACCESS) ] = 0x037D, /* Requests to L2 Cache :IC+DC */
		[ C(RESULT_MISS)   ] = 0x037E, /* L2 Cache Misses : IC+DC     */
730 731
	},
	[ C(OP_WRITE) ] = {
732
		[ C(RESULT_ACCESS) ] = 0x017F, /* L2 Fill/Writeback           */
733 734 735 736 737 738 739 740 741
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
742 743
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0046, /* L1 DTLB and L2 DLTB Miss   */
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes        */
		[ C(RESULT_MISS)   ] = 0x0085, /* Instr. fetch ITLB misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c2, /* Retired Branch Instr.      */
		[ C(RESULT_MISS)   ] = 0x00c3, /* Retired Mispredicted BI    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

784 785 786
/*
 * AMD Performance Monitor K7 and later.
 */
787
static const u64 amd_perfmon_event_map[] =
788
{
789 790 791 792 793 794
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0080,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
795 796
};

797
static u64 amd_pmu_event_map(int hw_event)
798
{
799
	return amd_perfmon_event_map[hw_event];
800 801
}

802
static u64 amd_pmu_raw_event(u64 hw_event)
803
{
804 805
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
806 807
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
808
#define K7_EVNTSEL_REG_MASK	0x0FF000000ULL
809 810 811 812

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
813 814
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
815
	 K7_EVNTSEL_REG_MASK)
816

817
	return hw_event & K7_EVNTSEL_MASK;
818 819
}

820
/*
821 822
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
823 824
 * Returns the delta events processed.
 */
825
static u64
826 827
x86_perf_event_update(struct perf_event *event,
			struct hw_perf_event *hwc, int idx)
828
{
829
	int shift = 64 - x86_pmu.event_bits;
830 831
	u64 prev_raw_count, new_raw_count;
	s64 delta;
832

833 834 835
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

836
	/*
837
	 * Careful: an NMI might modify the previous event value.
838 839 840
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
841
	 * count to the generic event atomically:
842 843 844
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
845
	rdmsrl(hwc->event_base + idx, new_raw_count);
846 847 848 849 850 851 852 853

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
854
	 * (event-)time and add that to the generic event.
855 856
	 *
	 * Careful, not all hw sign-extends above the physical width
857
	 * of the count.
858
	 */
859 860
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
861

862
	atomic64_add(delta, &event->count);
863
	atomic64_sub(delta, &hwc->period_left);
864 865

	return new_raw_count;
866 867
}

868
static atomic_t active_events;
P
Peter Zijlstra 已提交
869 870 871 872
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
873
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
874 875 876 877 878
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

879
	for (i = 0; i < x86_pmu.num_events; i++) {
880
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
881 882 883
			goto perfctr_fail;
	}

884
	for (i = 0; i < x86_pmu.num_events; i++) {
885
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
886 887
			goto eventsel_fail;
	}
888
#endif
P
Peter Zijlstra 已提交
889 890 891

	return true;

892
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
893 894
eventsel_fail:
	for (i--; i >= 0; i--)
895
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
896

897
	i = x86_pmu.num_events;
P
Peter Zijlstra 已提交
898 899 900

perfctr_fail:
	for (i--; i >= 0; i--)
901
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
902 903 904 905 906

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
907
#endif
P
Peter Zijlstra 已提交
908 909 910 911
}

static void release_pmc_hardware(void)
{
912
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
913 914
	int i;

915
	for (i = 0; i < x86_pmu.num_events; i++) {
916 917
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
918 919 920 921
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
922
#endif
P
Peter Zijlstra 已提交
923 924
}

925 926 927 928 929 930 931
static inline bool bts_available(void)
{
	return x86_pmu.enable_bts != NULL;
}

static inline void init_debug_store_on_cpu(int cpu)
{
932
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
933 934 935 936 937

	if (!ds)
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
938 939
		     (u32)((u64)(unsigned long)ds),
		     (u32)((u64)(unsigned long)ds >> 32));
940 941 942 943
}

static inline void fini_debug_store_on_cpu(int cpu)
{
944
	if (!per_cpu(cpu_hw_events, cpu).ds)
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
}

static void release_bts_hardware(void)
{
	int cpu;

	if (!bts_available())
		return;

	get_online_cpus();

	for_each_online_cpu(cpu)
		fini_debug_store_on_cpu(cpu);

	for_each_possible_cpu(cpu) {
963
		struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
964 965 966 967

		if (!ds)
			continue;

968
		per_cpu(cpu_hw_events, cpu).ds = NULL;
969

970
		kfree((void *)(unsigned long)ds->bts_buffer_base);
971 972 973 974 975 976 977 978 979 980 981
		kfree(ds);
	}

	put_online_cpus();
}

static int reserve_bts_hardware(void)
{
	int cpu, err = 0;

	if (!bts_available())
982
		return 0;
983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000

	get_online_cpus();

	for_each_possible_cpu(cpu) {
		struct debug_store *ds;
		void *buffer;

		err = -ENOMEM;
		buffer = kzalloc(BTS_BUFFER_SIZE, GFP_KERNEL);
		if (unlikely(!buffer))
			break;

		ds = kzalloc(sizeof(*ds), GFP_KERNEL);
		if (unlikely(!ds)) {
			kfree(buffer);
			break;
		}

1001
		ds->bts_buffer_base = (u64)(unsigned long)buffer;
1002 1003 1004 1005 1006 1007
		ds->bts_index = ds->bts_buffer_base;
		ds->bts_absolute_maximum =
			ds->bts_buffer_base + BTS_BUFFER_SIZE;
		ds->bts_interrupt_threshold =
			ds->bts_absolute_maximum - BTS_OVFL_TH;

1008
		per_cpu(cpu_hw_events, cpu).ds = ds;
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
		err = 0;
	}

	if (err)
		release_bts_hardware();
	else {
		for_each_online_cpu(cpu)
			init_debug_store_on_cpu(cpu);
	}

	put_online_cpus();

	return err;
}

1024
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
1025
{
1026
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
1027
		release_pmc_hardware();
1028
		release_bts_hardware();
P
Peter Zijlstra 已提交
1029 1030 1031 1032
		mutex_unlock(&pmc_reserve_mutex);
	}
}

1033 1034 1035 1036 1037
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

1038
static inline int
1039
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
static void intel_pmu_enable_bts(u64 config)
{
	unsigned long debugctlmsr;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr |= X86_DEBUGCTL_TR;
	debugctlmsr |= X86_DEBUGCTL_BTS;
	debugctlmsr |= X86_DEBUGCTL_BTINT;

	if (!(config & ARCH_PERFMON_EVENTSEL_OS))
		debugctlmsr |= X86_DEBUGCTL_BTS_OFF_OS;

	if (!(config & ARCH_PERFMON_EVENTSEL_USR))
		debugctlmsr |= X86_DEBUGCTL_BTS_OFF_USR;

	update_debugctlmsr(debugctlmsr);
}

static void intel_pmu_disable_bts(void)
{
1092
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	unsigned long debugctlmsr;

	if (!cpuc->ds)
		return;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr &=
		~(X86_DEBUGCTL_TR | X86_DEBUGCTL_BTS | X86_DEBUGCTL_BTINT |
		  X86_DEBUGCTL_BTS_OFF_OS | X86_DEBUGCTL_BTS_OFF_USR);

	update_debugctlmsr(debugctlmsr);
}

I
Ingo Molnar 已提交
1107
/*
1108
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
1109
 */
1110
static int __hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1111
{
1112 1113
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
1114
	u64 config;
P
Peter Zijlstra 已提交
1115
	int err;
I
Ingo Molnar 已提交
1116

1117 1118
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
1119

P
Peter Zijlstra 已提交
1120
	err = 0;
1121
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
1122
		mutex_lock(&pmc_reserve_mutex);
1123
		if (atomic_read(&active_events) == 0) {
1124 1125 1126
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
1127
				err = reserve_bts_hardware();
1128 1129
		}
		if (!err)
1130
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
1131 1132 1133 1134 1135
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

1136
	event->destroy = hw_perf_event_destroy;
1137

I
Ingo Molnar 已提交
1138
	/*
1139
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
1140 1141
	 * (keep 'enabled' bit clear for now)
	 */
1142
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
1143

1144 1145
	hwc->idx = -1;

I
Ingo Molnar 已提交
1146
	/*
1147
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
1148
	 */
1149
	if (!attr->exclude_user)
1150
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
1151
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
1152
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
1153

1154
	if (!hwc->sample_period) {
1155
		hwc->sample_period = x86_pmu.max_period;
1156
		hwc->last_period = hwc->sample_period;
1157
		atomic64_set(&hwc->period_left, hwc->sample_period);
1158 1159 1160 1161
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
1162 1163
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
1164 1165 1166
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
1167
	}
1168

I
Ingo Molnar 已提交
1169
	/*
1170
	 * Raw hw_event type provide the config in the hw_event structure
I
Ingo Molnar 已提交
1171
	 */
1172 1173
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
1174
		return 0;
I
Ingo Molnar 已提交
1175 1176
	}

1177 1178 1179 1180 1181
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
1182

1183 1184 1185
	/*
	 * The generic map:
	 */
1186 1187 1188 1189 1190 1191 1192 1193
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

1194 1195 1196 1197
	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
1198 1199 1200 1201 1202 1203 1204 1205 1206
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
		if (!bts_available())
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
			return -EOPNOTSUPP;
	}
1207

1208
	hwc->config |= config;
P
Peter Zijlstra 已提交
1209

I
Ingo Molnar 已提交
1210 1211 1212
	return 0;
}

V
Vince Weaver 已提交
1213 1214
static void p6_pmu_disable_all(void)
{
1215
	u64 val;
V
Vince Weaver 已提交
1216 1217 1218 1219 1220 1221 1222

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

1223
static void intel_pmu_disable_all(void)
1224
{
1225
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1226

1227
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
1228 1229 1230

	if (test_bit(X86_PMC_IDX_FIXED_BTS, cpuc->active_mask))
		intel_pmu_disable_bts();
I
Ingo Molnar 已提交
1231
}
1232

1233
static void x86_pmu_disable_all(void)
1234
{
1235
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1236 1237
	int idx;

1238
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1239 1240
		u64 val;

1241
		if (!test_bit(idx, cpuc->active_mask))
1242
			continue;
1243
		rdmsrl(x86_pmu.eventsel + idx, val);
1244 1245 1246
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
1247
		wrmsrl(x86_pmu.eventsel + idx, val);
1248 1249 1250
	}
}

1251
void hw_perf_disable(void)
1252
{
1253 1254
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

1255
	if (!x86_pmu_initialized())
1256
		return;
1257

1258 1259 1260 1261 1262 1263
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
1264 1265

	x86_pmu.disable_all();
1266
}
I
Ingo Molnar 已提交
1267

V
Vince Weaver 已提交
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
static void p6_pmu_enable_all(void)
{
	unsigned long val;

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

1278
static void intel_pmu_enable_all(void)
1279
{
1280
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1281

1282
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
1283 1284

	if (test_bit(X86_PMC_IDX_FIXED_BTS, cpuc->active_mask)) {
1285 1286
		struct perf_event *event =
			cpuc->events[X86_PMC_IDX_FIXED_BTS];
1287

1288
		if (WARN_ON_ONCE(!event))
1289 1290
			return;

1291
		intel_pmu_enable_bts(event->hw.config);
1292
	}
1293 1294
}

1295
static void x86_pmu_enable_all(void)
1296
{
1297
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1298 1299
	int idx;

1300 1301
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
		struct perf_event *event = cpuc->events[idx];
1302
		u64 val;
1303

1304
		if (!test_bit(idx, cpuc->active_mask))
1305
			continue;
1306

1307
		val = event->hw.config;
1308
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
1309
		wrmsrl(x86_pmu.eventsel + idx, val);
1310 1311 1312
	}
}

1313 1314 1315 1316 1317 1318 1319 1320 1321
static const struct pmu pmu;

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
1322
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
1323
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
1324
	int i, j, w, wmax, num = 0;
1325 1326 1327 1328 1329
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
1330 1331
		constraints[i] =
		  x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
1332 1333
	}

1334 1335 1336
	/*
	 * fastpath, try to reuse previous register
	 */
1337
	for (i = 0; i < n; i++) {
1338
		hwc = &cpuc->event_list[i]->hw;
1339
		c = constraints[i];
1340 1341 1342 1343 1344 1345

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
1346
		if (!test_bit(hwc->idx, c->idxmsk))
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

		set_bit(hwc->idx, used_mask);
		if (assign)
			assign[i] = hwc->idx;
	}
1357
	if (i == n)
1358 1359 1360 1361 1362 1363 1364 1365
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
	wmax = x86_pmu.num_events;

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
	if (x86_pmu.num_events_fixed)
		wmax++;

1385
	for (w = 1, num = n; num && w <= wmax; w++) {
1386
		/* for each event */
1387
		for (i = 0; num && i < n; i++) {
1388
			c = constraints[i];
1389 1390
			hwc = &cpuc->event_list[i]->hw;

1391
			if (c->weight != w)
1392 1393
				continue;

1394
			for_each_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
1395 1396 1397 1398 1399 1400 1401
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

1402 1403
			set_bit(j, used_mask);

1404 1405 1406 1407 1408
			if (assign)
				assign[i] = j;
			num--;
		}
	}
1409
done:
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

	max_count = x86_pmu.num_events + x86_pmu.num_events_fixed;

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
1448
		    event->state <= PERF_EVENT_STATE_OFF)
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}


static inline void x86_assign_hw_event(struct perf_event *event,
				struct hw_perf_event *hwc, int idx)
{
	hwc->idx = idx;

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

1483 1484
static void __x86_pmu_disable(struct perf_event *event, struct cpu_hw_events *cpuc);

1485
void hw_perf_enable(void)
1486
{
1487 1488 1489 1490 1491
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
	int i;

1492
	if (!x86_pmu_initialized())
1493
		return;
1494 1495 1496 1497

	if (cpuc->enabled)
		return;

1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	if (cpuc->n_added) {
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

			if (hwc->idx == -1 || hwc->idx == cpuc->assign[i])
				continue;

1514
			__x86_pmu_disable(event, cpuc);
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541

			hwc->idx = -1;
		}

		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

			if (hwc->idx == -1) {
				x86_assign_hw_event(event, hwc, cpuc->assign[i]);
				x86_perf_event_set_period(event, hwc, hwc->idx);
			}
			/*
			 * need to mark as active because x86_pmu_disable()
			 * clear active_mask and eventsp[] yet it preserves
			 * idx
			 */
			set_bit(hwc->idx, cpuc->active_mask);
			cpuc->events[hwc->idx] = event;

			x86_pmu.enable(hwc, hwc->idx);
			perf_event_update_userpage(event);
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1542 1543 1544 1545

	cpuc->enabled = 1;
	barrier();

1546
	x86_pmu.enable_all();
1547 1548
}

1549
static inline u64 intel_pmu_get_status(void)
1550 1551 1552
{
	u64 status;

1553
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1554

1555
	return status;
1556 1557
}

1558
static inline void intel_pmu_ack_status(u64 ack)
1559 1560 1561 1562
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

1563
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1564
{
V
Vince Weaver 已提交
1565
	(void)checking_wrmsrl(hwc->config_base + idx,
1566
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
1567 1568
}

1569
static inline void x86_pmu_disable_event(struct hw_perf_event *hwc, int idx)
1570
{
V
Vince Weaver 已提交
1571
	(void)checking_wrmsrl(hwc->config_base + idx, hwc->config);
1572 1573
}

1574
static inline void
1575
intel_pmu_disable_fixed(struct hw_perf_event *hwc, int __idx)
1576 1577 1578 1579 1580 1581 1582 1583
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
V
Vince Weaver 已提交
1584 1585 1586 1587
	(void)checking_wrmsrl(hwc->config_base, ctrl_val);
}

static inline void
1588
p6_pmu_disable_event(struct hw_perf_event *hwc, int idx)
V
Vince Weaver 已提交
1589
{
1590 1591
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	u64 val = P6_NOP_EVENT;
V
Vince Weaver 已提交
1592

1593 1594
	if (cpuc->enabled)
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
V
Vince Weaver 已提交
1595 1596

	(void)checking_wrmsrl(hwc->config_base + idx, val);
1597 1598
}

1599
static inline void
1600
intel_pmu_disable_event(struct hw_perf_event *hwc, int idx)
1601
{
1602 1603 1604 1605 1606
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS)) {
		intel_pmu_disable_bts();
		return;
	}

1607 1608 1609 1610 1611
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

1612
	x86_pmu_disable_event(hwc, idx);
1613 1614
}

1615
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1616

1617 1618
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1619
 * To be called with the event disabled in hw:
1620
 */
1621
static int
1622 1623
x86_perf_event_set_period(struct perf_event *event,
			     struct hw_perf_event *hwc, int idx)
I
Ingo Molnar 已提交
1624
{
1625
	s64 left = atomic64_read(&hwc->period_left);
1626 1627
	s64 period = hwc->sample_period;
	int err, ret = 0;
1628

1629 1630 1631
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

1632
	/*
1633
	 * If we are way outside a reasonable range then just skip forward:
1634 1635 1636 1637
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
1638
		hwc->last_period = period;
1639
		ret = 1;
1640 1641 1642 1643 1644
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
1645
		hwc->last_period = period;
1646
		ret = 1;
1647
	}
1648
	/*
1649
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1650 1651 1652
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1653

1654 1655 1656
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1657
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1658 1659

	/*
1660
	 * The hw event starts counting from this event offset,
1661 1662
	 * mark it to be able to extra future deltas:
	 */
1663
	atomic64_set(&hwc->prev_count, (u64)-left);
1664

1665 1666
	err = checking_wrmsrl(hwc->event_base + idx,
			     (u64)(-left) & x86_pmu.event_mask);
1667

1668
	perf_event_update_userpage(event);
1669

1670
	return ret;
1671 1672 1673
}

static inline void
1674
intel_pmu_enable_fixed(struct hw_perf_event *hwc, int __idx)
1675 1676 1677 1678 1679 1680
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
1681 1682 1683
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
1684
	 */
1685 1686 1687
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
1688 1689
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
1690 1691 1692 1693 1694 1695 1696

	/*
	 * ANY bit is supported in v3 and up
	 */
	if (x86_pmu.version > 2 && hwc->config & ARCH_PERFMON_EVENTSEL_ANY)
		bits |= 0x4;

1697 1698 1699 1700 1701 1702 1703
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
1704 1705
}

1706
static void p6_pmu_enable_event(struct hw_perf_event *hwc, int idx)
V
Vince Weaver 已提交
1707
{
1708
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1709
	u64 val;
V
Vince Weaver 已提交
1710

1711
	val = hwc->config;
V
Vince Weaver 已提交
1712
	if (cpuc->enabled)
1713 1714 1715
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;

	(void)checking_wrmsrl(hwc->config_base + idx, val);
V
Vince Weaver 已提交
1716 1717 1718
}


1719
static void intel_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1720
{
1721
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS)) {
1722
		if (!__get_cpu_var(cpu_hw_events).enabled)
1723 1724 1725 1726 1727 1728
			return;

		intel_pmu_enable_bts(hwc->config);
		return;
	}

1729 1730 1731 1732 1733
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

1734
	__x86_pmu_enable_event(hwc, idx);
1735 1736
}

1737
static void x86_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1738
{
1739
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1740
	if (cpuc->enabled)
1741
		__x86_pmu_enable_event(hwc, idx);
I
Ingo Molnar 已提交
1742 1743
}

1744
/*
1745 1746 1747 1748 1749 1750 1751
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
1752 1753 1754 1755
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1756 1757 1758
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1759

1760
	hwc = &event->hw;
1761

1762 1763 1764 1765
	n0 = cpuc->n_events;
	n = collect_events(cpuc, event, false);
	if (n < 0)
		return n;
1766

1767 1768 1769 1770 1771 1772 1773 1774
	ret = x86_schedule_events(cpuc, n, assign);
	if (ret)
		return ret;
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1775

1776 1777
	cpuc->n_events = n;
	cpuc->n_added  = n - n0;
1778 1779

	return 0;
I
Ingo Molnar 已提交
1780 1781
}

1782
static void x86_pmu_unthrottle(struct perf_event *event)
1783
{
1784 1785
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct hw_perf_event *hwc = &event->hw;
1786 1787

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
1788
				cpuc->events[hwc->idx] != event))
1789 1790 1791 1792 1793
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

1794
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1795
{
1796
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1797
	struct cpu_hw_events *cpuc;
1798
	unsigned long flags;
1799 1800
	int cpu, idx;

1801
	if (!x86_pmu.num_events)
1802
		return;
I
Ingo Molnar 已提交
1803

1804
	local_irq_save(flags);
I
Ingo Molnar 已提交
1805 1806

	cpu = smp_processor_id();
1807
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1808

1809
	if (x86_pmu.version >= 2) {
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1820
	}
1821
	pr_info("CPU#%d: active:       %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1822

1823
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1824 1825
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1826

1827
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1828

1829
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1830
			cpu, idx, pmc_ctrl);
1831
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1832
			cpu, idx, pmc_count);
1833
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1834
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1835
	}
1836
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
1837 1838
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1839
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1840 1841
			cpu, idx, pmc_count);
	}
1842
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1843 1844
}

1845
static void intel_pmu_drain_bts_buffer(struct cpu_hw_events *cpuc)
1846 1847 1848 1849 1850 1851 1852
{
	struct debug_store *ds = cpuc->ds;
	struct bts_record {
		u64	from;
		u64	to;
		u64	flags;
	};
1853
	struct perf_event *event = cpuc->events[X86_PMC_IDX_FIXED_BTS];
1854
	struct bts_record *at, *top;
1855 1856 1857 1858
	struct perf_output_handle handle;
	struct perf_event_header header;
	struct perf_sample_data data;
	struct pt_regs regs;
1859

1860
	if (!event)
1861 1862 1863 1864 1865
		return;

	if (!ds)
		return;

1866 1867
	at  = (struct bts_record *)(unsigned long)ds->bts_buffer_base;
	top = (struct bts_record *)(unsigned long)ds->bts_index;
1868

1869 1870 1871
	if (top <= at)
		return;

1872 1873
	ds->bts_index = ds->bts_buffer_base;

1874

1875
	data.period	= event->hw.last_period;
1876
	data.addr	= 0;
1877
	data.raw	= NULL;
1878 1879 1880 1881 1882 1883 1884
	regs.ip		= 0;

	/*
	 * Prepare a generic sample, i.e. fill in the invariant fields.
	 * We will overwrite the from and to address before we output
	 * the sample.
	 */
1885
	perf_prepare_sample(&header, &data, event, &regs);
1886

1887
	if (perf_output_begin(&handle, event,
1888 1889 1890
			      header.size * (top - at), 1, 1))
		return;

1891
	for (; at < top; at++) {
1892 1893
		data.ip		= at->from;
		data.addr	= at->to;
1894

1895
		perf_output_sample(&handle, &header, &data, event);
1896 1897
	}

1898
	perf_output_end(&handle);
1899 1900

	/* There's new data available. */
1901 1902
	event->hw.interrupts++;
	event->pending_kill = POLL_IN;
1903 1904
}

1905
static void __x86_pmu_disable(struct perf_event *event, struct cpu_hw_events *cpuc)
I
Ingo Molnar 已提交
1906
{
1907
	struct hw_perf_event *hwc = &event->hw;
1908
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1909

1910 1911 1912 1913
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
1914
	clear_bit(idx, cpuc->active_mask);
1915
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1916

1917
	/*
1918
	 * Drain the remaining delta count out of a event
1919 1920
	 * that we are disabling:
	 */
1921
	x86_perf_event_update(event, hwc, idx);
1922 1923

	/* Drain the remaining BTS records. */
1924 1925
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS))
		intel_pmu_drain_bts_buffer(cpuc);
1926

1927
	cpuc->events[idx] = NULL;
1928 1929 1930 1931 1932 1933 1934 1935
}

static void x86_pmu_disable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

	__x86_pmu_disable(event, cpuc);
1936

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1947
			break;
1948 1949
		}
	}
1950
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1951 1952
}

1953
/*
1954 1955
 * Save and restart an expired event. Called by NMI contexts,
 * so it has to be careful about preempting normal event ops:
1956
 */
1957
static int intel_pmu_save_and_restart(struct perf_event *event)
I
Ingo Molnar 已提交
1958
{
1959
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1960
	int idx = hwc->idx;
1961
	int ret;
I
Ingo Molnar 已提交
1962

1963 1964
	x86_perf_event_update(event, hwc, idx);
	ret = x86_perf_event_set_period(event, hwc, idx);
1965

1966 1967
	if (event->state == PERF_EVENT_STATE_ACTIVE)
		intel_pmu_enable_event(hwc, idx);
1968 1969

	return ret;
I
Ingo Molnar 已提交
1970 1971
}

1972 1973
static void intel_pmu_reset(void)
{
1974
	struct debug_store *ds = __get_cpu_var(cpu_hw_events).ds;
1975 1976 1977
	unsigned long flags;
	int idx;

1978
	if (!x86_pmu.num_events)
1979 1980 1981 1982 1983 1984
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

1985
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1986 1987 1988
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
1989
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
1990 1991
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}
1992 1993
	if (ds)
		ds->bts_index = ds->bts_buffer_base;
1994 1995 1996 1997

	local_irq_restore(flags);
}

I
Ingo Molnar 已提交
1998 1999 2000 2001
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
2002
static int intel_pmu_handle_irq(struct pt_regs *regs)
I
Ingo Molnar 已提交
2003
{
2004
	struct perf_sample_data data;
2005
	struct cpu_hw_events *cpuc;
V
Vince Weaver 已提交
2006
	int bit, loops;
2007
	u64 ack, status;
2008

2009
	data.addr = 0;
2010
	data.raw = NULL;
2011

2012
	cpuc = &__get_cpu_var(cpu_hw_events);
I
Ingo Molnar 已提交
2013

2014
	perf_disable();
2015
	intel_pmu_drain_bts_buffer(cpuc);
2016
	status = intel_pmu_get_status();
2017 2018 2019 2020
	if (!status) {
		perf_enable();
		return 0;
	}
2021

2022
	loops = 0;
I
Ingo Molnar 已提交
2023
again:
2024
	if (++loops > 100) {
2025 2026
		WARN_ONCE(1, "perfevents: irq loop stuck!\n");
		perf_event_print_debug();
2027 2028
		intel_pmu_reset();
		perf_enable();
2029 2030 2031
		return 1;
	}

2032
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
2033
	ack = status;
2034
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
2035
		struct perf_event *event = cpuc->events[bit];
I
Ingo Molnar 已提交
2036 2037

		clear_bit(bit, (unsigned long *) &status);
2038
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
2039 2040
			continue;

2041
		if (!intel_pmu_save_and_restart(event))
2042 2043
			continue;

2044
		data.period = event->hw.last_period;
2045

2046 2047
		if (perf_event_overflow(event, 1, &data, regs))
			intel_pmu_disable_event(&event->hw, bit);
I
Ingo Molnar 已提交
2048 2049
	}

2050
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
2051 2052 2053 2054

	/*
	 * Repeat if there is more work to be done:
	 */
2055
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
2056 2057
	if (status)
		goto again;
2058

2059
	perf_enable();
2060 2061

	return 1;
2062 2063
}

2064
static int x86_pmu_handle_irq(struct pt_regs *regs)
2065
{
2066
	struct perf_sample_data data;
2067 2068 2069
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
2070
	int idx, handled = 0;
2071 2072
	u64 val;

2073
	data.addr = 0;
2074
	data.raw = NULL;
2075

2076
	cpuc = &__get_cpu_var(cpu_hw_events);
2077

2078
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
2079
		if (!test_bit(idx, cpuc->active_mask))
2080
			continue;
2081

2082 2083
		event = cpuc->events[idx];
		hwc = &event->hw;
2084

2085 2086
		val = x86_perf_event_update(event, hwc, idx);
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
2087
			continue;
2088

2089
		/*
2090
		 * event overflow
2091 2092
		 */
		handled		= 1;
2093
		data.period	= event->hw.last_period;
2094

2095
		if (!x86_perf_event_set_period(event, hwc, idx))
2096 2097
			continue;

2098
		if (perf_event_overflow(event, 1, &data, regs))
2099
			x86_pmu.disable(hwc, idx);
2100
	}
2101

2102 2103 2104
	if (handled)
		inc_irq_stat(apic_perf_irqs);

2105 2106
	return handled;
}
2107

2108 2109 2110 2111 2112
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
2113
	perf_event_do_pending();
2114 2115 2116
	irq_exit();
}

2117
void set_perf_event_pending(void)
2118
{
2119
#ifdef CONFIG_X86_LOCAL_APIC
2120 2121 2122
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

2123
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
2124
#endif
2125 2126
}

2127
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
2128
{
2129 2130
#ifdef CONFIG_X86_LOCAL_APIC
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
2131
		return;
2132

I
Ingo Molnar 已提交
2133
	/*
2134
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
2135
	 */
2136
	apic_write(APIC_LVTPC, APIC_DM_NMI);
2137
#endif
I
Ingo Molnar 已提交
2138 2139 2140
}

static int __kprobes
2141
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
2142 2143 2144 2145
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
2146

2147
	if (!atomic_read(&active_events))
2148 2149
		return NOTIFY_DONE;

2150 2151 2152 2153
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
2154

2155
	default:
I
Ingo Molnar 已提交
2156
		return NOTIFY_DONE;
2157
	}
I
Ingo Molnar 已提交
2158 2159 2160

	regs = args->regs;

2161
#ifdef CONFIG_X86_LOCAL_APIC
I
Ingo Molnar 已提交
2162
	apic_write(APIC_LVTPC, APIC_DM_NMI);
2163
#endif
2164 2165
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
2166
	 * events could trigger 'simultaneously' raising two back-to-back NMIs.
2167 2168 2169 2170
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
2171
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
2172

2173
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
2174 2175
}

2176 2177
static struct event_constraint unconstrained;

2178 2179
static struct event_constraint bts_constraint =
	EVENT_CONSTRAINT(0, 1ULL << X86_PMC_IDX_FIXED_BTS, 0);
2180

2181 2182
static struct event_constraint *
intel_special_constraints(struct perf_event *event)
2183 2184 2185 2186 2187 2188 2189 2190 2191
{
	unsigned int hw_event;

	hw_event = event->hw.config & INTEL_ARCH_EVENT_MASK;

	if (unlikely((hw_event ==
		      x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS)) &&
		     (event->hw.sample_period == 1))) {

2192
		return &bts_constraint;
2193
	}
2194
	return NULL;
2195 2196
}

2197 2198
static struct event_constraint *
intel_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
2199
{
2200
	struct event_constraint *c;
2201

2202 2203 2204
	c = intel_special_constraints(event);
	if (c)
		return c;
2205 2206 2207

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
2208 2209
			if ((event->hw.config & c->cmask) == c->code)
				return c;
2210 2211
		}
	}
2212 2213

	return &unconstrained;
2214 2215
}

2216 2217
static struct event_constraint *
amd_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
2218
{
2219
	return &unconstrained;
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
}

static int x86_event_sched_in(struct perf_event *event,
			  struct perf_cpu_context *cpuctx, int cpu)
{
	int ret = 0;

	event->state = PERF_EVENT_STATE_ACTIVE;
	event->oncpu = cpu;
	event->tstamp_running += event->ctx->time - event->tstamp_stopped;

	if (!is_x86_event(event))
		ret = event->pmu->enable(event);

	if (!ret && !is_software_event(event))
		cpuctx->active_oncpu++;

	if (!ret && event->attr.exclusive)
		cpuctx->exclusive = 1;

	return ret;
}

static void x86_event_sched_out(struct perf_event *event,
			    struct perf_cpu_context *cpuctx, int cpu)
{
	event->state = PERF_EVENT_STATE_INACTIVE;
	event->oncpu = -1;

	if (!is_x86_event(event))
		event->pmu->disable(event);

	event->tstamp_running -= event->ctx->time - event->tstamp_stopped;

	if (!is_software_event(event))
		cpuctx->active_oncpu--;

	if (event->attr.exclusive || !cpuctx->active_oncpu)
		cpuctx->exclusive = 0;
}

/*
 * Called to enable a whole group of events.
 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
 * Assumes the caller has disabled interrupts and has
 * frozen the PMU with hw_perf_save_disable.
 *
 * called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
 */
int hw_perf_group_sched_in(struct perf_event *leader,
	       struct perf_cpu_context *cpuctx,
	       struct perf_event_context *ctx, int cpu)
{
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
	struct perf_event *sub;
	int assign[X86_PMC_IDX_MAX];
	int n0, n1, ret;

	/* n0 = total number of events */
	n0 = collect_events(cpuc, leader, true);
	if (n0 < 0)
		return n0;

	ret = x86_schedule_events(cpuc, n0, assign);
	if (ret)
		return ret;

	ret = x86_event_sched_in(leader, cpuctx, cpu);
	if (ret)
		return ret;

	n1 = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
2294
		if (sub->state > PERF_EVENT_STATE_OFF) {
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
			ret = x86_event_sched_in(sub, cpuctx, cpu);
			if (ret)
				goto undo;
			++n1;
		}
	}
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n0*sizeof(int));

	cpuc->n_events  = n0;
	cpuc->n_added   = n1;
	ctx->nr_active += n1;

	/*
	 * 1 means successful and events are active
	 * This is not quite true because we defer
	 * actual activation until hw_perf_enable() but
	 * this way we* ensure caller won't try to enable
	 * individual events
	 */
	return 1;
undo:
	x86_event_sched_out(leader, cpuctx, cpu);
	n0  = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
		if (sub->state == PERF_EVENT_STATE_ACTIVE) {
			x86_event_sched_out(sub, cpuctx, cpu);
			if (++n0 == n1)
				break;
		}
	}
	return ret;
}

2332 2333
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
2334 2335
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
2336 2337
};

2338
static __initconst struct x86_pmu p6_pmu = {
V
Vince Weaver 已提交
2339
	.name			= "p6",
2340
	.handle_irq		= x86_pmu_handle_irq,
V
Vince Weaver 已提交
2341 2342
	.disable_all		= p6_pmu_disable_all,
	.enable_all		= p6_pmu_enable_all,
2343 2344
	.enable			= p6_pmu_enable_event,
	.disable		= p6_pmu_disable_event,
V
Vince Weaver 已提交
2345 2346 2347 2348 2349
	.eventsel		= MSR_P6_EVNTSEL0,
	.perfctr		= MSR_P6_PERFCTR0,
	.event_map		= p6_pmu_event_map,
	.raw_event		= p6_pmu_raw_event,
	.max_events		= ARRAY_SIZE(p6_perfmon_event_map),
2350
	.apic			= 1,
V
Vince Weaver 已提交
2351 2352
	.max_period		= (1ULL << 31) - 1,
	.version		= 0,
2353
	.num_events		= 2,
V
Vince Weaver 已提交
2354
	/*
2355
	 * Events have 40 bits implemented. However they are designed such
V
Vince Weaver 已提交
2356
	 * that bits [32-39] are sign extensions of bit 31. As such the
2357
	 * effective width of a event for P6-like PMU is 32 bits only.
V
Vince Weaver 已提交
2358 2359 2360
	 *
	 * See IA-32 Intel Architecture Software developer manual Vol 3B
	 */
2361 2362
	.event_bits		= 32,
	.event_mask		= (1ULL << 32) - 1,
2363 2364
	.get_event_constraints	= intel_get_event_constraints,
	.event_constraints	= intel_p6_event_constraints
V
Vince Weaver 已提交
2365 2366
};

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
static __initconst struct x86_pmu core_pmu = {
	.name			= "core",
	.handle_irq		= x86_pmu_handle_irq,
	.disable_all		= x86_pmu_disable_all,
	.enable_all		= x86_pmu_enable_all,
	.enable			= x86_pmu_enable_event,
	.disable		= x86_pmu_disable_event,
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
	.apic			= 1,
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic event period:
	 */
	.max_period		= (1ULL << 31) - 1,
	.get_event_constraints	= intel_get_event_constraints,
	.event_constraints	= intel_core_event_constraints,
};

2390
static __initconst struct x86_pmu intel_pmu = {
2391
	.name			= "Intel",
2392
	.handle_irq		= intel_pmu_handle_irq,
2393 2394
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
2395 2396
	.enable			= intel_pmu_enable_event,
	.disable		= intel_pmu_disable_event,
2397 2398
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
2399 2400
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
2401
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
2402
	.apic			= 1,
2403 2404 2405
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
2406
	 * the generic event period:
2407 2408
	 */
	.max_period		= (1ULL << 31) - 1,
2409 2410
	.enable_bts		= intel_pmu_enable_bts,
	.disable_bts		= intel_pmu_disable_bts,
2411
	.get_event_constraints	= intel_get_event_constraints
2412 2413
};

2414
static __initconst struct x86_pmu amd_pmu = {
2415
	.name			= "AMD",
2416 2417 2418 2419 2420
	.handle_irq		= x86_pmu_handle_irq,
	.disable_all		= x86_pmu_disable_all,
	.enable_all		= x86_pmu_enable_all,
	.enable			= x86_pmu_enable_event,
	.disable		= x86_pmu_disable_event,
2421 2422
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
2423 2424
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
2425
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
2426 2427 2428
	.num_events		= 4,
	.event_bits		= 48,
	.event_mask		= (1ULL << 48) - 1,
2429
	.apic			= 1,
2430 2431
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
2432
	.get_event_constraints	= amd_get_event_constraints
2433 2434
};

2435
static __init int p6_pmu_init(void)
V
Vince Weaver 已提交
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
{
	switch (boot_cpu_data.x86_model) {
	case 1:
	case 3:  /* Pentium Pro */
	case 5:
	case 6:  /* Pentium II */
	case 7:
	case 8:
	case 11: /* Pentium III */
	case 9:
	case 13:
2447 2448
		/* Pentium M */
		break;
V
Vince Weaver 已提交
2449 2450 2451 2452 2453 2454
	default:
		pr_cont("unsupported p6 CPU model %d ",
			boot_cpu_data.x86_model);
		return -ENODEV;
	}

2455 2456
	x86_pmu = p6_pmu;

V
Vince Weaver 已提交
2457 2458 2459
	return 0;
}

2460
static __init int intel_pmu_init(void)
I
Ingo Molnar 已提交
2461
{
2462
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
2463
	union cpuid10_eax eax;
2464
	unsigned int unused;
2465
	unsigned int ebx;
2466
	int version;
I
Ingo Molnar 已提交
2467

V
Vince Weaver 已提交
2468 2469 2470 2471 2472
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON)) {
		/* check for P6 processor family */
	   if (boot_cpu_data.x86 == 6) {
		return p6_pmu_init();
	   } else {
2473
		return -ENODEV;
V
Vince Weaver 已提交
2474 2475
	   }
	}
2476

I
Ingo Molnar 已提交
2477 2478
	/*
	 * Check whether the Architectural PerfMon supports
2479
	 * Branch Misses Retired hw_event or not.
I
Ingo Molnar 已提交
2480
	 */
2481
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
2482
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
2483
		return -ENODEV;
I
Ingo Molnar 已提交
2484

2485 2486
	version = eax.split.version_id;
	if (version < 2)
2487 2488 2489
		x86_pmu = core_pmu;
	else
		x86_pmu = intel_pmu;
2490

2491
	x86_pmu.version			= version;
2492 2493 2494
	x86_pmu.num_events		= eax.split.num_events;
	x86_pmu.event_bits		= eax.split.bit_width;
	x86_pmu.event_mask		= (1ULL << eax.split.bit_width) - 1;
2495 2496

	/*
2497 2498
	 * Quirk: v2 perfmon does not report fixed-purpose events, so
	 * assume at least 3 events:
2499
	 */
2500 2501
	if (version > 1)
		x86_pmu.num_events_fixed = max((int)edx.split.num_events_fixed, 3);
2502

2503
	/*
2504
	 * Install the hw-cache-events table:
2505 2506
	 */
	switch (boot_cpu_data.x86_model) {
2507 2508 2509 2510
	case 14: /* 65 nm core solo/duo, "Yonah" */
		pr_cont("Core events, ");
		break;

2511 2512 2513 2514
	case 15: /* original 65 nm celeron/pentium/core2/xeon, "Merom"/"Conroe" */
	case 22: /* single-core 65 nm celeron/core2solo "Merom-L"/"Conroe-L" */
	case 23: /* current 45 nm celeron/core2/xeon "Penryn"/"Wolfdale" */
	case 29: /* six-core 45 nm xeon "Dunnington" */
2515
		memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
2516
		       sizeof(hw_cache_event_ids));
2517

2518
		x86_pmu.event_constraints = intel_core2_event_constraints;
2519
		pr_cont("Core2 events, ");
2520
		break;
2521 2522 2523

	case 26: /* 45 nm nehalem, "Bloomfield" */
	case 30: /* 45 nm nehalem, "Lynnfield" */
2524
		memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
2525
		       sizeof(hw_cache_event_ids));
2526

2527
		x86_pmu.event_constraints = intel_nehalem_event_constraints;
2528
		pr_cont("Nehalem/Corei7 events, ");
2529 2530 2531
		break;
	case 28:
		memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
2532
		       sizeof(hw_cache_event_ids));
2533

2534
		x86_pmu.event_constraints = intel_gen_event_constraints;
2535
		pr_cont("Atom events, ");
2536
		break;
2537 2538 2539 2540 2541 2542 2543 2544 2545

	case 37: /* 32 nm nehalem, "Clarkdale" */
	case 44: /* 32 nm nehalem, "Gulftown" */
		memcpy(hw_cache_event_ids, westmere_hw_cache_event_ids,
		       sizeof(hw_cache_event_ids));

		x86_pmu.event_constraints = intel_westmere_event_constraints;
		pr_cont("Westmere events, ");
		break;
2546 2547 2548 2549 2550 2551
	default:
		/*
		 * default constraints for v2 and up
		 */
		x86_pmu.event_constraints = intel_gen_event_constraints;
		pr_cont("generic architected perfmon, ");
2552
	}
2553
	return 0;
2554 2555
}

2556
static __init int amd_pmu_init(void)
2557
{
2558 2559 2560 2561
	/* Performance-monitoring supported from K7 and later: */
	if (boot_cpu_data.x86 < 6)
		return -ENODEV;

2562
	x86_pmu = amd_pmu;
2563

2564 2565 2566
	/* Events are common for all AMDs */
	memcpy(hw_cache_event_ids, amd_hw_cache_event_ids,
	       sizeof(hw_cache_event_ids));
2567

2568
	return 0;
2569 2570
}

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

2581
void __init init_hw_perf_events(void)
2582
{
2583 2584
	int err;

2585
	pr_info("Performance Events: ");
2586

2587 2588
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
2589
		err = intel_pmu_init();
2590
		break;
2591
	case X86_VENDOR_AMD:
2592
		err = amd_pmu_init();
2593
		break;
2594 2595
	default:
		return;
2596
	}
2597
	if (err != 0) {
2598
		pr_cont("no PMU driver, software events only.\n");
2599
		return;
2600
	}
2601

2602 2603
	pmu_check_apic();

2604
	pr_cont("%s PMU driver.\n", x86_pmu.name);
2605

2606 2607 2608 2609
	if (x86_pmu.num_events > X86_PMC_MAX_GENERIC) {
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
		     x86_pmu.num_events, X86_PMC_MAX_GENERIC);
		x86_pmu.num_events = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
2610
	}
2611 2612
	perf_event_mask = (1 << x86_pmu.num_events) - 1;
	perf_max_events = x86_pmu.num_events;
I
Ingo Molnar 已提交
2613

2614 2615 2616 2617
	if (x86_pmu.num_events_fixed > X86_PMC_MAX_FIXED) {
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
		     x86_pmu.num_events_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_events_fixed = X86_PMC_MAX_FIXED;
2618
	}
2619

2620 2621 2622
	perf_event_mask |=
		((1LL << x86_pmu.num_events_fixed)-1) << X86_PMC_IDX_FIXED;
	x86_pmu.intel_ctrl = perf_event_mask;
I
Ingo Molnar 已提交
2623

2624 2625
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
2626

2627
	unconstrained = (struct event_constraint)
2628 2629
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_events) - 1,
				   0, x86_pmu.num_events);
2630

I
Ingo Molnar 已提交
2631 2632 2633 2634 2635 2636 2637
	pr_info("... version:                %d\n",     x86_pmu.version);
	pr_info("... bit width:              %d\n",     x86_pmu.event_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_events);
	pr_info("... value mask:             %016Lx\n", x86_pmu.event_mask);
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_events_fixed);
	pr_info("... event mask:             %016Lx\n", perf_event_mask);
I
Ingo Molnar 已提交
2638
}
I
Ingo Molnar 已提交
2639

2640
static inline void x86_pmu_read(struct perf_event *event)
2641
{
2642
	x86_perf_event_update(event, &event->hw, event->hw.idx);
2643 2644
}

2645 2646 2647 2648
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
2649
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
2650 2651
};

2652 2653 2654 2655
/*
 * validate a single event group
 *
 * validation include:
2656 2657 2658
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
2659 2660 2661 2662
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
2663 2664
static int validate_group(struct perf_event *event)
{
2665
	struct perf_event *leader = event->group_leader;
2666 2667
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
2668

2669 2670 2671 2672
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
2673

2674 2675 2676 2677 2678 2679
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
2680 2681
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
2682
	if (n < 0)
2683
		goto out_free;
2684

2685 2686
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
2687
	if (n < 0)
2688
		goto out_free;
2689

2690
	fake_cpuc->n_events = n;
2691

2692 2693 2694 2695 2696 2697
	ret = x86_schedule_events(fake_cpuc, n, NULL);

out_free:
	kfree(fake_cpuc);
out:
	return ret;
2698 2699
}

2700
const struct pmu *hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
2701
{
2702
	const struct pmu *tmp;
I
Ingo Molnar 已提交
2703 2704
	int err;

2705
	err = __hw_perf_event_init(event);
2706
	if (!err) {
2707 2708 2709 2710 2711 2712 2713 2714
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

2715 2716
		if (event->group_leader != event)
			err = validate_group(event);
2717 2718

		event->pmu = tmp;
2719
	}
2720
	if (err) {
2721 2722
		if (event->destroy)
			event->destroy(event);
2723
		return ERR_PTR(err);
2724
	}
I
Ingo Molnar 已提交
2725

2726
	return &pmu;
I
Ingo Molnar 已提交
2727
}
2728 2729 2730 2731 2732 2733

/*
 * callchain support
 */

static inline
2734
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
2735
{
2736
	if (entry->nr < PERF_MAX_STACK_DEPTH)
2737 2738 2739
		entry->ip[entry->nr++] = ip;
}

2740 2741
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
2757
	return 0;
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
2773
	.walk_stack		= print_context_stack_bp,
2774 2775
};

2776 2777
#include "../dumpstack.h"

2778 2779 2780
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
2781
	callchain_store(entry, PERF_CONTEXT_KERNEL);
2782
	callchain_store(entry, regs->ip);
2783

2784
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
2785 2786
}

2787 2788 2789 2790 2791
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
2792
{
2793 2794 2795 2796 2797
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
2798 2799
	int ret;

2800 2801 2802 2803
	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;
2804

2805 2806
		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);
2807

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
2829 2830 2831 2832 2833 2834 2835 2836
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

2837 2838 2839
	if (!user_mode(regs))
		regs = task_pt_regs(current);

2840
	fp = (void __user *)regs->bp;
2841

2842
	callchain_store(entry, PERF_CONTEXT_USER);
2843 2844
	callchain_store(entry, regs->ip);

2845
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
2846
		frame.next_frame	     = NULL;
2847 2848 2849 2850 2851
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

2852
		if ((unsigned long)fp < regs->sp)
2853 2854 2855
			break;

		callchain_store(entry, frame.return_address);
2856
		fp = frame.next_frame;
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
2885
		entry = &__get_cpu_var(pmc_nmi_entry);
2886
	else
2887
		entry = &__get_cpu_var(pmc_irq_entry);
2888 2889 2890 2891 2892 2893 2894

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}
2895

2896
void hw_perf_event_setup_online(int cpu)
2897 2898 2899
{
	init_debug_store_on_cpu(cpu);
}