chip.c 119.6 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242 243 244 245 246 247 248 249 250
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

251 252 253 254
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
255
	struct mii_bus *bus;
256

257 258
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
259 260
		return -EOPNOTSUPP;

261
	if (!chip->info->ops->phy_read)
262 263 264
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
265 266 267 268 269 270
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
271
	struct mii_bus *bus;
272

273 274
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
275 276
		return -EOPNOTSUPP;

277
	if (!chip->info->ops->phy_write)
278 279 280
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
452 453 454 455 456 457 458
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
459

460
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
461
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
462 463 464
		irq_dispose_mapping(virq);
	}

465
	irq_domain_remove(chip->g1_irq.domain);
466 467 468 469
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
470 471
	int err, irq, virq;
	u16 reg, mask;
472 473 474 475 476 477 478 479 480 481 482 483 484 485

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

486
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
487
	if (err)
488
		goto out_mapping;
489

490
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
491

492
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
493
	if (err)
494
		goto out_disable;
495 496 497 498

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
499
		goto out_disable;
500 501 502 503 504 505

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
506
		goto out_disable;
507 508 509

	return 0;

510 511 512 513 514 515 516 517 518 519 520
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
521 522 523 524

	return err;
}

525
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
526
{
527
	int i;
528

529
	for (i = 0; i < 16; i++) {
530 531 532 533 534 535 536 537 538 539 540 541 542
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

543
	dev_err(chip->dev, "Timeout while waiting for switch\n");
544 545 546
	return -ETIMEDOUT;
}

547
/* Indirect write to single pointer-data register with an Update bit */
548
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
549 550
{
	u16 val;
551
	int err;
552 553

	/* Wait until the previous operation is completed */
554 555 556
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
557 558 559 560 561 562 563

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

564
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
565
{
566 567
	if (!chip->info->ops->ppu_disable)
		return 0;
568

569
	return chip->info->ops->ppu_disable(chip);
570 571
}

572
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
573
{
574 575
	if (!chip->info->ops->ppu_enable)
		return 0;
576

577
	return chip->info->ops->ppu_enable(chip);
578 579 580 581
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
582
	struct mv88e6xxx_chip *chip;
583

584
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
585

586
	mutex_lock(&chip->reg_lock);
587

588 589 590 591
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
592
	}
593

594
	mutex_unlock(&chip->reg_lock);
595 596 597 598
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
599
	struct mv88e6xxx_chip *chip = (void *)_ps;
600

601
	schedule_work(&chip->ppu_work);
602 603
}

604
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
605 606 607
{
	int ret;

608
	mutex_lock(&chip->ppu_mutex);
609

610
	/* If the PHY polling unit is enabled, disable it so that
611 612 613 614
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
615 616
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
617
		if (ret < 0) {
618
			mutex_unlock(&chip->ppu_mutex);
619 620
			return ret;
		}
621
		chip->ppu_disabled = 1;
622
	} else {
623
		del_timer(&chip->ppu_timer);
624
		ret = 0;
625 626 627 628 629
	}

	return ret;
}

630
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
631
{
632
	/* Schedule a timer to re-enable the PHY polling unit. */
633 634
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
635 636
}

637
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
638
{
639 640
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
641 642
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
643 644
}

645 646 647 648 649
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

650 651 652
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
653
{
654
	int err;
655

656 657 658
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
659
		mv88e6xxx_ppu_access_put(chip);
660 661
	}

662
	return err;
663 664
}

665 666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6097;
683 684
}

685
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6165;
688 689
}

690 691 692 693 694
static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
{
	return chip->info->family == MV88E6XXX_FAMILY_6341;
}

695
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
696
{
697
	return chip->info->family == MV88E6XXX_FAMILY_6351;
698 699
}

700
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6352;
703 704
}

705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

737 738 739 740 741 742
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

743 744 745 746 747 748 749 750 751
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

752 753 754 755
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
756 757
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760
	int err;
761 762 763 764

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

765
	mutex_lock(&chip->reg_lock);
766 767
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
768
	mutex_unlock(&chip->reg_lock);
769 770 771

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
772 773
}

774
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
775
{
776 777
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
778

779
	return chip->info->ops->stats_snapshot(chip, port);
780 781
}

782
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
842 843
};

844
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
845
					    struct mv88e6xxx_hw_stat *s,
846 847
					    int port, u16 bank1_select,
					    u16 histogram)
848 849 850
{
	u32 low;
	u32 high = 0;
851
	u16 reg = 0;
852
	int err;
853 854
	u64 value;

855
	switch (s->type) {
856
	case STATS_TYPE_PORT:
857 858
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
859 860
			return UINT64_MAX;

861
		low = reg;
862
		if (s->sizeof_stat == 4) {
863 864
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
865
				return UINT64_MAX;
866
			high = reg;
867
		}
868
		break;
869
	case STATS_TYPE_BANK1:
870
		reg = bank1_select;
871 872
		/* fall through */
	case STATS_TYPE_BANK0:
873
		reg |= s->reg | histogram;
874
		mv88e6xxx_g1_stats_read(chip, reg, &low);
875
		if (s->sizeof_stat == 8)
876
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
877 878 879 880 881
	}
	value = (((u64)high) << 16) | low;
	return value;
}

882 883
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
884
{
885 886
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
887

888 889
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
890
		if (stat->type & types) {
891 892 893 894
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
895
	}
896 897
}

898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
914
{
V
Vivien Didelot 已提交
915
	struct mv88e6xxx_chip *chip = ds->priv;
916 917 918 919 920 921 922 923

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
924 925 926 927 928
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
929
		if (stat->type & types)
930 931 932
			j++;
	}
	return j;
933 934
}

935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

957
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
958 959
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
960 961 962 963 964 965 966
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
967 968 969
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
970 971 972 973 974 975 976 977 978
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
979 980
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
981 982 983 984 985 986
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
987 988 989 990 991 992 993 994 995 996 997
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
998 999 1000 1001 1002 1003 1004 1005 1006
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

1007 1008
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1009
{
V
Vivien Didelot 已提交
1010
	struct mv88e6xxx_chip *chip = ds->priv;
1011 1012
	int ret;

1013
	mutex_lock(&chip->reg_lock);
1014

1015
	ret = mv88e6xxx_stats_snapshot(chip, port);
1016
	if (ret < 0) {
1017
		mutex_unlock(&chip->reg_lock);
1018 1019
		return;
	}
1020 1021

	mv88e6xxx_get_stats(chip, port, data);
1022

1023
	mutex_unlock(&chip->reg_lock);
1024 1025
}

1026 1027 1028 1029 1030 1031 1032 1033
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1034
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1035 1036 1037 1038
{
	return 32 * sizeof(u16);
}

1039 1040
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1041
{
V
Vivien Didelot 已提交
1042
	struct mv88e6xxx_chip *chip = ds->priv;
1043 1044
	int err;
	u16 reg;
1045 1046 1047 1048 1049 1050 1051
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1052
	mutex_lock(&chip->reg_lock);
1053

1054 1055
	for (i = 0; i < 32; i++) {

1056 1057 1058
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1059
	}
1060

1061
	mutex_unlock(&chip->reg_lock);
1062 1063
}

1064 1065
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1066
{
V
Vivien Didelot 已提交
1067
	struct mv88e6xxx_chip *chip = ds->priv;
1068 1069
	u16 reg;
	int err;
1070

1071
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1072 1073
		return -EOPNOTSUPP;

1074
	mutex_lock(&chip->reg_lock);
1075

1076 1077
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1078
		goto out;
1079 1080 1081 1082

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1083
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1084
	if (err)
1085
		goto out;
1086

1087
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1088
out:
1089
	mutex_unlock(&chip->reg_lock);
1090 1091

	return err;
1092 1093
}

1094 1095
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1096
{
V
Vivien Didelot 已提交
1097
	struct mv88e6xxx_chip *chip = ds->priv;
1098 1099
	u16 reg;
	int err;
1100

1101
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1102 1103
		return -EOPNOTSUPP;

1104
	mutex_lock(&chip->reg_lock);
1105

1106 1107
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1108 1109
		goto out;

1110
	reg &= ~0x0300;
1111 1112 1113 1114 1115
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1116
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1117
out:
1118
	mutex_unlock(&chip->reg_lock);
1119

1120
	return err;
1121 1122
}

1123
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1124
{
1125 1126 1127
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1128 1129
	int i;

1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

1156
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1157 1158
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1159 1160 1161

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1162

1163
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1164 1165
}

1166 1167
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1168
{
V
Vivien Didelot 已提交
1169
	struct mv88e6xxx_chip *chip = ds->priv;
1170
	int stp_state;
1171
	int err;
1172 1173 1174

	switch (state) {
	case BR_STATE_DISABLED:
1175
		stp_state = PORT_CONTROL_STATE_DISABLED;
1176 1177 1178
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1179
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1180 1181
		break;
	case BR_STATE_LEARNING:
1182
		stp_state = PORT_CONTROL_STATE_LEARNING;
1183 1184 1185
		break;
	case BR_STATE_FORWARDING:
	default:
1186
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1187 1188 1189
		break;
	}

1190
	mutex_lock(&chip->reg_lock);
1191
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1192
	mutex_unlock(&chip->reg_lock);
1193 1194

	if (err)
1195
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1196 1197
}

1198 1199
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1200 1201
	int err;

1202 1203 1204 1205
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1206 1207 1208 1209
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1210 1211 1212
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1213 1214 1215 1216 1217 1218 1219 1220 1221
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1222
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1223 1224 1225 1226

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1227 1228
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1229 1230 1231
	int dev, port;
	int err;

1232 1233 1234 1235 1236 1237
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1251 1252
}

1253 1254 1255 1256 1257 1258
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1259
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1260 1261 1262 1263 1264 1265
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1266
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1267
				  struct mv88e6xxx_vtu_entry *entry)
1268
{
1269
	struct mv88e6xxx_vtu_entry next = *entry;
1270 1271
	u16 val;
	int err;
1272

1273
	err = mv88e6xxx_g1_vtu_getnext(chip, &next);
1274 1275
	if (err)
		return err;
1276 1277

	if (next.valid) {
1278
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1279
			err = mv88e6xxx_g1_vtu_fid_read(chip, &next);
1280 1281
			if (err)
				return err;
1282
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1283 1284 1285
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1286 1287 1288
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1289

1290 1291
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1292
		}
1293

1294
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1295
			err = mv88e6xxx_g1_vtu_sid_read(chip, &next);
1296 1297
			if (err)
				return err;
1298
		}
1299 1300 1301 1302

		err = mv88e6185_g1_vtu_data_read(chip, &next);
		if (err)
			return err;
1303 1304 1305 1306 1307 1308
	}

	*entry = next;
	return 0;
}

1309 1310 1311 1312 1313 1314 1315 1316
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1317 1318 1319
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1320
{
V
Vivien Didelot 已提交
1321
	struct mv88e6xxx_chip *chip = ds->priv;
1322 1323 1324
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1325 1326 1327
	u16 pvid;
	int err;

1328
	if (!chip->info->max_vid)
1329 1330
		return -EOPNOTSUPP;

1331
	mutex_lock(&chip->reg_lock);
1332

1333
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1334 1335 1336 1337
	if (err)
		goto unlock;

	do {
1338
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1339 1340 1341 1342 1343 1344
		if (err)
			break;

		if (!next.valid)
			break;

1345
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1346 1347 1348
			continue;

		/* reinit and dump this VLAN obj */
1349 1350
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1351 1352
		vlan->flags = 0;

1353
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1354 1355 1356 1357 1358 1359 1360 1361
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1362
	} while (next.vid < chip->info->max_vid);
1363 1364

unlock:
1365
	mutex_unlock(&chip->reg_lock);
1366 1367 1368 1369

	return err;
}

1370
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1371
				    struct mv88e6xxx_vtu_entry *entry)
1372
{
1373
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1374
	int err;
1375

1376
	err = mv88e6xxx_g1_vtu_op_wait(chip);
1377 1378
	if (err)
		return err;
1379

1380 1381 1382 1383
	err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
	if (err)
		return err;

1384 1385 1386 1387
	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1388
	err = mv88e6185_g1_vtu_data_write(chip, entry);
1389 1390
	if (err)
		return err;
1391

1392
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1393
		err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
1394 1395
		if (err)
			return err;
1396
	}
1397

1398
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1399
		err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
1400 1401
		if (err)
			return err;
1402
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1403 1404 1405 1406 1407
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1408 1409
	}
loadpurge:
1410
	return mv88e6xxx_g1_vtu_op(chip, op);
1411 1412
}

1413
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1414
				  struct mv88e6xxx_vtu_entry *entry)
1415
{
1416 1417 1418
	struct mv88e6xxx_vtu_entry next = {
		.sid = sid,
	};
1419
	int err;
1420

1421
	err = mv88e6xxx_g1_vtu_op_wait(chip);
1422 1423
	if (err)
		return err;
1424

1425
	err = mv88e6xxx_g1_vtu_sid_write(chip, &next);
1426 1427
	if (err)
		return err;
1428

1429
	err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1430 1431
	if (err)
		return err;
1432

1433
	err = mv88e6xxx_g1_vtu_sid_read(chip, &next);
1434 1435
	if (err)
		return err;
1436

1437
	err = mv88e6xxx_g1_vtu_vid_read(chip, &next);
1438 1439
	if (err)
		return err;
1440 1441

	if (next.valid) {
1442
		err = mv88e6185_g1_vtu_data_read(chip, &next);
1443 1444
		if (err)
			return err;
1445 1446 1447 1448 1449 1450
	}

	*entry = next;
	return 0;
}

1451
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1452
				    struct mv88e6xxx_vtu_entry *entry)
1453
{
1454
	int err;
1455

1456
	err = mv88e6xxx_g1_vtu_op_wait(chip);
1457 1458
	if (err)
		return err;
1459 1460 1461 1462 1463

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1464
	err = mv88e6185_g1_vtu_data_write(chip, entry);
1465 1466
	if (err)
		return err;
1467
loadpurge:
1468
	err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
1469 1470
	if (err)
		return err;
1471

1472
	err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
1473 1474
	if (err)
		return err;
1475

1476
	return mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1477 1478
}

1479
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1480 1481
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1482 1483 1484
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1485
	int i, err;
1486 1487 1488

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1489
	/* Set every FID bit used by the (un)bridged ports */
1490
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1491
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1492 1493 1494 1495 1496 1497
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1498 1499
	/* Set every FID bit used by the VLAN entries */
	do {
1500
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1501 1502 1503 1504 1505 1506 1507
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1508
	} while (vlan.vid < chip->info->max_vid);
1509 1510 1511 1512 1513

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1514
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1515 1516 1517
		return -ENOSPC;

	/* Clear the database */
1518
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1519 1520
}

1521
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1522
			      struct mv88e6xxx_vtu_entry *entry)
1523
{
1524
	struct dsa_switch *ds = chip->ds;
1525
	struct mv88e6xxx_vtu_entry vlan = {
1526 1527 1528
		.valid = true,
		.vid = vid,
	};
1529 1530
	int i, err;

1531
	err = mv88e6xxx_atu_new(chip, &vlan.fid);
1532 1533
	if (err)
		return err;
1534

1535
	/* exclude all ports except the CPU and DSA ports */
1536
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1537 1538
		vlan.member[i] = dsa_is_cpu_port(ds, i) ||
			dsa_is_dsa_port(ds, i)
1539 1540
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1541

1542
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1543 1544
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
	    mv88e6xxx_6341_family(chip)) {
1545
		struct mv88e6xxx_vtu_entry vstp;
1546 1547 1548 1549 1550 1551

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1552
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1553 1554 1555 1556 1557 1558 1559 1560
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1561
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1562 1563 1564 1565 1566 1567 1568 1569 1570
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1571
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1572
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1573 1574 1575 1576 1577 1578
{
	int err;

	if (!vid)
		return -EINVAL;

1579 1580
	entry->vid = vid - 1;
	entry->valid = false;
1581

1582
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1593
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1594 1595 1596 1597 1598
	}

	return err;
}

1599 1600 1601
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1602
	struct mv88e6xxx_chip *chip = ds->priv;
1603 1604 1605
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1606 1607 1608 1609 1610
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1611
	mutex_lock(&chip->reg_lock);
1612 1613

	do {
1614
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1615 1616 1617 1618 1619 1620 1621 1622 1623
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1624
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1625 1626 1627
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1628 1629 1630
			if (!ds->ports[port].netdev)
				continue;

1631
			if (vlan.member[i] ==
1632 1633 1634
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1635 1636
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1637 1638
				break; /* same bridge, check next VLAN */

1639
			if (!ds->ports[i].bridge_dev)
1640 1641
				continue;

1642
			netdev_warn(ds->ports[port].netdev,
1643 1644
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1645
				    netdev_name(ds->ports[i].bridge_dev));
1646 1647 1648 1649 1650 1651
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1652
	mutex_unlock(&chip->reg_lock);
1653 1654 1655 1656

	return err;
}

1657 1658
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1659
{
V
Vivien Didelot 已提交
1660
	struct mv88e6xxx_chip *chip = ds->priv;
1661
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1662
		PORT_CONTROL_2_8021Q_DISABLED;
1663
	int err;
1664

1665
	if (!chip->info->max_vid)
1666 1667
		return -EOPNOTSUPP;

1668
	mutex_lock(&chip->reg_lock);
1669
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1670
	mutex_unlock(&chip->reg_lock);
1671

1672
	return err;
1673 1674
}

1675 1676 1677 1678
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1679
{
V
Vivien Didelot 已提交
1680
	struct mv88e6xxx_chip *chip = ds->priv;
1681 1682
	int err;

1683
	if (!chip->info->max_vid)
1684 1685
		return -EOPNOTSUPP;

1686 1687 1688 1689 1690 1691 1692 1693
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1694 1695 1696 1697 1698 1699
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1700
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1701
				    u16 vid, bool untagged)
1702
{
1703
	struct mv88e6xxx_vtu_entry vlan;
1704 1705
	int err;

1706
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1707
	if (err)
1708
		return err;
1709

1710
	vlan.member[port] = untagged ?
1711 1712 1713
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1714
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1715 1716
}

1717 1718 1719
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1720
{
V
Vivien Didelot 已提交
1721
	struct mv88e6xxx_chip *chip = ds->priv;
1722 1723 1724 1725
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1726
	if (!chip->info->max_vid)
1727 1728
		return;

1729
	mutex_lock(&chip->reg_lock);
1730

1731
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1732
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1733 1734
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1735
				   vid, untagged ? 'u' : 't');
1736

1737
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1738
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1739
			   vlan->vid_end);
1740

1741
	mutex_unlock(&chip->reg_lock);
1742 1743
}

1744
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1745
				    int port, u16 vid)
1746
{
1747
	struct dsa_switch *ds = chip->ds;
1748
	struct mv88e6xxx_vtu_entry vlan;
1749 1750
	int i, err;

1751
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1752
	if (err)
1753
		return err;
1754

1755
	/* Tell switchdev if this VLAN is handled in software */
1756
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1757
		return -EOPNOTSUPP;
1758

1759
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1760 1761

	/* keep the VLAN unless all ports are excluded */
1762
	vlan.valid = false;
1763
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1764
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1765 1766
			continue;

1767
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1768
			vlan.valid = true;
1769 1770 1771 1772
			break;
		}
	}

1773
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1774 1775 1776
	if (err)
		return err;

1777
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1778 1779
}

1780 1781
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1782
{
V
Vivien Didelot 已提交
1783
	struct mv88e6xxx_chip *chip = ds->priv;
1784 1785 1786
	u16 pvid, vid;
	int err = 0;

1787
	if (!chip->info->max_vid)
1788 1789
		return -EOPNOTSUPP;

1790
	mutex_lock(&chip->reg_lock);
1791

1792
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1793 1794 1795
	if (err)
		goto unlock;

1796
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1797
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1798 1799 1800 1801
		if (err)
			goto unlock;

		if (vid == pvid) {
1802
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1803 1804 1805 1806 1807
			if (err)
				goto unlock;
		}
	}

1808
unlock:
1809
	mutex_unlock(&chip->reg_lock);
1810 1811 1812 1813

	return err;
}

1814 1815 1816
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1817
{
1818
	struct mv88e6xxx_vtu_entry vlan;
1819
	struct mv88e6xxx_atu_entry entry;
1820 1821
	int err;

1822 1823
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1824
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1825
	else
1826
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1827 1828
	if (err)
		return err;
1829

1830 1831 1832 1833 1834
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1835 1836 1837
	if (err)
		return err;

1838 1839 1840 1841 1842 1843 1844
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1845 1846
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1847 1848
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1849 1850
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1851
		entry.portvec |= BIT(port);
1852
		entry.state = state;
1853 1854
	}

1855
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1856 1857
}

1858 1859 1860
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1861 1862 1863 1864 1865 1866 1867
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1868 1869 1870
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1871
{
V
Vivien Didelot 已提交
1872
	struct mv88e6xxx_chip *chip = ds->priv;
1873

1874
	mutex_lock(&chip->reg_lock);
1875 1876 1877
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
1878
	mutex_unlock(&chip->reg_lock);
1879 1880
}

1881 1882
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1883
{
V
Vivien Didelot 已提交
1884
	struct mv88e6xxx_chip *chip = ds->priv;
1885
	int err;
1886

1887
	mutex_lock(&chip->reg_lock);
1888 1889
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1890
	mutex_unlock(&chip->reg_lock);
1891

1892
	return err;
1893 1894
}

1895 1896 1897 1898
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
1899
{
1900
	struct mv88e6xxx_atu_entry addr;
1901 1902
	int err;

1903 1904
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1905 1906

	do {
1907
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1908
		if (err)
1909
			return err;
1910 1911 1912 1913

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1914
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1915 1916 1917 1918
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1919

1920 1921 1922 1923
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1924 1925
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1926 1927 1928 1929
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1930 1931 1932 1933 1934 1935 1936 1937 1938
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1939 1940
		} else {
			return -EOPNOTSUPP;
1941
		}
1942 1943 1944 1945

		err = cb(obj);
		if (err)
			return err;
1946 1947 1948 1949 1950
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1951 1952 1953
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
1954
{
1955
	struct mv88e6xxx_vtu_entry vlan = {
1956
		.vid = chip->info->max_vid,
1957
	};
1958
	u16 fid;
1959 1960
	int err;

1961
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1962
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1963
	if (err)
1964
		return err;
1965

1966
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1967
	if (err)
1968
		return err;
1969

1970
	/* Dump VLANs' Filtering Information Databases */
1971
	do {
1972
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1973
		if (err)
1974
			return err;
1975 1976 1977 1978

		if (!vlan.valid)
			break;

1979 1980
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1981
		if (err)
1982
			return err;
1983
	} while (vlan.vid < chip->info->max_vid);
1984

1985 1986 1987 1988 1989 1990 1991
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
1992
	struct mv88e6xxx_chip *chip = ds->priv;
1993 1994 1995 1996
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1997
	mutex_unlock(&chip->reg_lock);
1998 1999 2000 2001

	return err;
}

2002 2003
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
2004
{
2005
	struct dsa_switch *ds;
2006
	int port;
2007
	int dev;
2008
	int err;
2009

2010 2011 2012 2013
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
2014
			if (err)
2015
				return err;
2016 2017 2018
		}
	}

2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
2048
	mutex_unlock(&chip->reg_lock);
2049

2050
	return err;
2051 2052
}

2053 2054
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
2055
{
V
Vivien Didelot 已提交
2056
	struct mv88e6xxx_chip *chip = ds->priv;
2057

2058
	mutex_lock(&chip->reg_lock);
2059 2060 2061
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
2062
	mutex_unlock(&chip->reg_lock);
2063 2064
}

2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

2095 2096 2097 2098 2099 2100 2101 2102
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2116
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2117
{
2118
	int i, err;
2119

2120
	/* Set all ports to the Disabled state */
2121
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2122 2123
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2124 2125
		if (err)
			return err;
2126 2127
	}

2128 2129 2130
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2131 2132
	usleep_range(2000, 4000);

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2144
	mv88e6xxx_hardware_reset(chip);
2145

2146
	return mv88e6xxx_software_reset(chip);
2147 2148
}

2149
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2150
{
2151 2152
	u16 val;
	int err;
2153

2154 2155 2156 2157
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2158

2159 2160 2161
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2162 2163
	}

2164
	return err;
2165 2166
}

2167 2168 2169
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
2170 2171 2172
{
	int err;

2173 2174 2175 2176
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2177 2178 2179
	if (err)
		return err;

2180 2181 2182 2183 2184 2185 2186 2187
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2188 2189
}

2190
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2191
{
2192 2193 2194 2195
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2196

2197 2198 2199 2200 2201 2202
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2203

2204 2205 2206 2207 2208 2209
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
2210

2211 2212 2213 2214
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2215

2216 2217
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
2218

2219 2220 2221
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2222

2223 2224
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2225

2226
	return -EINVAL;
2227 2228
}

2229
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2230
{
2231
	bool message = dsa_is_dsa_port(chip->ds, port);
2232

2233
	return mv88e6xxx_port_set_message_port(chip, port, message);
2234
}
2235

2236
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2237
{
2238
	bool flood = port == dsa_upstream_port(chip->ds);
2239

2240 2241 2242 2243
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2244

2245
	return 0;
2246 2247
}

2248
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2249
{
2250
	struct dsa_switch *ds = chip->ds;
2251
	int err;
2252
	u16 reg;
2253

2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2283
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2284 2285
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2286 2287 2288
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2289

2290
	err = mv88e6xxx_setup_port_mode(chip, port);
2291 2292
	if (err)
		return err;
2293

2294
	err = mv88e6xxx_setup_egress_floods(chip, port);
2295 2296 2297
	if (err)
		return err;

2298 2299 2300
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2301
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2312 2313 2314
		}
	}

2315
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2316
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2317 2318 2319
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2320
	 */
2321 2322 2323
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2324

2325 2326 2327 2328
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
2329 2330
		if (err)
			return err;
2331 2332
	}

2333 2334 2335 2336 2337
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

2338 2339 2340 2341 2342 2343
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2344 2345 2346 2347 2348
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2349
	reg = 1 << port;
2350 2351
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2352
		reg = 0;
2353

2354 2355 2356
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2357 2358

	/* Egress rate control 2: disable egress rate control. */
2359 2360 2361
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2362

2363 2364
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2365 2366
		if (err)
			return err;
2367
	}
2368

2369 2370 2371 2372 2373 2374
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2375 2376
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2377 2378
		if (err)
			return err;
2379
	}
2380

2381 2382
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2383 2384
		if (err)
			return err;
2385 2386
	}

2387 2388
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2389 2390
		if (err)
			return err;
2391 2392
	}

2393
	err = mv88e6xxx_setup_message_port(chip, port);
2394 2395
	if (err)
		return err;
2396

2397
	/* Port based VLAN map: give each port the same default address
2398 2399
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2400
	 */
2401
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2402 2403
	if (err)
		return err;
2404

2405
	err = mv88e6xxx_port_vlan_map(chip, port);
2406 2407
	if (err)
		return err;
2408 2409 2410 2411

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2412
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2413 2414
}

2415
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2416 2417 2418
{
	int err;

2419
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2420 2421 2422
	if (err)
		return err;

2423
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2424 2425 2426
	if (err)
		return err;

2427 2428 2429 2430 2431
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2432 2433
}

2434 2435 2436
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2437
	struct mv88e6xxx_chip *chip = ds->priv;
2438 2439 2440
	int err;

	mutex_lock(&chip->reg_lock);
2441
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2442 2443 2444 2445 2446
	mutex_unlock(&chip->reg_lock);

	return err;
}

2447
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2448
{
2449
	struct dsa_switch *ds = chip->ds;
2450
	u32 upstream_port = dsa_upstream_port(ds);
2451
	int err;
2452

2453 2454 2455
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2456
	err = mv88e6xxx_ppu_enable(chip);
2457 2458 2459
	if (err)
		return err;

2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2471

2472
	/* Disable remote management, and set the switch's DSA device number. */
2473 2474 2475
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2476 2477 2478
	if (err)
		return err;

2479
	/* Configure the IP ToS mapping registers. */
2480
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2481
	if (err)
2482
		return err;
2483
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2484
	if (err)
2485
		return err;
2486
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2487
	if (err)
2488
		return err;
2489
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2490
	if (err)
2491
		return err;
2492
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2493
	if (err)
2494
		return err;
2495
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2496
	if (err)
2497
		return err;
2498
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2499
	if (err)
2500
		return err;
2501
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2502
	if (err)
2503
		return err;
2504 2505

	/* Configure the IEEE 802.1p priority mapping register. */
2506
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2507
	if (err)
2508
		return err;
2509

2510 2511 2512 2513 2514
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2515
	/* Clear the statistics counters for all ports */
2516 2517
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2518 2519 2520 2521
	if (err)
		return err;

	/* Wait for the flush to complete. */
2522
	err = mv88e6xxx_g1_stats_wait(chip);
2523 2524 2525 2526 2527 2528
	if (err)
		return err;

	return 0;
}

2529
static int mv88e6xxx_setup(struct dsa_switch *ds)
2530
{
V
Vivien Didelot 已提交
2531
	struct mv88e6xxx_chip *chip = ds->priv;
2532
	int err;
2533 2534
	int i;

2535
	chip->ds = ds;
2536
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2537

2538
	mutex_lock(&chip->reg_lock);
2539

2540
	/* Setup Switch Port Registers */
2541
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2542 2543 2544 2545 2546 2547 2548
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2549 2550 2551
	if (err)
		goto unlock;

2552 2553 2554
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2555 2556 2557
		if (err)
			goto unlock;
	}
2558

2559 2560 2561 2562
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2563 2564 2565 2566
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2567 2568 2569 2570
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2582
unlock:
2583
	mutex_unlock(&chip->reg_lock);
2584

2585
	return err;
2586 2587
}

2588 2589
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2590
	struct mv88e6xxx_chip *chip = ds->priv;
2591 2592
	int err;

2593 2594
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2595

2596 2597
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2598 2599 2600 2601 2602
	mutex_unlock(&chip->reg_lock);

	return err;
}

2603
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2604
{
2605 2606
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2607 2608
	u16 val;
	int err;
2609

2610 2611 2612
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2613
	mutex_lock(&chip->reg_lock);
2614
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2615
	mutex_unlock(&chip->reg_lock);
2616

2617 2618 2619 2620 2621 2622 2623 2624
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2625
	return err ? err : val;
2626 2627
}

2628
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2629
{
2630 2631
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2632
	int err;
2633

2634 2635 2636
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2637
	mutex_lock(&chip->reg_lock);
2638
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2639
	mutex_unlock(&chip->reg_lock);
2640 2641

	return err;
2642 2643
}

2644
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2645 2646
				   struct device_node *np,
				   bool external)
2647 2648
{
	static int index;
2649
	struct mv88e6xxx_mdio_bus *mdio_bus;
2650 2651 2652
	struct mii_bus *bus;
	int err;

2653
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2654 2655 2656
	if (!bus)
		return -ENOMEM;

2657
	mdio_bus = bus->priv;
2658
	mdio_bus->bus = bus;
2659
	mdio_bus->chip = chip;
2660 2661
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2662

2663 2664 2665 2666 2667 2668 2669 2670 2671 2672
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2673
	bus->parent = chip->dev;
2674

2675 2676
	if (np)
		err = of_mdiobus_register(bus, np);
2677 2678 2679
	else
		err = mdiobus_register(bus);
	if (err) {
2680
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2681
		return err;
2682
	}
2683 2684 2685 2686 2687

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2688 2689

	return 0;
2690
}
2691

2692 2693 2694 2695 2696
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2697

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2728 2729
}

2730
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2731 2732

{
2733 2734
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2735

2736 2737
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2738

2739 2740
		mdiobus_unregister(bus);
	}
2741 2742
}

2743 2744
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2745
	struct mv88e6xxx_chip *chip = ds->priv;
2746 2747 2748 2749 2750 2751 2752

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2753
	struct mv88e6xxx_chip *chip = ds->priv;
2754 2755
	int err;

2756 2757
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2758

2759 2760
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2774
	struct mv88e6xxx_chip *chip = ds->priv;
2775 2776
	int err;

2777 2778 2779
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2780 2781 2782 2783
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2784
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2785 2786 2787 2788 2789
	mutex_unlock(&chip->reg_lock);

	return err;
}

2790
static const struct mv88e6xxx_ops mv88e6085_ops = {
2791
	/* MV88E6XXX_FAMILY_6097 */
2792
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2793 2794
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2795
	.port_set_link = mv88e6xxx_port_set_link,
2796
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2797
	.port_set_speed = mv88e6185_port_set_speed,
2798
	.port_tag_remap = mv88e6095_port_tag_remap,
2799
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2800
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2801
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2802
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2803
	.port_pause_config = mv88e6097_port_pause_config,
2804
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2805
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2806
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2807 2808
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2809
	.stats_get_stats = mv88e6095_stats_get_stats,
2810 2811
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2812
	.watchdog_ops = &mv88e6097_watchdog_ops,
2813
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2814 2815
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2816
	.reset = mv88e6185_g1_reset,
2817 2818 2819
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2820
	/* MV88E6XXX_FAMILY_6095 */
2821
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2822 2823
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2824
	.port_set_link = mv88e6xxx_port_set_link,
2825
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2826
	.port_set_speed = mv88e6185_port_set_speed,
2827
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2828
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2829
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2830
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2831 2832
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2833
	.stats_get_stats = mv88e6095_stats_get_stats,
2834
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2835 2836
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2837
	.reset = mv88e6185_g1_reset,
2838 2839
};

2840
static const struct mv88e6xxx_ops mv88e6097_ops = {
2841
	/* MV88E6XXX_FAMILY_6097 */
2842 2843 2844 2845 2846 2847
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2848
	.port_tag_remap = mv88e6095_port_tag_remap,
2849
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2850
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2851
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2852
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2853
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2854
	.port_pause_config = mv88e6097_port_pause_config,
2855
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2856
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2857 2858 2859 2860
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2861 2862
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2863
	.watchdog_ops = &mv88e6097_watchdog_ops,
2864
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2865
	.reset = mv88e6352_g1_reset,
2866 2867
};

2868
static const struct mv88e6xxx_ops mv88e6123_ops = {
2869
	/* MV88E6XXX_FAMILY_6165 */
2870
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2871 2872
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2873
	.port_set_link = mv88e6xxx_port_set_link,
2874
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2875
	.port_set_speed = mv88e6185_port_set_speed,
2876
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2877
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2878
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2879
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2880
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2881 2882
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2883
	.stats_get_stats = mv88e6095_stats_get_stats,
2884 2885
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2886
	.watchdog_ops = &mv88e6097_watchdog_ops,
2887
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2888
	.reset = mv88e6352_g1_reset,
2889 2890 2891
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2892
	/* MV88E6XXX_FAMILY_6185 */
2893
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2894 2895
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2896
	.port_set_link = mv88e6xxx_port_set_link,
2897
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2898
	.port_set_speed = mv88e6185_port_set_speed,
2899
	.port_tag_remap = mv88e6095_port_tag_remap,
2900
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2901
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2902
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2903
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2904
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2905
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2906
	.port_pause_config = mv88e6097_port_pause_config,
2907
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2908 2909
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2910
	.stats_get_stats = mv88e6095_stats_get_stats,
2911 2912
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2913
	.watchdog_ops = &mv88e6097_watchdog_ops,
2914
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2915 2916
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2917
	.reset = mv88e6185_g1_reset,
2918 2919
};

2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

2951
static const struct mv88e6xxx_ops mv88e6161_ops = {
2952
	/* MV88E6XXX_FAMILY_6165 */
2953
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2954 2955
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2956
	.port_set_link = mv88e6xxx_port_set_link,
2957
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2958
	.port_set_speed = mv88e6185_port_set_speed,
2959
	.port_tag_remap = mv88e6095_port_tag_remap,
2960
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2961
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2962
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2963
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2964
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2965
	.port_pause_config = mv88e6097_port_pause_config,
2966
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2967
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2968
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2969 2970
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2971
	.stats_get_stats = mv88e6095_stats_get_stats,
2972 2973
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2974
	.watchdog_ops = &mv88e6097_watchdog_ops,
2975
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2976
	.reset = mv88e6352_g1_reset,
2977 2978 2979
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2980
	/* MV88E6XXX_FAMILY_6165 */
2981
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2982 2983
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2984
	.port_set_link = mv88e6xxx_port_set_link,
2985
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2986
	.port_set_speed = mv88e6185_port_set_speed,
2987
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2988
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2989
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2990 2991
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2992
	.stats_get_stats = mv88e6095_stats_get_stats,
2993 2994
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2995
	.watchdog_ops = &mv88e6097_watchdog_ops,
2996
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2997
	.reset = mv88e6352_g1_reset,
2998 2999 3000
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3001
	/* MV88E6XXX_FAMILY_6351 */
3002
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3003 3004
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3005
	.port_set_link = mv88e6xxx_port_set_link,
3006
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3007
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3008
	.port_set_speed = mv88e6185_port_set_speed,
3009
	.port_tag_remap = mv88e6095_port_tag_remap,
3010
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3011
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3012
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3013
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3014
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3015
	.port_pause_config = mv88e6097_port_pause_config,
3016
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3017
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3018
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3019 3020
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3021
	.stats_get_stats = mv88e6095_stats_get_stats,
3022 3023
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3024
	.watchdog_ops = &mv88e6097_watchdog_ops,
3025
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3026
	.reset = mv88e6352_g1_reset,
3027 3028 3029
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3030
	/* MV88E6XXX_FAMILY_6352 */
3031 3032
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3033
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3034 3035
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3036
	.port_set_link = mv88e6xxx_port_set_link,
3037
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3038
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3039
	.port_set_speed = mv88e6352_port_set_speed,
3040
	.port_tag_remap = mv88e6095_port_tag_remap,
3041
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3042
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3043
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3044
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3045
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3046
	.port_pause_config = mv88e6097_port_pause_config,
3047
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3048
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3049
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3050 3051
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3052
	.stats_get_stats = mv88e6095_stats_get_stats,
3053 3054
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3055
	.watchdog_ops = &mv88e6097_watchdog_ops,
3056
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3057
	.reset = mv88e6352_g1_reset,
3058 3059 3060
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3061
	/* MV88E6XXX_FAMILY_6351 */
3062
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3063 3064
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3065
	.port_set_link = mv88e6xxx_port_set_link,
3066
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3067
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3068
	.port_set_speed = mv88e6185_port_set_speed,
3069
	.port_tag_remap = mv88e6095_port_tag_remap,
3070
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3071
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3072
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3073
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3074
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3075
	.port_pause_config = mv88e6097_port_pause_config,
3076
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3077
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3078
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3079 3080
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3081
	.stats_get_stats = mv88e6095_stats_get_stats,
3082 3083
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3084
	.watchdog_ops = &mv88e6097_watchdog_ops,
3085
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3086
	.reset = mv88e6352_g1_reset,
3087 3088 3089
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3090
	/* MV88E6XXX_FAMILY_6352 */
3091 3092
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3093
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3094 3095
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3096
	.port_set_link = mv88e6xxx_port_set_link,
3097
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3098
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3099
	.port_set_speed = mv88e6352_port_set_speed,
3100
	.port_tag_remap = mv88e6095_port_tag_remap,
3101
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3102
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3103
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3104
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3105
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3106
	.port_pause_config = mv88e6097_port_pause_config,
3107
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3108
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3109
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3110 3111
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3112
	.stats_get_stats = mv88e6095_stats_get_stats,
3113 3114
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3115
	.watchdog_ops = &mv88e6097_watchdog_ops,
3116
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3117
	.reset = mv88e6352_g1_reset,
3118 3119 3120
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3121
	/* MV88E6XXX_FAMILY_6185 */
3122
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3123 3124
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3125
	.port_set_link = mv88e6xxx_port_set_link,
3126
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3127
	.port_set_speed = mv88e6185_port_set_speed,
3128
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3129
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3130
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3131
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3132
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3133 3134
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3135
	.stats_get_stats = mv88e6095_stats_get_stats,
3136 3137
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3138
	.watchdog_ops = &mv88e6097_watchdog_ops,
3139
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3140 3141
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3142
	.reset = mv88e6185_g1_reset,
3143 3144
};

3145
static const struct mv88e6xxx_ops mv88e6190_ops = {
3146
	/* MV88E6XXX_FAMILY_6390 */
3147 3148
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3149 3150 3151 3152 3153 3154 3155
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3156
	.port_tag_remap = mv88e6390_port_tag_remap,
3157
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3158
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3159
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3160
	.port_pause_config = mv88e6390_port_pause_config,
3161
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3162
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3163
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3164
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3165 3166
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3167
	.stats_get_stats = mv88e6390_stats_get_stats,
3168 3169
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3170
	.watchdog_ops = &mv88e6390_watchdog_ops,
3171
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3172
	.reset = mv88e6352_g1_reset,
3173 3174 3175
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3176
	/* MV88E6XXX_FAMILY_6390 */
3177 3178
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3179 3180 3181 3182 3183 3184 3185
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3186
	.port_tag_remap = mv88e6390_port_tag_remap,
3187
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3188
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3189
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3190
	.port_pause_config = mv88e6390_port_pause_config,
3191
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3192
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3193
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3194
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3195 3196
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3197
	.stats_get_stats = mv88e6390_stats_get_stats,
3198 3199
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3200
	.watchdog_ops = &mv88e6390_watchdog_ops,
3201
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3202
	.reset = mv88e6352_g1_reset,
3203 3204 3205
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3206
	/* MV88E6XXX_FAMILY_6390 */
3207 3208
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3209 3210 3211 3212 3213 3214 3215
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3216
	.port_tag_remap = mv88e6390_port_tag_remap,
3217
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3218
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3219
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3220
	.port_pause_config = mv88e6390_port_pause_config,
3221
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3222
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3223
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3224
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3225 3226
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3227
	.stats_get_stats = mv88e6390_stats_get_stats,
3228 3229
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3230
	.watchdog_ops = &mv88e6390_watchdog_ops,
3231
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3232
	.reset = mv88e6352_g1_reset,
3233 3234
};

3235
static const struct mv88e6xxx_ops mv88e6240_ops = {
3236
	/* MV88E6XXX_FAMILY_6352 */
3237 3238
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3239
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3240 3241
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3242
	.port_set_link = mv88e6xxx_port_set_link,
3243
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3244
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3245
	.port_set_speed = mv88e6352_port_set_speed,
3246
	.port_tag_remap = mv88e6095_port_tag_remap,
3247
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3248
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3249
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3250
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3251
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3252
	.port_pause_config = mv88e6097_port_pause_config,
3253
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3254
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3255
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3256 3257
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3258
	.stats_get_stats = mv88e6095_stats_get_stats,
3259 3260
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3261
	.watchdog_ops = &mv88e6097_watchdog_ops,
3262
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3263
	.reset = mv88e6352_g1_reset,
3264 3265
};

3266
static const struct mv88e6xxx_ops mv88e6290_ops = {
3267
	/* MV88E6XXX_FAMILY_6390 */
3268 3269
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3270 3271 3272 3273 3274 3275 3276
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3277
	.port_tag_remap = mv88e6390_port_tag_remap,
3278
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3279
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3280
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3281
	.port_pause_config = mv88e6390_port_pause_config,
3282
	.port_set_cmode = mv88e6390x_port_set_cmode,
3283
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3284
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3285
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3286
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3287 3288
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3289
	.stats_get_stats = mv88e6390_stats_get_stats,
3290 3291
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3292
	.watchdog_ops = &mv88e6390_watchdog_ops,
3293
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3294
	.reset = mv88e6352_g1_reset,
3295 3296
};

3297
static const struct mv88e6xxx_ops mv88e6320_ops = {
3298
	/* MV88E6XXX_FAMILY_6320 */
3299 3300
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3301
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3302 3303
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3304
	.port_set_link = mv88e6xxx_port_set_link,
3305
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3306
	.port_set_speed = mv88e6185_port_set_speed,
3307
	.port_tag_remap = mv88e6095_port_tag_remap,
3308
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3309
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3310
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3311
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3312
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3313
	.port_pause_config = mv88e6097_port_pause_config,
3314
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3315
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3316
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3317 3318
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3319
	.stats_get_stats = mv88e6320_stats_get_stats,
3320 3321
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3322
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3323
	.reset = mv88e6352_g1_reset,
3324 3325 3326
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3327
	/* MV88E6XXX_FAMILY_6321 */
3328 3329
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3330
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3331 3332
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3333
	.port_set_link = mv88e6xxx_port_set_link,
3334
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3335
	.port_set_speed = mv88e6185_port_set_speed,
3336
	.port_tag_remap = mv88e6095_port_tag_remap,
3337
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3338
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3339
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3340
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3341
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3342
	.port_pause_config = mv88e6097_port_pause_config,
3343
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3344
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3345
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3346 3347
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3348
	.stats_get_stats = mv88e6320_stats_get_stats,
3349 3350
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3351
	.reset = mv88e6352_g1_reset,
3352 3353
};

3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3385
static const struct mv88e6xxx_ops mv88e6350_ops = {
3386
	/* MV88E6XXX_FAMILY_6351 */
3387
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3388 3389
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3390
	.port_set_link = mv88e6xxx_port_set_link,
3391
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3392
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3393
	.port_set_speed = mv88e6185_port_set_speed,
3394
	.port_tag_remap = mv88e6095_port_tag_remap,
3395
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3396
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3397
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3398
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3399
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3400
	.port_pause_config = mv88e6097_port_pause_config,
3401
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3402
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3403
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3404 3405
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3406
	.stats_get_stats = mv88e6095_stats_get_stats,
3407 3408
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3409
	.watchdog_ops = &mv88e6097_watchdog_ops,
3410
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3411
	.reset = mv88e6352_g1_reset,
3412 3413 3414
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3415
	/* MV88E6XXX_FAMILY_6351 */
3416
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3417 3418
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3419
	.port_set_link = mv88e6xxx_port_set_link,
3420
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3421
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3422
	.port_set_speed = mv88e6185_port_set_speed,
3423
	.port_tag_remap = mv88e6095_port_tag_remap,
3424
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3425
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3426
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3427
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3428
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3429
	.port_pause_config = mv88e6097_port_pause_config,
3430
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3431
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3432
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3433 3434
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3435
	.stats_get_stats = mv88e6095_stats_get_stats,
3436 3437
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3438
	.watchdog_ops = &mv88e6097_watchdog_ops,
3439
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3440
	.reset = mv88e6352_g1_reset,
3441 3442 3443
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3444
	/* MV88E6XXX_FAMILY_6352 */
3445 3446
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3447
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3448 3449
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3450
	.port_set_link = mv88e6xxx_port_set_link,
3451
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3452
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3453
	.port_set_speed = mv88e6352_port_set_speed,
3454
	.port_tag_remap = mv88e6095_port_tag_remap,
3455
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3456
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3457
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3458
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3459
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3460
	.port_pause_config = mv88e6097_port_pause_config,
3461
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3462
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3463
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3464 3465
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3466
	.stats_get_stats = mv88e6095_stats_get_stats,
3467 3468
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3469
	.watchdog_ops = &mv88e6097_watchdog_ops,
3470
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3471
	.reset = mv88e6352_g1_reset,
3472 3473
};

3474
static const struct mv88e6xxx_ops mv88e6390_ops = {
3475
	/* MV88E6XXX_FAMILY_6390 */
3476 3477
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3478 3479 3480 3481 3482 3483 3484
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3485
	.port_tag_remap = mv88e6390_port_tag_remap,
3486
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3487
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3488
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3489
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3490
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3491
	.port_pause_config = mv88e6390_port_pause_config,
3492
	.port_set_cmode = mv88e6390x_port_set_cmode,
3493
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3494
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3495
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3496
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3497 3498
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3499
	.stats_get_stats = mv88e6390_stats_get_stats,
3500 3501
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3502
	.watchdog_ops = &mv88e6390_watchdog_ops,
3503
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3504
	.reset = mv88e6352_g1_reset,
3505 3506 3507
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3508
	/* MV88E6XXX_FAMILY_6390 */
3509 3510
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3511 3512 3513 3514 3515 3516 3517
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3518
	.port_tag_remap = mv88e6390_port_tag_remap,
3519
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3520
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3521
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3522
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3523
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3524
	.port_pause_config = mv88e6390_port_pause_config,
3525
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3526
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3527
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3528
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3529 3530
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3531
	.stats_get_stats = mv88e6390_stats_get_stats,
3532 3533
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3534
	.watchdog_ops = &mv88e6390_watchdog_ops,
3535
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3536
	.reset = mv88e6352_g1_reset,
3537 3538
};

3539 3540 3541 3542 3543 3544 3545
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3546
		.max_vid = 4095,
3547
		.port_base_addr = 0x10,
3548
		.global1_addr = 0x1b,
3549
		.age_time_coeff = 15000,
3550
		.g1_irqs = 8,
3551
		.atu_move_port_mask = 0xf,
3552
		.pvt = true,
3553
		.tag_protocol = DSA_TAG_PROTO_DSA,
3554
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3555
		.ops = &mv88e6085_ops,
3556 3557 3558 3559 3560 3561 3562 3563
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3564
		.max_vid = 4095,
3565
		.port_base_addr = 0x10,
3566
		.global1_addr = 0x1b,
3567
		.age_time_coeff = 15000,
3568
		.g1_irqs = 8,
3569
		.atu_move_port_mask = 0xf,
3570
		.tag_protocol = DSA_TAG_PROTO_DSA,
3571
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3572
		.ops = &mv88e6095_ops,
3573 3574
	},

3575 3576 3577 3578 3579 3580
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3581
		.max_vid = 4095,
3582 3583 3584
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3585
		.g1_irqs = 8,
3586
		.atu_move_port_mask = 0xf,
3587
		.pvt = true,
3588
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3589 3590 3591 3592
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3593 3594 3595 3596 3597 3598
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3599
		.max_vid = 4095,
3600
		.port_base_addr = 0x10,
3601
		.global1_addr = 0x1b,
3602
		.age_time_coeff = 15000,
3603
		.g1_irqs = 9,
3604
		.atu_move_port_mask = 0xf,
3605
		.pvt = true,
3606
		.tag_protocol = DSA_TAG_PROTO_DSA,
3607
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3608
		.ops = &mv88e6123_ops,
3609 3610 3611 3612 3613 3614 3615 3616
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3617
		.max_vid = 4095,
3618
		.port_base_addr = 0x10,
3619
		.global1_addr = 0x1b,
3620
		.age_time_coeff = 15000,
3621
		.g1_irqs = 9,
3622
		.atu_move_port_mask = 0xf,
3623
		.tag_protocol = DSA_TAG_PROTO_DSA,
3624
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3625
		.ops = &mv88e6131_ops,
3626 3627
	},

3628 3629 3630 3631 3632 3633
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3634
		.max_vid = 4095,
3635 3636 3637 3638
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3639
		.pvt = true,
3640 3641 3642 3643 3644
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3645 3646 3647 3648 3649 3650
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3651
		.max_vid = 4095,
3652
		.port_base_addr = 0x10,
3653
		.global1_addr = 0x1b,
3654
		.age_time_coeff = 15000,
3655
		.g1_irqs = 9,
3656
		.atu_move_port_mask = 0xf,
3657
		.pvt = true,
3658
		.tag_protocol = DSA_TAG_PROTO_DSA,
3659
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3660
		.ops = &mv88e6161_ops,
3661 3662 3663 3664 3665 3666 3667 3668
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3669
		.max_vid = 4095,
3670
		.port_base_addr = 0x10,
3671
		.global1_addr = 0x1b,
3672
		.age_time_coeff = 15000,
3673
		.g1_irqs = 9,
3674
		.atu_move_port_mask = 0xf,
3675
		.pvt = true,
3676
		.tag_protocol = DSA_TAG_PROTO_DSA,
3677
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3678
		.ops = &mv88e6165_ops,
3679 3680 3681 3682 3683 3684 3685 3686
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3687
		.max_vid = 4095,
3688
		.port_base_addr = 0x10,
3689
		.global1_addr = 0x1b,
3690
		.age_time_coeff = 15000,
3691
		.g1_irqs = 9,
3692
		.atu_move_port_mask = 0xf,
3693
		.pvt = true,
3694
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3695
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3696
		.ops = &mv88e6171_ops,
3697 3698 3699 3700 3701 3702 3703 3704
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3705
		.max_vid = 4095,
3706
		.port_base_addr = 0x10,
3707
		.global1_addr = 0x1b,
3708
		.age_time_coeff = 15000,
3709
		.g1_irqs = 9,
3710
		.atu_move_port_mask = 0xf,
3711
		.pvt = true,
3712
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3713
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3714
		.ops = &mv88e6172_ops,
3715 3716 3717 3718 3719 3720 3721 3722
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3723
		.max_vid = 4095,
3724
		.port_base_addr = 0x10,
3725
		.global1_addr = 0x1b,
3726
		.age_time_coeff = 15000,
3727
		.g1_irqs = 9,
3728
		.atu_move_port_mask = 0xf,
3729
		.pvt = true,
3730
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3731
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3732
		.ops = &mv88e6175_ops,
3733 3734 3735 3736 3737 3738 3739 3740
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3741
		.max_vid = 4095,
3742
		.port_base_addr = 0x10,
3743
		.global1_addr = 0x1b,
3744
		.age_time_coeff = 15000,
3745
		.g1_irqs = 9,
3746
		.atu_move_port_mask = 0xf,
3747
		.pvt = true,
3748
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3749
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3750
		.ops = &mv88e6176_ops,
3751 3752 3753 3754 3755 3756 3757 3758
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3759
		.max_vid = 4095,
3760
		.port_base_addr = 0x10,
3761
		.global1_addr = 0x1b,
3762
		.age_time_coeff = 15000,
3763
		.g1_irqs = 8,
3764
		.atu_move_port_mask = 0xf,
3765
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3766
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3767
		.ops = &mv88e6185_ops,
3768 3769
	},

3770 3771 3772 3773 3774 3775 3776 3777
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3778
		.tag_protocol = DSA_TAG_PROTO_DSA,
3779
		.age_time_coeff = 3750,
3780
		.g1_irqs = 9,
3781
		.pvt = true,
3782
		.atu_move_port_mask = 0x1f,
3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3795
		.age_time_coeff = 3750,
3796
		.g1_irqs = 9,
3797
		.atu_move_port_mask = 0x1f,
3798
		.pvt = true,
3799
		.tag_protocol = DSA_TAG_PROTO_DSA,
3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3812
		.age_time_coeff = 3750,
3813
		.g1_irqs = 9,
3814
		.atu_move_port_mask = 0x1f,
3815
		.pvt = true,
3816
		.tag_protocol = DSA_TAG_PROTO_DSA,
3817
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3818
		.ops = &mv88e6191_ops,
3819 3820
	},

3821 3822 3823 3824 3825 3826
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3827
		.max_vid = 4095,
3828
		.port_base_addr = 0x10,
3829
		.global1_addr = 0x1b,
3830
		.age_time_coeff = 15000,
3831
		.g1_irqs = 9,
3832
		.atu_move_port_mask = 0xf,
3833
		.pvt = true,
3834
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3835
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3836
		.ops = &mv88e6240_ops,
3837 3838
	},

3839 3840 3841 3842 3843 3844 3845 3846
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3847
		.age_time_coeff = 3750,
3848
		.g1_irqs = 9,
3849
		.atu_move_port_mask = 0x1f,
3850
		.pvt = true,
3851
		.tag_protocol = DSA_TAG_PROTO_DSA,
3852 3853 3854 3855
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3856 3857 3858 3859 3860 3861
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3862
		.max_vid = 4095,
3863
		.port_base_addr = 0x10,
3864
		.global1_addr = 0x1b,
3865
		.age_time_coeff = 15000,
3866
		.g1_irqs = 8,
3867
		.atu_move_port_mask = 0xf,
3868
		.pvt = true,
3869
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3870
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3871
		.ops = &mv88e6320_ops,
3872 3873 3874 3875 3876 3877 3878 3879
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3880
		.max_vid = 4095,
3881
		.port_base_addr = 0x10,
3882
		.global1_addr = 0x1b,
3883
		.age_time_coeff = 15000,
3884
		.g1_irqs = 8,
3885
		.atu_move_port_mask = 0xf,
3886
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3887
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3888
		.ops = &mv88e6321_ops,
3889 3890
	},

3891 3892 3893 3894 3895 3896
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3897
		.max_vid = 4095,
3898 3899 3900
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3901
		.atu_move_port_mask = 0x1f,
3902
		.pvt = true,
3903 3904 3905 3906 3907
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3908 3909 3910 3911 3912 3913
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3914
		.max_vid = 4095,
3915
		.port_base_addr = 0x10,
3916
		.global1_addr = 0x1b,
3917
		.age_time_coeff = 15000,
3918
		.g1_irqs = 9,
3919
		.atu_move_port_mask = 0xf,
3920
		.pvt = true,
3921
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3922
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3923
		.ops = &mv88e6350_ops,
3924 3925 3926 3927 3928 3929 3930 3931
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3932
		.max_vid = 4095,
3933
		.port_base_addr = 0x10,
3934
		.global1_addr = 0x1b,
3935
		.age_time_coeff = 15000,
3936
		.g1_irqs = 9,
3937
		.atu_move_port_mask = 0xf,
3938
		.pvt = true,
3939
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3940
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3941
		.ops = &mv88e6351_ops,
3942 3943 3944 3945 3946 3947 3948 3949
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3950
		.max_vid = 4095,
3951
		.port_base_addr = 0x10,
3952
		.global1_addr = 0x1b,
3953
		.age_time_coeff = 15000,
3954
		.g1_irqs = 9,
3955
		.atu_move_port_mask = 0xf,
3956
		.pvt = true,
3957
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3958
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3959
		.ops = &mv88e6352_ops,
3960
	},
3961 3962 3963 3964 3965 3966 3967 3968
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3969
		.age_time_coeff = 3750,
3970
		.g1_irqs = 9,
3971
		.atu_move_port_mask = 0x1f,
3972
		.pvt = true,
3973
		.tag_protocol = DSA_TAG_PROTO_DSA,
3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3985
		.age_time_coeff = 3750,
3986
		.g1_irqs = 9,
3987
		.atu_move_port_mask = 0x1f,
3988
		.pvt = true,
3989
		.tag_protocol = DSA_TAG_PROTO_DSA,
3990 3991 3992
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3993 3994
};

3995
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3996
{
3997
	int i;
3998

3999 4000 4001
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4002 4003 4004 4005

	return NULL;
}

4006
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4007 4008
{
	const struct mv88e6xxx_info *info;
4009 4010 4011
	unsigned int prod_num, rev;
	u16 id;
	int err;
4012

4013 4014 4015 4016 4017
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4018 4019 4020 4021 4022 4023 4024 4025

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4026
	/* Update the compatible info with the probed one */
4027
	chip->info = info;
4028

4029 4030 4031 4032
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4033 4034
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4035 4036 4037 4038

	return 0;
}

4039
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4040
{
4041
	struct mv88e6xxx_chip *chip;
4042

4043 4044
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4045 4046
		return NULL;

4047
	chip->dev = dev;
4048

4049
	mutex_init(&chip->reg_lock);
4050
	INIT_LIST_HEAD(&chip->mdios);
4051

4052
	return chip;
4053 4054
}

4055 4056
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4057
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4058 4059 4060
		mv88e6xxx_ppu_state_init(chip);
}

4061 4062
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4063
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4064 4065 4066
		mv88e6xxx_ppu_state_destroy(chip);
}

4067
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4068 4069
			      struct mii_bus *bus, int sw_addr)
{
4070
	if (sw_addr == 0)
4071
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4072
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4073
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4074 4075 4076
	else
		return -EINVAL;

4077 4078
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4079 4080 4081 4082

	return 0;
}

4083 4084
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4085
	struct mv88e6xxx_chip *chip = ds->priv;
4086

4087
	return chip->info->tag_protocol;
4088 4089
}

4090 4091 4092
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4093
{
4094
	struct mv88e6xxx_chip *chip;
4095
	struct mii_bus *bus;
4096
	int err;
4097

4098
	bus = dsa_host_dev_to_mii_bus(host_dev);
4099 4100 4101
	if (!bus)
		return NULL;

4102 4103
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4104 4105
		return NULL;

4106
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4107
	chip->info = &mv88e6xxx_table[MV88E6085];
4108

4109
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4110 4111 4112
	if (err)
		goto free;

4113
	err = mv88e6xxx_detect(chip);
4114
	if (err)
4115
		goto free;
4116

4117 4118 4119 4120 4121 4122
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4123 4124
	mv88e6xxx_phy_init(chip);

4125
	err = mv88e6xxx_mdios_register(chip, NULL);
4126
	if (err)
4127
		goto free;
4128

4129
	*priv = chip;
4130

4131
	return chip->info->name;
4132
free:
4133
	devm_kfree(dsa_dev, chip);
4134 4135

	return NULL;
4136 4137
}

4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4153
	struct mv88e6xxx_chip *chip = ds->priv;
4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4165
	struct mv88e6xxx_chip *chip = ds->priv;
4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4180
	struct mv88e6xxx_chip *chip = ds->priv;
4181 4182 4183 4184 4185 4186 4187 4188 4189
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4190
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4191
	.probe			= mv88e6xxx_drv_probe,
4192
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4193 4194 4195 4196 4197 4198 4199 4200
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4201
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4202 4203 4204 4205
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4206
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4207 4208 4209
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4210
	.port_fast_age		= mv88e6xxx_port_fast_age,
4211 4212 4213 4214 4215 4216 4217 4218 4219
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4220 4221 4222 4223
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4224 4225
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4226 4227
};

4228 4229 4230 4231
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4232
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4233
{
4234
	struct device *dev = chip->dev;
4235 4236
	struct dsa_switch *ds;

4237
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4238 4239 4240
	if (!ds)
		return -ENOMEM;

4241
	ds->priv = chip;
4242
	ds->ops = &mv88e6xxx_switch_ops;
4243 4244
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4245 4246 4247

	dev_set_drvdata(dev, ds);

4248
	return dsa_register_switch(ds, dev);
4249 4250
}

4251
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4252
{
4253
	dsa_unregister_switch(chip->ds);
4254 4255
}

4256
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4257
{
4258
	struct device *dev = &mdiodev->dev;
4259
	struct device_node *np = dev->of_node;
4260
	const struct mv88e6xxx_info *compat_info;
4261
	struct mv88e6xxx_chip *chip;
4262
	u32 eeprom_len;
4263
	int err;
4264

4265 4266 4267 4268
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4269 4270
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4271 4272
		return -ENOMEM;

4273
	chip->info = compat_info;
4274

4275
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4276 4277
	if (err)
		return err;
4278

4279 4280 4281 4282
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4283
	err = mv88e6xxx_detect(chip);
4284 4285
	if (err)
		return err;
4286

4287 4288
	mv88e6xxx_phy_init(chip);

4289
	if (chip->info->ops->get_eeprom &&
4290
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4291
		chip->eeprom_len = eeprom_len;
4292

4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4324
	err = mv88e6xxx_mdios_register(chip, np);
4325
	if (err)
4326
		goto out_g2_irq;
4327

4328
	err = mv88e6xxx_register_switch(chip);
4329 4330
	if (err)
		goto out_mdio;
4331

4332
	return 0;
4333 4334

out_mdio:
4335
	mv88e6xxx_mdios_unregister(chip);
4336
out_g2_irq:
4337
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4338 4339
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4340 4341
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4342
		mv88e6xxx_g1_irq_free(chip);
4343 4344
		mutex_unlock(&chip->reg_lock);
	}
4345 4346
out:
	return err;
4347
}
4348 4349 4350 4351

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4352
	struct mv88e6xxx_chip *chip = ds->priv;
4353

4354
	mv88e6xxx_phy_destroy(chip);
4355
	mv88e6xxx_unregister_switch(chip);
4356
	mv88e6xxx_mdios_unregister(chip);
4357

4358 4359 4360 4361 4362
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4363 4364 4365
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4366 4367 4368 4369
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4370 4371 4372 4373
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4390
	register_switch_driver(&mv88e6xxx_switch_drv);
4391 4392
	return mdio_driver_register(&mv88e6xxx_driver);
}
4393 4394 4395 4396
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4397
	mdio_driver_unregister(&mv88e6xxx_driver);
4398
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4399 4400
}
module_exit(mv88e6xxx_cleanup);
4401 4402 4403 4404

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");