perf_event.c 44.1 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/cpu.h>
26
#include <linux/bitops.h>
I
Ingo Molnar 已提交
27 28

#include <asm/apic.h>
29
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
30
#include <asm/nmi.h>
31
#include <asm/compat.h>
32
#include <asm/smp.h>
33
#include <asm/alternative.h>
I
Ingo Molnar 已提交
34

35 36 37 38 39 40 41 42 43 44 45
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
/*
 *          |   NHM/WSM    |      SNB     |
 * register -------------------------------
 *          |  HT  | no HT |  HT  | no HT |
 *-----------------------------------------
 * offcore  | core | core  | cpu  | core  |
 * lbr_sel  | core | core  | cpu  | core  |
 * ld_lat   | cpu  | core  | cpu  | core  |
 *-----------------------------------------
 *
 * Given that there is a small number of shared regs,
 * we can pre-allocate their slot in the per-cpu
 * per-core reg tables.
 */
enum extra_reg_type {
	EXTRA_REG_NONE  = -1,	/* not used */

	EXTRA_REG_RSP_0 = 0,	/* offcore_response_0 */
	EXTRA_REG_RSP_1 = 1,	/* offcore_response_1 */

	EXTRA_REG_MAX		/* number of entries needed */
};

69
struct event_constraint {
70 71
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
72
		u64		idxmsk64;
73
	};
74 75
	u64	code;
	u64	cmask;
76
	int	weight;
77 78
};

79 80 81 82 83 84 85
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

86 87
struct intel_percore;

88 89
#define MAX_LBR_ENTRIES		16

90
struct cpu_hw_events {
91 92 93
	/*
	 * Generic x86 PMC bits
	 */
94
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
95
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
96
	unsigned long		running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
97
	int			enabled;
I
Ingo Molnar 已提交
98

99 100
	int			n_events;
	int			n_added;
101
	int			n_txn;
102
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
103
	u64			tags[X86_PMC_IDX_MAX];
104
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
105

106 107
	unsigned int		group_flag;

108 109 110 111 112 113
	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

114 115 116 117 118 119 120 121
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

122
	/*
123 124
	 * manage shared (per-core, per-cpu) registers
	 * used on Intel NHM/WSM/SNB
125
	 */
126
	struct intel_shared_regs	*shared_regs;
127

128 129 130
	/*
	 * AMD specific bits
	 */
131
	struct amd_nb		*amd_nb;
132 133
};

134
#define __EVENT_CONSTRAINT(c, n, m, w) {\
135
	{ .idxmsk64 = (n) },		\
136 137
	.code = (c),			\
	.cmask = (m),			\
138
	.weight = (w),			\
139
}
140

141 142 143
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

144 145 146
/*
 * Constraint on the Event code.
 */
147
#define INTEL_EVENT_CONSTRAINT(c, n)	\
148
	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
149

150 151
/*
 * Constraint on the Event code + UMask + fixed-mask
152 153 154 155 156 157 158 159
 *
 * filter mask to validate fixed counter events.
 * the following filters disqualify for fixed counters:
 *  - inv
 *  - edge
 *  - cnt-mask
 *  The other filters are supported by fixed counters.
 *  The any-thread option is supported starting with v3.
160
 */
161
#define FIXED_EVENT_CONSTRAINT(c, n)	\
162
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
163

164 165 166
/*
 * Constraint on the Event code + UMask
 */
167
#define INTEL_UEVENT_CONSTRAINT(c, n)	\
168 169
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

170 171 172 173
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
174
	for ((e) = (c); (e)->weight; (e)++)
175

176 177 178 179 180 181 182 183 184 185
/*
 * Per register state.
 */
struct er_account {
	raw_spinlock_t		lock;	/* per-core: protect structure */
	u64			config;	/* extra MSR config */
	u64			reg;	/* extra MSR number */
	atomic_t		ref;	/* reference count */
};

186 187
/*
 * Extra registers for specific events.
188
 *
189
 * Some events need large masks and require external MSRs.
190 191 192 193 194
 * Those extra MSRs end up being shared for all events on
 * a PMU and sometimes between PMU of sibling HT threads.
 * In either case, the kernel needs to handle conflicting
 * accesses to those extra, shared, regs. The data structure
 * to manage those registers is stored in cpu_hw_event.
195 196 197 198 199 200
 */
struct extra_reg {
	unsigned int		event;
	unsigned int		msr;
	u64			config_mask;
	u64			valid_mask;
201
	int			idx;  /* per_xxx->regs[] reg index */
202 203
};

204
#define EVENT_EXTRA_REG(e, ms, m, vm, i) {	\
205 206 207 208
	.event = (e),		\
	.msr = (ms),		\
	.config_mask = (m),	\
	.valid_mask = (vm),	\
209
	.idx = EXTRA_REG_##i	\
210
	}
211 212 213 214 215

#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx)	\
	EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)

#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
216

217 218 219 220 221 222 223 224 225 226 227
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
228
/*
229
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
230
 */
231
struct x86_pmu {
232 233 234
	/*
	 * Generic x86 PMC bits
	 */
235 236
	const char	*name;
	int		version;
237
	int		(*handle_irq)(struct pt_regs *);
238
	void		(*disable_all)(void);
239
	void		(*enable_all)(int added);
240 241
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
242
	int		(*hw_config)(struct perf_event *event);
243
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
244 245
	unsigned	eventsel;
	unsigned	perfctr;
246
	u64		(*event_map)(int);
247
	int		max_events;
248 249 250 251
	int		num_counters;
	int		num_counters_fixed;
	int		cntval_bits;
	u64		cntval_mask;
252
	int		apic;
253
	u64		max_period;
254 255 256 257
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

258 259
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
260
	struct event_constraint *event_constraints;
261
	void		(*quirks)(void);
262
	int		perfctr_second_write;
263

264
	int		(*cpu_prepare)(int cpu);
265 266 267
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
268 269 270 271

	/*
	 * Intel Arch Perfmon v2+
	 */
272 273
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
274 275 276 277 278

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
279
	int		bts_active, pebs_active;
280 281 282
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
283 284 285 286 287 288

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
289 290 291 292 293

	/*
	 * Extra registers for events
	 */
	struct extra_reg *extra_regs;
294
	unsigned int er_flags;
295 296
};

297 298 299
#define ERF_NO_HT_SHARING	1
#define ERF_HAS_RSP_1		2

300
static struct x86_pmu x86_pmu __read_mostly;
301

302
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
303 304
	.enabled = 1,
};
I
Ingo Molnar 已提交
305

306
static int x86_perf_event_set_period(struct perf_event *event);
307

308
/*
309
 * Generalized hw caching related hw_event table, filled
310
 * in on a per model basis. A value of 0 means
311 312
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
313 314 315 316 317 318 319 320 321
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
322 323 324 325
static u64 __read_mostly hw_cache_extra_regs
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
326

327
/*
328 329
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
330 331
 * Returns the delta events processed.
 */
332
static u64
333
x86_perf_event_update(struct perf_event *event)
334
{
335
	struct hw_perf_event *hwc = &event->hw;
336
	int shift = 64 - x86_pmu.cntval_bits;
337
	u64 prev_raw_count, new_raw_count;
338
	int idx = hwc->idx;
339
	s64 delta;
340

341 342 343
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

344
	/*
345
	 * Careful: an NMI might modify the previous event value.
346 347 348
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
349
	 * count to the generic event atomically:
350 351
	 */
again:
352
	prev_raw_count = local64_read(&hwc->prev_count);
353
	rdmsrl(hwc->event_base, new_raw_count);
354

355
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
356 357 358 359 360 361
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
362
	 * (event-)time and add that to the generic event.
363 364
	 *
	 * Careful, not all hw sign-extends above the physical width
365
	 * of the count.
366
	 */
367 368
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
369

370 371
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
372 373

	return new_raw_count;
374 375
}

376 377
static inline int x86_pmu_addr_offset(int index)
{
378 379 380 381 382 383 384 385 386 387
	int offset;

	/* offset = X86_FEATURE_PERFCTR_CORE ? index << 1 : index */
	alternative_io(ASM_NOP2,
		       "shll $1, %%eax",
		       X86_FEATURE_PERFCTR_CORE,
		       "=a" (offset),
		       "a"  (index));

	return offset;
388 389
}

390 391
static inline unsigned int x86_pmu_config_addr(int index)
{
392
	return x86_pmu.eventsel + x86_pmu_addr_offset(index);
393 394 395 396
}

static inline unsigned int x86_pmu_event_addr(int index)
{
397
	return x86_pmu.perfctr + x86_pmu_addr_offset(index);
398 399
}

400 401 402 403 404
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
405
	struct hw_perf_event_extra *reg;
406 407
	struct extra_reg *er;

408
	reg = &event->hw.extra_reg;
409 410 411 412 413 414 415 416 417

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
418 419 420 421

		reg->idx = er->idx;
		reg->config = event->attr.config1;
		reg->reg = er->msr;
422 423 424 425 426
		break;
	}
	return 0;
}

427
static atomic_t active_events;
P
Peter Zijlstra 已提交
428 429
static DEFINE_MUTEX(pmc_reserve_mutex);

430 431
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
432 433 434 435
static bool reserve_pmc_hardware(void)
{
	int i;

436
	for (i = 0; i < x86_pmu.num_counters; i++) {
437
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
438 439 440
			goto perfctr_fail;
	}

441
	for (i = 0; i < x86_pmu.num_counters; i++) {
442
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
443 444 445 446 447 448 449
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
450
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
451

452
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
453 454 455

perfctr_fail:
	for (i--; i >= 0; i--)
456
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
457 458 459 460 461 462 463 464

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

465
	for (i = 0; i < x86_pmu.num_counters; i++) {
466 467
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
468 469 470
	}
}

471 472 473 474 475 476 477
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

478 479 480
static bool check_hw_exists(void)
{
	u64 val, val_new = 0;
481
	int i, reg, ret = 0;
482

483 484 485 486 487
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
488
		reg = x86_pmu_config_addr(i);
489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
			goto bios_fail;
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
			if (val & (0x03 << i*4))
				goto bios_fail;
		}
	}

	/*
	 * Now write a value and read it back to see if it matches,
	 * this is needed to detect certain hardware emulators (qemu/kvm)
	 * that don't trap on the MSR access and always return 0s.
	 */
512
	val = 0xabcdUL;
513 514
	ret = checking_wrmsrl(x86_pmu_event_addr(0), val);
	ret |= rdmsrl_safe(x86_pmu_event_addr(0), &val_new);
515
	if (ret || val != val_new)
516
		goto msr_fail;
517 518

	return true;
519 520

bios_fail:
521 522 523 524
	/*
	 * We still allow the PMU driver to operate:
	 */
	printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n");
525
	printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg, val);
526 527

	return true;
528 529 530

msr_fail:
	printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
531

532
	return false;
533 534
}

535
static void reserve_ds_buffers(void);
536
static void release_ds_buffers(void);
537

538
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
539
{
540
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
541
		release_pmc_hardware();
542
		release_ds_buffers();
P
Peter Zijlstra 已提交
543 544 545 546
		mutex_unlock(&pmc_reserve_mutex);
	}
}

547 548 549 550 551
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

552
static inline int
553
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
554
{
555
	struct perf_event_attr *attr = &event->attr;
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
582 583
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
584 585
}

586 587 588 589 590 591
static int x86_setup_perfctr(struct perf_event *event)
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

592
	if (!is_sampling_event(event)) {
593 594
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
595
		local64_set(&hwc->period_left, hwc->sample_period);
596 597 598 599 600 601 602 603 604 605 606
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

607 608 609 610
	/*
	 * Do not allow config1 (extended registers) to propagate,
	 * there's no sane user-space generalization yet:
	 */
611
	if (attr->type == PERF_TYPE_RAW)
612
		return 0;
613 614

	if (attr->type == PERF_TYPE_HW_CACHE)
615
		return set_ext_hw_attr(hwc, event);
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
P
Peter Zijlstra 已提交
634 635
	if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
	    !attr->freq && hwc->sample_period == 1) {
636
		/* BTS is not supported by this architecture. */
637
		if (!x86_pmu.bts_active)
638 639 640 641 642 643 644 645 646 647 648
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
649

650
static int x86_pmu_hw_config(struct perf_event *event)
651
{
P
Peter Zijlstra 已提交
652 653 654 655
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
656
		if (x86_pmu.pebs_active) {
P
Peter Zijlstra 已提交
657 658
			precise++;

659 660 661 662
			/* Support for IP fixup */
			if (x86_pmu.lbr_nr)
				precise++;
		}
P
Peter Zijlstra 已提交
663 664 665 666 667

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
	}

668 669 670 671
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
672
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
673 674 675 676

	/*
	 * Count user and OS events unless requested not to
	 */
677 678 679 680
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
681

682 683
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
684

685
	return x86_setup_perfctr(event);
686 687
}

I
Ingo Molnar 已提交
688
/*
689
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
690
 */
691
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
692
{
P
Peter Zijlstra 已提交
693
	int err;
I
Ingo Molnar 已提交
694

695 696
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
697

P
Peter Zijlstra 已提交
698
	err = 0;
699
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
700
		mutex_lock(&pmc_reserve_mutex);
701
		if (atomic_read(&active_events) == 0) {
702 703
			if (!reserve_pmc_hardware())
				err = -EBUSY;
704 705
			else
				reserve_ds_buffers();
706 707
		}
		if (!err)
708
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
709 710 711 712 713
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

714
	event->destroy = hw_perf_event_destroy;
715

716 717 718
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
719

720 721 722
	/* mark unused */
	event->hw.extra_reg.idx = EXTRA_REG_NONE;

723
	return x86_pmu.hw_config(event);
724 725
}

726
static void x86_pmu_disable_all(void)
727
{
728
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
729 730
	int idx;

731
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
732 733
		u64 val;

734
		if (!test_bit(idx, cpuc->active_mask))
735
			continue;
736
		rdmsrl(x86_pmu_config_addr(idx), val);
737
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
738
			continue;
739
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
740
		wrmsrl(x86_pmu_config_addr(idx), val);
741 742 743
	}
}

P
Peter Zijlstra 已提交
744
static void x86_pmu_disable(struct pmu *pmu)
745
{
746 747
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

748
	if (!x86_pmu_initialized())
749
		return;
750

751 752 753 754 755 756
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
757 758

	x86_pmu.disable_all();
759
}
I
Ingo Molnar 已提交
760

761 762 763
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
					  u64 enable_mask)
{
764 765
	if (hwc->extra_reg.reg)
		wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
766
	wrmsrl(hwc->config_base, hwc->config | enable_mask);
767 768
}

769
static void x86_pmu_enable_all(int added)
770
{
771
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
772 773
	int idx;

774
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
775
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
776

777
		if (!test_bit(idx, cpuc->active_mask))
778
			continue;
779

780
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
781 782 783
	}
}

P
Peter Zijlstra 已提交
784
static struct pmu pmu;
785 786 787 788 789 790 791 792

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
793
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
794
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
795
	int i, j, w, wmax, num = 0;
796 797 798 799 800
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
801 802
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
803 804
	}

805 806 807
	/*
	 * fastpath, try to reuse previous register
	 */
808
	for (i = 0; i < n; i++) {
809
		hwc = &cpuc->event_list[i]->hw;
810
		c = constraints[i];
811 812 813 814 815 816

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
817
		if (!test_bit(hwc->idx, c->idxmsk))
818 819 820 821 822 823
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
824
		__set_bit(hwc->idx, used_mask);
825 826 827
		if (assign)
			assign[i] = hwc->idx;
	}
828
	if (i == n)
829 830 831 832 833 834 835 836
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

837 838 839 840 841 842 843 844 845
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
846
	wmax = x86_pmu.num_counters;
847 848 849 850 851 852

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
853
	if (x86_pmu.num_counters_fixed)
854 855
		wmax++;

856
	for (w = 1, num = n; num && w <= wmax; w++) {
857
		/* for each event */
858
		for (i = 0; num && i < n; i++) {
859
			c = constraints[i];
860 861
			hwc = &cpuc->event_list[i]->hw;

862
			if (c->weight != w)
863 864
				continue;

865
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
866 867 868 869 870 871 872
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
873
			__set_bit(j, used_mask);
874

875 876 877 878 879
			if (assign)
				assign[i] = j;
			num--;
		}
	}
880
done:
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

903
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
919
		    event->state <= PERF_EVENT_STATE_OFF)
920 921 922 923 924 925 926 927 928 929 930 931
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
932
				struct cpu_hw_events *cpuc, int i)
933
{
934 935 936 937 938
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
939 940 941 942 943 944

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
945
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - X86_PMC_IDX_FIXED);
946
	} else {
947 948
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
949 950 951
	}
}

952 953 954 955 956 957 958 959 960
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
961 962
static void x86_pmu_start(struct perf_event *event, int flags);
static void x86_pmu_stop(struct perf_event *event, int flags);
963

P
Peter Zijlstra 已提交
964
static void x86_pmu_enable(struct pmu *pmu)
965
{
966 967 968
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
969
	int i, added = cpuc->n_added;
970

971
	if (!x86_pmu_initialized())
972
		return;
973 974 975 976

	if (cpuc->enabled)
		return;

977
	if (cpuc->n_added) {
978
		int n_running = cpuc->n_events - cpuc->n_added;
979 980 981 982 983 984 985
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
986
		for (i = 0; i < n_running; i++) {
987 988 989
			event = cpuc->event_list[i];
			hwc = &event->hw;

990 991 992 993 994 995 996 997
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
998 999
				continue;

P
Peter Zijlstra 已提交
1000 1001 1002 1003 1004 1005 1006 1007
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
1008 1009 1010 1011 1012 1013
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

1014
			if (!match_prev_assignment(hwc, cpuc, i))
1015
				x86_assign_hw_event(event, cpuc, i);
1016 1017
			else if (i < n_running)
				continue;
1018

P
Peter Zijlstra 已提交
1019 1020 1021 1022
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
1023 1024 1025 1026
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1027 1028 1029 1030

	cpuc->enabled = 1;
	barrier();

1031
	x86_pmu.enable_all(added);
1032 1033
}

1034
static inline void x86_pmu_disable_event(struct perf_event *event)
1035
{
1036
	struct hw_perf_event *hwc = &event->hw;
1037

1038
	wrmsrl(hwc->config_base, hwc->config);
1039 1040
}

1041
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1042

1043 1044
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1045
 * To be called with the event disabled in hw:
1046
 */
1047
static int
1048
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
1049
{
1050
	struct hw_perf_event *hwc = &event->hw;
1051
	s64 left = local64_read(&hwc->period_left);
1052
	s64 period = hwc->sample_period;
1053
	int ret = 0, idx = hwc->idx;
1054

1055 1056 1057
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

1058
	/*
1059
	 * If we are way outside a reasonable range then just skip forward:
1060 1061 1062
	 */
	if (unlikely(left <= -period)) {
		left = period;
1063
		local64_set(&hwc->period_left, left);
1064
		hwc->last_period = period;
1065
		ret = 1;
1066 1067 1068 1069
	}

	if (unlikely(left <= 0)) {
		left += period;
1070
		local64_set(&hwc->period_left, left);
1071
		hwc->last_period = period;
1072
		ret = 1;
1073
	}
1074
	/*
1075
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1076 1077 1078
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1079

1080 1081 1082
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1083
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1084 1085

	/*
1086
	 * The hw event starts counting from this event offset,
1087 1088
	 * mark it to be able to extra future deltas:
	 */
1089
	local64_set(&hwc->prev_count, (u64)-left);
1090

1091
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1092 1093 1094 1095 1096 1097 1098

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
1099
		wrmsrl(hwc->event_base,
1100
			(u64)(-left) & x86_pmu.cntval_mask);
1101
	}
1102

1103
	perf_event_update_userpage(event);
1104

1105
	return ret;
1106 1107
}

1108
static void x86_pmu_enable_event(struct perf_event *event)
1109
{
T
Tejun Heo 已提交
1110
	if (__this_cpu_read(cpu_hw_events.enabled))
1111 1112
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
1113 1114
}

1115
/*
P
Peter Zijlstra 已提交
1116
 * Add a single event to the PMU.
1117 1118 1119
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
1120
 */
P
Peter Zijlstra 已提交
1121
static int x86_pmu_add(struct perf_event *event, int flags)
1122 1123
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1124 1125 1126
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1127

1128
	hwc = &event->hw;
1129

P
Peter Zijlstra 已提交
1130
	perf_pmu_disable(event->pmu);
1131
	n0 = cpuc->n_events;
1132 1133 1134
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
1135

P
Peter Zijlstra 已提交
1136 1137 1138 1139
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

1140 1141
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
1142
	 * skip the schedulability test here, it will be performed
P
Peter Zijlstra 已提交
1143
	 * at commit time (->commit_txn) as a whole
1144
	 */
1145
	if (cpuc->group_flag & PERF_EVENT_TXN)
1146
		goto done_collect;
1147

1148
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1149
	if (ret)
1150
		goto out;
1151 1152 1153 1154 1155
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1156

1157
done_collect:
1158
	cpuc->n_events = n;
1159
	cpuc->n_added += n - n0;
1160
	cpuc->n_txn += n - n0;
1161

1162 1163
	ret = 0;
out:
P
Peter Zijlstra 已提交
1164
	perf_pmu_enable(event->pmu);
1165
	return ret;
I
Ingo Molnar 已提交
1166 1167
}

P
Peter Zijlstra 已提交
1168
static void x86_pmu_start(struct perf_event *event, int flags)
1169
{
P
Peter Zijlstra 已提交
1170 1171 1172
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1185

P
Peter Zijlstra 已提交
1186 1187
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1188
	__set_bit(idx, cpuc->running);
1189
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1190
	perf_event_update_userpage(event);
1191 1192
}

1193
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1194
{
1195
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1196
	u64 pebs;
1197
	struct cpu_hw_events *cpuc;
1198
	unsigned long flags;
1199 1200
	int cpu, idx;

1201
	if (!x86_pmu.num_counters)
1202
		return;
I
Ingo Molnar 已提交
1203

1204
	local_irq_save(flags);
I
Ingo Molnar 已提交
1205 1206

	cpu = smp_processor_id();
1207
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1208

1209
	if (x86_pmu.version >= 2) {
1210 1211 1212 1213
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1214
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1215 1216 1217 1218 1219 1220

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1221
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1222
	}
1223
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1224

1225
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1226 1227
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1228

1229
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1230

1231
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1232
			cpu, idx, pmc_ctrl);
1233
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1234
			cpu, idx, pmc_count);
1235
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1236
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1237
	}
1238
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1239 1240
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1241
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1242 1243
			cpu, idx, pmc_count);
	}
1244
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1245 1246
}

P
Peter Zijlstra 已提交
1247
static void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1248
{
1249
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1250
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1251

P
Peter Zijlstra 已提交
1252 1253 1254 1255 1256 1257
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1258

P
Peter Zijlstra 已提交
1259 1260 1261 1262 1263 1264 1265 1266
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1267 1268
}

P
Peter Zijlstra 已提交
1269
static void x86_pmu_del(struct perf_event *event, int flags)
1270 1271 1272 1273
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1274 1275 1276 1277 1278
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1279
	if (cpuc->group_flag & PERF_EVENT_TXN)
1280 1281
		return;

P
Peter Zijlstra 已提交
1282
	x86_pmu_stop(event, PERF_EF_UPDATE);
1283

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1294
			break;
1295 1296
		}
	}
1297
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1298 1299
}

1300
static int x86_pmu_handle_irq(struct pt_regs *regs)
1301
{
1302
	struct perf_sample_data data;
1303 1304
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1305
	int idx, handled = 0;
1306 1307
	u64 val;

1308
	perf_sample_data_init(&data, 0);
1309

1310
	cpuc = &__get_cpu_var(cpu_hw_events);
1311

1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	/*
	 * Some chipsets need to unmask the LVTPC in a particular spot
	 * inside the nmi handler.  As a result, the unmasking was pushed
	 * into all the nmi handlers.
	 *
	 * This generic handler doesn't seem to have any issues where the
	 * unmasking occurs so it was left at the top.
	 */
	apic_write(APIC_LVTPC, APIC_DM_NMI);

1322
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1323 1324 1325 1326 1327 1328 1329 1330
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1331
			continue;
1332
		}
1333

1334
		event = cpuc->events[idx];
1335

1336
		val = x86_perf_event_update(event);
1337
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1338
			continue;
1339

1340
		/*
1341
		 * event overflow
1342
		 */
1343
		handled++;
1344
		data.period	= event->hw.last_period;
1345

1346
		if (!x86_perf_event_set_period(event))
1347 1348
			continue;

1349
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1350
			x86_pmu_stop(event, 0);
1351
	}
1352

1353 1354 1355
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1356 1357
	return handled;
}
1358

1359
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1360
{
1361
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1362
		return;
1363

I
Ingo Molnar 已提交
1364
	/*
1365
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1366
	 */
1367
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1368 1369
}

1370 1371 1372 1373 1374 1375 1376
struct pmu_nmi_state {
	unsigned int	marked;
	int		handled;
};

static DEFINE_PER_CPU(struct pmu_nmi_state, pmu_nmi);

I
Ingo Molnar 已提交
1377
static int __kprobes
1378
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1379 1380 1381
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
1382 1383
	unsigned int this_nmi;
	int handled;
1384

1385
	if (!atomic_read(&active_events))
1386 1387
		return NOTIFY_DONE;

1388 1389 1390
	switch (cmd) {
	case DIE_NMI:
		break;
1391 1392
	case DIE_NMIUNKNOWN:
		this_nmi = percpu_read(irq_stat.__nmi_count);
T
Tejun Heo 已提交
1393
		if (this_nmi != __this_cpu_read(pmu_nmi.marked))
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
			/* let the kernel handle the unknown nmi */
			return NOTIFY_DONE;
		/*
		 * This one is a PMU back-to-back nmi. Two events
		 * trigger 'simultaneously' raising two back-to-back
		 * NMIs. If the first NMI handles both, the latter
		 * will be empty and daze the CPU. So, we drop it to
		 * avoid false-positive 'unknown nmi' messages.
		 */
		return NOTIFY_STOP;
1404
	default:
I
Ingo Molnar 已提交
1405
		return NOTIFY_DONE;
1406
	}
I
Ingo Molnar 已提交
1407

1408 1409 1410 1411 1412 1413 1414
	handled = x86_pmu.handle_irq(args->regs);
	if (!handled)
		return NOTIFY_DONE;

	this_nmi = percpu_read(irq_stat.__nmi_count);
	if ((handled > 1) ||
		/* the next nmi could be a back-to-back nmi */
T
Tejun Heo 已提交
1415 1416
	    ((__this_cpu_read(pmu_nmi.marked) == this_nmi) &&
	     (__this_cpu_read(pmu_nmi.handled) > 1))) {
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
		/*
		 * We could have two subsequent back-to-back nmis: The
		 * first handles more than one counter, the 2nd
		 * handles only one counter and the 3rd handles no
		 * counter.
		 *
		 * This is the 2nd nmi because the previous was
		 * handling more than one counter. We will mark the
		 * next (3rd) and then drop it if unhandled.
		 */
T
Tejun Heo 已提交
1427 1428
		__this_cpu_write(pmu_nmi.marked, this_nmi + 1);
		__this_cpu_write(pmu_nmi.handled, handled);
1429
	}
I
Ingo Molnar 已提交
1430

1431
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1432 1433
}

1434 1435 1436
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
1437
	.priority		= NMI_LOCAL_LOW_PRIOR,
1438 1439
};

1440
static struct event_constraint unconstrained;
1441
static struct event_constraint emptyconstraint;
1442 1443

static struct event_constraint *
1444
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1445
{
1446
	struct event_constraint *c;
1447 1448 1449

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1450 1451
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1452 1453
		}
	}
1454 1455

	return &unconstrained;
1456 1457
}

1458 1459
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1460
#include "perf_event_p4.c"
1461
#include "perf_event_intel_lbr.c"
1462
#include "perf_event_intel_ds.c"
1463
#include "perf_event_intel.c"
1464

1465 1466 1467 1468
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1469
	int ret = NOTIFY_OK;
1470 1471 1472 1473

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
1474
			ret = x86_pmu.cpu_prepare(cpu);
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1487
	case CPU_UP_CANCELED:
1488 1489 1490 1491 1492 1493 1494 1495 1496
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1497
	return ret;
1498 1499
}

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1510
static int __init init_hw_perf_events(void)
1511
{
1512
	struct event_constraint *c;
1513 1514
	int err;

1515
	pr_info("Performance Events: ");
1516

1517 1518
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1519
		err = intel_pmu_init();
1520
		break;
1521
	case X86_VENDOR_AMD:
1522
		err = amd_pmu_init();
1523
		break;
1524
	default:
1525
		return 0;
1526
	}
1527
	if (err != 0) {
1528
		pr_cont("no PMU driver, software events only.\n");
1529
		return 0;
1530
	}
1531

1532 1533
	pmu_check_apic();

1534
	/* sanity check that the hardware exists or is emulated */
1535
	if (!check_hw_exists())
1536
		return 0;
1537

1538
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1539

1540 1541 1542
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1543
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1544
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1545 1546
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1547
	}
1548
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1549

1550
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1551
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1552 1553
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1554
	}
1555

1556
	x86_pmu.intel_ctrl |=
1557
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1558

1559 1560
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1561

1562
	unconstrained = (struct event_constraint)
1563 1564
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
				   0, x86_pmu.num_counters);
1565

1566 1567
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1568
			if (c->cmask != X86_RAW_EVENT_MASK)
1569 1570
				continue;

1571 1572
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1573 1574 1575
		}
	}

I
Ingo Molnar 已提交
1576
	pr_info("... version:                %d\n",     x86_pmu.version);
1577 1578 1579
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1580
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1581
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1582
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1583

P
Peter Zijlstra 已提交
1584
	perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
1585
	perf_cpu_notifier(x86_pmu_notifier);
1586 1587

	return 0;
I
Ingo Molnar 已提交
1588
}
1589
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1590

1591
static inline void x86_pmu_read(struct perf_event *event)
1592
{
1593
	x86_perf_event_update(event);
1594 1595
}

1596 1597 1598 1599 1600
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1601
static void x86_pmu_start_txn(struct pmu *pmu)
1602
{
P
Peter Zijlstra 已提交
1603
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1604 1605
	__this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1606 1607 1608 1609 1610 1611 1612
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1613
static void x86_pmu_cancel_txn(struct pmu *pmu)
1614
{
T
Tejun Heo 已提交
1615
	__this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
1616 1617 1618
	/*
	 * Truncate the collected events.
	 */
T
Tejun Heo 已提交
1619 1620
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1621
	perf_pmu_enable(pmu);
1622 1623 1624 1625 1626 1627 1628
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1629
static int x86_pmu_commit_txn(struct pmu *pmu)
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1650
	cpuc->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1651
	perf_pmu_enable(pmu);
1652 1653
	return 0;
}
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
/*
 * a fake_cpuc is used to validate event groups. Due to
 * the extra reg logic, we need to also allocate a fake
 * per_core and per_cpu structure. Otherwise, group events
 * using extra reg may conflict without the kernel being
 * able to catch this when the last event gets added to
 * the group.
 */
static void free_fake_cpuc(struct cpu_hw_events *cpuc)
{
	kfree(cpuc->shared_regs);
	kfree(cpuc);
}

static struct cpu_hw_events *allocate_fake_cpuc(void)
{
	struct cpu_hw_events *cpuc;
	int cpu = raw_smp_processor_id();

	cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
	if (!cpuc)
		return ERR_PTR(-ENOMEM);

	/* only needed, if we have extra_regs */
	if (x86_pmu.extra_regs) {
		cpuc->shared_regs = allocate_shared_regs(cpu);
		if (!cpuc->shared_regs)
			goto error;
	}
	return cpuc;
error:
	free_fake_cpuc(cpuc);
	return ERR_PTR(-ENOMEM);
}
1688

1689 1690 1691 1692 1693 1694 1695 1696 1697
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

1698 1699 1700
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1701 1702 1703 1704 1705 1706 1707 1708 1709

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

1710
	free_fake_cpuc(fake_cpuc);
1711 1712 1713 1714

	return ret;
}

1715 1716 1717 1718
/*
 * validate a single event group
 *
 * validation include:
1719 1720 1721
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1722 1723 1724 1725
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1726 1727
static int validate_group(struct perf_event *event)
{
1728
	struct perf_event *leader = event->group_leader;
1729
	struct cpu_hw_events *fake_cpuc;
1730
	int ret = -ENOSPC, n;
1731

1732 1733 1734
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1735 1736 1737 1738 1739 1740
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1741
	n = collect_events(fake_cpuc, leader, true);
1742
	if (n < 0)
1743
		goto out;
1744

1745 1746
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1747
	if (n < 0)
1748
		goto out;
1749

1750
	fake_cpuc->n_events = n;
1751

1752
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1753 1754

out:
1755
	free_fake_cpuc(fake_cpuc);
1756
	return ret;
1757 1758
}

1759
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1760
{
P
Peter Zijlstra 已提交
1761
	struct pmu *tmp;
I
Ingo Molnar 已提交
1762 1763
	int err;

1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1775
	if (!err) {
1776 1777 1778 1779 1780 1781 1782 1783
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1784 1785
		if (event->group_leader != event)
			err = validate_group(event);
1786 1787
		else
			err = validate_event(event);
1788 1789

		event->pmu = tmp;
1790
	}
1791
	if (err) {
1792 1793
		if (event->destroy)
			event->destroy(event);
1794
	}
I
Ingo Molnar 已提交
1795

1796
	return err;
I
Ingo Molnar 已提交
1797
}
1798

1799
static struct pmu pmu = {
P
Peter Zijlstra 已提交
1800 1801 1802
	.pmu_enable	= x86_pmu_enable,
	.pmu_disable	= x86_pmu_disable,

1803
	.event_init	= x86_pmu_event_init,
P
Peter Zijlstra 已提交
1804 1805 1806

	.add		= x86_pmu_add,
	.del		= x86_pmu_del,
1807 1808 1809
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
	.read		= x86_pmu_read,
P
Peter Zijlstra 已提交
1810

1811 1812 1813 1814 1815
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
};

1816 1817 1818 1819 1820 1821
/*
 * callchain support
 */

static int backtrace_stack(void *data, char *name)
{
1822
	return 0;
1823 1824 1825 1826 1827 1828
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1829
	perf_callchain_store(entry, addr);
1830 1831 1832 1833 1834
}

static const struct stacktrace_ops backtrace_ops = {
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1835
	.walk_stack		= print_context_stack_bp,
1836 1837
};

1838 1839
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1840
{
1841 1842
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1843
		return;
1844 1845
	}

1846
	perf_callchain_store(entry, regs->ip);
1847

1848
	dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
1849 1850
}

1851 1852 1853
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1854
{
1855 1856 1857
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1858

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1871

1872 1873
		if (fp < compat_ptr(regs->sp))
			break;
1874

1875
		perf_callchain_store(entry, frame.return_address);
1876 1877 1878
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1879
}
1880 1881 1882 1883 1884 1885 1886
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1887

1888 1889
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1890 1891 1892 1893
{
	struct stack_frame frame;
	const void __user *fp;

1894 1895
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1896
		return;
1897
	}
1898

1899
	fp = (void __user *)regs->bp;
1900

1901
	perf_callchain_store(entry, regs->ip);
1902

1903 1904 1905
	if (perf_callchain_user32(regs, entry))
		return;

1906
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1907
		unsigned long bytes;
1908
		frame.next_frame	     = NULL;
1909 1910
		frame.return_address = 0;

1911 1912
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1913 1914
			break;

1915
		if ((unsigned long)fp < regs->sp)
1916 1917
			break;

1918
		perf_callchain_store(entry, frame.return_address);
1919
		fp = frame.next_frame;
1920 1921 1922
	}
}

1923 1924 1925
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1926

1927 1928 1929 1930
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1931

1932 1933 1934 1935 1936 1937
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1938

1939
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1951
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1952
		misc |= PERF_RECORD_MISC_EXACT_IP;
1953 1954 1955

	return misc;
}