i915_drv.h 82.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include "i915_gem_gtt.h"
39
#include <linux/io-mapping.h>
40
#include <linux/i2c.h>
41
#include <linux/i2c-algo-bit.h>
42
#include <drm/intel-gtt.h>
43
#include <linux/backlight.h>
44
#include <linux/hashtable.h>
45
#include <linux/intel-iommu.h>
46
#include <linux/kref.h>
47
#include <linux/pm_qos.h>
48

L
Linus Torvalds 已提交
49 50 51 52 53 54 55
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
56
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
57

58
enum pipe {
59
	INVALID_PIPE = -1,
60 61
	PIPE_A = 0,
	PIPE_B,
62
	PIPE_C,
63 64
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
65
};
66
#define pipe_name(p) ((p) + 'A')
67

P
Paulo Zanoni 已提交
68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
72 73
	TRANSCODER_EDP,
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
74 75 76
};
#define transcoder_name(t) ((t) + 'A')

77 78 79
enum plane {
	PLANE_A = 0,
	PLANE_B,
80
	PLANE_C,
81
};
82
#define plane_name(p) ((p) + 'A')
83

84
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
85

86 87 88 89 90 91 92 93 94 95
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

96
#define I915_NUM_PHYS_VLV 2
97 98 99 100 101 102 103 104 105 106 107

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

108 109 110 111 112 113 114 115 116 117
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
118
	POWER_DOMAIN_TRANSCODER_EDP,
I
Imre Deak 已提交
119 120 121 122 123 124 125 126 127 128 129
	POWER_DOMAIN_PORT_DDI_A_2_LANES,
	POWER_DOMAIN_PORT_DDI_A_4_LANES,
	POWER_DOMAIN_PORT_DDI_B_2_LANES,
	POWER_DOMAIN_PORT_DDI_B_4_LANES,
	POWER_DOMAIN_PORT_DDI_C_2_LANES,
	POWER_DOMAIN_PORT_DDI_C_4_LANES,
	POWER_DOMAIN_PORT_DDI_D_2_LANES,
	POWER_DOMAIN_PORT_DDI_D_4_LANES,
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
130
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
131
	POWER_DOMAIN_AUDIO,
132
	POWER_DOMAIN_INIT,
133 134

	POWER_DOMAIN_NUM,
135 136 137 138 139
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
140 141 142
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
143

144 145 146 147 148 149 150 151 152 153 154 155 156
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

157 158 159 160 161 162
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
163

164
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
165
#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
166

167 168 169
#define for_each_crtc(dev, crtc) \
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)

170 171 172
#define for_each_intel_crtc(dev, intel_crtc) \
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)

173 174 175 176
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

177 178 179 180
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
		if ((intel_connector)->base.encoder == (__encoder))

181
struct drm_i915_private;
182
struct i915_mmu_object;
183

184 185 186 187 188 189 190 191
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

192
struct intel_dpll_hw_state {
193
	uint32_t dpll;
194
	uint32_t dpll_md;
195 196
	uint32_t fp0;
	uint32_t fp1;
197 198
};

D
Daniel Vetter 已提交
199
struct intel_shared_dpll {
200 201 202
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
203 204 205
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
206
	struct intel_dpll_hw_state hw_state;
207 208
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
209 210 211 212
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
213 214 215
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
216 217
};

218 219 220 221 222 223 224 225 226 227 228 229 230
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

231 232 233 234 235 236
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
237 238 239
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
240 241
 * 1.2: Add Power Management
 * 1.3: Add vblank support
242
 * 1.4: Fix cmdbuffer path, add heap destroy
243
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
244 245
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
246 247
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
248
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
249 250
#define DRIVER_PATCHLEVEL	0

251
#define WATCH_LISTS	0
252
#define WATCH_GTT	0
253

254 255 256 257 258 259 260 261 262
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
263
	struct drm_i915_gem_object *cur_obj;
264 265
};

266 267 268 269 270
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

271
struct intel_opregion {
272 273 274
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
275 276
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
277 278
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
279
	u32 __iomem *lid_state;
280
	struct work_struct asle_work;
281
};
282
#define OPREGION_SIZE            (8*1024)
283

284 285 286
struct intel_overlay;
struct intel_overlay_error_state;

287 288 289 290
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
291
#define I915_FENCE_REG_NONE -1
292 293 294
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
295 296

struct drm_i915_fence_reg {
297
	struct list_head lru_list;
298
	struct drm_i915_gem_object *obj;
299
	int pin_count;
300
};
301

302
struct sdvo_device_mapping {
C
Chris Wilson 已提交
303
	u8 initialized;
304 305 306
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
307
	u8 i2c_pin;
308
	u8 ddc_pin;
309 310
};

311 312
struct intel_display_error_state;

313
struct drm_i915_error_state {
314
	struct kref ref;
B
Ben Widawsky 已提交
315 316
	struct timeval time;

317
	char error_msg[128];
318
	u32 reset_count;
319
	u32 suspend_count;
320

B
Ben Widawsky 已提交
321
	/* Generic register state */
322 323
	u32 eir;
	u32 pgtbl_er;
324
	u32 ier;
B
Ben Widawsky 已提交
325
	u32 ccid;
326 327
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
328 329 330
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 done_reg;
331 332 333 334
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
335 336 337 338 339
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;

340
	struct drm_i915_error_ring {
341
		bool valid;
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 semaphore_seqno[I915_NUM_RINGS - 1];

		/* Register state */
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
367
		u64 acthd;
368
		u32 fault_reg;
369
		u64 faddr;
370 371 372
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_RINGS - 1];

373 374 375 376
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
377
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
378

379 380 381
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
382
			u32 tail;
383
		} *requests;
384 385 386 387 388 389 390 391

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
392 393 394

		pid_t pid;
		char comm[TASK_COMM_LEN];
395
	} ring[I915_NUM_RINGS];
396
	struct drm_i915_error_buffer {
397
		u32 size;
398
		u32 name;
399
		u32 rseqno, wseqno;
400 401 402
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
403
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
404 405 406 407
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
408
		u32 userptr:1;
409
		s32 ring:4;
410
		u32 cache_level:3;
411
	} **active_bo, **pinned_bo;
412

413
	u32 *active_bo_count, *pinned_bo_count;
414 415
};

416
struct intel_connector;
417
struct intel_crtc_config;
418
struct intel_plane_config;
419
struct intel_crtc;
420 421
struct intel_limit;
struct dpll;
422

423
struct drm_i915_display_funcs {
424
	bool (*fbc_enabled)(struct drm_device *dev);
425
	void (*enable_fbc)(struct drm_crtc *crtc);
426 427 428
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
447
	void (*update_wm)(struct drm_crtc *crtc);
448 449
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
450
				 uint32_t sprite_width, int pixel_size,
451
				 bool enable, bool scaled);
452
	void (*modeset_global_resources)(struct drm_device *dev);
453 454 455 456
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
457 458
	void (*get_plane_config)(struct intel_crtc *,
				 struct intel_plane_config *);
459 460 461
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
462 463
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
464
	void (*off)(struct drm_crtc *crtc);
465
	void (*write_eld)(struct drm_connector *connector,
466 467
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode);
468
	void (*fdi_link_train)(struct drm_crtc *crtc);
469
	void (*init_clock_gating)(struct drm_device *dev);
470 471
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
472
			  struct drm_i915_gem_object *obj,
473
			  struct intel_engine_cs *ring,
474
			  uint32_t flags);
475 476 477
	void (*update_primary_plane)(struct drm_crtc *crtc,
				     struct drm_framebuffer *fb,
				     int x, int y);
478
	void (*hpd_irq_setup)(struct drm_device *dev);
479 480 481 482 483
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
484 485 486 487 488 489 490

	int (*setup_backlight)(struct intel_connector *connector);
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
491 492
};

493
struct intel_uncore_funcs {
494 495 496 497
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
498 499 500 501 502 503 504 505 506 507 508 509 510 511

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
512 513
};

514 515 516 517 518 519 520
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
521

522 523 524
	unsigned fw_rendercount;
	unsigned fw_mediacount;

525
	struct timer_list force_wake_timer;
526 527
};

528 529 530 531 532 533 534 535 536 537 538 539 540 541
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
542
	func(is_preliminary) sep \
543 544 545 546 547 548 549
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
550
	func(has_llc) sep \
551 552
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
553

554 555
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
556

557
struct intel_device_info {
558
	u32 display_mmio_offset;
559
	u8 num_pipes:3;
560
	u8 num_sprites[I915_MAX_PIPES];
561
	u8 gen;
562
	u8 ring_mask; /* Rings supported by the HW */
563
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
564 565 566 567 568 569
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int dpll_offsets[I915_MAX_PIPES];
	int dpll_md_offsets[I915_MAX_PIPES];
	int palette_offsets[I915_MAX_PIPES];
570
	int cursor_offsets[I915_MAX_PIPES];
571 572
};

573 574 575
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

576 577
enum i915_cache_level {
	I915_CACHE_NONE = 0,
578 579 580 581 582
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
583
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
584 585
};

586 587 588 589 590 591
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
592 593 594 595 596 597

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
598
};
599 600 601

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
602
struct intel_context {
603
	struct kref ref;
604
	int id;
605
	bool is_initialized;
606
	uint8_t remap_slice;
607
	struct drm_i915_file_private *file_priv;
608
	struct intel_engine_cs *last_ring;
609
	struct drm_i915_gem_object *obj;
610
	struct i915_ctx_hang_stats hang_stats;
B
Ben Widawsky 已提交
611
	struct i915_address_space *vm;
612 613

	struct list_head link;
614 615
};

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
	} *fbc_work;

631 632 633
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
634 635 636 637 638 639 640 641 642 643
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
644 645
};

646 647 648 649
struct i915_drrs {
	struct intel_connector *connector;
};

R
Rodrigo Vivi 已提交
650 651 652
struct i915_psr {
	bool sink_support;
	bool source_ok;
653
};
654

655
enum intel_pch {
656
	PCH_NONE = 0,	/* No PCH present */
657 658
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
659
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
660
	PCH_NOP,
661 662
};

663 664 665 666 667
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

668
#define QUIRK_PIPEA_FORCE (1<<0)
669
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
670
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
671

672
struct intel_fbdev;
673
struct intel_fbc_work;
674

675 676
struct intel_gmbus {
	struct i2c_adapter adapter;
677
	u32 force_bit;
678
	u32 reg0;
679
	u32 gpio_reg;
680
	struct i2c_algo_bit_data bit_algo;
681 682 683
	struct drm_i915_private *dev_priv;
};

684
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
685 686 687
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
688
	u32 saveDSPARB;
J
Jesse Barnes 已提交
689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
704
	u32 saveTRANSACONF;
705 706 707 708 709 710
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
711
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
712 713 714
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
715
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
716 717 718
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
719
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
720 721
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
722
	u32 saveBLC_HIST_CTL_B;
723 724
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
725 726 727 728 729 730 731 732 733 734 735
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
736
	u32 saveTRANSBCONF;
737 738 739 740 741 742
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
743
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
744 745 746
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
747
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
748 749
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
750 751 752
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
753 754 755
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
756 757
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
758 759 760 761 762 763
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
764
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
765 766 767 768
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CONTROL;
769 770 771
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
772 773 774 775 776 777
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
778 779
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
780 781 782 783 784
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
785
	u8 saveGR[25];
J
Jesse Barnes 已提交
786
	u8 saveAR_INDEX;
787
	u8 saveAR[21];
J
Jesse Barnes 已提交
788
	u8 saveDACMASK;
789
	u8 saveCR[37];
790
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
791 792 793 794 795 796 797
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
798 799 800 801 802 803 804 805 806 807 808
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
809 810 811 812 813 814 815 816 817 818
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
819 820 821 822 823 824 825 826 827 828
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
829
	u32 saveMCHBAR_RENDER_STANDBY;
830
	u32 savePCH_PORT_HOTPLUG;
831
};
832

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
	u32 clock_gate_dis2;
};

894
struct intel_gen6_power_mgmt {
895
	/* work and pm_iir are protected by dev_priv->irq_lock */
896 897
	struct work_struct work;
	u32 pm_iir;
898

899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
917

918 919 920
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

921
	bool enabled;
922
	struct delayed_work delayed_resume_work;
923 924 925 926 927 928

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
929 930
};

D
Daniel Vetter 已提交
931 932 933
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
951 952 953

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
954 955
};

956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

986 987
/* Power well structure for haswell */
struct i915_power_well {
988
	const char *name;
989
	bool always_on;
990 991
	/* power well enable/disable usage count */
	int count;
992
	unsigned long domains;
993
	unsigned long data;
994
	const struct i915_power_well_ops *ops;
995 996
};

997
struct i915_power_domains {
998 999 1000 1001 1002
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1003
	bool initializing;
1004
	int power_well_count;
1005

1006
	struct mutex lock;
1007
	int domain_use_count[POWER_DOMAIN_NUM];
1008
	struct i915_power_well *power_wells;
1009 1010
};

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

1036
#define MAX_L3_SLICES 2
1037
struct intel_l3_parity {
1038
	u32 *remap_info[MAX_L3_SLICES];
1039
	struct work_struct error_work;
1040
	int which_slice;
1041 1042
};

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1062
	struct notifier_block oom_notifier;
1063
	struct shrinker shrinker;
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1078 1079 1080 1081 1082 1083 1084 1085 1086
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1087 1088 1089 1090 1091 1092
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1093 1094 1095 1096 1097 1098 1099 1100
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1101 1102 1103
	/* the indicator for dispatch video commands on two BSD rings */
	int bsd_ring_dispatch_index;

1104 1105 1106 1107 1108 1109 1110 1111 1112
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
1113
	spinlock_t object_stat_lock;
1114 1115 1116 1117
	size_t object_memory;
	u32 object_count;
};

1118 1119 1120 1121 1122 1123 1124 1125 1126
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1127 1128 1129 1130 1131
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1132 1133 1134 1135
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1136 1137 1138
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1139 1140 1141 1142 1143 1144 1145 1146
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1147 1148 1149

	unsigned long missed_irq_rings;

1150
	/**
M
Mika Kuoppala 已提交
1151
	 * State variable controlling the reset flow and count
1152
	 *
M
Mika Kuoppala 已提交
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1166 1167 1168 1169
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1170 1171 1172 1173
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1174
#define I915_WEDGED			(1 << 31)
1175 1176 1177 1178 1179 1180

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1181

1182 1183 1184 1185 1186 1187
	/* Userspace knobs for gpu hang simulation;
	 * combines both a ring mask, and extra flags
	 */
	u32 stop_rings;
#define I915_STOP_RING_ALLOW_BAN       (1 << 31)
#define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1188 1189 1190

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1191 1192
};

1193 1194 1195 1196 1197 1198
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1199 1200
struct ddi_vbt_port_info {
	uint8_t hdmi_level_shift;
1201 1202 1203 1204

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1205 1206
};

1207 1208 1209 1210 1211 1212
enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
};

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1228 1229
	enum drrs_support_type drrs_type;

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1240 1241
	struct {
		u16 pwm_freq_hz;
1242
		bool present;
1243 1244 1245
		bool active_low_pwm;
	} backlight;

1246 1247 1248
	/* MIPI DSI */
	struct {
		u16 panel_id;
1249 1250 1251 1252 1253 1254
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
		u8 *sequence[MIPI_SEQ_MAX];
1255 1256
	} dsi;

1257 1258 1259
	int crt_ddc_pin;

	int child_dev_num;
1260
	union child_device_config *child_dev;
1261 1262

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1263 1264
};

1265 1266 1267 1268 1269
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1270 1271 1272 1273 1274 1275 1276 1277
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1278
struct ilk_wm_values {
1279 1280 1281 1282 1283 1284 1285 1286
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1287
/*
1288 1289 1290 1291
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1292
 *
1293 1294 1295
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1296
 *
1297 1298 1299 1300
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
 * default value is currently very conservative (see intel_init_runtime_pm), but
 * it can be changed with the standard runtime PM files from sysfs.
1301 1302 1303 1304 1305
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1306
 * case it happens.
1307
 *
1308
 * For more, read the Documentation/power/runtime_pm.txt.
1309
 */
1310 1311 1312
struct i915_runtime_pm {
	bool suspended;
	bool irqs_disabled;
1313 1314
};

1315 1316 1317 1318 1319
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1320
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1321 1322 1323 1324 1325
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1326
	INTEL_PIPE_CRC_SOURCE_AUTO,
1327 1328 1329
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1330
struct intel_pipe_crc_entry {
1331
	uint32_t frame;
1332 1333 1334
	uint32_t crc[5];
};

1335
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1336
struct intel_pipe_crc {
1337 1338
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1339
	struct intel_pipe_crc_entry *entries;
1340
	enum intel_pipe_crc_source source;
1341
	int head, tail;
1342
	wait_queue_head_t wq;
1343 1344
};

1345
struct drm_i915_private {
1346
	struct drm_device *dev;
1347
	struct kmem_cache *slab;
1348

1349
	const struct intel_device_info info;
1350 1351 1352 1353 1354

	int relative_constants_mode;

	void __iomem *regs;

1355
	struct intel_uncore uncore;
1356 1357 1358

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1359

1360 1361 1362 1363 1364 1365 1366 1367 1368
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1369 1370 1371
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1372 1373
	wait_queue_head_t gmbus_wait_queue;

1374
	struct pci_dev *bridge_dev;
1375
	struct intel_engine_cs ring[I915_NUM_RINGS];
1376
	uint32_t last_seqno, next_seqno;
1377 1378 1379 1380 1381 1382 1383

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1384 1385
	bool display_irqs_enabled;

1386 1387 1388
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1389
	/* DPIO indirect register protection */
1390
	struct mutex dpio_lock;
1391 1392

	/** Cached value of IMR to avoid reads in updating the bitfield */
1393 1394 1395 1396
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1397
	u32 gt_irq_mask;
1398
	u32 pm_irq_mask;
1399
	u32 pm_rps_events;
1400
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1401 1402

	struct work_struct hotplug_work;
1403
	bool enable_hotplug_processing;
1404 1405 1406 1407 1408 1409 1410 1411 1412
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1413
	u32 hpd_event_bits;
1414
	struct timer_list hotplug_reenable_timer;
1415

1416
	struct i915_fbc fbc;
1417
	struct i915_drrs drrs;
1418
	struct intel_opregion opregion;
1419
	struct intel_vbt_data vbt;
1420 1421 1422 1423

	/* overlay */
	struct intel_overlay *overlay;

1424 1425
	/* backlight registers and fields in struct intel_panel */
	spinlock_t backlight_lock;
1426

1427 1428 1429 1430 1431 1432 1433 1434
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1435
	unsigned int vlv_cdclk_freq;
1436

1437 1438 1439 1440 1441 1442 1443
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1444 1445 1446 1447 1448 1449 1450
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1451
	unsigned short pch_id;
1452 1453 1454

	unsigned long quirks;

1455 1456
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1457

1458
	struct list_head vm_list; /* Global list of all address spaces */
1459
	struct i915_gtt gtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1460

1461
	struct i915_gem_mm mm;
1462 1463 1464
#if defined(CONFIG_MMU_NOTIFIER)
	DECLARE_HASHTABLE(mmu_notifiers, 7);
#endif
1465 1466 1467

	/* Kernel Modesetting */

1468
	struct sdvo_device_mapping sdvo_mappings[2];
1469

1470 1471
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1472 1473
	wait_queue_head_t pending_flip_queue;

1474 1475 1476 1477
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1478 1479
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1480
	struct intel_ddi_plls ddi_plls;
1481
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1482

1483 1484 1485
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1486 1487
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1488
	u16 orig_clock;
1489

1490
	bool mchbar_need_disable;
1491

1492 1493
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1494 1495 1496
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1497
	/* gen6+ rps state */
1498
	struct intel_gen6_power_mgmt rps;
1499

1500 1501
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1502
	struct intel_ilk_power_mgmt ips;
1503

1504
	struct i915_power_domains power_domains;
1505

R
Rodrigo Vivi 已提交
1506
	struct i915_psr psr;
1507

1508
	struct i915_gpu_error gpu_error;
1509

1510 1511
	struct drm_i915_gem_object *vlv_pctx;

1512
#ifdef CONFIG_DRM_I915_FBDEV
1513 1514
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1515
#endif
1516

1517 1518 1519 1520 1521 1522
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1523
	struct drm_property *broadcast_rgb_property;
1524
	struct drm_property *force_audio_property;
1525

1526
	uint32_t hw_context_size;
1527
	struct list_head context_list;
1528

1529
	u32 fdi_rx_config;
1530

1531
	u32 suspend_count;
1532
	struct i915_suspend_saved_registers regfile;
1533
	struct vlv_s0ix_state vlv_s0ix_state;
1534

1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1547 1548

		/* current hardware state */
1549
		struct ilk_wm_values hw;
1550 1551
	} wm;

1552 1553
	struct i915_runtime_pm pm;

1554 1555 1556
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1557 1558
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
1559 1560 1561 1562 1563

	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1564
};
L
Linus Torvalds 已提交
1565

1566 1567 1568 1569 1570
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1571 1572 1573 1574 1575
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1576 1577 1578 1579 1580 1581 1582
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1583
#define I915_GTT_OFFSET_NONE ((u32)-1)
1584

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
1601 1602
	int (*dmabuf_export)(struct drm_i915_gem_object *);
	void (*release)(struct drm_i915_gem_object *);
1603 1604
};

1605
struct drm_i915_gem_object {
1606
	struct drm_gem_object base;
1607

1608 1609
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1610 1611 1612
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1613 1614
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1615
	struct list_head global_list;
1616

1617
	struct list_head ring_list;
1618 1619
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1620 1621

	/**
1622 1623 1624
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1625
	 */
1626
	unsigned int active:1;
1627 1628 1629 1630 1631

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1632
	unsigned int dirty:1;
1633 1634 1635 1636 1637 1638

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1639
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1640 1641 1642 1643

	/**
	 * Advice: are the backing pages purgeable?
	 */
1644
	unsigned int madv:2;
1645 1646 1647 1648

	/**
	 * Current tiling mode for the object.
	 */
1649
	unsigned int tiling_mode:2;
1650 1651 1652 1653 1654 1655 1656 1657
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1658

1659 1660 1661 1662
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1663
	unsigned int map_and_fenceable:1;
1664

1665 1666 1667 1668 1669
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1670 1671
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1672
	unsigned int pin_display:1;
1673

1674 1675 1676 1677 1678 1679
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1680
	unsigned int cache_level:3;
1681

1682
	unsigned int has_aliasing_ppgtt_mapping:1;
1683
	unsigned int has_global_gtt_mapping:1;
1684
	unsigned int has_dma_mapping:1;
1685

1686
	struct sg_table *pages;
1687
	int pages_pin_count;
1688

1689
	/* prime dma-buf support */
1690 1691 1692
	void *dma_buf_vmapping;
	int vmapping_count;

1693
	struct intel_engine_cs *ring;
1694

1695
	/** Breadcrumb of last rendering to the buffer. */
1696 1697
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1698 1699
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1700

1701
	/** Current tiling stride for the object, if it's tiled. */
1702
	uint32_t stride;
1703

1704 1705 1706
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1707
	/** Record of address bit 17 of each page at last unbind. */
1708
	unsigned long *bit_17;
1709

J
Jesse Barnes 已提交
1710
	/** User space pin count and filp owning the pin */
1711
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1712
	struct drm_file *pin_filp;
1713 1714 1715

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1716

1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
	union {
		struct i915_gem_userptr {
			uintptr_t ptr;
			unsigned read_only :1;
			unsigned workers :4;
#define I915_GEM_USERPTR_MAX_WORKERS 15

			struct mm_struct *mm;
			struct i915_mmu_object *mn;
			struct work_struct *work;
		} userptr;
	};
};
1730
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1731

1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1743
	/** On Which ring this request was generated */
1744
	struct intel_engine_cs *ring;
1745

1746 1747 1748
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1749 1750 1751 1752
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1753 1754
	u32 tail;

1755
	/** Context related to this request */
1756
	struct intel_context *ctx;
1757

1758 1759 1760
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1761 1762 1763
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1764
	/** global list entry for this request */
1765
	struct list_head list;
1766

1767
	struct drm_i915_file_private *file_priv;
1768 1769
	/** file_priv list entry for this request */
	struct list_head client_list;
1770 1771 1772
};

struct drm_i915_file_private {
1773
	struct drm_i915_private *dev_priv;
1774
	struct drm_file *file;
1775

1776
	struct {
1777
		spinlock_t lock;
1778
		struct list_head request_list;
1779
		struct delayed_work idle_work;
1780
	} mm;
1781
	struct idr context_idr;
1782

1783
	atomic_t rps_wait_boost;
1784
	struct  intel_engine_cs *bsd_ring;
1785 1786
};

1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
	 */
	struct {
		u32 offset;
		u32 mask;
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
1852 1853 1854 1855
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
1856 1857 1858 1859 1860
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
1861 1862
		u32 condition_offset;
		u32 condition_mask;
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each ring has an array of tables. Each table consists of an array of command
 * descriptors, which must be sorted with command opcodes in ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

1877
#define INTEL_INFO(dev)	(&to_i915(dev)->info)
1878

1879 1880
#define IS_I830(dev)		((dev)->pdev->device == 0x3577)
#define IS_845G(dev)		((dev)->pdev->device == 0x2562)
1881
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1882
#define IS_I865G(dev)		((dev)->pdev->device == 0x2572)
1883
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
1884 1885
#define IS_I915GM(dev)		((dev)->pdev->device == 0x2592)
#define IS_I945G(dev)		((dev)->pdev->device == 0x2772)
1886 1887 1888
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1889
#define IS_GM45(dev)		((dev)->pdev->device == 0x2A42)
1890
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
1891 1892
#define IS_PINEVIEW_G(dev)	((dev)->pdev->device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pdev->device == 0xa011)
1893 1894
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1895
#define IS_IRONLAKE_M(dev)	((dev)->pdev->device == 0x0046)
1896
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1897 1898 1899 1900 1901 1902
#define IS_IVB_GT1(dev)		((dev)->pdev->device == 0x0156 || \
				 (dev)->pdev->device == 0x0152 || \
				 (dev)->pdev->device == 0x015a)
#define IS_SNB_GT1(dev)		((dev)->pdev->device == 0x0102 || \
				 (dev)->pdev->device == 0x0106 || \
				 (dev)->pdev->device == 0x010A)
1903
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1904
#define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
1905
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1906
#define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
1907
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1908
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
1909
				 ((dev)->pdev->device & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
1910 1911 1912 1913 1914
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
				 (((dev)->pdev->device & 0xf) == 0x2  || \
				 ((dev)->pdev->device & 0xf) == 0x6 || \
				 ((dev)->pdev->device & 0xf) == 0xe))
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
1915
				 ((dev)->pdev->device & 0xFF00) == 0x0A00)
B
Ben Widawsky 已提交
1916
#define IS_ULT(dev)		(IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
1917
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
1918
				 ((dev)->pdev->device & 0x00F0) == 0x0020)
1919
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1920

1921 1922 1923 1924 1925 1926
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1927 1928 1929 1930 1931
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1932
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
1933
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
1934

1935 1936 1937 1938
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
1939
#define BSD2_RING		(1<<VCS2)
1940
#define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING)
1941
#define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
1942 1943 1944 1945 1946
#define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING)
#define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc)
#define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
				 to_i915(dev)->ellc_size)
1947 1948
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1949
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1950 1951 1952 1953
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >= 6 && \
				 (!IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
#define HAS_PPGTT(dev)		(INTEL_INFO(dev)->gen >= 7 \
				 && !IS_GEN8(dev))
1954
#define USES_PPGTT(dev)		intel_enable_ppgtt(dev, false)
1955
#define USES_FULL_PPGTT(dev)	intel_enable_ppgtt(dev, true)
1956

1957
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1958 1959
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1960 1961
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
1962 1963 1964 1965 1966 1967 1968 1969
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1970

1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1984
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1985

1986
#define HAS_IPS(dev)		(IS_ULT(dev) || IS_BROADWELL(dev))
1987

1988
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
1989
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
B
Ben Widawsky 已提交
1990
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev))
1991
#define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
I
Imre Deak 已提交
1992
				 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
P
Paulo Zanoni 已提交
1993

1994 1995 1996 1997 1998 1999 2000
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

2001
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
2002
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2003 2004
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
2005
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2006
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2007

2008 2009 2010
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2011

2012 2013
#define GT_FREQUENCY_MULTIPLIER 50

2014 2015
#include "i915_trace.h"

R
Rob Clark 已提交
2016
extern const struct drm_ioctl_desc i915_ioctls[];
2017 2018
extern int i915_max_ioctl;

2019 2020
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
2021 2022 2023
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
/* i915_params.c */
struct i915_params {
	int modeset;
	int panel_ignore_lid;
	unsigned int powersave;
	int semaphores;
	unsigned int lvds_downclock;
	int lvds_channel_mode;
	int panel_use_ssc;
	int vbt_sdvo_panel_type;
	int enable_rc6;
	int enable_fbc;
	int enable_ppgtt;
	int enable_psr;
	unsigned int preliminary_hw_support;
	int disable_power_well;
	int enable_ips;
2041
	int invert_brightness;
2042
	int enable_cmd_parser;
2043 2044 2045
	/* leave bools at the end to not create holes */
	bool enable_hangcheck;
	bool fastboot;
2046 2047
	bool prefault_disable;
	bool reset;
2048
	bool disable_display;
2049
	bool disable_vtd_wa;
2050 2051 2052
};
extern struct i915_params i915 __read_mostly;

L
Linus Torvalds 已提交
2053
				/* i915_dma.c */
2054
void i915_update_dri1_breadcrumb(struct drm_device *dev);
2055
extern void i915_kernel_lost_context(struct drm_device * dev);
2056
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
2057
extern int i915_driver_unload(struct drm_device *);
2058
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
2059
extern void i915_driver_lastclose(struct drm_device * dev);
2060 2061
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
2062 2063
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
2064
extern int i915_driver_device_is_agp(struct drm_device * dev);
2065
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2066 2067
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2068
#endif
2069
extern int i915_emit_box(struct drm_device *dev,
2070 2071
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
2072
extern int intel_gpu_reset(struct drm_device *dev);
2073
extern int i915_reset(struct drm_device *dev);
2074 2075 2076 2077
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2078
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2079

2080
extern void intel_console_resume(struct work_struct *work);
2081

L
Linus Torvalds 已提交
2082
/* i915_irq.c */
2083
void i915_queue_hangcheck(struct drm_device *dev);
2084 2085 2086
__printf(3, 4)
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2087

2088 2089
void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
							int new_delay);
2090
extern void intel_irq_init(struct drm_device *dev);
2091
extern void intel_hpd_init(struct drm_device *dev);
2092 2093 2094 2095 2096

extern void intel_uncore_sanitize(struct drm_device *dev);
extern void intel_uncore_early_sanitize(struct drm_device *dev);
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
2097
extern void intel_uncore_fini(struct drm_device *dev);
2098

2099
void
2100
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2101
		     u32 status_mask);
2102 2103

void
2104
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2105
		      u32 status_mask);
2106

2107 2108 2109
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);

2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2121 2122
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2123 2124 2125 2126 2127 2128
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2129 2130
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2131 2132 2133 2134 2135 2136
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2137 2138 2139 2140
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2141 2142
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2143 2144
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2145 2146 2147 2148 2149 2150 2151 2152
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2153 2154 2155
int i915_gem_init_userptr(struct drm_device *dev);
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2156 2157
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2158 2159
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2160
void i915_gem_load(struct drm_device *dev);
2161 2162
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2163 2164
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2165 2166
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2167 2168
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm);
2169
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2170
void i915_gem_vma_destroy(struct i915_vma *vma);
2171

2172 2173
#define PIN_MAPPABLE 0x1
#define PIN_NONBLOCK 0x2
2174
#define PIN_GLOBAL 0x4
2175
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2176
				     struct i915_address_space *vm,
2177
				     uint32_t alignment,
2178
				     unsigned flags);
2179
int __must_check i915_vma_unbind(struct i915_vma *vma);
2180
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2181
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2182
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2183
void i915_gem_lastclose(struct drm_device *dev);
2184

2185 2186 2187
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush);

2188
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2189 2190
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2191 2192 2193
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2194
		return sg_page_iter_page(&sg_iter);
2195 2196

	return NULL;
2197
}
2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2209
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2210
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2211
			 struct intel_engine_cs *to);
B
Ben Widawsky 已提交
2212
void i915_vma_move_to_active(struct i915_vma *vma,
2213
			     struct intel_engine_cs *ring);
2214 2215 2216 2217 2218
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2219 2220 2221 2222 2223 2224 2225 2226 2227
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2228 2229
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2230
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2231
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2232

2233 2234
bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2235

2236
struct drm_i915_gem_request *
2237
i915_gem_find_active_request(struct intel_engine_cs *ring);
2238

2239
bool i915_gem_retire_requests(struct drm_device *dev);
2240
void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2241
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2242
				      bool interruptible);
2243 2244 2245
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2246
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2247 2248 2249 2250
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2251 2252 2253 2254 2255 2256
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2257
}
2258

2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
}

static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
}

2271
void i915_gem_reset(struct drm_device *dev);
2272
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2273
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2274
int __must_check i915_gem_init(struct drm_device *dev);
2275
int __must_check i915_gem_init_hw(struct drm_device *dev);
2276
int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2277
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2278
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2279
int __must_check i915_gpu_idle(struct drm_device *dev);
2280
int __must_check i915_gem_suspend(struct drm_device *dev);
2281
int __i915_add_request(struct intel_engine_cs *ring,
2282
		       struct drm_file *file,
2283
		       struct drm_i915_gem_object *batch_obj,
2284 2285
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2286
	__i915_add_request(ring, NULL, NULL, seqno)
2287
int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2288
				 uint32_t seqno);
2289
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2290 2291 2292 2293
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2294 2295
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2296 2297
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2298
				     struct intel_engine_cs *pipelined);
2299
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2300
int i915_gem_attach_phys_object(struct drm_device *dev,
2301
				struct drm_i915_gem_object *obj,
2302 2303
				int id,
				int align);
2304
void i915_gem_detach_phys_object(struct drm_device *dev,
2305
				 struct drm_i915_gem_object *obj);
2306
void i915_gem_free_all_phys_object(struct drm_device *dev);
2307
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2308
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2309

2310 2311
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2312
uint32_t
2313 2314
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2315

2316 2317 2318
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2319 2320 2321 2322 2323 2324
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2325 2326
void i915_gem_restore_fences(struct drm_device *dev);

2327 2328 2329 2330 2331 2332 2333 2334 2335
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2336 2337 2338
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2339 2340

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2341 2342 2343 2344 2345 2346 2347
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2348

2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2375 2376 2377 2378

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
2379
		      unsigned flags)
B
Ben Widawsky 已提交
2380
{
2381
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
2382
}
2383

2384 2385 2386 2387 2388 2389 2390 2391
static inline int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
}

void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);

2392
/* i915_gem_context.c */
2393
#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
2394
int __must_check i915_gem_context_init(struct drm_device *dev);
2395
void i915_gem_context_fini(struct drm_device *dev);
2396
void i915_gem_context_reset(struct drm_device *dev);
2397
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2398
int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2399
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2400
int i915_switch_context(struct intel_engine_cs *ring,
2401 2402
			struct intel_context *to);
struct intel_context *
2403
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2404
void i915_gem_context_free(struct kref *ctx_ref);
2405
static inline void i915_gem_context_reference(struct intel_context *ctx)
2406
{
2407
	kref_get(&ctx->ref);
2408 2409
}

2410
static inline void i915_gem_context_unreference(struct intel_context *ctx)
2411
{
2412
	kref_put(&ctx->ref, i915_gem_context_free);
2413 2414
}

2415
static inline bool i915_gem_context_is_default(const struct intel_context *c)
2416 2417 2418 2419
{
	return c->id == DEFAULT_CONTEXT_ID;
}

2420 2421 2422 2423
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2424

2425
/* i915_gem_render_state.c */
2426
int i915_gem_render_state_init(struct intel_engine_cs *ring);
2427 2428 2429 2430 2431 2432
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
2433
					  unsigned flags);
2434 2435
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
int i915_gem_evict_everything(struct drm_device *dev);
2436

2437
/* belongs in i915_gem_gtt.h */
2438
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2439 2440 2441 2442
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}
2443

2444 2445
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2446 2447
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2448
void i915_gem_cleanup_stolen(struct drm_device *dev);
2449 2450
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2451 2452 2453 2454 2455
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2456
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2457

2458
/* i915_gem_tiling.c */
2459
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2460
{
2461
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2462 2463 2464 2465 2466

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2467
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2468 2469
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2470 2471

/* i915_gem_debug.c */
2472 2473
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2474
#else
2475
#define i915_verify_lists(dev) 0
2476
#endif
L
Linus Torvalds 已提交
2477

2478
/* i915_debugfs.c */
2479 2480
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2481
#ifdef CONFIG_DEBUG_FS
2482 2483
void intel_display_crc_init(struct drm_device *dev);
#else
2484
static inline void intel_display_crc_init(struct drm_device *dev) {}
2485
#endif
2486 2487

/* i915_gpu_error.c */
2488 2489
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2490 2491
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2492 2493 2494 2495 2496 2497 2498
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2499 2500
void i915_capture_error_state(struct drm_device *dev, bool wedge,
			      const char *error_msg);
2501 2502 2503 2504 2505 2506 2507
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2508

2509
/* i915_cmd_parser.c */
2510
int i915_cmd_parser_get_version(void);
2511 2512 2513 2514
int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
int i915_parse_cmds(struct intel_engine_cs *ring,
2515 2516 2517 2518
		    struct drm_i915_gem_object *batch_obj,
		    u32 batch_start_offset,
		    bool is_master);

2519 2520 2521
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2522

2523 2524 2525
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2526

B
Ben Widawsky 已提交
2527 2528 2529 2530
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2531 2532 2533
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2534
static inline bool intel_gmbus_is_port_valid(unsigned port)
2535
{
2536
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2537 2538 2539 2540
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2541 2542
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2543
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2544 2545 2546
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2547 2548
extern void intel_i2c_reset(struct drm_device *dev);

2549
/* intel_opregion.c */
2550
struct intel_encoder;
2551
#ifdef CONFIG_ACPI
2552
extern int intel_opregion_setup(struct drm_device *dev);
2553 2554
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2555
extern void intel_opregion_asle_intr(struct drm_device *dev);
2556 2557
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2558 2559
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2560
#else
2561
static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2562 2563
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2564
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2565 2566 2567 2568 2569
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2570 2571 2572 2573 2574
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2575
#endif
2576

J
Jesse Barnes 已提交
2577 2578 2579 2580 2581 2582 2583 2584 2585
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2586
/* modesetting */
2587
extern void intel_modeset_init_hw(struct drm_device *dev);
2588
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2589
extern void intel_modeset_init(struct drm_device *dev);
2590
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2591
extern void intel_modeset_cleanup(struct drm_device *dev);
2592
extern void intel_connector_unregister(struct intel_connector *);
2593
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2594 2595
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2596
extern void i915_redisable_vga(struct drm_device *dev);
2597
extern void i915_redisable_vga_power_on(struct drm_device *dev);
2598
extern bool intel_fbc_enabled(struct drm_device *dev);
2599
extern void intel_disable_fbc(struct drm_device *dev);
2600
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2601
extern void intel_init_pch_refclk(struct drm_device *dev);
2602
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2603 2604 2605
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2606 2607
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2608
extern int intel_enable_rc6(const struct drm_device *dev);
2609

2610
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2611 2612
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2613 2614
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2615

2616 2617
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2618 2619
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2620 2621

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2622
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2623 2624
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2625

B
Ben Widawsky 已提交
2626 2627 2628 2629
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2630 2631
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2632
void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2633

B
Ben Widawsky 已提交
2634 2635
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2636 2637

/* intel_sideband.c */
2638 2639 2640
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2641 2642 2643 2644 2645 2646
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2647 2648
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2649 2650
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2651 2652
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2653 2654 2655 2656
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2657 2658
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2659

2660 2661
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
2662

2663 2664 2665 2666 2667
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA)


2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

2681 2682 2683 2684 2685 2686
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
 * machine death. You have been warned.
 */
2687 2688
#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2689

2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
		u32 upper = I915_READ(upper_reg);			\
		u32 lower = I915_READ(lower_reg);			\
		u32 tmp = I915_READ(upper_reg);				\
		if (upper != tmp) {					\
			upper = tmp;					\
			lower = I915_READ(lower_reg);			\
			WARN_ON(I915_READ(upper_reg) != upper);		\
		}							\
		(u64)upper << 32 | lower; })

2701 2702 2703
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2704 2705 2706 2707
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2708

2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2719 2720 2721 2722 2723
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

2739 2740 2741 2742 2743 2744 2745 2746 2747
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
2748
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
2759 2760 2761 2762
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
2763 2764 2765
	}
}

L
Linus Torvalds 已提交
2766
#endif