intel_display.c 311.6 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
static void intel_increase_pllclock(struct drm_crtc *crtc);
45
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
46

47 48
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config);
49 50
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config);
51

52 53 54 55
static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *old_fb);


J
Jesse Barnes 已提交
56
typedef struct {
57
	int	min, max;
J
Jesse Barnes 已提交
58 59 60
} intel_range_t;

typedef struct {
61 62
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
63 64
} intel_p2_t;

65 66
typedef struct intel_limit intel_limit_t;
struct intel_limit {
67 68
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
69
};
J
Jesse Barnes 已提交
70

71 72 73 74 75 76 77 78 79 80
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

81 82 83
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
84 85 86 87 88
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
89 90
}

91
static const intel_limit_t intel_limits_i8xx_dac = {
92 93 94 95 96 97 98 99
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
100 101
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
102 103
};

104 105 106 107 108 109 110 111 112 113 114 115 116
static const intel_limit_t intel_limits_i8xx_dvo = {
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 4 },
};

117
static const intel_limit_t intel_limits_i8xx_lvds = {
118 119 120 121 122 123 124 125
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
126 127
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
128
};
129

130
static const intel_limit_t intel_limits_i9xx_sdvo = {
131 132 133 134
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
135 136
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
137 138
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
139 140
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
141 142 143
};

static const intel_limit_t intel_limits_i9xx_lvds = {
144 145 146 147
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
148 149
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
150 151
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
152 153
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
154 155
};

156

157
static const intel_limit_t intel_limits_g4x_sdvo = {
158 159 160 161 162 163 164 165 166 167 168
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
169
	},
170 171 172
};

static const intel_limit_t intel_limits_g4x_hdmi = {
173 174 175 176 177 178 179 180 181 182
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
183 184 185
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
186 187 188 189 190 191 192 193 194 195
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
196
	},
197 198 199
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
200 201 202 203 204 205 206 207 208 209
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
210
	},
211 212
};

213
static const intel_limit_t intel_limits_pineview_sdvo = {
214 215
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
216
	/* Pineview's Ncounter is a ring counter */
217 218
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
219
	/* Pineview only has one combined m divider, which we treat as m2. */
220 221 222 223
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
224 225
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
226 227
};

228
static const intel_limit_t intel_limits_pineview_lvds = {
229 230 231 232 233 234 235 236
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
237 238
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
239 240
};

241 242 243 244 245
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
246
static const intel_limit_t intel_limits_ironlake_dac = {
247 248 249 250 251 252 253 254 255 256
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
257 258
};

259
static const intel_limit_t intel_limits_ironlake_single_lvds = {
260 261 262 263 264 265 266 267 268 269
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
270 271 272
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273 274 275 276 277 278 279 280 281 282
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
283 284
};

285
/* LVDS 100mhz refclk limits. */
286
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
287 288 289 290 291 292 293
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
294
	.p1 = { .min = 2, .max = 8 },
295 296
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
297 298 299
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
300 301 302 303 304 305 306
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
307
	.p1 = { .min = 2, .max = 6 },
308 309
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
310 311
};

312
static const intel_limit_t intel_limits_vlv = {
313 314 315 316 317 318 319
	 /*
	  * These are the data rate limits (measured in fast clocks)
	  * since those are the strictest limits we have. The fast
	  * clock and actual rate limits are more relaxed, so checking
	  * them would make no difference.
	  */
	.dot = { .min = 25000 * 5, .max = 270000 * 5 },
D
Daniel Vetter 已提交
320
	.vco = { .min = 4000000, .max = 6000000 },
321 322 323
	.n = { .min = 1, .max = 7 },
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
324
	.p1 = { .min = 2, .max = 3 },
325
	.p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
326 327
};

328 329 330 331
static void vlv_clock(int refclk, intel_clock_t *clock)
{
	clock->m = clock->m1 * clock->m2;
	clock->p = clock->p1 * clock->p2;
332 333
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
334 335
}

336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
/**
 * Returns whether any output on the specified pipe is of the specified type
 */
static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
{
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
			return true;

	return false;
}

351 352
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
353
{
354
	struct drm_device *dev = crtc->dev;
355
	const intel_limit_t *limit;
356 357

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
358
		if (intel_is_dual_link_lvds(dev)) {
359
			if (refclk == 100000)
360 361 362 363
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
364
			if (refclk == 100000)
365 366 367 368
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
369
	} else
370
		limit = &intel_limits_ironlake_dac;
371 372 373 374

	return limit;
}

375 376 377 378 379 380
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
381
		if (intel_is_dual_link_lvds(dev))
382
			limit = &intel_limits_g4x_dual_channel_lvds;
383
		else
384
			limit = &intel_limits_g4x_single_channel_lvds;
385 386
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
387
		limit = &intel_limits_g4x_hdmi;
388
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
389
		limit = &intel_limits_g4x_sdvo;
390
	} else /* The option is for other outputs */
391
		limit = &intel_limits_i9xx_sdvo;
392 393 394 395

	return limit;
}

396
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
397 398 399 400
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

401
	if (HAS_PCH_SPLIT(dev))
402
		limit = intel_ironlake_limit(crtc, refclk);
403
	else if (IS_G4X(dev)) {
404
		limit = intel_g4x_limit(crtc);
405
	} else if (IS_PINEVIEW(dev)) {
406
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
407
			limit = &intel_limits_pineview_lvds;
408
		else
409
			limit = &intel_limits_pineview_sdvo;
410
	} else if (IS_VALLEYVIEW(dev)) {
411
		limit = &intel_limits_vlv;
412 413 414 415 416
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
417 418
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419
			limit = &intel_limits_i8xx_lvds;
420
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
421
			limit = &intel_limits_i8xx_dvo;
422 423
		else
			limit = &intel_limits_i8xx_dac;
J
Jesse Barnes 已提交
424 425 426 427
	}
	return limit;
}

428 429
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
430
{
431 432
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
433 434
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
435 436
}

437 438 439 440 441
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

442
static void i9xx_clock(int refclk, intel_clock_t *clock)
443
{
444
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
445
	clock->p = clock->p1 * clock->p2;
446 447
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
J
Jesse Barnes 已提交
448 449
}

450
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
451 452 453 454 455
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

456 457 458
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
459
{
460 461
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
462
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
463
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
464
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
465
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
466
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
467
		INTELPllInvalid("m1 out of range\n");
468 469 470 471 472 473 474 475 476 477 478 479

	if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
		if (clock->m1 <= clock->m2)
			INTELPllInvalid("m1 <= m2\n");

	if (!IS_VALLEYVIEW(dev)) {
		if (clock->p < limit->p.min || limit->p.max < clock->p)
			INTELPllInvalid("p out of range\n");
		if (clock->m < limit->m.min || limit->m.max < clock->m)
			INTELPllInvalid("m out of range\n");
	}

J
Jesse Barnes 已提交
480
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
481
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
482 483 484 485
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
486
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
487 488 489 490

	return true;
}

491
static bool
492
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
493 494
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
J
Jesse Barnes 已提交
495 496 497 498 499
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

500
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
501
		/*
502 503 504
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
505
		 */
506
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
507 508 509 510 511 512 513 514 515 516
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

517
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
518

519 520 521 522
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
523
			if (clock.m2 >= clock.m1)
524 525 526 527 528
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
529 530
					int this_err;

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
553 554 555
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
556 557 558 559 560
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

561
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
562
		/*
563 564 565
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
566
		 */
567
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
568 569 570 571 572 573 574 575 576 577
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

578
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
579

580 581 582 583 584 585 586 587
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
588 589
					int this_err;

590
					pineview_clock(refclk, &clock);
591 592
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
593
						continue;
594 595 596
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
597 598 599 600 601 602 603 604 605 606 607 608 609 610

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

611
static bool
612 613 614
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
615 616 617 618 619
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
620 621
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
622 623 624
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
625
		if (intel_is_dual_link_lvds(dev))
626 627 628 629 630 631 632 633 634 635 636 637
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
638
	/* based on hardware requirement, prefer smaller n to precision */
639
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
640
		/* based on hardware requirement, prefere larger m1,m2 */
641 642 643 644 645 646 647 648
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

649
					i9xx_clock(refclk, &clock);
650 651
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
652
						continue;
653 654

					this_err = abs(clock.dot - target);
655 656 657 658 659 660 661 662 663 664
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
665 666 667
	return found;
}

668
static bool
669 670 671
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
672
{
673
	struct drm_device *dev = crtc->dev;
674
	intel_clock_t clock;
675
	unsigned int bestppm = 1000000;
676 677
	/* min update 19.2 MHz */
	int max_n = min(limit->n.max, refclk / 19200);
678
	bool found = false;
679

680 681 682
	target *= 5; /* fast clock */

	memset(best_clock, 0, sizeof(*best_clock));
683 684

	/* based on hardware requirement, prefer smaller n to precision */
685
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
686
		for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
687
			for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
688
			     clock.p2 -= clock.p2 > 10 ? 2 : 1) {
689
				clock.p = clock.p1 * clock.p2;
690
				/* based on hardware requirement, prefer bigger m1,m2 values */
691
				for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
692 693
					unsigned int ppm, diff;

694 695 696 697
					clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
								     refclk * clock.m1);

					vlv_clock(refclk, &clock);
698

699 700
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
701 702
						continue;

703 704 705 706
					diff = abs(clock.dot - target);
					ppm = div_u64(1000000ULL * diff, target);

					if (ppm < 100 && clock.p > best_clock->p) {
707
						bestppm = 0;
708
						*best_clock = clock;
709
						found = true;
710
					}
711

712
					if (bestppm >= 10 && ppm < bestppm - 10) {
713
						bestppm = ppm;
714
						*best_clock = clock;
715
						found = true;
716 717 718 719 720 721
					}
				}
			}
		}
	}

722
	return found;
723
}
724

725 726 727 728 729 730 731
bool intel_crtc_active(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Be paranoid as we can arrive here with only partial
	 * state retrieved from the hardware during setup.
	 *
732
	 * We can ditch the adjusted_mode.crtc_clock check as soon
733 734 735 736 737 738
	 * as Haswell has gained clock readout/fastboot support.
	 *
	 * We can ditch the crtc->fb check as soon as we can
	 * properly reconstruct framebuffers.
	 */
	return intel_crtc->active && crtc->fb &&
739
		intel_crtc->config.adjusted_mode.crtc_clock;
740 741
}

P
Paulo Zanoni 已提交
742 743 744 745 746 747
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

748
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
749 750
}

751 752 753 754 755 756 757 758 759 760 761
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

762 763 764 765 766 767 768 769 770
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
771
{
772
	struct drm_i915_private *dev_priv = dev->dev_private;
773
	int pipestat_reg = PIPESTAT(pipe);
774

775 776 777 778 779
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

796
	/* Wait for vblank interrupt bit to set */
797 798 799
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
800 801 802
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPEDSL(pipe);
	u32 line1, line2;
	u32 line_mask;

	if (IS_GEN2(dev))
		line_mask = DSL_LINEMASK_GEN2;
	else
		line_mask = DSL_LINEMASK_GEN3;

	line1 = I915_READ(reg) & line_mask;
	mdelay(5);
	line2 = I915_READ(reg) & line_mask;

	return line1 == line2;
}

822 823
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
824 825 826 827 828 829 830
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
831 832 833 834 835 836
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
837
 *
838
 */
839
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
840 841
{
	struct drm_i915_private *dev_priv = dev->dev_private;
842 843
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
844 845

	if (INTEL_INFO(dev)->gen >= 4) {
846
		int reg = PIPECONF(cpu_transcoder);
847 848

		/* Wait for the Pipe State to go off */
849 850
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
851
			WARN(1, "pipe_off wait timed out\n");
852 853
	} else {
		/* Wait for the display line to settle */
854
		if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
855
			WARN(1, "pipe_off wait timed out\n");
856
	}
J
Jesse Barnes 已提交
857 858
}

859 860 861 862 863 864 865 866 867 868 869 870
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
899 900 901 902 903
	}

	return I915_READ(SDEISR) & bit;
}

904 905 906 907 908 909
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
910 911
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state)
912 913 914 915 916 917 918 919 920 921 922 923 924
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}

925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
/* XXX: the dsi pll is shared between MIPI DSI ports */
static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
{
	u32 val;
	bool cur_state;

	mutex_lock(&dev_priv->dpio_lock);
	val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	cur_state = val & DSI_PLL_VCO_EN;
	WARN(cur_state != state,
	     "DSI PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)

943
struct intel_shared_dpll *
944 945 946 947
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

948
	if (crtc->config.shared_dpll < 0)
949 950
		return NULL;

951
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
952 953
}

954
/* For ILK+ */
955 956 957
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state)
958 959
{
	bool cur_state;
960
	struct intel_dpll_hw_state hw_state;
961

E
Eugeni Dodonov 已提交
962 963 964 965 966
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

967
	if (WARN (!pll,
968
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
969 970
		return;

971
	cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
972
	WARN(cur_state != state,
973 974
	     "%s assertion failure (expected %s, current %s)\n",
	     pll->name, state_string(state), state_string(cur_state));
975 976 977 978 979 980 981 982
}

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
983 984
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
985

P
Paulo Zanoni 已提交
986 987
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
988
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
989
		val = I915_READ(reg);
990
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
991 992 993 994 995
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1010 1011 1012
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1030
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1031
	if (HAS_DDI(dev_priv->dev))
1032 1033
		return;

1034 1035 1036 1037 1038
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

1039 1040
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
1041 1042 1043
{
	int reg;
	u32 val;
1044
	bool cur_state;
1045 1046 1047

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
1048 1049 1050 1051
	cur_state = !!(val & FDI_RX_PLL_ENABLE);
	WARN(cur_state != state,
	     "FDI RX PLL assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
1052 1053
}

1054 1055 1056 1057 1058 1059
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1060
	bool locked = true;
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1080
	     pipe_name(pipe));
1081 1082
}

1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
static void assert_cursor(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	struct drm_device *dev = dev_priv->dev;
	bool cur_state;

	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
		cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
	else if (IS_845G(dev) || IS_I865G(dev))
		cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
		cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;

	WARN(cur_state != state,
	     "cursor on pipe %c assertion failure (expected %s, current %s)\n",
	     pipe_name(pipe), state_string(state), state_string(cur_state));
}
#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)

1103 1104
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1105 1106 1107
{
	int reg;
	u32 val;
1108
	bool cur_state;
1109 1110
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1111

1112 1113 1114 1115
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1116 1117
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1118 1119 1120 1121 1122 1123 1124
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1125 1126
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1127
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1128 1129
}

1130 1131
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1132 1133 1134
{
	int reg;
	u32 val;
1135
	bool cur_state;
1136 1137 1138

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1139 1140 1141 1142
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1143 1144
}

1145 1146 1147
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1148 1149 1150
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1151
	struct drm_device *dev = dev_priv->dev;
1152 1153 1154 1155
	int reg, i;
	u32 val;
	int cur_pipe;

1156 1157
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1158 1159 1160 1161 1162
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1163
		return;
1164
	}
1165

1166
	/* Need to check both planes against the pipe */
1167
	for_each_pipe(i) {
1168 1169 1170 1171 1172
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1173 1174
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1175 1176 1177
	}
}

1178 1179 1180
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1181
	struct drm_device *dev = dev_priv->dev;
1182 1183 1184
	int reg, i;
	u32 val;

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
	if (IS_VALLEYVIEW(dev)) {
		for (i = 0; i < dev_priv->num_plane; i++) {
			reg = SPCNTR(pipe, i);
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
			     sprite_name(pipe, i), pipe_name(pipe));
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
1195
		val = I915_READ(reg);
1196
		WARN((val & SPRITE_ENABLE),
1197
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1198 1199 1200
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1201
		val = I915_READ(reg);
1202
		WARN((val & DVS_ENABLE),
1203
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1204
		     plane_name(pipe), pipe_name(pipe));
1205 1206 1207
	}
}

1208 1209 1210 1211 1212
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1213 1214 1215 1216 1217
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1218 1219 1220 1221 1222 1223
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1224 1225
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1226 1227 1228 1229 1230
{
	int reg;
	u32 val;
	bool enabled;

1231
	reg = PCH_TRANSCONF(pipe);
1232 1233
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1234 1235 1236
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1237 1238
}

1239 1240
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1257 1258 1259
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1260
	if ((val & SDVO_ENABLE) == 0)
1261 1262 1263
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1264
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1265 1266
			return false;
	} else {
1267
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1304
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1305
				   enum pipe pipe, int reg, u32 port_sel)
1306
{
1307
	u32 val = I915_READ(reg);
1308
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1309
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1310
	     reg, pipe_name(pipe));
1311

1312 1313
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1314
	     "IBX PCH dp port still using transcoder B\n");
1315 1316 1317 1318 1319
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1320
	u32 val = I915_READ(reg);
1321
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1322
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1323
	     reg, pipe_name(pipe));
1324

1325
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1326
	     && (val & SDVO_PIPE_B_SELECT),
1327
	     "IBX PCH hdmi port still using transcoder B\n");
1328 1329 1330 1331 1332 1333 1334 1335
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1336 1337 1338
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1339 1340 1341

	reg = PCH_ADPA;
	val = I915_READ(reg);
1342
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1343
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1344
	     pipe_name(pipe));
1345 1346 1347

	reg = PCH_LVDS;
	val = I915_READ(reg);
1348
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1349
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1350
	     pipe_name(pipe));
1351

1352 1353 1354
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1355 1356
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
static void intel_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_VALLEYVIEW(dev))
		return;

	/*
	 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
	 *  6.	De-assert cmn_reset/side_reset. Same as VLV X0.
	 *   a.	GUnit 0x2110 bit[0] set to 1 (def 0)
	 *   b.	The other bits such as sfr settings / modesel may all be set
	 *      to 0.
	 *
	 * This should only be done on init and resume from S3 with both
	 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
	 */
	I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
}

1377
static void vlv_enable_pll(struct intel_crtc *crtc)
1378
{
1379 1380 1381 1382
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1383

1384
	assert_pipe_disabled(dev_priv, crtc->pipe);
1385 1386 1387 1388 1389 1390

	/* No really, not for ILK+ */
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1391
		assert_panel_unlocked(dev_priv, crtc->pipe);
1392

1393 1394 1395 1396 1397 1398 1399 1400 1401
	I915_WRITE(reg, dpll);
	POSTING_READ(reg);
	udelay(150);

	if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);

	I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
	POSTING_READ(DPLL_MD(crtc->pipe));
1402 1403

	/* We do this three times for luck */
1404
	I915_WRITE(reg, dpll);
1405 1406
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1407
	I915_WRITE(reg, dpll);
1408 1409
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1410
	I915_WRITE(reg, dpll);
1411 1412 1413 1414
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

1415
static void i9xx_enable_pll(struct intel_crtc *crtc)
1416
{
1417 1418 1419 1420
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1421

1422
	assert_pipe_disabled(dev_priv, crtc->pipe);
1423

1424
	/* No really, not for ILK+ */
1425
	BUG_ON(dev_priv->info->gen >= 5);
1426 1427

	/* PLL is protected by panel, make sure we can write it */
1428 1429
	if (IS_MOBILE(dev) && !IS_I830(dev))
		assert_panel_unlocked(dev_priv, crtc->pipe);
1430

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
	I915_WRITE(reg, dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(reg);
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		I915_WRITE(DPLL_MD(crtc->pipe),
			   crtc->config.dpll_hw_state.dpll_md);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(reg, dpll);
	}
1448 1449

	/* We do this three times for luck */
1450
	I915_WRITE(reg, dpll);
1451 1452
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1453
	I915_WRITE(reg, dpll);
1454 1455
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1456
	I915_WRITE(reg, dpll);
1457 1458 1459 1460 1461
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
1462
 * i9xx_disable_pll - disable a PLL
1463 1464 1465 1466 1467 1468 1469
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
1470
static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1471 1472 1473 1474 1475 1476 1477 1478
{
	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1479 1480
	I915_WRITE(DPLL(pipe), 0);
	POSTING_READ(DPLL(pipe));
1481 1482
}

1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 val = 0;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	/* Leave integrated clock source enabled */
	if (pipe == PIPE_B)
		val = DPLL_INTEGRATED_CRI_CLK_VLV;
	I915_WRITE(DPLL(pipe), val);
	POSTING_READ(DPLL(pipe));
}

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1511
/**
D
Daniel Vetter 已提交
1512
 * ironlake_enable_shared_dpll - enable PCH PLL
1513 1514 1515 1516 1517 1518
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1519
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1520
{
1521 1522
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1523

1524
	/* PCH PLLs only available on ILK, SNB and IVB */
1525
	BUG_ON(dev_priv->info->gen < 5);
1526
	if (WARN_ON(pll == NULL))
1527 1528 1529 1530
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1531

1532 1533
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1534
		      crtc->base.base.id);
1535

1536 1537
	if (pll->active++) {
		WARN_ON(!pll->on);
1538
		assert_shared_dpll_enabled(dev_priv, pll);
1539 1540
		return;
	}
1541
	WARN_ON(pll->on);
1542

1543
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1544
	pll->enable(dev_priv, pll);
1545
	pll->on = true;
1546 1547
}

1548
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1549
{
1550 1551
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1552

1553 1554
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1555
	if (WARN_ON(pll == NULL))
1556
	       return;
1557

1558 1559
	if (WARN_ON(pll->refcount == 0))
		return;
1560

1561 1562
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1563
		      crtc->base.base.id);
1564

1565
	if (WARN_ON(pll->active == 0)) {
1566
		assert_shared_dpll_disabled(dev_priv, pll);
1567 1568 1569
		return;
	}

1570
	assert_shared_dpll_enabled(dev_priv, pll);
1571
	WARN_ON(!pll->on);
1572
	if (--pll->active)
1573
		return;
1574

1575
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1576
	pll->disable(dev_priv, pll);
1577
	pll->on = false;
1578 1579
}

1580 1581
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1582
{
1583
	struct drm_device *dev = dev_priv->dev;
1584
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1585
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1586
	uint32_t reg, val, pipeconf_val;
1587 1588 1589 1590 1591

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1592
	assert_shared_dpll_enabled(dev_priv,
1593
				   intel_crtc_to_shared_dpll(intel_crtc));
1594 1595 1596 1597 1598

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1599 1600 1601 1602 1603 1604 1605
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1606
	}
1607

1608
	reg = PCH_TRANSCONF(pipe);
1609
	val = I915_READ(reg);
1610
	pipeconf_val = I915_READ(PIPECONF(pipe));
1611 1612 1613 1614 1615 1616

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1617 1618
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1619
	}
1620 1621 1622

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1623 1624 1625 1626 1627
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1628 1629 1630
	else
		val |= TRANS_PROGRESSIVE;

1631 1632
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1633
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1634 1635
}

1636
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1637
				      enum transcoder cpu_transcoder)
1638
{
1639 1640 1641 1642 1643 1644
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1645
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1646
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1647

1648 1649
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1650
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1651 1652
	I915_WRITE(_TRANSA_CHICKEN2, val);

1653
	val = TRANS_ENABLE;
1654
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1655

1656 1657
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1658
		val |= TRANS_INTERLACED;
1659 1660 1661
	else
		val |= TRANS_PROGRESSIVE;

1662 1663
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1664
		DRM_ERROR("Failed to enable PCH transcoder\n");
1665 1666
}

1667 1668
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1669
{
1670 1671
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1672 1673 1674 1675 1676

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1677 1678 1679
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1680
	reg = PCH_TRANSCONF(pipe);
1681 1682 1683 1684 1685
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1686
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1687 1688 1689 1690 1691 1692 1693 1694

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1695 1696
}

1697
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1698 1699 1700
{
	u32 val;

1701
	val = I915_READ(LPT_TRANSCONF);
1702
	val &= ~TRANS_ENABLE;
1703
	I915_WRITE(LPT_TRANSCONF, val);
1704
	/* wait for PCH transcoder off, transcoder state */
1705
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1706
		DRM_ERROR("Failed to disable PCH transcoder\n");
1707 1708 1709

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1710
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1711
	I915_WRITE(_TRANSA_CHICKEN2, val);
1712 1713
}

1714
/**
1715
 * intel_enable_pipe - enable a pipe, asserting requirements
1716 1717
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1718
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1719 1720 1721 1722 1723 1724 1725 1726 1727
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1728
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1729
			      bool pch_port, bool dsi)
1730
{
1731 1732
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1733
	enum pipe pch_transcoder;
1734 1735 1736
	int reg;
	u32 val;

1737
	assert_planes_disabled(dev_priv, pipe);
1738
	assert_cursor_disabled(dev_priv, pipe);
1739 1740
	assert_sprites_disabled(dev_priv, pipe);

1741
	if (HAS_PCH_LPT(dev_priv->dev))
1742 1743 1744 1745
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1746 1747 1748 1749 1750 1751
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
1752 1753 1754 1755
		if (dsi)
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
1756 1757 1758
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1759
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1760 1761
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1762 1763 1764
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1765

1766
	reg = PIPECONF(cpu_transcoder);
1767
	val = I915_READ(reg);
1768 1769 1770 1771
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1772 1773 1774 1775
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1776
 * intel_disable_pipe - disable a pipe, asserting requirements
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1790 1791
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1792 1793 1794 1795 1796 1797 1798 1799
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1800
	assert_cursor_disabled(dev_priv, pipe);
1801
	assert_sprites_disabled(dev_priv, pipe);
1802 1803 1804 1805 1806

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1807
	reg = PIPECONF(cpu_transcoder);
1808
	val = I915_READ(reg);
1809 1810 1811 1812
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1813 1814 1815
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1816 1817 1818 1819
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1820 1821
void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
			       enum plane plane)
1822
{
1823 1824 1825 1826
	u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);

	I915_WRITE(reg, I915_READ(reg));
	POSTING_READ(reg);
1827 1828
}

1829
/**
1830
 * intel_enable_primary_plane - enable the primary plane on a given pipe
1831 1832 1833 1834 1835 1836
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
1837 1838
static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
				       enum plane plane, enum pipe pipe)
1839
{
1840 1841
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1842 1843 1844 1845 1846 1847
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

1848
	WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
1849

1850
	intel_crtc->primary_enabled = true;
1851

1852 1853
	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1854 1855 1856 1857
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1858
	intel_flush_primary_plane(dev_priv, plane);
1859 1860 1861 1862
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1863
 * intel_disable_primary_plane - disable the primary plane
1864 1865 1866 1867 1868 1869
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
1870 1871
static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
					enum plane plane, enum pipe pipe)
1872
{
1873 1874
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1875 1876 1877
	int reg;
	u32 val;

1878
	WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
1879

1880
	intel_crtc->primary_enabled = false;
1881

1882 1883
	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1884 1885 1886 1887
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1888
	intel_flush_primary_plane(dev_priv, plane);
1889 1890 1891
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1892 1893 1894 1895 1896 1897 1898 1899 1900
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1901
int
1902
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1903
			   struct drm_i915_gem_object *obj,
1904
			   struct intel_ring_buffer *pipelined)
1905
{
1906
	struct drm_i915_private *dev_priv = dev->dev_private;
1907 1908 1909
	u32 alignment;
	int ret;

1910
	switch (obj->tiling_mode) {
1911
	case I915_TILING_NONE:
1912 1913
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1914
		else if (INTEL_INFO(dev)->gen >= 4)
1915 1916 1917
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1918 1919 1920 1921 1922 1923
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1924
		WARN(1, "Y tiled bo slipped through, driver bug!\n");
1925 1926 1927 1928 1929
		return -EINVAL;
	default:
		BUG();
	}

1930 1931 1932 1933 1934 1935 1936 1937
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1938
	dev_priv->mm.interruptible = false;
1939
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1940
	if (ret)
1941
		goto err_interruptible;
1942 1943 1944 1945 1946 1947

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1948
	ret = i915_gem_object_get_fence(obj);
1949 1950
	if (ret)
		goto err_unpin;
1951

1952
	i915_gem_object_pin_fence(obj);
1953

1954
	dev_priv->mm.interruptible = true;
1955
	return 0;
1956 1957

err_unpin:
1958
	i915_gem_object_unpin_from_display_plane(obj);
1959 1960
err_interruptible:
	dev_priv->mm.interruptible = true;
1961
	return ret;
1962 1963
}

1964 1965 1966
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
1967
	i915_gem_object_unpin_from_display_plane(obj);
1968 1969
}

1970 1971
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
1972 1973 1974 1975
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
1976
{
1977 1978
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
1979

1980 1981
		tile_rows = *y / 8;
		*y %= 8;
1982

1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
1995 1996
}

1997 1998
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1999 2000 2001 2002 2003
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2004
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2005
	int plane = intel_crtc->plane;
2006
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2007
	u32 dspcntr;
2008
	u32 reg;
J
Jesse Barnes 已提交
2009 2010 2011 2012 2013 2014

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
2015
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
2016 2017 2018 2019 2020 2021
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2022 2023
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2024 2025
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2026 2027
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2028 2029
		dspcntr |= DISPPLANE_8BPP;
		break;
2030 2031 2032
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2033
		break;
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2052 2053
		break;
	default:
2054
		BUG();
J
Jesse Barnes 已提交
2055
	}
2056

2057
	if (INTEL_INFO(dev)->gen >= 4) {
2058
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2059 2060 2061 2062 2063
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2064 2065 2066
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

2067
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2068

2069
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2070

2071 2072
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2073 2074 2075
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2076 2077
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2078
		intel_crtc->dspaddr_offset = linear_offset;
2079
	}
2080

2081 2082 2083
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2084
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2085
	if (INTEL_INFO(dev)->gen >= 4) {
2086
		I915_MODIFY_DISPBASE(DSPSURF(plane),
2087
				     i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2088
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2089
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2090
	} else
2091
		I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
2092
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2093

2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2106
	unsigned long linear_offset;
2107 2108 2109 2110 2111 2112
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2113
	case 2:
2114 2115
		break;
	default:
2116
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2127 2128
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2129 2130
		dspcntr |= DISPPLANE_8BPP;
		break;
2131 2132
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2133
		break;
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2149 2150
		break;
	default:
2151
		BUG();
2152 2153 2154 2155 2156 2157 2158
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

2159 2160 2161 2162
	if (IS_HASWELL(dev))
		dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
	else
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2163 2164 2165

	I915_WRITE(reg, dspcntr);

2166
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2167
	intel_crtc->dspaddr_offset =
2168 2169 2170
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2171
	linear_offset -= intel_crtc->dspaddr_offset;
2172

2173 2174 2175
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2176
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2177
	I915_MODIFY_DISPBASE(DSPSURF(plane),
2178
			     i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2179 2180 2181 2182 2183 2184
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2198 2199
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2200
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2201

2202
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2203 2204
}

2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2293
static int
2294
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2295
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2296 2297
{
	struct drm_device *dev = crtc->dev;
2298
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2299
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2300
	struct drm_framebuffer *old_fb;
2301
	int ret;
J
Jesse Barnes 已提交
2302 2303

	/* no fb bound */
2304
	if (!fb) {
2305
		DRM_ERROR("No FB bound\n");
2306 2307 2308
		return 0;
	}

2309
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2310 2311 2312
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2313
		return -EINVAL;
J
Jesse Barnes 已提交
2314 2315
	}

2316
	mutex_lock(&dev->struct_mutex);
2317
	ret = intel_pin_and_fence_fb_obj(dev,
2318
					 to_intel_framebuffer(fb)->obj,
2319
					 NULL);
2320 2321
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2322
		DRM_ERROR("pin & fence failed\n");
2323 2324
		return ret;
	}
J
Jesse Barnes 已提交
2325

2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
	/*
	 * Update pipe size and adjust fitter if needed: the reason for this is
	 * that in compute_mode_changes we check the native mode (not the pfit
	 * mode) to see if we can flip rather than do a full mode set. In the
	 * fastboot case, we'll flip, but if we don't update the pipesrc and
	 * pfit state, we'll end up with a big fb scanned out into the wrong
	 * sized surface.
	 *
	 * To fix this properly, we need to hoist the checks up into
	 * compute_mode_changes (or above), check the actual pfit state and
	 * whether the platform allows pfit disable with pipe active, and only
	 * then update the pipesrc and pfit state, even on the flip path.
	 */
2339
	if (i915_fastboot) {
2340 2341 2342
		const struct drm_display_mode *adjusted_mode =
			&intel_crtc->config.adjusted_mode;

2343
		I915_WRITE(PIPESRC(intel_crtc->pipe),
2344 2345
			   ((adjusted_mode->crtc_hdisplay - 1) << 16) |
			   (adjusted_mode->crtc_vdisplay - 1));
2346
		if (!intel_crtc->config.pch_pfit.enabled &&
2347 2348 2349 2350 2351 2352 2353 2354
		    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
		     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
			I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
		}
	}

2355
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2356
	if (ret) {
2357
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2358
		mutex_unlock(&dev->struct_mutex);
2359
		DRM_ERROR("failed to update base address\n");
2360
		return ret;
J
Jesse Barnes 已提交
2361
	}
2362

2363 2364
	old_fb = crtc->fb;
	crtc->fb = fb;
2365 2366
	crtc->x = x;
	crtc->y = y;
2367

2368
	if (old_fb) {
2369 2370
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2371
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2372
	}
2373

2374
	intel_update_fbc(dev);
R
Rodrigo Vivi 已提交
2375
	intel_edp_psr_update(dev);
2376
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2377

2378
	intel_crtc_update_sarea_pos(crtc, x, y);
2379 2380

	return 0;
J
Jesse Barnes 已提交
2381 2382
}

2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2394
	if (IS_IVYBRIDGE(dev)) {
2395 2396
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2397 2398 2399
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2400
	}
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2417 2418 2419 2420 2421

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2422 2423
}

2424
static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
2425
{
2426 2427
	return crtc->base.enabled && crtc->active &&
		crtc->config.has_pch_encoder;
2428 2429
}

2430 2431 2432 2433 2434 2435 2436 2437 2438
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2439 2440 2441 2442 2443 2444 2445
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2456 2457 2458 2459 2460 2461 2462
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2463
	int plane = intel_crtc->plane;
2464
	u32 reg, temp, tries;
2465

2466 2467 2468 2469
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2470 2471
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2472 2473
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2474 2475
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2476 2477
	I915_WRITE(reg, temp);
	I915_READ(reg);
2478 2479
	udelay(150);

2480
	/* enable CPU FDI TX and PCH FDI RX */
2481 2482
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2483 2484
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2485 2486
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2487
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2488

2489 2490
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2491 2492
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2493 2494 2495
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2496 2497
	udelay(150);

2498
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2499 2500 2501
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2502

2503
	reg = FDI_RX_IIR(pipe);
2504
	for (tries = 0; tries < 5; tries++) {
2505
		temp = I915_READ(reg);
2506 2507 2508 2509
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2510
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2511 2512 2513
			break;
		}
	}
2514
	if (tries == 5)
2515
		DRM_ERROR("FDI train 1 fail!\n");
2516 2517

	/* Train 2 */
2518 2519
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2520 2521
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2522
	I915_WRITE(reg, temp);
2523

2524 2525
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2526 2527
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2528
	I915_WRITE(reg, temp);
2529

2530 2531
	POSTING_READ(reg);
	udelay(150);
2532

2533
	reg = FDI_RX_IIR(pipe);
2534
	for (tries = 0; tries < 5; tries++) {
2535
		temp = I915_READ(reg);
2536 2537 2538
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2539
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2540 2541 2542 2543
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2544
	if (tries == 5)
2545
		DRM_ERROR("FDI train 2 fail!\n");
2546 2547

	DRM_DEBUG_KMS("FDI train done\n");
2548

2549 2550
}

2551
static const int snb_b_fdi_train_param[] = {
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2565
	u32 reg, temp, i, retry;
2566

2567 2568
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2569 2570
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2571 2572
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2573 2574 2575
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2576 2577
	udelay(150);

2578
	/* enable CPU FDI TX and PCH FDI RX */
2579 2580
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2581 2582
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2583 2584 2585 2586 2587
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2588
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2589

2590 2591 2592
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2593 2594
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2595 2596 2597 2598 2599 2600 2601
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2602 2603 2604
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2605 2606
	udelay(150);

2607
	for (i = 0; i < 4; i++) {
2608 2609
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2610 2611
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2612 2613 2614
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2615 2616
		udelay(500);

2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2627
		}
2628 2629
		if (retry < 5)
			break;
2630 2631
	}
	if (i == 4)
2632
		DRM_ERROR("FDI train 1 fail!\n");
2633 2634

	/* Train 2 */
2635 2636
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2637 2638 2639 2640 2641 2642 2643
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2644
	I915_WRITE(reg, temp);
2645

2646 2647
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2648 2649 2650 2651 2652 2653 2654
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2655 2656 2657
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2658 2659
	udelay(150);

2660
	for (i = 0; i < 4; i++) {
2661 2662
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2663 2664
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2665 2666 2667
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2668 2669
		udelay(500);

2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2680
		}
2681 2682
		if (retry < 5)
			break;
2683 2684
	}
	if (i == 4)
2685
		DRM_ERROR("FDI train 2 fail!\n");
2686 2687 2688 2689

	DRM_DEBUG_KMS("FDI train done.\n");
}

2690 2691 2692 2693 2694 2695 2696
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2697
	u32 reg, temp, i, j;
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2710 2711 2712
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2713 2714 2715 2716 2717 2718 2719 2720
	/* Try each vswing and preemphasis setting twice before moving on */
	for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
		/* disable first in case we need to retry */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
		temp &= ~FDI_TX_ENABLE;
		I915_WRITE(reg, temp);
2721

2722 2723 2724 2725 2726 2727
		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_AUTO;
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp &= ~FDI_RX_ENABLE;
		I915_WRITE(reg, temp);
2728

2729
		/* enable CPU FDI TX and PCH FDI RX */
2730 2731
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2732 2733 2734
		temp &= ~FDI_DP_PORT_WIDTH_MASK;
		temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
		temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2735
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2736 2737 2738
		temp |= snb_b_fdi_train_param[j/2];
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_TX_ENABLE);
2739

2740 2741
		I915_WRITE(FDI_RX_MISC(pipe),
			   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2742

2743
		reg = FDI_RX_CTL(pipe);
2744
		temp = I915_READ(reg);
2745 2746 2747
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_RX_ENABLE);
2748

2749 2750
		POSTING_READ(reg);
		udelay(1); /* should be 0.5us */
2751

2752 2753 2754 2755
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2756

2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
			if (temp & FDI_RX_BIT_LOCK ||
			    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
					      i);
				break;
			}
			udelay(1); /* should be 0.5us */
		}
		if (i == 4) {
			DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
			continue;
		}
2770

2771
		/* Train 2 */
2772 2773
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2774 2775 2776 2777 2778 2779 2780 2781
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
		I915_WRITE(reg, temp);

		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2782 2783 2784
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2785
		udelay(2); /* should be 1.5us */
2786

2787 2788 2789 2790
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2791

2792 2793 2794 2795 2796 2797 2798 2799
			if (temp & FDI_RX_SYMBOL_LOCK ||
			    (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
					      i);
				goto train_done;
			}
			udelay(2); /* should be 1.5us */
2800
		}
2801 2802
		if (i == 4)
			DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
2803 2804
	}

2805
train_done:
2806 2807 2808
	DRM_DEBUG_KMS("FDI train done.\n");
}

2809
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2810
{
2811
	struct drm_device *dev = intel_crtc->base.dev;
2812 2813
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2814
	u32 reg, temp;
J
Jesse Barnes 已提交
2815

2816

2817
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2818 2819
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2820 2821
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2822
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2823 2824 2825
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2826 2827 2828
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2829 2830 2831 2832
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2833 2834
	udelay(200);

2835 2836 2837 2838 2839
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2840

2841 2842
		POSTING_READ(reg);
		udelay(100);
2843
	}
2844 2845
}

2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2892
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2893 2894 2895 2896 2897 2898
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2899 2900 2901
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2921
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2922 2923 2924 2925 2926 2927
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2928 2929 2930 2931
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2932
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2933 2934 2935
	unsigned long flags;
	bool pending;

2936 2937
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2938 2939 2940 2941 2942 2943 2944 2945 2946
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2947 2948
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2949
	struct drm_device *dev = crtc->dev;
2950
	struct drm_i915_private *dev_priv = dev->dev_private;
2951 2952 2953 2954

	if (crtc->fb == NULL)
		return;

2955 2956
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2957 2958 2959
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2960 2961 2962
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2963 2964
}

2965 2966 2967 2968 2969
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2970
	int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
2971 2972 2973
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2974 2975
	mutex_lock(&dev_priv->dpio_lock);

2976 2977 2978 2979 2980 2981 2982
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2983 2984 2985
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2986 2987

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
2988
	if (clock == 20000) {
2989 2990 2991 2992 2993
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
2994 2995
		 * but the adjusted_mode->crtc_clock in in KHz. To get the
		 * divisors, it is necessary to divide one by another, so we
2996 2997 2998 2999 3000 3001 3002
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

3003
		desired_divisor = (iclk_virtual_root_freq / clock);
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3019
			clock,
3020 3021 3022 3023 3024 3025
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
3026
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3027 3028 3029 3030 3031 3032
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3033
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3034 3035

	/* Program SSCAUXDIV */
3036
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3037 3038
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3039
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3040 3041

	/* Enable modulator and associated divider */
3042
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3043
	temp &= ~SBI_SSCCTL_DISABLE;
3044
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3045 3046 3047 3048 3049

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3050 3051

	mutex_unlock(&dev_priv->dpio_lock);
3052 3053
}

3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		break;
	case PIPE_B:
		if (intel_crtc->config.fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		break;
	case PIPE_C:
		cpt_enable_fdi_bc_bifurcation(dev);

		break;
	default:
		BUG();
	}
}

3120 3121 3122 3123 3124 3125 3126 3127 3128
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3129 3130 3131 3132 3133
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3134
	u32 reg, temp;
3135

3136
	assert_pch_transcoder_disabled(dev_priv, pipe);
3137

3138 3139 3140
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);

3141 3142 3143 3144 3145
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3146
	/* For PCH output, training FDI link */
3147
	dev_priv->display.fdi_link_train(crtc);
3148

3149 3150
	/* We need to program the right clock selection before writing the pixel
	 * mutliplier into the DPLL. */
3151
	if (HAS_PCH_CPT(dev)) {
3152
		u32 sel;
3153

3154
		temp = I915_READ(PCH_DPLL_SEL);
3155 3156
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
3157
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
3158 3159 3160
			temp |= sel;
		else
			temp &= ~sel;
3161 3162
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3163

3164 3165 3166 3167 3168 3169 3170 3171 3172
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);

3173 3174
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3175
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3176

3177
	intel_fdi_normal_train(crtc);
3178

3179 3180
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3181 3182
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3183
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3184 3185 3186
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3187 3188
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3189 3190
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3191
		temp |= bpc << 9; /* same format but at 11:9 */
3192 3193

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3194
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3195
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3196
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3197 3198 3199

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3200
			temp |= TRANS_DP_PORT_SEL_B;
3201 3202
			break;
		case PCH_DP_C:
3203
			temp |= TRANS_DP_PORT_SEL_C;
3204 3205
			break;
		case PCH_DP_D:
3206
			temp |= TRANS_DP_PORT_SEL_D;
3207 3208
			break;
		default:
3209
			BUG();
3210
		}
3211

3212
		I915_WRITE(reg, temp);
3213
	}
3214

3215
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3216 3217
}

P
Paulo Zanoni 已提交
3218 3219 3220 3221 3222
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3223
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3224

3225
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3226

3227
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3228

3229
	/* Set transcoder timing. */
3230
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3231

3232
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3233 3234
}

3235
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3236
{
3237
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3238 3239 3240 3241 3242

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3243
		WARN(1, "bad %s refcount\n", pll->name);
3244 3245 3246
		return;
	}

3247 3248 3249 3250 3251
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3252
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3253 3254
}

3255
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
3256
{
3257 3258 3259
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3260 3261

	if (pll) {
3262 3263
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3264
		intel_put_shared_dpll(crtc);
3265 3266
	}

3267 3268
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3269
		i = (enum intel_dpll_id) crtc->pipe;
D
Daniel Vetter 已提交
3270
		pll = &dev_priv->shared_dplls[i];
3271

3272 3273
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3274 3275 3276 3277

		goto found;
	}

D
Daniel Vetter 已提交
3278 3279
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3280 3281 3282 3283 3284

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3285 3286
		if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
			   sizeof(pll->hw_state)) == 0) {
3287
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3288
				      crtc->base.base.id,
3289
				      pll->name, pll->refcount, pll->active);
3290 3291 3292 3293 3294 3295

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3296 3297
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3298
		if (pll->refcount == 0) {
3299 3300
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3301 3302 3303 3304 3305 3306 3307
			goto found;
		}
	}

	return NULL;

found:
3308
	crtc->config.shared_dpll = i;
3309 3310
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3311

3312
	if (pll->active == 0) {
3313 3314 3315
		memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
		       sizeof(pll->hw_state));

3316
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3317
		WARN_ON(pll->on);
3318
		assert_shared_dpll_disabled(dev_priv, pll);
3319

3320
		pll->mode_set(dev_priv, pll);
3321 3322
	}
	pll->refcount++;
3323

3324 3325 3326
	return pll;
}

3327
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3328 3329
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3330
	int dslreg = PIPEDSL(pipe);
3331 3332 3333 3334 3335 3336
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3337
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3338 3339 3340
	}
}

3341 3342 3343 3344 3345 3346
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3347
	if (crtc->config.pch_pfit.enabled) {
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3359 3360 3361
	}
}

3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3384
void hsw_enable_ips(struct intel_crtc *crtc)
3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, IPS_ENABLE);
3397 3398 3399 3400 3401 3402 3403 3404

	/* The bit only becomes 1 in the next vblank, so this wait here is
	 * essentially intel_wait_for_vblank. If we don't have this and don't
	 * wait for vblanks until the end of crtc_enable, then the HW state
	 * readout code will complain that the expected IPS_CTL value is not the
	 * one we read. */
	if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
		DRM_ERROR("Timed out waiting for IPS enable\n");
3405 3406
}

3407
void hsw_disable_ips(struct intel_crtc *crtc)
3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, 0);
	POSTING_READ(IPS_CTL);

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

/** Loads the palette/gamma unit for the CRTC with the prepared values */
static void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
	int i;
	bool reenable_ips = false;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled || !intel_crtc->active)
		return;

	if (!HAS_PCH_SPLIT(dev_priv->dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
	}

	/* use legacy palette for Ironlake */
	if (HAS_PCH_SPLIT(dev))
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
	if (intel_crtc->config.ips_enabled &&
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}

	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
}

3470 3471 3472 3473 3474
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3475
	struct intel_encoder *encoder;
3476 3477 3478
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3479 3480
	WARN_ON(!crtc->enabled);

3481 3482 3483 3484
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3485 3486 3487 3488

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3489
	for_each_encoder_on_crtc(dev, crtc, encoder)
3490 3491
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3492

3493
	if (intel_crtc->config.has_pch_encoder) {
3494 3495 3496
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3497
		ironlake_fdi_pll_enable(intel_crtc);
3498 3499 3500 3501
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3502

3503
	ironlake_pfit_enable(intel_crtc);
3504

3505 3506 3507 3508 3509 3510
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3511
	intel_update_watermarks(crtc);
3512
	intel_enable_pipe(dev_priv, pipe,
3513
			  intel_crtc->config.has_pch_encoder, false);
3514
	intel_enable_primary_plane(dev_priv, plane, pipe);
3515
	intel_enable_planes(crtc);
3516
	intel_crtc_update_cursor(crtc, true);
3517

3518
	if (intel_crtc->config.has_pch_encoder)
3519
		ironlake_pch_enable(crtc);
3520

3521
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3522
	intel_update_fbc(dev);
3523 3524
	mutex_unlock(&dev->struct_mutex);

3525 3526
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3527 3528

	if (HAS_PCH_CPT(dev))
3529
		cpt_verify_modeset(dev, intel_crtc->pipe);
3530 3531 3532 3533 3534 3535 3536 3537 3538 3539

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3540 3541
}

P
Paulo Zanoni 已提交
3542 3543 3544
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
3545
	return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
P
Paulo Zanoni 已提交
3546 3547
}

3548 3549 3550 3551 3552 3553 3554 3555
static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3556
	intel_enable_primary_plane(dev_priv, plane, pipe);
3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
	intel_enable_planes(crtc);
	intel_crtc_update_cursor(crtc, true);

	hsw_enable_ips(intel_crtc);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

	/* FBC must be disabled before disabling the plane on HSW. */
	if (dev_priv->fbc.plane == plane)
		intel_disable_fbc(dev);

	hsw_disable_ips(intel_crtc);

	intel_crtc_update_cursor(crtc, false);
	intel_disable_planes(crtc);
3586
	intel_disable_primary_plane(dev_priv, plane, pipe);
3587 3588
}

3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
/*
 * This implements the workaround described in the "notes" section of the mode
 * set sequence documentation. When going from no pipes or single pipe to
 * multiple pipes, and planes are enabled after the pipe, we need to wait at
 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
 */
static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_crtc *crtc_it, *other_active_crtc = NULL;

	/* We want to get the other_active_crtc only if there's only 1 other
	 * active crtc. */
	list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
		if (!crtc_it->active || crtc_it == crtc)
			continue;

		if (other_active_crtc)
			return;

		other_active_crtc = crtc_it;
	}
	if (!other_active_crtc)
		return;

	intel_wait_for_vblank(dev, other_active_crtc->pipe);
	intel_wait_for_vblank(dev, other_active_crtc->pipe);
}

3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3632 3633 3634 3635 3636

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3637
	if (intel_crtc->config.has_pch_encoder)
3638
		dev_priv->display.fdi_link_train(crtc);
3639 3640 3641 3642 3643

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3644
	intel_ddi_enable_pipe_clock(intel_crtc);
3645

3646
	ironlake_pfit_enable(intel_crtc);
3647 3648 3649 3650 3651 3652 3653

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3654
	intel_ddi_set_pipe_settings(crtc);
3655
	intel_ddi_enable_transcoder_func(crtc);
3656

3657
	intel_update_watermarks(crtc);
3658
	intel_enable_pipe(dev_priv, pipe,
3659
			  intel_crtc->config.has_pch_encoder, false);
P
Paulo Zanoni 已提交
3660

3661
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3662
		lpt_pch_enable(crtc);
3663

3664
	for_each_encoder_on_crtc(dev, crtc, encoder) {
3665
		encoder->enable(encoder);
3666 3667
		intel_opregion_notify_encoder(encoder, true);
	}
3668

3669 3670 3671
	/* If we change the relative order between pipe/planes enabling, we need
	 * to change the workaround. */
	haswell_mode_set_planes_workaround(intel_crtc);
3672 3673
	haswell_crtc_enable_planes(crtc);

3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684
	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3685 3686 3687 3688 3689 3690 3691 3692
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
3693
	if (crtc->config.pch_pfit.enabled) {
3694 3695 3696 3697 3698 3699
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3700 3701 3702 3703 3704
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3705
	struct intel_encoder *encoder;
3706 3707
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3708
	u32 reg, temp;
3709

3710

3711 3712 3713
	if (!intel_crtc->active)
		return;

3714 3715 3716
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3717
	intel_crtc_wait_for_pending_flips(crtc);
3718
	drm_vblank_off(dev, pipe);
3719

3720
	if (dev_priv->fbc.plane == plane)
3721
		intel_disable_fbc(dev);
3722

3723
	intel_crtc_update_cursor(crtc, false);
3724
	intel_disable_planes(crtc);
3725
	intel_disable_primary_plane(dev_priv, plane, pipe);
3726

3727 3728 3729
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3730
	intel_disable_pipe(dev_priv, pipe);
3731

3732
	ironlake_pfit_disable(intel_crtc);
3733

3734 3735 3736
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3737

3738 3739
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3740

3741 3742
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3743

3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3755
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3756
			I915_WRITE(PCH_DPLL_SEL, temp);
3757
		}
3758

3759
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3760
		intel_disable_shared_dpll(intel_crtc);
3761

3762 3763
		ironlake_fdi_pll_disable(intel_crtc);
	}
3764

3765
	intel_crtc->active = false;
3766
	intel_update_watermarks(crtc);
3767 3768

	mutex_lock(&dev->struct_mutex);
3769
	intel_update_fbc(dev);
3770
	mutex_unlock(&dev->struct_mutex);
3771
}
3772

3773
static void haswell_crtc_disable(struct drm_crtc *crtc)
3774
{
3775 3776
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3777
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3778 3779
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
3780
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3781

3782 3783 3784
	if (!intel_crtc->active)
		return;

3785 3786
	haswell_crtc_disable_planes(crtc);

3787 3788
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		intel_opregion_notify_encoder(encoder, false);
3789
		encoder->disable(encoder);
3790
	}
3791

3792 3793
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3794 3795
	intel_disable_pipe(dev_priv, pipe);

3796
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3797

3798
	ironlake_pfit_disable(intel_crtc);
3799

3800
	intel_ddi_disable_pipe_clock(intel_crtc);
3801 3802 3803 3804 3805

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3806
	if (intel_crtc->config.has_pch_encoder) {
3807
		lpt_disable_pch_transcoder(dev_priv);
3808
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3809
		intel_ddi_fdi_disable(crtc);
3810
	}
3811 3812

	intel_crtc->active = false;
3813
	intel_update_watermarks(crtc);
3814 3815 3816 3817 3818 3819

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3820 3821 3822
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3823
	intel_put_shared_dpll(intel_crtc);
3824 3825
}

3826 3827 3828 3829 3830
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3831 3832 3833
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3834
		struct drm_device *dev = intel_crtc->base.dev;
3835
		struct drm_i915_private *dev_priv = dev->dev_private;
3836

3837
		mutex_lock(&dev->struct_mutex);
3838 3839 3840
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3841
		mutex_unlock(&dev->struct_mutex);
3842 3843
	}

3844 3845 3846
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3847 3848
}

3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3873 3874 3875 3876 3877 3878
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3879
	if (!crtc->config.gmch_pfit.control)
3880 3881 3882
		return;

	/*
3883 3884
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3885
	 */
3886 3887
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3888

3889 3890
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3891 3892 3893 3894

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3895 3896
}

3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071
static int valleyview_get_vco(struct drm_i915_private *dev_priv)
{
	int vco;

	switch (dev_priv->mem_freq) {
	default:
	case 800:
		vco = 800;
		break;
	case 1066:
		vco = 1600;
		break;
	case 1333:
		vco = 2000;
		break;
	}

	return vco;
}

/* Adjust CDclk dividers to allow high res or save power if possible */
static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 val, cmd;

	if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
		cmd = 2;
	else if (cdclk == 266)
		cmd = 1;
	else
		cmd = 0;

	mutex_lock(&dev_priv->rps.hw_lock);
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
	val &= ~DSPFREQGUAR_MASK;
	val |= (cmd << DSPFREQGUAR_SHIFT);
	vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
		      DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
		     50)) {
		DRM_ERROR("timed out waiting for CDclk change\n");
	}
	mutex_unlock(&dev_priv->rps.hw_lock);

	if (cdclk == 400) {
		u32 divider, vco;

		vco = valleyview_get_vco(dev_priv);
		divider = ((vco << 1) / cdclk) - 1;

		mutex_lock(&dev_priv->dpio_lock);
		/* adjust cdclk divider */
		val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
		val &= ~0xf;
		val |= divider;
		vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
		mutex_unlock(&dev_priv->dpio_lock);
	}

	mutex_lock(&dev_priv->dpio_lock);
	/* adjust self-refresh exit latency value */
	val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
	val &= ~0x7f;

	/*
	 * For high bandwidth configs, we set a higher latency in the bunit
	 * so that the core display fetch happens in time to avoid underruns.
	 */
	if (cdclk == 400)
		val |= 4500 / 250; /* 4.5 usec */
	else
		val |= 3000 / 250; /* 3.0 usec */
	vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
	mutex_unlock(&dev_priv->dpio_lock);

	/* Since we changed the CDclk, we need to update the GMBUSFREQ too */
	intel_i2c_reset(dev);
}

static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
{
	int cur_cdclk, vco;
	int divider;

	vco = valleyview_get_vco(dev_priv);

	mutex_lock(&dev_priv->dpio_lock);
	divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	divider &= 0xf;

	cur_cdclk = (vco << 1) / (divider + 1);

	return cur_cdclk;
}

static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
				 int max_pixclk)
{
	int cur_cdclk;

	cur_cdclk = valleyview_cur_cdclk(dev_priv);

	/*
	 * Really only a few cases to deal with, as only 4 CDclks are supported:
	 *   200MHz
	 *   267MHz
	 *   320MHz
	 *   400MHz
	 * So we check to see whether we're above 90% of the lower bin and
	 * adjust if needed.
	 */
	if (max_pixclk > 288000) {
		return 400;
	} else if (max_pixclk > 240000) {
		return 320;
	} else
		return 266;
	/* Looks like the 200MHz CDclk freq doesn't work on some configs */
}

static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
				 unsigned modeset_pipes,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *intel_crtc;
	int max_pixclk = 0;

	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (modeset_pipes & (1 << intel_crtc->pipe))
			max_pixclk = max(max_pixclk,
					 pipe_config->adjusted_mode.crtc_clock);
		else if (intel_crtc->base.enabled)
			max_pixclk = max(max_pixclk,
					 intel_crtc->config.adjusted_mode.crtc_clock);
	}

	return max_pixclk;
}

static void valleyview_modeset_global_pipes(struct drm_device *dev,
					    unsigned *prepare_pipes,
					    unsigned modeset_pipes,
					    struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc;
	int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
					       pipe_config);
	int cur_cdclk = valleyview_cur_cdclk(dev_priv);

	if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
		return;

	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head)
		if (intel_crtc->base.enabled)
			*prepare_pipes |= (1 << intel_crtc->pipe);
}

static void valleyview_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
	int cur_cdclk = valleyview_cur_cdclk(dev_priv);
	int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);

	if (req_cdclk != cur_cdclk)
		valleyview_set_cdclk(dev, req_cdclk);
}

4072 4073 4074 4075 4076 4077 4078 4079
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
4080
	bool is_dsi;
4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

4093 4094
	is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);

4095 4096
	if (!is_dsi)
		vlv_enable_pll(intel_crtc);
4097 4098 4099 4100 4101

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

4102 4103
	i9xx_pfit_enable(intel_crtc);

4104 4105
	intel_crtc_load_lut(crtc);

4106
	intel_update_watermarks(crtc);
4107
	intel_enable_pipe(dev_priv, pipe, false, is_dsi);
4108
	intel_enable_primary_plane(dev_priv, plane, pipe);
4109
	intel_enable_planes(crtc);
4110
	intel_crtc_update_cursor(crtc, true);
4111 4112

	intel_update_fbc(dev);
4113 4114 4115

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
4116 4117
}

4118
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
4119 4120 4121 4122
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4123
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
4124
	int pipe = intel_crtc->pipe;
4125
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
4126

4127 4128
	WARN_ON(!crtc->enabled);

4129 4130 4131 4132
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
4133

4134 4135 4136 4137
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

4138 4139
	i9xx_enable_pll(intel_crtc);

4140 4141
	i9xx_pfit_enable(intel_crtc);

4142 4143
	intel_crtc_load_lut(crtc);

4144
	intel_update_watermarks(crtc);
4145
	intel_enable_pipe(dev_priv, pipe, false, false);
4146
	intel_enable_primary_plane(dev_priv, plane, pipe);
4147
	intel_enable_planes(crtc);
4148
	/* The fixup needs to happen before cursor is enabled */
4149 4150
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
4151
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
4152

4153 4154
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
4155

4156
	intel_update_fbc(dev);
4157

4158 4159
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
4160
}
J
Jesse Barnes 已提交
4161

4162 4163 4164 4165 4166
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

4167 4168
	if (!crtc->config.gmch_pfit.control)
		return;
4169

4170
	assert_pipe_disabled(dev_priv, crtc->pipe);
4171

4172 4173 4174
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
4175 4176
}

4177 4178 4179 4180 4181
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182
	struct intel_encoder *encoder;
4183 4184
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
4185

4186 4187 4188
	if (!intel_crtc->active)
		return;

4189 4190 4191
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

4192
	/* Give the overlay scaler a chance to disable if it's on this pipe */
4193 4194
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
4195

4196
	if (dev_priv->fbc.plane == plane)
4197
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
4198

4199 4200
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
4201
	intel_disable_planes(crtc);
4202
	intel_disable_primary_plane(dev_priv, plane, pipe);
4203

4204
	intel_disable_pipe(dev_priv, pipe);
4205

4206
	i9xx_pfit_disable(intel_crtc);
4207

4208 4209 4210 4211
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

4212 4213 4214
	if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
		vlv_disable_pll(dev_priv, pipe);
	else if (!IS_VALLEYVIEW(dev))
4215
		i9xx_disable_pll(dev_priv, pipe);
4216

4217
	intel_crtc->active = false;
4218
	intel_update_watermarks(crtc);
4219

4220
	intel_update_fbc(dev);
4221 4222
}

4223 4224 4225 4226
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

4227 4228
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
4229 4230 4231 4232 4233
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
4252
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
4253 4254 4255 4256
		break;
	}
}

4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

4278 4279 4280
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
4281
	struct drm_connector *connector;
4282
	struct drm_i915_private *dev_priv = dev->dev_private;
4283
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4284

4285 4286 4287 4288
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
4289
	intel_crtc->eld_vld = false;
4290
	intel_crtc_update_sarea(crtc, false);
4291 4292
	dev_priv->display.off(crtc);

4293
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
4294
	assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
4295
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
4296 4297 4298

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
4299
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
4300
		mutex_unlock(&dev->struct_mutex);
4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
4314 4315 4316
	}
}

C
Chris Wilson 已提交
4317
void intel_encoder_destroy(struct drm_encoder *encoder)
4318
{
4319
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
4320 4321 4322

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
4323 4324
}

4325
/* Simple dpms helper for encoders with just one connector, no cloning and only
4326 4327
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
4328
static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
4329
{
4330 4331 4332
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

4333
		intel_crtc_update_dpms(encoder->base.crtc);
4334 4335 4336
	} else {
		encoder->connectors_active = false;

4337
		intel_crtc_update_dpms(encoder->base.crtc);
4338
	}
J
Jesse Barnes 已提交
4339 4340
}

4341 4342
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
4343
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
4344
{
4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
4374 4375
}

4376 4377 4378
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
4379
{
4380 4381 4382
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
4383

4384 4385 4386 4387 4388 4389
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
4390 4391
	if (connector->encoder)
		intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
4392

4393
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
4394 4395
}

4396 4397 4398 4399
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
4400
{
4401
	enum pipe pipe = 0;
4402
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
4403

4404
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
4405 4406
}

4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

	if (IS_HASWELL(dev)) {
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4448
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4465 4466 4467
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4468
{
4469
	struct drm_device *dev = intel_crtc->base.dev;
4470
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4471
	int lane, link_bw, fdi_dotclock;
4472
	bool setup_ok, needs_recompute = false;
4473

4474
retry:
4475 4476 4477 4478 4479 4480 4481 4482 4483
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4484
	fdi_dotclock = adjusted_mode->crtc_clock;
4485

4486
	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4487 4488 4489 4490
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4491
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4492
			       link_bw, &pipe_config->fdi_m_n);
4493

4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4510 4511
}

P
Paulo Zanoni 已提交
4512 4513 4514
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4515 4516
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
4517
				   pipe_config->pipe_bpp <= 24;
P
Paulo Zanoni 已提交
4518 4519
}

4520
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4521
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4522
{
4523
	struct drm_device *dev = crtc->base.dev;
4524
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4525

4526
	/* FIXME should check pixel clock limits on all platforms */
4527 4528 4529 4530 4531 4532 4533 4534 4535
	if (INTEL_INFO(dev)->gen < 4) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		int clock_limit =
			dev_priv->display.get_display_clock_speed(dev);

		/*
		 * Enable pixel doubling when the dot clock
		 * is > 90% of the (display) core speed.
		 *
4536 4537
		 * GDG double wide on either pipe,
		 * otherwise pipe A only.
4538
		 */
4539
		if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
4540
		    adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
4541
			clock_limit *= 2;
4542
			pipe_config->double_wide = true;
4543 4544
		}

4545
		if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
4546
			return -EINVAL;
4547
	}
4548

4549 4550 4551 4552 4553 4554 4555 4556 4557 4558
	/*
	 * Pipe horizontal size must be even in:
	 * - DVO ganged mode
	 * - LVDS dual channel mode
	 * - Double wide pipe
	 */
	if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
	     intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
		pipe_config->pipe_src_w &= ~1;

4559 4560
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4561 4562 4563
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4564
		return -EINVAL;
4565

4566
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4567
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4568
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4569 4570 4571 4572 4573
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

4574
	if (HAS_IPS(dev))
4575 4576 4577 4578 4579 4580
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4581

4582
	if (pipe_config->has_pch_encoder)
4583
		return ironlake_fdi_compute_config(crtc, pipe_config);
4584

4585
	return 0;
J
Jesse Barnes 已提交
4586 4587
}

J
Jesse Barnes 已提交
4588 4589 4590 4591 4592
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4593 4594 4595 4596
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4597

4598
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4599
{
4600 4601
	return 333000;
}
J
Jesse Barnes 已提交
4602

4603 4604 4605 4606
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4607

4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631
static int pnv_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;

	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
		return 267000;
	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
		return 333000;
	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
		return 444000;
	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
		return 200000;
	default:
		DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
		return 133000;
	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
		return 167000;
	}
}

4632 4633 4634
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4635

4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4647
		}
4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4669
		return 133000;
4670
	}
J
Jesse Barnes 已提交
4671

4672 4673 4674
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4675

4676 4677 4678
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4679 4680
}

4681
static void
4682
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4683
{
4684 4685
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4686 4687 4688 4689 4690
		*num >>= 1;
		*den >>= 1;
	}
}

4691 4692 4693 4694 4695 4696 4697 4698
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4699 4700 4701 4702
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4703
{
4704
	m_n->tu = 64;
4705 4706 4707 4708 4709 4710 4711

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4712 4713
}

4714 4715
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4716 4717
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4718
	return dev_priv->vbt.lvds_use_ssc
4719
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4720 4721
}

4722 4723 4724 4725 4726 4727
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4728
	if (IS_VALLEYVIEW(dev)) {
4729
		refclk = 100000;
4730
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4731
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4732
		refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4744
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4745
{
4746
	return (1 << dpll->n) << 16 | dpll->m2;
4747
}
4748

4749 4750 4751
static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4752 4753
}

4754
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4755 4756
				     intel_clock_t *reduced_clock)
{
4757
	struct drm_device *dev = crtc->base.dev;
4758
	struct drm_i915_private *dev_priv = dev->dev_private;
4759
	int pipe = crtc->pipe;
4760 4761 4762
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4763
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4764
		if (reduced_clock)
4765
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4766
	} else {
4767
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4768
		if (reduced_clock)
4769
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4770 4771 4772
	}

	I915_WRITE(FP0(pipe), fp);
4773
	crtc->config.dpll_hw_state.fp0 = fp;
4774

4775 4776
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4777 4778
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4779
		crtc->config.dpll_hw_state.fp1 = fp2;
4780
		crtc->lowfreq_avail = true;
4781 4782
	} else {
		I915_WRITE(FP1(pipe), fp);
4783
		crtc->config.dpll_hw_state.fp1 = fp;
4784 4785 4786
	}
}

4787 4788
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
		pipe)
4789 4790 4791 4792 4793 4794 4795
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4796
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
4797 4798
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4799
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
4800

4801
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
4802 4803
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4804
	vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
4805

4806
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
4807
	reg_val &= 0xffffff00;
4808
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
4809

4810
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
4811 4812
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4813
	vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
4814 4815
}

4816 4817 4818 4819 4820 4821 4822
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4823 4824 4825 4826
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4843 4844 4845 4846
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4847 4848 4849
	}
}

4850 4851 4852 4853 4854 4855 4856 4857
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4858
static void vlv_update_pll(struct intel_crtc *crtc)
4859
{
4860
	struct drm_device *dev = crtc->base.dev;
4861
	struct drm_i915_private *dev_priv = dev->dev_private;
4862
	int pipe = crtc->pipe;
4863
	u32 dpll, mdiv;
4864
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4865
	u32 coreclk, reg_val, dpll_md;
4866

4867 4868
	mutex_lock(&dev_priv->dpio_lock);

4869 4870 4871 4872 4873
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4874

4875 4876 4877 4878
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
4879
		vlv_pllb_recal_opamp(dev_priv, pipe);
4880 4881

	/* Set up Tx target for periodic Rcomp update */
4882
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
4883 4884

	/* Disable target IRef on PLL */
4885
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
4886
	reg_val &= 0x00ffffff;
4887
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
4888 4889

	/* Disable fast lock */
4890
	vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
4891 4892

	/* Set idtafcrecal before PLL is enabled */
4893 4894 4895 4896
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4897 4898 4899 4900 4901 4902 4903

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4904
	vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
4905 4906

	mdiv |= DPIO_ENABLE_CALIBRATION;
4907
	vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
4908

4909
	/* Set HBR and RBR LPF coefficients */
4910
	if (crtc->config.port_clock == 162000 ||
4911
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
4912
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4913
		vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
4914
				 0x009f0003);
4915
	else
4916
		vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
4917 4918 4919 4920 4921 4922
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4923
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4924 4925
					 0x0df40000);
		else
4926
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4927 4928 4929 4930
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4931
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4932 4933
					 0x0df70000);
		else
4934
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4935 4936
					 0x0df40000);
	}
4937

4938
	coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
4939 4940 4941 4942
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4943
	vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
4944

4945
	vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
4946

4947 4948 4949
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4950 4951
	/* We should never disable this, set it here for state tracking */
	if (pipe == PIPE_B)
4952
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4953
	dpll |= DPLL_VCO_ENABLE;
4954 4955
	crtc->config.dpll_hw_state.dpll = dpll;

4956 4957
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4958 4959
	crtc->config.dpll_hw_state.dpll_md = dpll_md;

4960 4961
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4962 4963

	mutex_unlock(&dev_priv->dpio_lock);
4964 4965
}

4966 4967
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4968 4969
			    int num_connectors)
{
4970
	struct drm_device *dev = crtc->base.dev;
4971 4972 4973
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
	bool is_sdvo;
4974
	struct dpll *clock = &crtc->config.dpll;
4975

4976
	i9xx_update_pll_dividers(crtc, reduced_clock);
4977

4978 4979
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4980 4981 4982

	dpll = DPLL_VGA_MODE_DIS;

4983
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4984 4985 4986
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4987

4988
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4989 4990
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
4991
	}
4992 4993

	if (is_sdvo)
4994
		dpll |= DPLL_SDVO_HIGH_SPEED;
4995

4996
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4997
		dpll |= DPLL_SDVO_HIGH_SPEED;
4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

5024
	if (crtc->config.sdvo_tv_clock)
5025
		dpll |= PLL_REF_INPUT_TVCLKINBC;
5026
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5027 5028 5029 5030 5031 5032
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
5033 5034
	crtc->config.dpll_hw_state.dpll = dpll;

5035
	if (INTEL_INFO(dev)->gen >= 4) {
5036 5037
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
5038
		crtc->config.dpll_hw_state.dpll_md = dpll_md;
5039
	}
5040 5041 5042

	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
5043 5044
}

5045 5046
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
5047 5048
			    int num_connectors)
{
5049
	struct drm_device *dev = crtc->base.dev;
5050 5051
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
5052
	struct dpll *clock = &crtc->config.dpll;
5053

5054
	i9xx_update_pll_dividers(crtc, reduced_clock);
5055

5056 5057
	dpll = DPLL_VGA_MODE_DIS;

5058
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
5059 5060 5061 5062 5063 5064 5065 5066 5067 5068
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

5069 5070 5071
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
		dpll |= DPLL_DVO_2X_MODE;

5072
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5073 5074 5075 5076 5077 5078
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
5079
	crtc->config.dpll_hw_state.dpll = dpll;
5080 5081
}

5082
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
5083 5084 5085 5086
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
5087
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
5088 5089
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
5090 5091 5092 5093 5094 5095
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
5096 5097 5098

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
5099 5100
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
5101 5102 5103 5104 5105 5106 5107
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
5108
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
5109

5110
	I915_WRITE(HTOTAL(cpu_transcoder),
5111 5112
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
5113
	I915_WRITE(HBLANK(cpu_transcoder),
5114 5115
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
5116
	I915_WRITE(HSYNC(cpu_transcoder),
5117 5118 5119
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

5120
	I915_WRITE(VTOTAL(cpu_transcoder),
5121
		   (adjusted_mode->crtc_vdisplay - 1) |
5122
		   ((crtc_vtotal - 1) << 16));
5123
	I915_WRITE(VBLANK(cpu_transcoder),
5124
		   (adjusted_mode->crtc_vblank_start - 1) |
5125
		   ((crtc_vblank_end - 1) << 16));
5126
	I915_WRITE(VSYNC(cpu_transcoder),
5127 5128 5129
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

5130 5131 5132 5133 5134 5135 5136 5137
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

5138 5139 5140 5141
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
5142 5143
		   ((intel_crtc->config.pipe_src_w - 1) << 16) |
		   (intel_crtc->config.pipe_src_h - 1));
5144 5145
}

5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
5181 5182 5183 5184 5185
	pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
	pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;

	pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
	pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
5186 5187
}

5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204
static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
					     struct intel_crtc_config *pipe_config)
{
	struct drm_crtc *crtc = &intel_crtc->base;

	crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
	crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
	crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
	crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;

	crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
	crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
	crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
	crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;

	crtc->mode.flags = pipe_config->adjusted_mode.flags;

5205
	crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
5206 5207 5208
	crtc->mode.flags |= pipe_config->adjusted_mode.flags;
}

5209 5210 5211 5212 5213 5214
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

5215
	pipeconf = 0;
5216

5217 5218 5219 5220
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
		pipeconf |= PIPECONF_ENABLE;

5221 5222
	if (intel_crtc->config.double_wide)
		pipeconf |= PIPECONF_DOUBLE_WIDE;
5223

5224 5225 5226 5227 5228
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
5229 5230
				    PIPECONF_DITHER_TYPE_SP;

5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
		}
	}

	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

5262 5263
	if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
		pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
5264

5265 5266 5267 5268
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

5269 5270
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
5271
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
5272 5273 5274 5275 5276
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5277
	int plane = intel_crtc->plane;
5278
	int refclk, num_connectors = 0;
5279
	intel_clock_t clock, reduced_clock;
5280
	u32 dspcntr;
5281
	bool ok, has_reduced_clock = false;
5282
	bool is_lvds = false, is_dsi = false;
5283
	struct intel_encoder *encoder;
5284
	const intel_limit_t *limit;
5285
	int ret;
J
Jesse Barnes 已提交
5286

5287
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5288
		switch (encoder->type) {
J
Jesse Barnes 已提交
5289 5290 5291
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
5292 5293 5294
		case INTEL_OUTPUT_DSI:
			is_dsi = true;
			break;
J
Jesse Barnes 已提交
5295
		}
5296

5297
		num_connectors++;
J
Jesse Barnes 已提交
5298 5299
	}

5300 5301 5302 5303 5304
	if (is_dsi)
		goto skip_dpll;

	if (!intel_crtc->config.clock_set) {
		refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
5305

5306 5307 5308 5309 5310 5311 5312 5313 5314 5315
		/*
		 * Returns a set of divisors for the desired target clock with
		 * the given refclk, or FALSE.  The returned values represent
		 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
		 * 2) / p1 / p2.
		 */
		limit = intel_limit(crtc, refclk);
		ok = dev_priv->display.find_dpll(limit, crtc,
						 intel_crtc->config.port_clock,
						 refclk, NULL, &clock);
5316
		if (!ok) {
5317 5318 5319
			DRM_ERROR("Couldn't find PLL settings for mode!\n");
			return -EINVAL;
		}
J
Jesse Barnes 已提交
5320

5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334
		if (is_lvds && dev_priv->lvds_downclock_avail) {
			/*
			 * Ensure we match the reduced clock's P to the target
			 * clock.  If the clocks don't match, we can't switch
			 * the display clock by using the FP0/FP1. In such case
			 * we will disable the LVDS downclock feature.
			 */
			has_reduced_clock =
				dev_priv->display.find_dpll(limit, crtc,
							    dev_priv->lvds_downclock,
							    refclk, &clock,
							    &reduced_clock);
		}
		/* Compat-code for transition, will disappear. */
5335 5336 5337 5338 5339 5340
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
5341

5342
	if (IS_GEN2(dev)) {
5343
		i8xx_update_pll(intel_crtc,
5344 5345
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
5346
	} else if (IS_VALLEYVIEW(dev)) {
5347
		vlv_update_pll(intel_crtc);
5348
	} else {
5349
		i9xx_update_pll(intel_crtc,
5350
				has_reduced_clock ? &reduced_clock : NULL,
5351
                                num_connectors);
5352
	}
J
Jesse Barnes 已提交
5353

5354
skip_dpll:
J
Jesse Barnes 已提交
5355 5356 5357
	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5358 5359 5360 5361 5362 5363
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
5364

5365
	intel_set_pipe_timings(intel_crtc);
5366 5367 5368

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
5369
	 */
5370
	I915_WRITE(DSPSIZE(plane),
5371 5372
		   ((intel_crtc->config.pipe_src_h - 1) << 16) |
		   (intel_crtc->config.pipe_src_w - 1));
5373
	I915_WRITE(DSPPOS(plane), 0);
5374

5375 5376
	i9xx_set_pipeconf(intel_crtc);

5377 5378 5379
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

5380
	ret = intel_pipe_set_base(crtc, x, y, fb);
5381 5382 5383 5384

	return ret;
}

5385 5386 5387 5388 5389 5390 5391 5392
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PFIT_CONTROL);
5393 5394
	if (!(tmp & PFIT_ENABLE))
		return;
5395

5396
	/* Check whether the pfit is attached to our pipe. */
5397 5398 5399 5400 5401 5402 5403 5404
	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

5405
	pipe_config->gmch_pfit.control = tmp;
5406 5407 5408 5409 5410 5411
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

5412 5413 5414 5415 5416 5417 5418 5419
static void vlv_crtc_clock_get(struct intel_crtc *crtc,
			       struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = pipe_config->cpu_transcoder;
	intel_clock_t clock;
	u32 mdiv;
5420
	int refclk = 100000;
5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431

	mutex_lock(&dev_priv->dpio_lock);
	mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
	mutex_unlock(&dev_priv->dpio_lock);

	clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
	clock.m2 = mdiv & DPIO_M2DIV_MASK;
	clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
	clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
	clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;

5432
	vlv_clock(refclk, &clock);
5433

5434 5435
	/* clock.dot is the fast clock */
	pipe_config->port_clock = clock.dot / 5;
5436 5437
}

5438 5439 5440 5441 5442 5443 5444
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5445
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5446
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5447

5448 5449 5450 5451
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		switch (tmp & PIPECONF_BPC_MASK) {
		case PIPECONF_6BPC:
			pipe_config->pipe_bpp = 18;
			break;
		case PIPECONF_8BPC:
			pipe_config->pipe_bpp = 24;
			break;
		case PIPECONF_10BPC:
			pipe_config->pipe_bpp = 30;
			break;
		default:
			break;
		}
	}

5468 5469 5470
	if (INTEL_INFO(dev)->gen < 4)
		pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;

5471 5472
	intel_get_pipe_timings(crtc, pipe_config);

5473 5474
	i9xx_get_pfit_config(crtc, pipe_config);

5475 5476 5477 5478 5479
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5480
		pipe_config->dpll_hw_state.dpll_md = tmp;
5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}
5492 5493 5494 5495
	pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
	if (!IS_VALLEYVIEW(dev)) {
		pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
		pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
5496 5497 5498 5499 5500
	} else {
		/* Mask out read-only status bits. */
		pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
						     DPLL_PORTC_READY_MASK |
						     DPLL_PORTB_READY_MASK);
5501
	}
5502

5503 5504 5505 5506
	if (IS_VALLEYVIEW(dev))
		vlv_crtc_clock_get(crtc, pipe_config);
	else
		i9xx_crtc_clock_get(crtc, pipe_config);
5507

5508 5509 5510
	return true;
}

P
Paulo Zanoni 已提交
5511
static void ironlake_init_pch_refclk(struct drm_device *dev)
5512 5513 5514 5515
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5516
	u32 val, final;
5517
	bool has_lvds = false;
5518 5519
	bool has_cpu_edp = false;
	bool has_panel = false;
5520 5521
	bool has_ck505 = false;
	bool can_ssc = false;
5522 5523

	/* We need to take the global config into account */
5524 5525 5526 5527 5528 5529 5530 5531 5532
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5533
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5534 5535
				has_cpu_edp = true;
			break;
5536 5537 5538
		}
	}

5539
	if (HAS_PCH_IBX(dev)) {
5540
		has_ck505 = dev_priv->vbt.display_clock_mode;
5541 5542 5543 5544 5545 5546
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5547 5548
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5549 5550 5551 5552 5553 5554

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5593
	/* Always enable nonspread source */
5594
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5595

5596
	if (has_ck505)
5597
		val |= DREF_NONSPREAD_CK505_ENABLE;
5598
	else
5599
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5600

5601
	if (has_panel) {
5602 5603
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5604

5605
		/* SSC must be turned on before enabling the CPU output  */
5606
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5607
			DRM_DEBUG_KMS("Using SSC on panel\n");
5608
			val |= DREF_SSC1_ENABLE;
5609
		} else
5610
			val &= ~DREF_SSC1_ENABLE;
5611 5612

		/* Get SSC going before enabling the outputs */
5613
		I915_WRITE(PCH_DREF_CONTROL, val);
5614 5615 5616
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5617
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5618 5619

		/* Enable CPU source on CPU attached eDP */
5620
		if (has_cpu_edp) {
5621
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5622
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5623
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5624
			}
5625
			else
5626
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5627
		} else
5628
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5629

5630
		I915_WRITE(PCH_DREF_CONTROL, val);
5631 5632 5633 5634 5635
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5636
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5637 5638

		/* Turn off CPU output */
5639
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5640

5641
		I915_WRITE(PCH_DREF_CONTROL, val);
5642 5643 5644 5645
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5646 5647
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5648 5649

		/* Turn off SSC1 */
5650
		val &= ~DREF_SSC1_ENABLE;
5651

5652
		I915_WRITE(PCH_DREF_CONTROL, val);
5653 5654 5655
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5656 5657

	BUG_ON(val != final);
5658 5659
}

5660
static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
5661
{
5662
	uint32_t tmp;
P
Paulo Zanoni 已提交
5663

5664 5665 5666
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5667

5668 5669 5670
	if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
			       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
		DRM_ERROR("FDI mPHY reset assert timeout\n");
P
Paulo Zanoni 已提交
5671

5672 5673 5674
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5675

5676 5677 5678
	if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
		DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5679 5680 5681 5682 5683 5684
}

/* WaMPhyProgramming:hsw */
static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
{
	uint32_t tmp;
P
Paulo Zanoni 已提交
5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

5707 5708 5709 5710
	tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5711

5712 5713 5714 5715
	tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

5737 5738 5739
	tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5740

5741 5742 5743
	tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5744

5745 5746 5747 5748
	tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5749

5750 5751 5752 5753
	tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5754 5755
}

5756 5757 5758 5759 5760 5761 5762 5763
/* Implements 3 different sequences from BSpec chapter "Display iCLK
 * Programming" based on the parameters passed:
 * - Sequence to enable CLKOUT_DP
 * - Sequence to enable CLKOUT_DP without spread
 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
 */
static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
				 bool with_fdi)
5764 5765
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5766 5767 5768 5769 5770 5771 5772
	uint32_t reg, tmp;

	if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
		with_spread = true;
	if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
		 with_fdi, "LP PCH doesn't have FDI\n"))
		with_fdi = false;
5773 5774 5775 5776 5777 5778 5779 5780 5781 5782

	mutex_lock(&dev_priv->dpio_lock);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

5783 5784 5785 5786
	if (with_spread) {
		tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
		tmp &= ~SBI_SSCCTL_PATHALT;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5787

5788 5789 5790 5791 5792
		if (with_fdi) {
			lpt_reset_fdi_mphy(dev_priv);
			lpt_program_fdi_mphy(dev_priv);
		}
	}
P
Paulo Zanoni 已提交
5793

5794 5795 5796 5797 5798
	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5799 5800

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5801 5802
}

5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830
/* Sequence to disable CLKOUT_DP */
static void lpt_disable_clkout_dp(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg, tmp;

	mutex_lock(&dev_priv->dpio_lock);

	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	if (!(tmp & SBI_SSCCTL_DISABLE)) {
		if (!(tmp & SBI_SSCCTL_PATHALT)) {
			tmp |= SBI_SSCCTL_PATHALT;
			intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
			udelay(32);
		}
		tmp |= SBI_SSCCTL_DISABLE;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
	}

	mutex_unlock(&dev_priv->dpio_lock);
}

5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

5845 5846 5847 5848
	if (has_vga)
		lpt_enable_clkout_dp(dev, true, true);
	else
		lpt_disable_clkout_dp(dev);
5849 5850
}

P
Paulo Zanoni 已提交
5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861
/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5862 5863 5864 5865 5866 5867 5868 5869
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5870
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5871 5872 5873 5874 5875 5876 5877 5878 5879 5880
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5881 5882
			      dev_priv->vbt.lvds_ssc_freq);
		return dev_priv->vbt.lvds_ssc_freq * 1000;
5883 5884 5885 5886 5887
	}

	return 120000;
}

5888
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5889
{
5890
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5891 5892
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5893 5894
	uint32_t val;

5895
	val = 0;
5896

5897
	switch (intel_crtc->config.pipe_bpp) {
5898
	case 18:
5899
		val |= PIPECONF_6BPC;
5900 5901
		break;
	case 24:
5902
		val |= PIPECONF_8BPC;
5903 5904
		break;
	case 30:
5905
		val |= PIPECONF_10BPC;
5906 5907
		break;
	case 36:
5908
		val |= PIPECONF_12BPC;
5909 5910
		break;
	default:
5911 5912
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5913 5914
	}

5915
	if (intel_crtc->config.dither)
5916 5917
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

5918
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5919 5920 5921 5922
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5923
	if (intel_crtc->config.limited_color_range)
5924 5925
		val |= PIPECONF_COLOR_RANGE_SELECT;

5926 5927 5928 5929
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5930 5931 5932 5933 5934 5935 5936
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5937
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5952
	if (intel_crtc->config.limited_color_range)
5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5976
		if (intel_crtc->config.limited_color_range)
5977 5978 5979 5980 5981 5982 5983 5984 5985 5986
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5987
		if (intel_crtc->config.limited_color_range)
5988 5989 5990 5991 5992 5993
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

5994
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
5995 5996 5997
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5998
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5999 6000
	uint32_t val;

6001
	val = 0;
P
Paulo Zanoni 已提交
6002

6003
	if (intel_crtc->config.dither)
P
Paulo Zanoni 已提交
6004 6005
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

6006
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
6007 6008 6009 6010
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

6011 6012
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
6013 6014 6015

	I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
	POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
P
Paulo Zanoni 已提交
6016 6017
}

6018 6019 6020 6021 6022 6023 6024 6025 6026
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
6027
	const intel_limit_t *limit;
6028
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
6029

6030 6031
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
6032 6033 6034 6035 6036 6037
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

6038
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
6039

6040 6041 6042 6043 6044
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
6045
	limit = intel_limit(crtc, refclk);
6046 6047
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
6048
					  refclk, NULL, clock);
6049 6050
	if (!ret)
		return false;
6051

6052
	if (is_lvds && dev_priv->lvds_downclock_avail) {
6053 6054 6055 6056 6057 6058
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
6059 6060 6061 6062 6063
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
6064
	}
6065

6066 6067 6068
	return true;
}

6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

6080
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6081
{
6082
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
6083 6084
}

6085
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
6086
				      u32 *fp,
6087
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
6088
{
6089
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
6090 6091
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6092 6093
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
6094
	int factor, num_connectors = 0;
6095
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
6096

6097 6098
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
6099 6100 6101 6102
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
6103
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
6104 6105 6106
			is_sdvo = true;
			break;
		}
6107

6108
		num_connectors++;
J
Jesse Barnes 已提交
6109 6110
	}

6111
	/* Enable autotuning of the PLL clock (if permissible) */
6112 6113 6114
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
6115
		     dev_priv->vbt.lvds_ssc_freq == 100) ||
6116
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
6117
			factor = 25;
6118
	} else if (intel_crtc->config.sdvo_tv_clock)
6119
		factor = 20;
6120

6121
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
6122
		*fp |= FP_CB_TUNE;
6123

6124 6125 6126
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

6127
	dpll = 0;
6128

6129 6130 6131 6132
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
6133

6134 6135
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
6136 6137

	if (is_sdvo)
6138
		dpll |= DPLL_SDVO_HIGH_SPEED;
6139
	if (intel_crtc->config.has_dp_encoder)
6140
		dpll |= DPLL_SDVO_HIGH_SPEED;
J
Jesse Barnes 已提交
6141

6142
	/* compute bitmask from p1 value */
6143
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6144
	/* also FPA1 */
6145
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6146

6147
	switch (intel_crtc->config.dpll.p2) {
6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
6160 6161
	}

6162
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6163
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
6164 6165 6166
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

6167
	return dpll | DPLL_VCO_ENABLE;
6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
6181
	u32 dpll = 0, fp = 0, fp2 = 0;
6182
	bool ok, has_reduced_clock = false;
6183
	bool is_lvds = false;
6184
	struct intel_encoder *encoder;
6185
	struct intel_shared_dpll *pll;
6186 6187 6188 6189 6190 6191 6192 6193 6194 6195
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
6196
	}
J
Jesse Barnes 已提交
6197

6198 6199
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6200

6201
	ok = ironlake_compute_clocks(crtc, &clock,
6202
				     &has_reduced_clock, &reduced_clock);
6203
	if (!ok && !intel_crtc->config.clock_set) {
6204 6205
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
6206
	}
6207 6208 6209 6210 6211 6212 6213 6214
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
6215

6216
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
6217
	if (intel_crtc->config.has_pch_encoder) {
6218
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
6219
		if (has_reduced_clock)
6220
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
6221

6222
		dpll = ironlake_compute_dpll(intel_crtc,
6223 6224 6225
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

6226
		intel_crtc->config.dpll_hw_state.dpll = dpll;
6227 6228 6229 6230 6231 6232
		intel_crtc->config.dpll_hw_state.fp0 = fp;
		if (has_reduced_clock)
			intel_crtc->config.dpll_hw_state.fp1 = fp2;
		else
			intel_crtc->config.dpll_hw_state.fp1 = fp;

6233
		pll = intel_get_shared_dpll(intel_crtc);
6234
		if (pll == NULL) {
6235 6236
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
6237 6238
			return -EINVAL;
		}
6239
	} else
D
Daniel Vetter 已提交
6240
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
6241

6242 6243
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
6244

6245 6246 6247 6248
	if (is_lvds && has_reduced_clock && i915_powersave)
		intel_crtc->lowfreq_avail = true;
	else
		intel_crtc->lowfreq_avail = false;
6249

6250
	intel_set_pipe_timings(intel_crtc);
6251

6252 6253 6254 6255
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
6256

6257
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
6258

6259 6260
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
6261
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
6262

6263
	ret = intel_pipe_set_base(crtc, x, y, fb);
6264

6265
	return ret;
J
Jesse Barnes 已提交
6266 6267
}

6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286
static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = crtc->pipe;

	m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
	m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
	m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
		& ~TU_SIZE_MASK;
	m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
	m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
		    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
					 enum transcoder transcoder,
					 struct intel_link_m_n *m_n)
6287 6288 6289
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6290
	enum pipe pipe = crtc->pipe;
6291

6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319
	if (INTEL_INFO(dev)->gen >= 5) {
		m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
		m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
		m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
		m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	} else {
		m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
		m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
		m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
		m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	}
}

void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
	else
		intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
					     &pipe_config->dp_m_n);
}
6320

6321 6322 6323 6324 6325
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
				     &pipe_config->fdi_m_n);
6326 6327
}

6328 6329 6330 6331 6332 6333 6334 6335 6336 6337
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
6338
		pipe_config->pch_pfit.enabled = true;
6339 6340
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
6341 6342 6343 6344 6345 6346 6347 6348

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
6349
	}
J
Jesse Barnes 已提交
6350 6351
}

6352 6353 6354 6355 6356 6357 6358
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

6359
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6360
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6361

6362 6363 6364 6365
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382
	switch (tmp & PIPECONF_BPC_MASK) {
	case PIPECONF_6BPC:
		pipe_config->pipe_bpp = 18;
		break;
	case PIPECONF_8BPC:
		pipe_config->pipe_bpp = 24;
		break;
	case PIPECONF_10BPC:
		pipe_config->pipe_bpp = 30;
		break;
	case PIPECONF_12BPC:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}

6383
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
6384 6385
		struct intel_shared_dpll *pll;

6386 6387
		pipe_config->has_pch_encoder = true;

6388 6389 6390
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6391 6392

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6393

6394
		if (HAS_PCH_IBX(dev_priv->dev)) {
6395 6396
			pipe_config->shared_dpll =
				(enum intel_dpll_id) crtc->pipe;
6397 6398 6399 6400 6401 6402 6403
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
6404 6405 6406 6407 6408

		pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];

		WARN_ON(!pll->get_hw_state(dev_priv, pll,
					   &pipe_config->dpll_hw_state));
6409 6410 6411 6412 6413

		tmp = pipe_config->dpll_hw_state.dpll;
		pipe_config->pixel_multiplier =
			((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
			 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
6414 6415

		ironlake_pch_clock_get(crtc, pipe_config);
6416 6417
	} else {
		pipe_config->pixel_multiplier = 1;
6418 6419
	}

6420 6421
	intel_get_pipe_timings(crtc, pipe_config);

6422 6423
	ironlake_get_pfit_config(crtc, pipe_config);

6424 6425 6426
	return true;
}

6427 6428 6429 6430 6431 6432
static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
	struct intel_crtc *crtc;
	unsigned long irqflags;
6433
	uint32_t val;
6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
		WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
		     pipe_name(crtc->pipe));

	WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
	WARN(plls->spll_refcount, "SPLL enabled\n");
	WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
	WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
	WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
	WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
	     "CPU PWM1 enabled\n");
	WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
	     "CPU PWM2 enabled\n");
	WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
	     "PCH PWM1 enabled\n");
	WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
	     "Utility pin enabled\n");
	WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	val = I915_READ(DEIMR);
	WARN((val & ~DE_PCH_EVENT_IVB) != val,
	     "Unexpected DEIMR bits enabled: 0x%x\n", val);
	val = I915_READ(SDEIMR);
6459
	WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471
	     "Unexpected SDEIMR bits enabled: 0x%x\n", val);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

/*
 * This function implements pieces of two sequences from BSpec:
 * - Sequence for display software to disable LCPLL
 * - Sequence for display software to allow package C8+
 * The steps implemented here are just the steps that actually touch the LCPLL
 * register. Callers should take care of disabling all the display engine
 * functions, doing the mode unset, fixing interrupts, etc.
 */
6472 6473
static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
			      bool switch_to_fclk, bool allow_power_down)
6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500
{
	uint32_t val;

	assert_can_disable_lcpll(dev_priv);

	val = I915_READ(LCPLL_CTL);

	if (switch_to_fclk) {
		val |= LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
				       LCPLL_CD_SOURCE_FCLK_DONE, 1))
			DRM_ERROR("Switching to FCLK failed\n");

		val = I915_READ(LCPLL_CTL);
	}

	val |= LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);
	POSTING_READ(LCPLL_CTL);

	if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
		DRM_ERROR("LCPLL still locked\n");

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_DISABLE;
6501 6502 6503 6504
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to disable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522
	POSTING_READ(D_COMP);
	ndelay(100);

	if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
		DRM_ERROR("D_COMP RCOMP still in progress\n");

	if (allow_power_down) {
		val = I915_READ(LCPLL_CTL);
		val |= LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
		POSTING_READ(LCPLL_CTL);
	}
}

/*
 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
 * source.
 */
6523
static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6524 6525 6526 6527 6528 6529 6530 6531 6532
{
	uint32_t val;

	val = I915_READ(LCPLL_CTL);

	if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
		    LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
		return;

6533 6534 6535 6536
	/* Make sure we're not on PC8 state before disabling PC8, otherwise
	 * we'll hang the machine! */
	dev_priv->uncore.funcs.force_wake_get(dev_priv);

6537 6538 6539
	if (val & LCPLL_POWER_DOWN_ALLOW) {
		val &= ~LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
6540
		POSTING_READ(LCPLL_CTL);
6541 6542 6543 6544 6545
	}

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_FORCE;
	val &= ~D_COMP_COMP_DISABLE;
6546 6547 6548 6549
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to enable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6550
	POSTING_READ(D_COMP);
6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567

	val = I915_READ(LCPLL_CTL);
	val &= ~LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);

	if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
		DRM_ERROR("LCPLL not locked yet\n");

	if (val & LCPLL_CD_SOURCE_FCLK) {
		val = I915_READ(LCPLL_CTL);
		val &= ~LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
					LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
			DRM_ERROR("Switching back to LCPLL failed\n");
	}
6568 6569

	dev_priv->uncore.funcs.force_wake_put(dev_priv);
6570 6571
}

6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608
void hsw_enable_pc8_work(struct work_struct *__work)
{
	struct drm_i915_private *dev_priv =
		container_of(to_delayed_work(__work), struct drm_i915_private,
			     pc8.enable_work);
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

	if (dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Enabling package C8+\n");

	dev_priv->pc8.enabled = true;

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	lpt_disable_clkout_dp(dev);
	hsw_pc8_disable_interrupts(dev);
	hsw_disable_lcpll(dev_priv, true, true);
}

static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 1,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count--;
	if (dev_priv->pc8.disable_count != 0)
		return;

	schedule_delayed_work(&dev_priv->pc8.enable_work,
6609
			      msecs_to_jiffies(i915_pc8_timeout));
6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729
}

static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 0,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count++;
	if (dev_priv->pc8.disable_count != 1)
		return;

	cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
	if (!dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Disabling package C8+\n");

	hsw_restore_lcpll(dev_priv);
	hsw_pc8_restore_interrupts(dev);
	lpt_init_pch_refclk(dev);

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val |= PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	intel_prepare_ddi(dev);
	i915_gem_init_swizzling(dev);
	mutex_lock(&dev_priv->rps.hw_lock);
	gen6_update_ring_freq(dev);
	mutex_unlock(&dev_priv->rps.hw_lock);
	dev_priv->pc8.enabled = false;
}

void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_enable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_disable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;
	uint32_t val;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
		if (crtc->base.enabled)
			return false;

	/* This case is still possible since we have the i915.disable_power_well
	 * parameter and also the KVMr or something else might be requesting the
	 * power well. */
	val = I915_READ(HSW_PWR_WELL_DRIVER);
	if (val != 0) {
		DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
		return false;
	}

	return true;
}

/* Since we're called from modeset_global_resources there's no way to
 * symmetrically increase and decrease the refcount, so we use
 * dev_priv->pc8.requirements_met to track whether we already have the refcount
 * or not.
 */
static void hsw_update_package_c8(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool allow;

	if (!i915_enable_pc8)
		return;

	mutex_lock(&dev_priv->pc8.lock);

	allow = hsw_can_enable_package_c8(dev_priv);

	if (allow == dev_priv->pc8.requirements_met)
		goto done;

	dev_priv->pc8.requirements_met = allow;

	if (allow)
		__hsw_enable_package_c8(dev_priv);
	else
		__hsw_disable_package_c8(dev_priv);

done:
	mutex_unlock(&dev_priv->pc8.lock);
}

static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->pc8.gpu_idle) {
		dev_priv->pc8.gpu_idle = true;
		hsw_enable_package_c8(dev_priv);
	}
}

static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
{
	if (dev_priv->pc8.gpu_idle) {
		dev_priv->pc8.gpu_idle = false;
		hsw_disable_package_c8(dev_priv);
	}
6730 6731
}

6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
		if ((1 << (domain)) & (mask))

static unsigned long get_pipe_power_domains(struct drm_device *dev,
					    enum pipe pipe, bool pfit_enabled)
{
	unsigned long mask;
	enum transcoder transcoder;

	transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);

	mask = BIT(POWER_DOMAIN_PIPE(pipe));
	mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
	if (pfit_enabled)
		mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));

	return mask;
}

6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766
void intel_display_set_init_power(struct drm_device *dev, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->power_domains.init_power_on == enable)
		return;

	if (enable)
		intel_display_power_get(dev, POWER_DOMAIN_INIT);
	else
		intel_display_power_put(dev, POWER_DOMAIN_INIT);

	dev_priv->power_domains.init_power_on = enable;
}

6767
static void modeset_update_power_wells(struct drm_device *dev)
6768
{
6769
	unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
6770 6771
	struct intel_crtc *crtc;

6772 6773 6774 6775
	/*
	 * First get all needed power domains, then put all unneeded, to avoid
	 * any unnecessary toggling of the power wells.
	 */
6776
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6777 6778
		enum intel_display_power_domain domain;

6779 6780
		if (!crtc->base.enabled)
			continue;
6781

6782 6783 6784 6785 6786 6787
		pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
						crtc->pipe,
						crtc->config.pch_pfit.enabled);

		for_each_power_domain(domain, pipe_domains[crtc->pipe])
			intel_display_power_get(dev, domain);
6788 6789
	}

6790 6791 6792 6793 6794 6795 6796 6797
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		enum intel_display_power_domain domain;

		for_each_power_domain(domain, crtc->enabled_power_domains)
			intel_display_power_put(dev, domain);

		crtc->enabled_power_domains = pipe_domains[crtc->pipe];
	}
6798 6799

	intel_display_set_init_power(dev, false);
6800
}
6801

6802 6803 6804
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	modeset_update_power_wells(dev);
6805
	hsw_update_package_c8(dev);
6806 6807
}

P
Paulo Zanoni 已提交
6808 6809 6810 6811 6812 6813 6814 6815 6816 6817
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

6818
	if (!intel_ddi_pll_mode_set(crtc))
6819 6820
		return -EINVAL;

6821 6822
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
6823 6824 6825

	intel_crtc->lowfreq_avail = false;

6826
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
6827

6828 6829 6830 6831
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
6832

6833
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
6834

6835
	intel_set_pipe_csc(crtc);
6836

P
Paulo Zanoni 已提交
6837
	/* Set up the display plane register */
6838
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
6839 6840 6841 6842
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

6843
	return ret;
J
Jesse Barnes 已提交
6844 6845
}

6846 6847 6848 6849 6850
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6851
	enum intel_display_power_domain pfit_domain;
6852 6853
	uint32_t tmp;

6854
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6855 6856
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

6879
	if (!intel_display_power_enabled(dev,
6880
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6881 6882
		return false;

6883
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6884 6885 6886
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6887
	/*
6888
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6889 6890 6891
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
6892
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6893
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6894
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6895 6896
		pipe_config->has_pch_encoder = true;

6897 6898 6899
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6900 6901

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6902 6903
	}

6904 6905
	intel_get_pipe_timings(crtc, pipe_config);

6906 6907 6908
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);
6909

P
Paulo Zanoni 已提交
6910 6911 6912
	pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
				   (I915_READ(IPS_CTL) & IPS_ENABLE);

6913 6914
	pipe_config->pixel_multiplier = 1;

6915 6916 6917
	return true;
}

6918 6919
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
6920
			       struct drm_framebuffer *fb)
6921 6922 6923
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6924
	struct intel_encoder *encoder;
6925
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6926
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6927
	int pipe = intel_crtc->pipe;
6928 6929
	int ret;

6930
	drm_vblank_pre_modeset(dev, pipe);
6931

6932 6933
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6934
	drm_vblank_post_modeset(dev, pipe);
6935

6936 6937 6938 6939 6940 6941 6942 6943
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6944
		encoder->mode_set(encoder);
6945 6946 6947
	}

	return 0;
J
Jesse Barnes 已提交
6948 6949
}

6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987
static struct {
	int clock;
	u32 config;
} hdmi_audio_clock[] = {
	{ DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
	{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
	{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
	{ 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
	{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
	{ 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
	{ DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
	{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
	{ DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
	{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
};

/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
		if (mode->clock == hdmi_audio_clock[i].clock)
			break;
	}

	if (i == ARRAY_SIZE(hdmi_audio_clock)) {
		DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
		i = 1;
	}

	DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
		      hdmi_audio_clock[i].clock,
		      hdmi_audio_clock[i].config);

	return hdmi_audio_clock[i].config;
}

6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

7017
static void g4x_write_eld(struct drm_connector *connector,
7018 7019
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode)
7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

7034 7035 7036 7037 7038 7039
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

7058
static void haswell_write_eld(struct drm_connector *connector,
7059 7060
			      struct drm_crtc *crtc,
			      struct drm_display_mode *mode)
7061 7062 7063 7064
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
7065
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
7091
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
7092 7093 7094
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
7095
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
7096 7097 7098

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
7099
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
7100 7101 7102 7103 7104 7105 7106
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7107
	intel_crtc->eld_vld = true;
7108 7109 7110 7111 7112

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7113 7114 7115
	} else {
		I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
	}
7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

7147
static void ironlake_write_eld(struct drm_connector *connector,
7148 7149
			       struct drm_crtc *crtc,
			       struct drm_display_mode *mode)
7150 7151 7152 7153 7154 7155 7156
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
7157
	int aud_config;
7158 7159
	int aud_cntl_st;
	int aud_cntrl_st2;
7160
	int pipe = to_intel_crtc(crtc)->pipe;
7161

7162
	if (HAS_PCH_IBX(connector->dev)) {
7163 7164 7165
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
7166
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
7167
	} else {
7168 7169 7170
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
7171
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
7172 7173
	}

7174
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7175 7176

	i = I915_READ(aud_cntl_st);
7177
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
7178 7179 7180
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
7181 7182 7183
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
7184
	} else {
7185
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
7186
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
7187 7188
	}

7189 7190 7191
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
7192
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7193 7194 7195
	} else {
		I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
	}
7196

7197 7198 7199 7200 7201 7202
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

7203 7204 7205 7206 7207 7208 7209 7210
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
7211
	i &= ~IBX_ELD_ADDRESS;
7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
7245
		dev_priv->display.write_eld(connector, crtc, mode);
7246 7247
}

7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

7259
	cntl = I915_READ(_CURACNTR);
7260 7261 7262 7263
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
7264
		I915_WRITE(_CURABASE, base);
7265 7266 7267 7268 7269 7270 7271 7272

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
7273
	I915_WRITE(_CURACNTR, cntl);
7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
7287
		uint32_t cntl = I915_READ(CURCNTR(pipe));
7288 7289 7290 7291 7292 7293 7294 7295
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7296
		I915_WRITE(CURCNTR(pipe), cntl);
7297 7298 7299 7300

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
7301
	I915_WRITE(CURBASE(pipe), base);
7302 7303
}

J
Jesse Barnes 已提交
7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7321
		if (IS_HASWELL(dev)) {
7322
			cntl |= CURSOR_PIPE_CSC_ENABLE;
7323 7324
			cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
		}
J
Jesse Barnes 已提交
7325 7326 7327 7328 7329 7330 7331 7332
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

7333
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7334 7335
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
7336 7337 7338 7339 7340 7341 7342
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
7343
	u32 base = 0, pos = 0;
7344 7345
	bool visible;

7346
	if (on)
7347 7348
		base = intel_crtc->cursor_addr;

7349 7350 7351 7352
	if (x >= intel_crtc->config.pipe_src_w)
		base = 0;

	if (y >= intel_crtc->config.pipe_src_h)
7353 7354 7355
		base = 0;

	if (x < 0) {
7356
		if (x + intel_crtc->cursor_width <= 0)
7357 7358 7359 7360 7361 7362 7363 7364
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
7365
		if (y + intel_crtc->cursor_height <= 0)
7366 7367 7368 7369 7370 7371 7372 7373
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
7374
	if (!visible && !intel_crtc->cursor_visible)
7375 7376
		return;

7377
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
7378 7379 7380 7381 7382 7383 7384 7385 7386
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
7387 7388
}

J
Jesse Barnes 已提交
7389
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7390
				 struct drm_file *file,
J
Jesse Barnes 已提交
7391 7392 7393 7394 7395 7396
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7397
	struct drm_i915_gem_object *obj;
7398
	uint32_t addr;
7399
	int ret;
J
Jesse Barnes 已提交
7400 7401 7402

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
7403
		DRM_DEBUG_KMS("cursor off\n");
7404
		addr = 0;
7405
		obj = NULL;
7406
		mutex_lock(&dev->struct_mutex);
7407
		goto finish;
J
Jesse Barnes 已提交
7408 7409 7410 7411 7412 7413 7414 7415
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

7416
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
7417
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
7418 7419
		return -ENOENT;

7420
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
7421
		DRM_ERROR("buffer is to small\n");
7422 7423
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
7424 7425
	}

7426
	/* we only need to pin inside GTT if cursor is non-phy */
7427
	mutex_lock(&dev->struct_mutex);
7428
	if (!dev_priv->info->cursor_needs_physical) {
7429 7430
		unsigned alignment;

7431 7432 7433 7434 7435 7436
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

7437 7438 7439 7440 7441 7442 7443 7444 7445 7446
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
7447 7448
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
7449
			goto fail_locked;
7450 7451
		}

7452 7453
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
7454
			DRM_ERROR("failed to release fence for cursor");
7455 7456 7457
			goto fail_unpin;
		}

7458
		addr = i915_gem_obj_ggtt_offset(obj);
7459
	} else {
7460
		int align = IS_I830(dev) ? 16 * 1024 : 256;
7461
		ret = i915_gem_attach_phys_object(dev, obj,
7462 7463
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
7464 7465
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
7466
			goto fail_locked;
7467
		}
7468
		addr = obj->phys_obj->handle->busaddr;
7469 7470
	}

7471
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
7472 7473
		I915_WRITE(CURSIZE, (height << 12) | width);

7474 7475
 finish:
	if (intel_crtc->cursor_bo) {
7476
		if (dev_priv->info->cursor_needs_physical) {
7477
			if (intel_crtc->cursor_bo != obj)
7478 7479
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
7480
			i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
7481
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
7482
	}
7483

7484
	mutex_unlock(&dev->struct_mutex);
7485 7486

	intel_crtc->cursor_addr = addr;
7487
	intel_crtc->cursor_bo = obj;
7488 7489 7490
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

7491 7492
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
7493

J
Jesse Barnes 已提交
7494
	return 0;
7495
fail_unpin:
7496
	i915_gem_object_unpin_from_display_plane(obj);
7497
fail_locked:
7498
	mutex_unlock(&dev->struct_mutex);
7499
fail:
7500
	drm_gem_object_unreference_unlocked(&obj->base);
7501
	return ret;
J
Jesse Barnes 已提交
7502 7503 7504 7505 7506 7507
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7508 7509
	intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
	intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
7510

7511 7512
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
7513 7514

	return 0;
7515 7516
}

J
Jesse Barnes 已提交
7517
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
7518
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
7519
{
J
James Simmons 已提交
7520
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
7521 7522
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
7523
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

7538 7539
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
7540
			 struct drm_mode_fb_cmd2 *mode_cmd,
7541 7542 7543 7544 7545 7546 7547 7548 7549 7550 7551
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

7552 7553 7554 7555
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto err;

7556
	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7557 7558 7559
	mutex_unlock(&dev->struct_mutex);
	if (ret)
		goto err;
7560 7561

	return &intel_fb->base;
7562 7563 7564 7565 7566
err:
	drm_gem_object_unreference_unlocked(&obj->base);
	kfree(intel_fb);

	return ERR_PTR(ret);
7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
7589
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
7590 7591 7592 7593 7594 7595 7596 7597

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
7598 7599
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
7600
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
7601 7602 7603 7604 7605 7606 7607 7608

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
7609
#ifdef CONFIG_DRM_I915_FBDEV
7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
7622 7623
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
7624 7625
		return NULL;

7626
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
7627 7628 7629
		return NULL;

	return fb;
7630 7631 7632
#else
	return NULL;
#endif
7633 7634
}

7635
bool intel_get_load_detect_pipe(struct drm_connector *connector,
7636
				struct drm_display_mode *mode,
7637
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7638 7639
{
	struct intel_crtc *intel_crtc;
7640 7641
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
7642
	struct drm_crtc *possible_crtc;
7643
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
7644 7645
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
7646
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
7647 7648
	int i = -1;

7649 7650 7651 7652
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
7653 7654
	/*
	 * Algorithm gets a little messy:
7655
	 *
J
Jesse Barnes 已提交
7656 7657
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
7658
	 *
J
Jesse Barnes 已提交
7659 7660 7661 7662 7663 7664 7665
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
7666

7667 7668
		mutex_lock(&crtc->mutex);

7669
		old->dpms_mode = connector->dpms;
7670 7671 7672
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
7673 7674
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
7675

7676
		return true;
J
Jesse Barnes 已提交
7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
7694 7695
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
7696 7697
	}

7698
	mutex_lock(&crtc->mutex);
7699 7700
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
7701 7702

	intel_crtc = to_intel_crtc(crtc);
7703
	old->dpms_mode = connector->dpms;
7704
	old->load_detect_temp = true;
7705
	old->release_fb = NULL;
J
Jesse Barnes 已提交
7706

7707 7708
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
7709

7710 7711 7712 7713 7714 7715 7716
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
7717 7718
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
7719
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
7720 7721
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
7722 7723
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
7724
	if (IS_ERR(fb)) {
7725
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7726
		mutex_unlock(&crtc->mutex);
7727
		return false;
J
Jesse Barnes 已提交
7728 7729
	}

7730
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
7731
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
7732 7733
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
7734
		mutex_unlock(&crtc->mutex);
7735
		return false;
J
Jesse Barnes 已提交
7736
	}
7737

J
Jesse Barnes 已提交
7738
	/* let the connector get through one full cycle before testing */
7739
	intel_wait_for_vblank(dev, intel_crtc->pipe);
7740
	return true;
J
Jesse Barnes 已提交
7741 7742
}

7743
void intel_release_load_detect_pipe(struct drm_connector *connector,
7744
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7745
{
7746 7747
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
7748
	struct drm_encoder *encoder = &intel_encoder->base;
7749
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
7750

7751 7752 7753 7754
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

7755
	if (old->load_detect_temp) {
7756 7757 7758
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
7759

7760 7761 7762 7763
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
7764

7765
		mutex_unlock(&crtc->mutex);
7766
		return;
J
Jesse Barnes 已提交
7767 7768
	}

7769
	/* Switch crtc and encoder back off if necessary */
7770 7771
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
7772 7773

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
7774 7775
}

7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791
static int i9xx_pll_refclk(struct drm_device *dev,
			   const struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll = pipe_config->dpll_hw_state.dpll;

	if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
		return dev_priv->vbt.lvds_ssc_freq * 1000;
	else if (HAS_PCH_SPLIT(dev))
		return 120000;
	else if (!IS_GEN2(dev))
		return 96000;
	else
		return 48000;
}

J
Jesse Barnes 已提交
7792
/* Returns the clock of the currently programmed mode of the given pipe. */
7793 7794
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
7795
{
7796
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
7797
	struct drm_i915_private *dev_priv = dev->dev_private;
7798
	int pipe = pipe_config->cpu_transcoder;
7799
	u32 dpll = pipe_config->dpll_hw_state.dpll;
J
Jesse Barnes 已提交
7800 7801
	u32 fp;
	intel_clock_t clock;
7802
	int refclk = i9xx_pll_refclk(dev, pipe_config);
J
Jesse Barnes 已提交
7803 7804

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
7805
		fp = pipe_config->dpll_hw_state.fp0;
J
Jesse Barnes 已提交
7806
	else
7807
		fp = pipe_config->dpll_hw_state.fp1;
J
Jesse Barnes 已提交
7808 7809

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
7810 7811 7812
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
7813 7814 7815 7816 7817
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

7818
	if (!IS_GEN2(dev)) {
7819 7820 7821
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
7822 7823
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
7836
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
7837
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
7838
			return;
J
Jesse Barnes 已提交
7839 7840
		}

7841
		if (IS_PINEVIEW(dev))
7842
			pineview_clock(refclk, &clock);
7843
		else
7844
			i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;
		}
7864 7865

		i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
7866 7867
	}

7868 7869
	/*
	 * This value includes pixel_multiplier. We will use
7870
	 * port_clock to compute adjusted_mode.crtc_clock in the
7871 7872 7873
	 * encoder's get_config() function.
	 */
	pipe_config->port_clock = clock.dot;
7874 7875
}

7876 7877
int intel_dotclock_calculate(int link_freq,
			     const struct intel_link_m_n *m_n)
7878 7879 7880
{
	/*
	 * The calculation for the data clock is:
7881
	 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
7882
	 * But we want to avoid losing precison if possible, so:
7883
	 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
7884 7885
	 *
	 * and the link clock is simpler:
7886
	 * link_clock = (m * link_clock) / n
7887 7888
	 */

7889 7890
	if (!m_n->link_n)
		return 0;
7891

7892 7893
	return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
}
7894

7895 7896
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
7897 7898
{
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
7899

7900 7901
	/* read out port_clock from the DPLL */
	i9xx_crtc_clock_get(crtc, pipe_config);
7902 7903

	/*
7904
	 * This value does not include pixel_multiplier.
7905
	 * We will check that port_clock and adjusted_mode.crtc_clock
7906 7907
	 * agree once we know their relationship in the encoder's
	 * get_config() function.
J
Jesse Barnes 已提交
7908
	 */
7909
	pipe_config->adjusted_mode.crtc_clock =
7910 7911
		intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
					 &pipe_config->fdi_m_n);
J
Jesse Barnes 已提交
7912 7913 7914 7915 7916 7917
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
7918
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7919
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7920
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
7921
	struct drm_display_mode *mode;
7922
	struct intel_crtc_config pipe_config;
7923 7924 7925 7926
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
7927
	enum pipe pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
7928 7929 7930 7931 7932

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

7933 7934 7935 7936 7937 7938 7939
	/*
	 * Construct a pipe_config sufficient for getting the clock info
	 * back out of crtc_clock_get.
	 *
	 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
	 * to use a real value here instead.
	 */
7940
	pipe_config.cpu_transcoder = (enum transcoder) pipe;
7941
	pipe_config.pixel_multiplier = 1;
7942 7943 7944
	pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
	pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
	pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
7945 7946
	i9xx_crtc_clock_get(intel_crtc, &pipe_config);

7947
	mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
J
Jesse Barnes 已提交
7948 7949 7950 7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

7962
static void intel_increase_pllclock(struct drm_crtc *crtc)
7963 7964 7965 7966 7967
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7968 7969
	int dpll_reg = DPLL(pipe);
	int dpll;
7970

7971
	if (HAS_PCH_SPLIT(dev))
7972 7973 7974 7975 7976
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7977
	dpll = I915_READ(dpll_reg);
7978
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7979
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7980

7981
		assert_panel_unlocked(dev_priv, pipe);
7982 7983 7984

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7985
		intel_wait_for_vblank(dev, pipe);
7986

7987 7988
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7989
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7990 7991 7992 7993 7994 7995 7996 7997 7998
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7999
	if (HAS_PCH_SPLIT(dev))
8000 8001 8002 8003 8004 8005 8006 8007 8008 8009
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
8010 8011 8012
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
8013

8014
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
8015

8016
		assert_panel_unlocked(dev_priv, pipe);
8017

8018
		dpll = I915_READ(dpll_reg);
8019 8020
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
8021
		intel_wait_for_vblank(dev, pipe);
8022 8023
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
8024
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
8025 8026 8027 8028
	}

}

8029 8030
void intel_mark_busy(struct drm_device *dev)
{
8031 8032 8033 8034
	struct drm_i915_private *dev_priv = dev->dev_private;

	hsw_package_c8_gpu_busy(dev_priv);
	i915_update_gfx_val(dev_priv);
8035 8036 8037
}

void intel_mark_idle(struct drm_device *dev)
8038
{
8039
	struct drm_i915_private *dev_priv = dev->dev_private;
8040 8041
	struct drm_crtc *crtc;

8042 8043
	hsw_package_c8_gpu_idle(dev_priv);

8044 8045 8046 8047 8048 8049 8050
	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

8051
		intel_decrease_pllclock(crtc);
8052
	}
8053 8054 8055

	if (dev_priv->info->gen >= 6)
		gen6_rps_idle(dev->dev_private);
8056 8057
}

8058 8059
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
8060
{
8061 8062
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
8063

8064
	if (!i915_powersave)
8065 8066
		return;

8067 8068 8069 8070
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

8071 8072 8073 8074 8075 8076
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
8077 8078 8079
	}
}

J
Jesse Barnes 已提交
8080 8081 8082
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
8096

8097 8098
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
8099
	drm_crtc_cleanup(crtc);
8100

J
Jesse Barnes 已提交
8101 8102 8103
	kfree(intel_crtc);
}

8104 8105 8106 8107
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
8108
	struct drm_device *dev = work->crtc->dev;
8109

8110
	mutex_lock(&dev->struct_mutex);
8111
	intel_unpin_fb_obj(work->old_fb_obj);
8112 8113
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
8114

8115 8116 8117 8118 8119 8120
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

8121 8122 8123
	kfree(work);
}

8124
static void do_intel_finish_page_flip(struct drm_device *dev,
8125
				      struct drm_crtc *crtc)
8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
8138 8139 8140 8141 8142

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
8143 8144 8145 8146
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

8147 8148 8149
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

8150 8151
	intel_crtc->unpin_work = NULL;

8152 8153
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
8154

8155 8156
	drm_vblank_put(dev, intel_crtc->pipe);

8157 8158
	spin_unlock_irqrestore(&dev->event_lock, flags);

8159
	wake_up_all(&dev_priv->pending_flip_queue);
8160 8161

	queue_work(dev_priv->wq, &work->work);
8162 8163

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
8164 8165
}

8166 8167 8168 8169 8170
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

8171
	do_intel_finish_page_flip(dev, crtc);
8172 8173 8174 8175 8176 8177 8178
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

8179
	do_intel_finish_page_flip(dev, crtc);
8180 8181
}

8182 8183 8184 8185 8186 8187 8188
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

8189 8190 8191 8192
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
8193
	spin_lock_irqsave(&dev->event_lock, flags);
8194 8195
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
8196 8197 8198
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

8199 8200 8201 8202 8203 8204 8205 8206 8207
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

8208 8209 8210
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8211 8212
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8213 8214 8215 8216
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
8217
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8218 8219
	int ret;

8220
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8221
	if (ret)
8222
		goto err;
8223

8224
	ret = intel_ring_begin(ring, 6);
8225
	if (ret)
8226
		goto err_unpin;
8227 8228 8229 8230 8231 8232 8233 8234

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8235 8236 8237 8238 8239
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8240
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8241
	intel_ring_emit(ring, 0); /* aux display base address, unused */
8242 8243

	intel_mark_page_flip_active(intel_crtc);
8244
	__intel_ring_advance(ring);
8245 8246 8247 8248 8249
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8250 8251 8252 8253 8254 8255
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8256 8257
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8258 8259 8260 8261
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
8262
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8263 8264
	int ret;

8265
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8266
	if (ret)
8267
		goto err;
8268

8269
	ret = intel_ring_begin(ring, 6);
8270
	if (ret)
8271
		goto err_unpin;
8272 8273 8274 8275 8276

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8277 8278 8279 8280 8281
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8282
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8283 8284
	intel_ring_emit(ring, MI_NOOP);

8285
	intel_mark_page_flip_active(intel_crtc);
8286
	__intel_ring_advance(ring);
8287 8288 8289 8290 8291
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8292 8293 8294 8295 8296 8297
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8298 8299
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8300 8301 8302 8303
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
8304
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8305 8306
	int ret;

8307
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8308
	if (ret)
8309
		goto err;
8310

8311
	ret = intel_ring_begin(ring, 4);
8312
	if (ret)
8313
		goto err_unpin;
8314 8315 8316 8317 8318

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
8319 8320 8321
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8322
	intel_ring_emit(ring,
8323
			(i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
8324
			obj->tiling_mode);
8325 8326 8327 8328 8329 8330 8331

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8332
	intel_ring_emit(ring, pf | pipesrc);
8333 8334

	intel_mark_page_flip_active(intel_crtc);
8335
	__intel_ring_advance(ring);
8336 8337 8338 8339 8340
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8341 8342 8343 8344 8345 8346
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8347 8348
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8349 8350 8351
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8352
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8353 8354 8355
	uint32_t pf, pipesrc;
	int ret;

8356
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8357
	if (ret)
8358
		goto err;
8359

8360
	ret = intel_ring_begin(ring, 4);
8361
	if (ret)
8362
		goto err_unpin;
8363

8364 8365 8366
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
8367
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8368

8369 8370 8371 8372 8373 8374 8375
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
8376
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8377
	intel_ring_emit(ring, pf | pipesrc);
8378 8379

	intel_mark_page_flip_active(intel_crtc);
8380
	__intel_ring_advance(ring);
8381 8382 8383 8384 8385
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8386 8387 8388
	return ret;
}

8389 8390 8391
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8392 8393
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8394 8395 8396
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8397
	struct intel_ring_buffer *ring;
8398
	uint32_t plane_bit = 0;
8399 8400 8401
	int len, ret;

	ring = obj->ring;
8402
	if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
8403
		ring = &dev_priv->ring[BCS];
8404 8405 8406

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
8407
		goto err;
8408

8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
8422
		goto err_unpin;
8423 8424
	}

8425 8426 8427 8428 8429
	len = 4;
	if (ring->id == RCS)
		len += 6;

	ret = intel_ring_begin(ring, len);
8430
	if (ret)
8431
		goto err_unpin;
8432

8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452
	/* Unmask the flip-done completion message. Note that the bspec says that
	 * we should do this for both the BCS and RCS, and that we must not unmask
	 * more than one flip event at any time (or ensure that one flip message
	 * can be sent by waiting for flip-done prior to queueing new flips).
	 * Experimentation says that BCS works despite DERRMR masking all
	 * flip-done completion events and that unmasking all planes at once
	 * for the RCS also doesn't appear to drop events. Setting the DERRMR
	 * to zero does lead to lockups within MI_DISPLAY_FLIP.
	 */
	if (ring->id == RCS) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
					DERRMR_PIPEB_PRI_FLIP_DONE |
					DERRMR_PIPEC_PRI_FLIP_DONE));
		intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
	}

8453
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
8454
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
8455
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8456
	intel_ring_emit(ring, (MI_NOOP));
8457 8458

	intel_mark_page_flip_active(intel_crtc);
8459
	__intel_ring_advance(ring);
8460 8461 8462 8463 8464
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8465 8466 8467
	return ret;
}

8468 8469 8470
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
8471 8472
				    struct drm_i915_gem_object *obj,
				    uint32_t flags)
8473 8474 8475 8476
{
	return -ENODEV;
}

8477 8478
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
8479 8480
				struct drm_pending_vblank_event *event,
				uint32_t page_flip_flags)
8481 8482 8483
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8484 8485
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
8486 8487
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
8488
	unsigned long flags;
8489
	int ret;
8490

8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

8504
	work = kzalloc(sizeof(*work), GFP_KERNEL);
8505 8506 8507 8508
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
8509
	work->crtc = crtc;
8510
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
8511 8512
	INIT_WORK(&work->work, intel_unpin_work_fn);

8513 8514 8515 8516
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

8517 8518 8519 8520 8521
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
8522
		drm_vblank_put(dev, intel_crtc->pipe);
8523 8524

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
8525 8526 8527 8528 8529
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8530 8531 8532
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

8533 8534 8535
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
8536

8537
	/* Reference the objects for the scheduled work. */
8538 8539
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
8540 8541

	crtc->fb = fb;
8542

8543 8544
	work->pending_flip_obj = obj;

8545 8546
	work->enable_stall_check = true;

8547
	atomic_inc(&intel_crtc->unpin_work_count);
8548
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
8549

8550
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8551 8552
	if (ret)
		goto cleanup_pending;
8553

8554
	intel_disable_fbc(dev);
8555
	intel_mark_fb_busy(obj, NULL);
8556 8557
	mutex_unlock(&dev->struct_mutex);

8558 8559
	trace_i915_flip_request(intel_crtc->plane, obj);

8560
	return 0;
8561

8562
cleanup_pending:
8563
	atomic_dec(&intel_crtc->unpin_work_count);
8564
	crtc->fb = old_fb;
8565 8566
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
8567 8568
	mutex_unlock(&dev->struct_mutex);

8569
cleanup:
8570 8571 8572 8573
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8574 8575
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
8576 8577 8578
	kfree(work);

	return ret;
8579 8580
}

8581 8582 8583 8584 8585
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

8586 8587 8588 8589 8590 8591
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
8592

8593
	WARN(!crtc, "checking null crtc?\n");
8594

8595
	dev = crtc->dev;
8596

8597 8598 8599 8600 8601
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
8602

8603 8604 8605
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
8606
}
J
Jesse Barnes 已提交
8607

8608 8609 8610 8611 8612 8613 8614
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8615
{
8616 8617
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8618

8619 8620 8621 8622 8623
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
8624

8625 8626 8627 8628 8629
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
8630 8631
}

8632 8633 8634 8635 8636 8637 8638 8639 8640
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8641

8642 8643 8644 8645
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
8646

8647 8648 8649 8650 8651 8652
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

8679
static int
8680 8681 8682
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
8683
{
8684 8685
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
8686 8687
	int bpp;

8688 8689
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
8690 8691
		bpp = 8*3; /* since we go through a colormap */
		break;
8692 8693 8694 8695 8696 8697
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
8698 8699
		bpp = 6*3; /* min is 18bpp */
		break;
8700 8701 8702 8703 8704 8705 8706
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
8707 8708
		bpp = 8*3;
		break;
8709 8710 8711 8712 8713 8714
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8715
			return -EINVAL;
8716 8717
		bpp = 10*3;
		break;
8718
	/* TODO: gen4+ supports 16 bpc floating point, too. */
8719 8720 8721 8722 8723 8724 8725 8726 8727
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
8728
			    base.head) {
8729 8730
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
8731 8732
			continue;

8733
		connected_sink_compute_bpp(connector, pipe_config);
8734 8735 8736 8737 8738
	}

	return bpp;
}

8739 8740 8741 8742
static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
{
	DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
			"type: 0x%x flags: 0x%x\n",
8743
		mode->crtc_clock,
8744 8745 8746 8747 8748 8749
		mode->crtc_hdisplay, mode->crtc_hsync_start,
		mode->crtc_hsync_end, mode->crtc_htotal,
		mode->crtc_vdisplay, mode->crtc_vsync_start,
		mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
}

8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761 8762 8763 8764 8765
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
8766 8767 8768 8769 8770
	DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_dp_encoder,
		      pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
		      pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
		      pipe_config->dp_m_n.tu);
8771 8772 8773 8774
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8775
	intel_dump_crtc_timings(&pipe_config->adjusted_mode);
8776
	DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
8777 8778
	DRM_DEBUG_KMS("pipe src size: %dx%d\n",
		      pipe_config->pipe_src_w, pipe_config->pipe_src_h);
8779 8780 8781 8782
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
8783
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
8784
		      pipe_config->pch_pfit.pos,
8785 8786
		      pipe_config->pch_pfit.size,
		      pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
P
Paulo Zanoni 已提交
8787
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
8788
	DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
8789 8790
}

8791 8792 8793 8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

8810 8811
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
8812
			  struct drm_framebuffer *fb,
8813
			  struct drm_display_mode *mode)
8814
{
8815 8816
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
8817
	struct intel_crtc_config *pipe_config;
8818 8819
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
8820

8821 8822 8823 8824 8825
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

8826 8827
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
8828 8829
		return ERR_PTR(-ENOMEM);

8830 8831
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
8832

8833 8834
	pipe_config->cpu_transcoder =
		(enum transcoder) to_intel_crtc(crtc)->pipe;
8835
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8836

8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849
	/*
	 * Sanitize sync polarity flags based on requested ones. If neither
	 * positive or negative polarity is requested, treat this as meaning
	 * negative polarity.
	 */
	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;

	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;

8850 8851 8852 8853 8854 8855
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
8856 8857 8858
	if (plane_bpp < 0)
		goto fail;

8859 8860 8861 8862 8863 8864 8865 8866 8867 8868 8869 8870
	/*
	 * Determine the real pipe dimensions. Note that stereo modes can
	 * increase the actual pipe size due to the frame doubling and
	 * insertion of additional space for blanks between the frame. This
	 * is stored in the crtc timings. We use the requested mode to do this
	 * computation to clearly distinguish it from the adjusted mode, which
	 * can be changed by the connectors in the below retry loop.
	 */
	drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
	pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
	pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;

8871
encoder_retry:
8872
	/* Ensure the port clock defaults are reset when retrying. */
8873
	pipe_config->port_clock = 0;
8874
	pipe_config->pixel_multiplier = 1;
8875

8876
	/* Fill in default crtc timings, allow encoders to overwrite them. */
8877
	drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
8878

8879 8880 8881
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
8882
	 */
8883 8884
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
8885

8886 8887
		if (&encoder->new_crtc->base != crtc)
			continue;
8888

8889 8890
		if (!(encoder->compute_config(encoder, pipe_config))) {
			DRM_DEBUG_KMS("Encoder config failure\n");
8891 8892
			goto fail;
		}
8893
	}
8894

8895 8896 8897
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
8898 8899
		pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
			* pipe_config->pixel_multiplier;
8900

8901
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
8902
	if (ret < 0) {
8903 8904
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
8905
	}
8906 8907 8908 8909 8910 8911 8912 8913 8914 8915 8916 8917

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

8918 8919 8920 8921
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

8922
	return pipe_config;
8923
fail:
8924
	kfree(pipe_config);
8925
	return ERR_PTR(ret);
8926
}
8927

8928 8929 8930 8931 8932
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
8933 8934
{
	struct intel_crtc *intel_crtc;
8935 8936 8937 8938
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
8939

8940
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
8941

8942 8943 8944 8945 8946 8947 8948 8949
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
8950

8951 8952 8953 8954 8955 8956 8957 8958 8959
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
8960 8961
	}

8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973 8974
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
8975 8976
	}

8977 8978 8979 8980
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
8981

8982 8983 8984
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
8985

8986 8987 8988 8989 8990 8991 8992 8993
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
8994 8995
	}

8996 8997 8998 8999 9000 9001

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

9002 9003 9004 9005 9006
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
9007 9008 9009 9010 9011 9012
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
9013 9014 9015 9016 9017 9018 9019 9020

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
9021 9022 9023

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
9024
}
J
Jesse Barnes 已提交
9025

9026
static bool intel_crtc_in_use(struct drm_crtc *crtc)
9027
{
9028
	struct drm_encoder *encoder;
9029 9030
	struct drm_device *dev = crtc->dev;

9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060 9061 9062 9063 9064 9065 9066 9067 9068 9069 9070
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
9071 9072 9073
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

9074
			connector->dpms = DRM_MODE_DPMS_ON;
9075
			drm_object_property_set_value(&connector->base,
9076 9077
							 dpms_property,
							 DRM_MODE_DPMS_ON);
9078 9079 9080 9081 9082 9083 9084 9085

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

9086
static bool intel_fuzzy_clock_check(int clock1, int clock2)
9087
{
9088
	int diff;
9089 9090 9091 9092 9093 9094 9095 9096 9097 9098 9099 9100 9101 9102 9103

	if (clock1 == clock2)
		return true;

	if (!clock1 || !clock2)
		return false;

	diff = abs(clock1 - clock2);

	if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
		return true;

	return false;
}

9104 9105 9106 9107
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
9108
		if (mask & (1 <<(intel_crtc)->pipe))
9109

9110
static bool
9111 9112
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
9113 9114
			  struct intel_crtc_config *pipe_config)
{
9115 9116 9117 9118 9119 9120 9121 9122 9123
#define PIPE_CONF_CHECK_X(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected 0x%08x, found 0x%08x)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

9124 9125 9126 9127 9128 9129 9130
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
9131 9132
	}

9133 9134
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
9135
		DRM_ERROR("mismatch in " #name "(" #mask ") "	   \
9136 9137 9138 9139 9140 9141
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

9142 9143 9144 9145 9146 9147 9148 9149 9150
#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
	if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

9151 9152 9153
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

9154 9155
	PIPE_CONF_CHECK_I(cpu_transcoder);

9156 9157
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
9158 9159 9160 9161 9162
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
9163

9164 9165 9166 9167 9168 9169 9170
	PIPE_CONF_CHECK_I(has_dp_encoder);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
	PIPE_CONF_CHECK_I(dp_m_n.link_m);
	PIPE_CONF_CHECK_I(dp_m_n.link_n);
	PIPE_CONF_CHECK_I(dp_m_n.tu);

9171 9172 9173 9174 9175 9176 9177 9178 9179 9180 9181 9182 9183 9184
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

9185
	PIPE_CONF_CHECK_I(pixel_multiplier);
9186

9187 9188 9189
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

9190 9191 9192 9193 9194 9195 9196 9197 9198 9199
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
9200

9201 9202
	PIPE_CONF_CHECK_I(pipe_src_w);
	PIPE_CONF_CHECK_I(pipe_src_h);
9203

9204 9205 9206 9207 9208
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9209 9210 9211 9212 9213
	PIPE_CONF_CHECK_I(pch_pfit.enabled);
	if (current_config->pch_pfit.enabled) {
		PIPE_CONF_CHECK_I(pch_pfit.pos);
		PIPE_CONF_CHECK_I(pch_pfit.size);
	}
9214

P
Paulo Zanoni 已提交
9215 9216
	PIPE_CONF_CHECK_I(ips_enabled);

9217 9218
	PIPE_CONF_CHECK_I(double_wide);

9219
	PIPE_CONF_CHECK_I(shared_dpll);
9220
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
9221
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
9222 9223
	PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
	PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
9224

9225 9226 9227
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
		PIPE_CONF_CHECK_I(pipe_bpp);

9228
	if (!IS_HASWELL(dev)) {
9229
		PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9230 9231
		PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
	}
9232

9233
#undef PIPE_CONF_CHECK_X
9234
#undef PIPE_CONF_CHECK_I
9235
#undef PIPE_CONF_CHECK_FLAGS
9236
#undef PIPE_CONF_CHECK_CLOCK_FUZZY
9237
#undef PIPE_CONF_QUIRK
9238

9239 9240 9241
	return true;
}

9242 9243
static void
check_connector_state(struct drm_device *dev)
9244 9245 9246 9247 9248 9249 9250 9251 9252 9253 9254 9255
{
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}
9256 9257 9258 9259 9260 9261 9262
}

static void
check_encoder_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9263 9264 9265 9266 9267 9268 9269 9270 9271 9272 9273 9274 9275 9276 9277 9278 9279 9280 9281 9282 9283 9284 9285 9286 9287 9288 9289 9290 9291 9292 9293 9294 9295 9296 9297 9298 9299 9300 9301 9302 9303 9304 9305 9306 9307 9308 9309 9310 9311 9312 9313

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}
9314 9315 9316 9317 9318 9319 9320 9321 9322
}

static void
check_crtc_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_crtc_config pipe_config;
9323 9324 9325 9326 9327 9328

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

9329 9330
		memset(&pipe_config, 0, sizeof(pipe_config));

9331 9332 9333 9334 9335 9336 9337 9338 9339 9340 9341 9342 9343 9344
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
9345

9346 9347 9348 9349 9350 9351 9352
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

9353 9354
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
9355 9356 9357 9358 9359

		/* hw state is inconsistent with the pipe A quirk */
		if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
			active = crtc->active;

9360 9361
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
9362
			enum pipe pipe;
9363 9364
			if (encoder->base.crtc != &crtc->base)
				continue;
9365 9366
			if (encoder->get_config &&
			    encoder->get_hw_state(encoder, &pipe))
9367 9368 9369
				encoder->get_config(encoder, &pipe_config);
		}

9370 9371 9372 9373
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

9374 9375 9376 9377 9378 9379 9380 9381
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
9382 9383 9384
	}
}

9385 9386 9387 9388 9389 9390 9391
static void
check_shared_dpll_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_dpll_hw_state dpll_hw_state;
	int i;
9392 9393 9394 9395 9396 9397 9398 9399 9400 9401 9402 9403 9404 9405 9406 9407 9408

	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
		int enabled_crtcs = 0, active_crtcs = 0;
		bool active;

		memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));

		DRM_DEBUG_KMS("%s\n", pll->name);

		active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);

		WARN(pll->active > pll->refcount,
		     "more active pll users than references: %i vs %i\n",
		     pll->active, pll->refcount);
		WARN(pll->active && !pll->on,
		     "pll in active use but not on in sw tracking\n");
9409 9410
		WARN(pll->on && !pll->active,
		     "pll in on but not on in use in sw tracking\n");
9411 9412 9413 9414 9415 9416 9417 9418 9419 9420 9421 9422 9423 9424 9425 9426 9427
		WARN(pll->on != active,
		     "pll on state mismatch (expected %i, found %i)\n",
		     pll->on, active);

		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
				enabled_crtcs++;
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				active_crtcs++;
		}
		WARN(pll->active != active_crtcs,
		     "pll active crtcs mismatch (expected %i, found %i)\n",
		     pll->active, active_crtcs);
		WARN(pll->refcount != enabled_crtcs,
		     "pll enabled crtcs mismatch (expected %i, found %i)\n",
		     pll->refcount, enabled_crtcs);
9428 9429 9430 9431

		WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
				       sizeof(dpll_hw_state)),
		     "pll hw state mismatch\n");
9432
	}
9433 9434
}

9435 9436 9437 9438 9439 9440 9441 9442 9443
void
intel_modeset_check_state(struct drm_device *dev)
{
	check_connector_state(dev);
	check_encoder_state(dev);
	check_crtc_state(dev);
	check_shared_dpll_state(dev);
}

9444 9445 9446 9447 9448 9449 9450
void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				     int dotclock)
{
	/*
	 * FDI already provided one idea for the dotclock.
	 * Yell if the encoder disagrees.
	 */
9451
	WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
9452
	     "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
9453
	     pipe_config->adjusted_mode.crtc_clock, dotclock);
9454 9455
}

9456 9457 9458
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
9459 9460
{
	struct drm_device *dev = crtc->dev;
9461
	drm_i915_private_t *dev_priv = dev->dev_private;
9462 9463
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
9464 9465
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
9466
	int ret = 0;
9467

D
Daniel Vetter 已提交
9468
	saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
9469 9470
	if (!saved_mode)
		return -ENOMEM;
9471
	saved_hwmode = saved_mode + 1;
9472

9473
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
9474 9475
				     &prepare_pipes, &disable_pipes);

9476 9477
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
9478

9479 9480 9481 9482 9483 9484
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
9485
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
9486 9487 9488 9489
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

9490
			goto out;
9491
		}
9492 9493
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
9494
	}
9495

9496 9497 9498 9499 9500 9501 9502 9503 9504 9505 9506
	/*
	 * See if the config requires any additional preparation, e.g.
	 * to adjust global state with pipes off.  We need to do this
	 * here so we can get the modeset_pipe updated config for the new
	 * mode set on this crtc.  For other crtcs we need to use the
	 * adjusted_mode bits in the crtc directly.
	 */
	if (IS_VALLEYVIEW(dev))
		valleyview_modeset_global_pipes(dev, &prepare_pipes,
						modeset_pipes, pipe_config);

9507 9508 9509
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

9510 9511 9512 9513
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
9514

9515 9516
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
9517
	 */
9518
	if (modeset_pipes) {
9519
		crtc->mode = *mode;
9520 9521 9522 9523
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
9524

9525 9526 9527
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
9528

9529 9530 9531
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

9532 9533
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
9534
	 */
9535
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
9536 9537 9538 9539
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
9540 9541 9542
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
9543 9544
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
9545

9546 9547
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
9548
		crtc->hwmode = pipe_config->adjusted_mode;
9549

9550 9551 9552 9553 9554 9555
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
9556 9557 9558

	/* FIXME: add subpixel order */
done:
9559
	if (ret && crtc->enabled) {
9560 9561
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
9562 9563
	}

9564
out:
9565
	kfree(pipe_config);
9566
	kfree(saved_mode);
9567
	return ret;
9568 9569
}

9570 9571 9572
static int intel_set_mode(struct drm_crtc *crtc,
			  struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *fb)
9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

9584 9585 9586 9587 9588
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

9589 9590
#undef for_each_intel_crtc_masked

9591 9592 9593 9594 9595
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

9596 9597
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
9598 9599 9600
	kfree(config);
}

9601 9602 9603 9604 9605 9606 9607
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

9608 9609 9610 9611
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
9612 9613
		return -ENOMEM;

9614 9615 9616 9617
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
9618 9619 9620 9621 9622 9623 9624 9625
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
9626
		config->save_encoder_crtcs[count++] = encoder->crtc;
9627 9628 9629 9630
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9631
		config->save_connector_encoders[count++] = connector->encoder;
9632 9633 9634 9635 9636 9637 9638 9639
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
9640 9641
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9642 9643 9644
	int count;

	count = 0;
9645 9646 9647
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
9648 9649 9650
	}

	count = 0;
9651 9652 9653
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
9654 9655 9656
	}
}

9657
static bool
9658
is_crtc_connector_off(struct drm_mode_set *set)
9659 9660 9661
{
	int i;

9662 9663 9664 9665 9666 9667 9668 9669 9670 9671
	if (set->num_connectors == 0)
		return false;

	if (WARN_ON(set->connectors == NULL))
		return false;

	for (i = 0; i < set->num_connectors; i++)
		if (set->connectors[i]->encoder &&
		    set->connectors[i]->encoder->crtc == set->crtc &&
		    set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
9672 9673 9674 9675 9676
			return true;

	return false;
}

9677 9678 9679 9680 9681 9682 9683
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
9684 9685
	if (is_crtc_connector_off(set)) {
		config->mode_changed = true;
9686
	} else if (set->crtc->fb != set->fb) {
9687 9688
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
9689 9690 9691 9692 9693 9694 9695 9696 9697 9698
			struct intel_crtc *intel_crtc =
				to_intel_crtc(set->crtc);

			if (intel_crtc->active && i915_fastboot) {
				DRM_DEBUG_KMS("crtc has no fb, will flip\n");
				config->fb_changed = true;
			} else {
				DRM_DEBUG_KMS("inactive crtc, full mode set\n");
				config->mode_changed = true;
			}
9699 9700
		} else if (set->fb == NULL) {
			config->mode_changed = true;
9701 9702
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
9703
			config->mode_changed = true;
9704
		} else {
9705
			config->fb_changed = true;
9706
		}
9707 9708
	}

9709
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
9710 9711 9712 9713 9714 9715 9716 9717
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
9718 9719 9720

	DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
			set->crtc->base.id, config->mode_changed, config->fb_changed);
9721 9722
}

9723
static int
9724 9725 9726
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
9727
{
9728
	struct drm_crtc *new_crtc;
9729 9730
	struct intel_connector *connector;
	struct intel_encoder *encoder;
9731
	int ro;
9732

9733
	/* The upper layers ensure that we either disable a crtc or have a list
9734 9735 9736 9737 9738 9739 9740 9741
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
9742
		for (ro = 0; ro < set->num_connectors; ro++) {
9743 9744
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
9745 9746 9747 9748
				break;
			}
		}

9749 9750 9751 9752 9753 9754 9755 9756 9757 9758 9759 9760 9761 9762 9763
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
9764
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
9765
			config->mode_changed = true;
9766 9767
		}
	}
9768
	/* connector->new_encoder is now updated for all connectors. */
9769

9770 9771 9772 9773
	/* Update crtc of enabled connectors. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
9774 9775
			continue;

9776
		new_crtc = connector->new_encoder->base.crtc;
9777 9778

		for (ro = 0; ro < set->num_connectors; ro++) {
9779
			if (set->connectors[ro] == &connector->base)
9780 9781 9782 9783
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
9784 9785
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
9786
			return -EINVAL;
9787
		}
9788 9789 9790 9791 9792 9793 9794 9795 9796 9797 9798 9799 9800 9801 9802 9803 9804 9805 9806 9807 9808 9809 9810 9811 9812
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
9813
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
9814
			config->mode_changed = true;
9815 9816
		}
	}
9817
	/* Now we've also updated encoder->new_crtc for all encoders. */
9818

9819 9820 9821 9822 9823 9824 9825 9826 9827 9828
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

9829 9830 9831
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
9832

9833 9834 9835
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
9836

9837 9838 9839 9840 9841 9842 9843 9844 9845 9846 9847 9848 9849 9850 9851 9852 9853 9854 9855 9856 9857 9858 9859 9860 9861 9862 9863 9864 9865 9866 9867
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

9868
	ret = intel_modeset_stage_output_state(dev, set, config);
9869 9870 9871
	if (ret)
		goto fail;

9872
	if (config->mode_changed) {
9873 9874
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
9875
	} else if (config->fb_changed) {
9876 9877
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
9878
		ret = intel_pipe_set_base(set->crtc,
9879
					  set->x, set->y, set->fb);
9880 9881
	}

9882
	if (ret) {
9883 9884
		DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
			      set->crtc->base.id, ret);
9885
fail:
9886
		intel_set_config_restore_state(dev, config);
9887

9888 9889 9890 9891 9892 9893
		/* Try to restore the config */
		if (config->mode_changed &&
		    intel_set_mode(save_set.crtc, save_set.mode,
				   save_set.x, save_set.y, save_set.fb))
			DRM_ERROR("failed to restore config after modeset failure\n");
	}
9894

9895 9896
out_config:
	intel_set_config_free(config);
9897 9898
	return ret;
}
9899 9900 9901 9902 9903

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
9904
	.set_config = intel_crtc_set_config,
9905 9906 9907 9908
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
9909 9910
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
9911
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
9912 9913 9914
		intel_ddi_pll_init(dev);
}

9915 9916 9917
static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
				      struct intel_shared_dpll *pll,
				      struct intel_dpll_hw_state *hw_state)
9918
{
9919
	uint32_t val;
9920

9921
	val = I915_READ(PCH_DPLL(pll->id));
9922 9923 9924
	hw_state->dpll = val;
	hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
	hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
9925 9926 9927 9928

	return val & DPLL_VCO_ENABLE;
}

9929 9930 9931 9932 9933 9934 9935
static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
				  struct intel_shared_dpll *pll)
{
	I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
	I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
}

9936 9937 9938 9939 9940 9941
static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
				struct intel_shared_dpll *pll)
{
	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

9942 9943 9944 9945 9946 9947 9948 9949 9950 9951 9952 9953 9954
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(PCH_DPLL(pll->id));
	udelay(150);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
	POSTING_READ(PCH_DPLL(pll->id));
9955 9956 9957 9958 9959 9960 9961 9962 9963 9964 9965 9966 9967
	udelay(200);
}

static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
				 struct intel_shared_dpll *pll)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;

	/* Make sure no transcoder isn't still depending on us. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (intel_crtc_to_shared_dpll(crtc) == pll)
			assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9968 9969
	}

9970 9971
	I915_WRITE(PCH_DPLL(pll->id), 0);
	POSTING_READ(PCH_DPLL(pll->id));
9972 9973 9974
	udelay(200);
}

9975 9976 9977 9978 9979
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

9980
static void ibx_pch_dpll_init(struct drm_device *dev)
9981
{
9982
	struct drm_i915_private *dev_priv = dev->dev_private;
9983 9984
	int i;

9985
	dev_priv->num_shared_dpll = 2;
9986

D
Daniel Vetter 已提交
9987
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9988 9989
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
9990
		dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
9991 9992
		dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
		dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
9993 9994
		dev_priv->shared_dplls[i].get_hw_state =
			ibx_pch_dpll_get_hw_state;
9995 9996 9997
	}
}

9998 9999
static void intel_shared_dpll_init(struct drm_device *dev)
{
10000
	struct drm_i915_private *dev_priv = dev->dev_private;
10001 10002 10003 10004 10005 10006 10007 10008 10009 10010 10011

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
	DRM_DEBUG_KMS("%i shared PLLs initialized\n",
		      dev_priv->num_shared_dpll);
}

10012
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
10013
{
J
Jesse Barnes 已提交
10014
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
10015 10016 10017
	struct intel_crtc *intel_crtc;
	int i;

D
Daniel Vetter 已提交
10018
	intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
J
Jesse Barnes 已提交
10019 10020 10021 10022 10023 10024 10025 10026 10027 10028 10029 10030
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

10031 10032 10033
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
10034
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
10035
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
10036
		intel_crtc->plane = !pipe;
10037 10038
	}

J
Jesse Barnes 已提交
10039 10040 10041 10042 10043
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
10044 10045 10046
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

10047
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
10048
				struct drm_file *file)
10049 10050
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
10051 10052
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
10053

10054 10055
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
10056

10057 10058
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
10059

10060
	if (!drmmode_obj) {
10061 10062 10063 10064
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

10065 10066
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
10067

10068
	return 0;
10069 10070
}

10071
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
10072
{
10073 10074
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
10075 10076 10077
	int index_mask = 0;
	int entry = 0;

10078 10079 10080 10081
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
10082
			index_mask |= (1 << entry);
10083 10084 10085 10086 10087

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
10088 10089
		entry++;
	}
10090

J
Jesse Barnes 已提交
10091 10092 10093
	return index_mask;
}

10094 10095 10096 10097 10098 10099 10100 10101 10102 10103 10104 10105 10106 10107 10108 10109 10110
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
10111 10112
static void intel_setup_outputs(struct drm_device *dev)
{
10113
	struct drm_i915_private *dev_priv = dev->dev_private;
10114
	struct intel_encoder *encoder;
10115
	bool dpd_is_edp = false;
J
Jesse Barnes 已提交
10116

10117
	intel_lvds_init(dev);
J
Jesse Barnes 已提交
10118

10119
	if (!IS_ULT(dev))
10120
		intel_crt_init(dev);
10121

P
Paulo Zanoni 已提交
10122
	if (HAS_DDI(dev)) {
10123 10124 10125 10126 10127 10128 10129 10130 10131 10132 10133 10134 10135 10136 10137 10138 10139 10140 10141
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
10142
		int found;
10143 10144 10145 10146
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
10147

10148
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
10149
			/* PCH SDVOB multiplex with HDMIB */
10150
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
10151
			if (!found)
10152
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
10153
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
10154
				intel_dp_init(dev, PCH_DP_B, PORT_B);
10155 10156
		}

10157
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
10158
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
10159

10160
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
10161
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
10162

10163
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
10164
			intel_dp_init(dev, PCH_DP_C, PORT_C);
10165

10166
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
10167
			intel_dp_init(dev, PCH_DP_D, PORT_D);
10168
	} else if (IS_VALLEYVIEW(dev)) {
10169 10170 10171 10172 10173 10174 10175
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
		}

10176 10177 10178 10179 10180 10181 10182
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
					PORT_C);
			if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
					      PORT_C);
		}
10183

10184
		intel_dsi_init(dev);
10185
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
10186
		bool found = false;
10187

10188
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10189
			DRM_DEBUG_KMS("probing SDVOB\n");
10190
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
10191 10192
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
10193
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
10194
			}
10195

10196
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
10197
				intel_dp_init(dev, DP_B, PORT_B);
10198
		}
10199 10200 10201

		/* Before G4X SDVOC doesn't have its own detect register */

10202
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10203
			DRM_DEBUG_KMS("probing SDVOC\n");
10204
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
10205
		}
10206

10207
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
10208

10209 10210
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
10211
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
10212
			}
10213
			if (SUPPORTS_INTEGRATED_DP(dev))
10214
				intel_dp_init(dev, DP_C, PORT_C);
10215
		}
10216

10217
		if (SUPPORTS_INTEGRATED_DP(dev) &&
10218
		    (I915_READ(DP_D) & DP_DETECTED))
10219
			intel_dp_init(dev, DP_D, PORT_D);
10220
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
10221 10222
		intel_dvo_init(dev);

10223
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
10224 10225
		intel_tv_init(dev);

10226 10227 10228
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
10229
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
10230
	}
10231

P
Paulo Zanoni 已提交
10232
	intel_init_pch_refclk(dev);
10233 10234

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
10235 10236
}

10237 10238 10239
void intel_framebuffer_fini(struct intel_framebuffer *fb)
{
	drm_framebuffer_cleanup(&fb->base);
10240
	WARN_ON(!fb->obj->framebuffer_references--);
10241 10242 10243
	drm_gem_object_unreference_unlocked(&fb->obj->base);
}

J
Jesse Barnes 已提交
10244 10245 10246 10247
static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

10248
	intel_framebuffer_fini(intel_fb);
J
Jesse Barnes 已提交
10249 10250 10251 10252
	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
10253
						struct drm_file *file,
J
Jesse Barnes 已提交
10254 10255 10256
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
10257
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
10258

10259
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
10260 10261 10262 10263 10264 10265 10266
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

10267 10268
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
10269
			   struct drm_mode_fb_cmd2 *mode_cmd,
10270
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
10271
{
10272
	int aligned_height, tile_height;
10273
	int pitch_limit;
J
Jesse Barnes 已提交
10274 10275
	int ret;

10276 10277
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));

10278 10279
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
10280
		return -EINVAL;
10281
	}
10282

10283 10284 10285
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
10286
		return -EINVAL;
10287
	}
10288

10289 10290 10291 10292 10293 10294 10295 10296 10297 10298 10299 10300 10301 10302 10303 10304 10305 10306 10307 10308
	if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
		pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 4) {
		if (obj->tiling_mode)
			pitch_limit = 16*1024;
		else
			pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 3) {
		if (obj->tiling_mode)
			pitch_limit = 8*1024;
		else
			pitch_limit = 16*1024;
	} else
		/* XXX DSPC is limited to 4k tiled */
		pitch_limit = 8*1024;

	if (mode_cmd->pitches[0] > pitch_limit) {
		DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
			  obj->tiling_mode ? "tiled" : "linear",
			  mode_cmd->pitches[0], pitch_limit);
10309
		return -EINVAL;
10310
	}
10311 10312

	if (obj->tiling_mode != I915_TILING_NONE &&
10313 10314 10315
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
10316
		return -EINVAL;
10317
	}
10318

10319
	/* Reject formats not supported by any plane early. */
10320
	switch (mode_cmd->pixel_format) {
10321
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
10322 10323 10324
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
10325 10326 10327
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
10328
		if (INTEL_INFO(dev)->gen > 3) {
10329 10330
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10331
			return -EINVAL;
10332
		}
10333 10334 10335
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
10336 10337
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
10338 10339
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
10340
		if (INTEL_INFO(dev)->gen < 4) {
10341 10342
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10343
			return -EINVAL;
10344
		}
10345
		break;
V
Ville Syrjälä 已提交
10346 10347 10348 10349
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
10350
		if (INTEL_INFO(dev)->gen < 5) {
10351 10352
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10353
			return -EINVAL;
10354
		}
10355 10356
		break;
	default:
10357 10358
		DRM_DEBUG("unsupported pixel format: %s\n",
			  drm_get_format_name(mode_cmd->pixel_format));
10359 10360 10361
		return -EINVAL;
	}

10362 10363 10364 10365
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

10366 10367 10368 10369 10370 10371 10372
	tile_height = IS_GEN2(dev) ? 16 : 8;
	aligned_height = ALIGN(mode_cmd->height,
			       obj->tiling_mode ? tile_height : 1);
	/* FIXME drm helper for size checks (especially planar formats)? */
	if (obj->base.size < aligned_height * mode_cmd->pitches[0])
		return -EINVAL;

10373 10374
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
10375
	intel_fb->obj->framebuffer_references++;
10376

J
Jesse Barnes 已提交
10377 10378 10379 10380 10381 10382 10383 10384 10385 10386 10387 10388
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
10389
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
10390
{
10391
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
10392

10393 10394
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
10395
	if (&obj->base == NULL)
10396
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
10397

10398
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
10399 10400
}

10401
#ifndef CONFIG_DRM_I915_FBDEV
10402
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
10403 10404 10405 10406
{
}
#endif

J
Jesse Barnes 已提交
10407 10408
static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
10409
	.output_poll_changed = intel_fbdev_output_poll_changed,
J
Jesse Barnes 已提交
10410 10411
};

10412 10413 10414 10415 10416
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

10417 10418 10419 10420 10421 10422 10423 10424 10425
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
10426
	if (HAS_DDI(dev)) {
10427
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
10428
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
10429 10430
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
10431
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
10432 10433
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
10434
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
10435
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
10436 10437
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
10438
		dev_priv->display.off = ironlake_crtc_off;
10439
		dev_priv->display.update_plane = ironlake_update_plane;
10440 10441 10442 10443 10444 10445 10446
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
10447
	} else {
10448
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10449
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10450 10451
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
10452
		dev_priv->display.off = i9xx_crtc_off;
10453
		dev_priv->display.update_plane = i9xx_update_plane;
10454
	}
10455 10456

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
10457 10458 10459 10460
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
10461 10462 10463 10464 10465
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
10466
	else if (IS_I945GM(dev) || IS_845G(dev))
10467 10468
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
10469 10470 10471
	else if (IS_PINEVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			pnv_get_display_clock_speed;
10472 10473 10474 10475 10476 10477
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
10478
	else if (IS_I85X(dev))
10479 10480 10481 10482 10483 10484
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

10485
	if (HAS_PCH_SPLIT(dev)) {
10486
		if (IS_GEN5(dev)) {
10487
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
10488
			dev_priv->display.write_eld = ironlake_write_eld;
10489
		} else if (IS_GEN6(dev)) {
10490
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
10491
			dev_priv->display.write_eld = ironlake_write_eld;
10492 10493 10494
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
10495
			dev_priv->display.write_eld = ironlake_write_eld;
10496 10497
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
10498 10499
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
10500
			dev_priv->display.write_eld = haswell_write_eld;
10501 10502
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
10503
		}
10504
	} else if (IS_G4X(dev)) {
10505
		dev_priv->display.write_eld = g4x_write_eld;
10506 10507 10508
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.modeset_global_resources =
			valleyview_modeset_global_resources;
10509
	}
10510 10511 10512 10513 10514 10515 10516 10517 10518 10519 10520 10521 10522 10523 10524 10525 10526 10527 10528 10529 10530

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
10531 10532 10533
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
10534
	}
10535 10536
}

10537 10538 10539 10540 10541
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
10542
static void quirk_pipea_force(struct drm_device *dev)
10543 10544 10545 10546
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
10547
	DRM_INFO("applying pipe a force quirk\n");
10548 10549
}

10550 10551 10552 10553 10554 10555 10556
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
10557
	DRM_INFO("applying lvds SSC disable quirk\n");
10558 10559
}

10560
/*
10561 10562
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
10563 10564 10565 10566 10567
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
10568
	DRM_INFO("applying inverted panel brightness quirk\n");
10569 10570
}

10571 10572 10573 10574 10575 10576 10577 10578 10579 10580 10581
/*
 * Some machines (Dell XPS13) suffer broken backlight controls if
 * BLM_PCH_PWM_ENABLE is set.
 */
static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
	DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
}

10582 10583 10584 10585 10586 10587 10588
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

10589 10590 10591 10592 10593 10594 10595 10596 10597 10598 10599 10600 10601 10602 10603 10604 10605 10606 10607 10608 10609 10610 10611 10612 10613 10614 10615 10616
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

10617
static struct intel_quirk intel_quirks[] = {
10618
	/* HP Mini needs pipe A force quirk (LP: #322104) */
10619
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
10620 10621 10622 10623 10624 10625 10626

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

10627
	/* 830 needs to leave pipe A & dpll A up */
10628
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
10629 10630 10631

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
10632 10633 10634

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
10635

10636 10637 10638 10639 10640
	/*
	 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
	 * seem to use inverted backlight PWM.
	 */
	{ 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
10641 10642 10643 10644 10645

	/* Dell XPS13 HD Sandy Bridge */
	{ 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
	/* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
	{ 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
10646 10647 10648 10649 10650 10651 10652 10653 10654 10655 10656 10657 10658 10659 10660 10661 10662
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
10663 10664 10665 10666
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
10667 10668
}

10669 10670 10671 10672 10673
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
10674
	u32 vga_reg = i915_vgacntrl_reg(dev);
10675 10676

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10677
	outb(SR01, VGA_SR_INDEX);
10678 10679 10680 10681 10682 10683 10684 10685 10686
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

10687 10688
void intel_modeset_init_hw(struct drm_device *dev)
{
10689 10690
	struct drm_i915_private *dev_priv = dev->dev_private;

10691 10692
	intel_prepare_ddi(dev);

10693 10694
	intel_init_clock_gating(dev);

10695 10696 10697 10698 10699
	/* Enable the CRI clock source so we can get at the display */
	if (IS_VALLEYVIEW(dev))
		I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
			   DPLL_INTEGRATED_CRI_CLK_VLV);

10700 10701
	intel_init_dpio(dev);

10702
	mutex_lock(&dev->struct_mutex);
10703
	intel_enable_gt_powersave(dev);
10704
	mutex_unlock(&dev->struct_mutex);
10705 10706
}

10707 10708 10709 10710 10711
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
10712 10713
void intel_modeset_init(struct drm_device *dev)
{
10714
	struct drm_i915_private *dev_priv = dev->dev_private;
10715
	int i, j, ret;
J
Jesse Barnes 已提交
10716 10717 10718 10719 10720 10721

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

10722 10723 10724
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

10725
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
10726

10727 10728
	intel_init_quirks(dev);

10729 10730
	intel_init_pm(dev);

B
Ben Widawsky 已提交
10731 10732 10733
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

10734 10735
	intel_init_display(dev);

10736 10737 10738 10739
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
10740 10741
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
10742
	} else {
10743 10744
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
10745
	}
B
Ben Widawsky 已提交
10746
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
10747

10748
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
10749 10750
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
10751

10752
	for_each_pipe(i) {
J
Jesse Barnes 已提交
10753
		intel_crtc_init(dev, i);
10754 10755 10756
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
10757 10758
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
10759
		}
J
Jesse Barnes 已提交
10760 10761
	}

P
Paulo Zanoni 已提交
10762
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
10763
	intel_shared_dpll_init(dev);
10764

10765 10766
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
10767
	intel_setup_outputs(dev);
10768 10769 10770

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
10771 10772
}

10773 10774 10775 10776 10777 10778 10779 10780 10781
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

10782 10783 10784 10785 10786 10787 10788 10789 10790 10791 10792 10793 10794 10795 10796 10797 10798 10799 10800 10801 10802 10803 10804 10805
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

10806

10807 10808
}

10809 10810 10811
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
10812 10813
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
10814 10815
	u32 reg, val;

10816
	if (INTEL_INFO(dev)->num_pipes == 1)
10817 10818 10819 10820 10821 10822 10823 10824 10825 10826 10827 10828
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

10829 10830 10831 10832
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
10833
	u32 reg;
10834 10835

	/* Clear any frame start delays used for debugging left by the BIOS */
10836
	reg = PIPECONF(crtc->config.cpu_transcoder);
10837 10838 10839
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
10840 10841 10842
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
10843 10844 10845 10846 10847 10848 10849 10850 10851 10852 10853 10854 10855 10856 10857 10858 10859 10860 10861 10862 10863 10864 10865 10866 10867 10868 10869
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

10870 10871 10872 10873 10874 10875 10876 10877 10878
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

10879 10880 10881 10882 10883 10884 10885 10886 10887 10888 10889 10890 10891 10892 10893 10894 10895 10896 10897 10898 10899 10900 10901 10902 10903 10904 10905 10906 10907 10908 10909 10910 10911 10912 10913 10914 10915 10916 10917 10918 10919 10920 10921 10922 10923 10924 10925 10926 10927 10928 10929 10930 10931 10932 10933 10934 10935 10936 10937 10938 10939 10940 10941 10942 10943 10944 10945 10946 10947 10948 10949 10950 10951 10952
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

10953
void i915_redisable_vga(struct drm_device *dev)
10954 10955
{
	struct drm_i915_private *dev_priv = dev->dev_private;
10956
	u32 vga_reg = i915_vgacntrl_reg(dev);
10957

10958 10959 10960 10961 10962 10963 10964 10965
	/* This function can be called both from intel_modeset_setup_hw_state or
	 * at a very early point in our resume sequence, where the power well
	 * structures are not yet restored. Since this function is at a very
	 * paranoid "someone might have enabled VGA while we were not looking"
	 * level, just check if the power well is enabled instead of trying to
	 * follow the "don't touch the power well if we don't need it" policy
	 * the rest of the driver uses. */
	if (HAS_POWER_WELL(dev) &&
10966
	    (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
10967 10968
		return;

10969
	if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
10970
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
10971
		i915_disable_vga(dev);
10972 10973 10974
	}
}

10975
static void intel_modeset_readout_hw_state(struct drm_device *dev)
10976 10977 10978 10979 10980 10981
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
10982
	int i;
10983

10984 10985
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
10986
		memset(&crtc->config, 0, sizeof(crtc->config));
10987

10988 10989
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
10990 10991

		crtc->base.enabled = crtc->active;
10992
		crtc->primary_enabled = crtc->active;
10993 10994 10995 10996 10997 10998

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

10999
	/* FIXME: Smash this into the new shared dpll infrastructure. */
P
Paulo Zanoni 已提交
11000
	if (HAS_DDI(dev))
11001 11002
		intel_ddi_setup_hw_pll_state(dev);

11003 11004 11005 11006 11007 11008 11009 11010 11011 11012 11013 11014
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
		pll->active = 0;
		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				pll->active++;
		}
		pll->refcount = pll->active;

11015 11016
		DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
			      pll->name, pll->refcount, pll->on);
11017 11018
	}

11019 11020 11021 11022 11023
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
11024 11025
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
11026
			if (encoder->get_config)
11027
				encoder->get_config(encoder, &crtc->config);
11028 11029 11030 11031 11032
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
11033
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
11034 11035 11036
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
11037
			      pipe_name(pipe));
11038 11039 11040 11041 11042 11043 11044 11045 11046 11047 11048 11049 11050 11051 11052 11053 11054
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}
11055 11056 11057 11058 11059 11060 11061 11062 11063 11064 11065
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
11066
	int i;
11067 11068

	intel_modeset_readout_hw_state(dev);
11069

11070 11071 11072 11073 11074 11075 11076 11077 11078 11079 11080 11081 11082 11083 11084 11085
	/*
	 * Now that we have the config, copy it to each CRTC struct
	 * Note that this could go away if we move to using crtc_config
	 * checking everywhere.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (crtc->active && i915_fastboot) {
			intel_crtc_mode_from_pipe_config(crtc, &crtc->config);

			DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
				      crtc->base.base.id);
			drm_mode_debug_printmodeline(&crtc->base.mode);
		}
	}

11086 11087 11088 11089 11090 11091 11092 11093 11094
	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
11095
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
11096
	}
11097

11098 11099 11100 11101 11102 11103 11104 11105 11106 11107 11108 11109
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		if (!pll->on || pll->active)
			continue;

		DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);

		pll->disable(dev_priv, pll);
		pll->on = false;
	}

11110 11111 11112
	if (IS_HASWELL(dev))
		ilk_wm_get_hw_state(dev);

11113
	if (force_restore) {
11114 11115
		i915_redisable_vga(dev);

11116 11117 11118 11119
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
11120
		for_each_pipe(pipe) {
11121 11122
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
11123 11124 11125

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
11126 11127 11128 11129
		}
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
11130 11131

	intel_modeset_check_state(dev);
11132 11133

	drm_mode_config_reset(dev);
11134 11135 11136 11137
}

void intel_modeset_gem_init(struct drm_device *dev)
{
11138
	intel_modeset_init_hw(dev);
11139 11140

	intel_setup_overlay(dev);
11141

11142
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
11143 11144 11145 11146
}

void intel_modeset_cleanup(struct drm_device *dev)
{
11147 11148
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
11149
	struct drm_connector *connector;
11150

11151 11152 11153 11154 11155 11156 11157 11158 11159 11160 11161
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
11162
	drm_kms_helper_poll_fini(dev);
11163

11164 11165
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
11166 11167
	intel_unregister_dsm_handler();

11168 11169 11170 11171 11172
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

11173
		intel_increase_pllclock(crtc);
11174 11175
	}

11176
	intel_disable_fbc(dev);
11177

11178
	intel_disable_gt_powersave(dev);
11179

11180 11181
	ironlake_teardown_rc6(dev);

11182 11183
	mutex_unlock(&dev->struct_mutex);

11184 11185 11186
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

11187 11188 11189
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

11190 11191 11192 11193
	/* destroy the sysfs files before encoders/connectors */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head)
		drm_sysfs_connector_remove(connector);

J
Jesse Barnes 已提交
11194
	drm_mode_config_cleanup(dev);
11195 11196

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
11197 11198
}

11199 11200 11201
/*
 * Return which encoder is currently attached for connector.
 */
11202
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
11203
{
11204 11205
	return &intel_attached_encoder(connector)->base;
}
11206

11207 11208 11209 11210 11211 11212
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
11213
}
11214 11215 11216 11217 11218 11219 11220 11221 11222 11223 11224 11225 11226 11227 11228 11229 11230

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
11231 11232

struct intel_display_error_state {
11233 11234 11235

	u32 power_well_driver;

11236 11237
	int num_transcoders;

11238 11239 11240 11241 11242
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
11243
	} cursor[I915_MAX_PIPES];
11244 11245 11246

	struct intel_pipe_error_state {
		u32 source;
11247
	} pipe[I915_MAX_PIPES];
11248 11249 11250 11251 11252 11253 11254 11255 11256

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
11257
	} plane[I915_MAX_PIPES];
11258 11259 11260 11261 11262 11263 11264 11265 11266 11267 11268 11269 11270

	struct intel_transcoder_error_state {
		enum transcoder cpu_transcoder;

		u32 conf;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} transcoder[4];
11271 11272 11273 11274 11275
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
11276
	drm_i915_private_t *dev_priv = dev->dev_private;
11277
	struct intel_display_error_state *error;
11278 11279 11280 11281 11282 11283
	int transcoders[] = {
		TRANSCODER_A,
		TRANSCODER_B,
		TRANSCODER_C,
		TRANSCODER_EDP,
	};
11284 11285
	int i;

11286 11287 11288
	if (INTEL_INFO(dev)->num_pipes == 0)
		return NULL;

11289
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
11290 11291 11292
	if (error == NULL)
		return NULL;

11293 11294 11295
	if (HAS_POWER_WELL(dev))
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

11296
	for_each_pipe(i) {
11297 11298 11299
		if (!intel_display_power_enabled(dev, POWER_DOMAIN_PIPE(i)))
			continue;

11300 11301 11302 11303 11304 11305 11306 11307 11308
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
11309 11310 11311

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
11312
		if (INTEL_INFO(dev)->gen <= 3) {
11313
			error->plane[i].size = I915_READ(DSPSIZE(i));
11314 11315
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
11316 11317
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
11318 11319 11320 11321 11322 11323
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].source = I915_READ(PIPESRC(i));
11324 11325 11326 11327 11328 11329 11330 11331 11332
	}

	error->num_transcoders = INTEL_INFO(dev)->num_pipes;
	if (HAS_DDI(dev_priv->dev))
		error->num_transcoders++; /* Account for eDP. */

	for (i = 0; i < error->num_transcoders; i++) {
		enum transcoder cpu_transcoder = transcoders[i];

11333 11334 11335 11336
		if (!intel_display_power_enabled(dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
			continue;

11337 11338 11339 11340 11341 11342 11343 11344 11345
		error->transcoder[i].cpu_transcoder = cpu_transcoder;

		error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
		error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
11346 11347 11348 11349 11350
	}

	return error;
}

11351 11352
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

11353
void
11354
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
11355 11356 11357 11358 11359
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

11360 11361 11362
	if (!error)
		return;

11363
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
11364
	if (HAS_POWER_WELL(dev))
11365
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
11366
			   error->power_well_driver);
11367
	for_each_pipe(i) {
11368 11369 11370 11371 11372 11373
		err_printf(m, "Pipe [%d]:\n", i);
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
11374
		if (INTEL_INFO(dev)->gen <= 3) {
11375 11376
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
11377
		}
P
Paulo Zanoni 已提交
11378
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11379
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
11380
		if (INTEL_INFO(dev)->gen >= 4) {
11381 11382
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
11383 11384
		}

11385 11386 11387 11388
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
11389
	}
11390 11391

	for (i = 0; i < error->num_transcoders; i++) {
11392
		err_printf(m, "CPU transcoder: %c\n",
11393 11394 11395 11396 11397 11398 11399 11400 11401
			   transcoder_name(error->transcoder[i].cpu_transcoder));
		err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf);
		err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync);
	}
11402
}