intel_display.c 269.0 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47 48

typedef struct {
49
	int	min, max;
J
Jesse Barnes 已提交
50 51 52
} intel_range_t;

typedef struct {
53 54
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
55 56 57
} intel_p2_t;

#define INTEL_P2_NUM		      2
58 59
typedef struct intel_limit intel_limit_t;
struct intel_limit {
60 61
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
	/**
	 * find_pll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_pll)(const intel_limit_t *limit,
			 struct drm_crtc *crtc,
			 int target, int refclk,
			 intel_clock_t *match_clock,
			 intel_clock_t *best_clock);
80
};
J
Jesse Barnes 已提交
81

J
Jesse Barnes 已提交
82 83 84
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

85 86 87 88 89 90 91 92 93 94
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

95 96
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
97 98
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
99
static bool
100 101 102 103
intel_pnv_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
static bool
104
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
105 106
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
107 108 109 110 111
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);

112 113 114
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
115 116 117 118 119
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
120 121
}

122
static const intel_limit_t intel_limits_i8xx_dvo = {
123 124 125 126 127 128 129 130
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
131 132
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
133
	.find_pll = intel_find_best_PLL,
134 135 136
};

static const intel_limit_t intel_limits_i8xx_lvds = {
137 138 139 140 141 142 143 144
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
145 146
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
147
	.find_pll = intel_find_best_PLL,
148
};
149

150
static const intel_limit_t intel_limits_i9xx_sdvo = {
151 152 153 154
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
155 156
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
157 158
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
159 160
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
161
	.find_pll = intel_find_best_PLL,
162 163 164
};

static const intel_limit_t intel_limits_i9xx_lvds = {
165 166 167 168
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
169 170
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
171 172
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
173 174
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
175
	.find_pll = intel_find_best_PLL,
176 177
};

178

179
static const intel_limit_t intel_limits_g4x_sdvo = {
180 181 182 183 184 185 186 187 188 189 190
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
191
	},
192
	.find_pll = intel_g4x_find_best_PLL,
193 194 195
};

static const intel_limit_t intel_limits_g4x_hdmi = {
196 197 198 199 200 201 202 203 204 205
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
206
	.find_pll = intel_g4x_find_best_PLL,
207 208 209
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
210 211 212 213 214 215 216 217 218 219
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
220
	},
221
	.find_pll = intel_g4x_find_best_PLL,
222 223 224
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
225 226 227 228 229 230 231 232 233 234
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
235
	},
236
	.find_pll = intel_g4x_find_best_PLL,
237 238
};

239
static const intel_limit_t intel_limits_pineview_sdvo = {
240 241
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
242
	/* Pineview's Ncounter is a ring counter */
243 244
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
245
	/* Pineview only has one combined m divider, which we treat as m2. */
246 247 248 249
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
250 251
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
252
	.find_pll = intel_pnv_find_best_PLL,
253 254
};

255
static const intel_limit_t intel_limits_pineview_lvds = {
256 257 258 259 260 261 262 263
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
264 265
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
266
	.find_pll = intel_pnv_find_best_PLL,
267 268
};

269 270 271 272 273
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
274
static const intel_limit_t intel_limits_ironlake_dac = {
275 276 277 278 279 280 281 282 283 284
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
285
	.find_pll = intel_g4x_find_best_PLL,
286 287
};

288
static const intel_limit_t intel_limits_ironlake_single_lvds = {
289 290 291 292 293 294 295 296 297 298
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
299 300 301 302
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
303 304 305 306 307 308 309 310 311 312
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
313 314 315
	.find_pll = intel_g4x_find_best_PLL,
};

316
/* LVDS 100mhz refclk limits. */
317
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
318 319 320 321 322 323 324
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
325
	.p1 = { .min = 2, .max = 8 },
326 327
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
328 329 330 331
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
332 333 334 335 336 337 338
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
339
	.p1 = { .min = 2, .max = 6 },
340 341
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
342 343 344
	.find_pll = intel_g4x_find_best_PLL,
};

345 346 347 348 349 350 351 352
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
353
	.p1 = { .min = 1, .max = 3 },
354 355 356 357 358 359
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_hdmi = {
D
Daniel Vetter 已提交
360 361
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
362 363 364 365 366 367 368 369 370 371 372 373
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_dp = {
374 375
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
376
	.n = { .min = 1, .max = 7 },
377
	.m = { .min = 22, .max = 450 },
378 379 380
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
381
	.p1 = { .min = 1, .max = 3 },
382 383 384 385 386
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

387 388
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
389
{
390
	struct drm_device *dev = crtc->dev;
391
	const intel_limit_t *limit;
392 393

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
394
		if (intel_is_dual_link_lvds(dev)) {
395
			if (refclk == 100000)
396 397 398 399
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
400
			if (refclk == 100000)
401 402 403 404
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
405
	} else
406
		limit = &intel_limits_ironlake_dac;
407 408 409 410

	return limit;
}

411 412 413 414 415 416
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
417
		if (intel_is_dual_link_lvds(dev))
418
			limit = &intel_limits_g4x_dual_channel_lvds;
419
		else
420
			limit = &intel_limits_g4x_single_channel_lvds;
421 422
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
423
		limit = &intel_limits_g4x_hdmi;
424
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
425
		limit = &intel_limits_g4x_sdvo;
426
	} else /* The option is for other outputs */
427
		limit = &intel_limits_i9xx_sdvo;
428 429 430 431

	return limit;
}

432
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
433 434 435 436
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

437
	if (HAS_PCH_SPLIT(dev))
438
		limit = intel_ironlake_limit(crtc, refclk);
439
	else if (IS_G4X(dev)) {
440
		limit = intel_g4x_limit(crtc);
441
	} else if (IS_PINEVIEW(dev)) {
442
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
443
			limit = &intel_limits_pineview_lvds;
444
		else
445
			limit = &intel_limits_pineview_sdvo;
446 447 448 449 450 451 452
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
453 454 455 456 457
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
458 459
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
460
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
461
		else
462
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
463 464 465 466
	}
	return limit;
}

467 468
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
469
{
470 471 472 473 474 475
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

476 477 478 479 480
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

481
static void i9xx_clock(int refclk, intel_clock_t *clock)
482
{
483
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
484 485 486 487 488 489 490 491
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
492
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
493
{
494 495 496
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

497 498
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
499 500 501
			return true;

	return false;
J
Jesse Barnes 已提交
502 503
}

504
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
505 506 507 508 509
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

510 511 512
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
513 514
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
515
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
516
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
517
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
518
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
519
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
520
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
521
		INTELPllInvalid("m1 out of range\n");
522
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
523
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
524
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
525
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
526
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
527
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
528
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
529
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
530 531 532 533
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
534
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
535 536 537 538

	return true;
}

539 540
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
541 542
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		/*
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
		 */
		if (intel_is_dual_link_lvds(dev))
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));

	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
					int this_err;
579

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
intel_pnv_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
J
Jesse Barnes 已提交
605 606 607 608 609
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

610
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
611
		/*
612 613 614
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
615
		 */
616
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
617 618 619 620 621 622 623 624 625 626
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

627
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
628

629 630 631 632
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
633 634
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
635 636 637 638 639
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
640 641
					int this_err;

642
					pineview_clock(refclk, &clock);
643 644
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
645
						continue;
646 647 648
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
649 650 651 652 653 654 655 656 657 658 659 660 661 662

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

663 664
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
665 666
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
667 668 669 670 671
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
672 673
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
674 675 676
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
677
		if (intel_is_dual_link_lvds(dev))
678 679 680 681 682 683 684 685 686 687 688 689
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
690
	/* based on hardware requirement, prefer smaller n to precision */
691
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
692
		/* based on hardware requirement, prefere larger m1,m2 */
693 694 695 696 697 698 699 700
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

701
					i9xx_clock(refclk, &clock);
702 703
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
704
						continue;
705 706

					this_err = abs(clock.dot - target);
707 708 709 710 711 712 713 714 715 716
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
717 718 719
	return found;
}

720 721 722 723 724 725 726 727 728 729 730
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

731
	flag = 0;
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
788

P
Paulo Zanoni 已提交
789 790 791 792 793 794
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

795
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
796 797
}

798 799 800 801 802 803 804 805 806 807 808
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

809 810 811 812 813 814 815 816 817
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
818
{
819
	struct drm_i915_private *dev_priv = dev->dev_private;
820
	int pipestat_reg = PIPESTAT(pipe);
821

822 823 824 825 826
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

843
	/* Wait for vblank interrupt bit to set */
844 845 846
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
847 848 849
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

850 851
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
852 853 854 855 856 857 858
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
859 860 861 862 863 864
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
865
 *
866
 */
867
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
868 869
{
	struct drm_i915_private *dev_priv = dev->dev_private;
870 871
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
872 873

	if (INTEL_INFO(dev)->gen >= 4) {
874
		int reg = PIPECONF(cpu_transcoder);
875 876

		/* Wait for the Pipe State to go off */
877 878
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
879
			WARN(1, "pipe_off wait timed out\n");
880
	} else {
881
		u32 last_line, line_mask;
882
		int reg = PIPEDSL(pipe);
883 884
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

885 886 887 888 889
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

890 891
		/* Wait for the display line to settle */
		do {
892
			last_line = I915_READ(reg) & line_mask;
893
			mdelay(5);
894
		} while (((I915_READ(reg) & line_mask) != last_line) &&
895 896
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
897
			WARN(1, "pipe_off wait timed out\n");
898
	}
J
Jesse Barnes 已提交
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
941 942 943 944 945
	}

	return I915_READ(SDEISR) & bit;
}

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

969 970
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
971 972 973
			   struct intel_pch_pll *pll,
			   struct intel_crtc *crtc,
			   bool state)
974 975 976 977
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
978 979 980 981 982
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

983 984
	if (WARN (!pll,
		  "asserting PCH PLL %s with no PLL\n", state_string(state)))
985 986
		return;

987 988 989 990 991 992 993 994
	val = I915_READ(pll->pll_reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
	     pll->pll_reg, state_string(state), state_string(cur_state), val);

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
995 996 997
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
998 999
		cur_state = pll->pll_reg == _PCH_DPLL_B;
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1000 1001
			  "PLL[%d] not attached to this transcoder %c: %08x\n",
			  cur_state, pipe_name(crtc->pipe), pch_dpll)) {
1002 1003
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
1004
			     "PLL[%d] not %s on this transcoder %c: %08x\n",
1005 1006
			     pll->pll_reg == _PCH_DPLL_B,
			     state_string(state),
1007
			     pipe_name(crtc->pipe),
1008 1009
			     val);
		}
1010
	}
1011
}
1012 1013
#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
1014 1015 1016 1017 1018 1019 1020

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
1021 1022
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1023

P
Paulo Zanoni 已提交
1024 1025
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
1026
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1027
		val = I915_READ(reg);
1028
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1029 1030 1031 1032 1033
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1048 1049 1050
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1068
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1069
	if (HAS_DDI(dev_priv->dev))
1070 1071
		return;

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1088 1089 1090 1091 1092 1093
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1094
	bool locked = true;
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1114
	     pipe_name(pipe));
1115 1116
}

1117 1118
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1119 1120 1121
{
	int reg;
	u32 val;
1122
	bool cur_state;
1123 1124
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1125

1126 1127 1128 1129
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1130 1131
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1132 1133 1134 1135 1136 1137 1138
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1139 1140
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1141
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1142 1143
}

1144 1145
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1146 1147 1148
{
	int reg;
	u32 val;
1149
	bool cur_state;
1150 1151 1152

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1153 1154 1155 1156
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1157 1158
}

1159 1160 1161
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1162 1163 1164 1165 1166 1167 1168
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1169
	/* Planes are fixed to pipes on ILK+ */
1170
	if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
1171 1172 1173 1174 1175
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1176
		return;
1177
	}
1178

1179 1180 1181 1182 1183 1184 1185
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1186 1187
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1188 1189 1190
	}
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	int reg, i;
	u32 val;

	if (!IS_VALLEYVIEW(dev_priv->dev))
		return;

	/* Need to check both planes against the pipe */
	for (i = 0; i < dev_priv->num_plane; i++) {
		reg = SPCNTR(pipe, i);
		val = I915_READ(reg);
		WARN((val & SP_ENABLE),
1205 1206
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
		     sprite_name(pipe, i), pipe_name(pipe));
1207 1208 1209
	}
}

1210 1211 1212 1213 1214
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1215 1216 1217 1218 1219
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1220 1221 1222 1223 1224 1225
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1226 1227
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1228 1229 1230 1231 1232
{
	int reg;
	u32 val;
	bool enabled;

1233
	reg = PCH_TRANSCONF(pipe);
1234 1235
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1236 1237 1238
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1239 1240
}

1241 1242
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1259 1260 1261
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1262
	if ((val & SDVO_ENABLE) == 0)
1263 1264 1265
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1266
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1267 1268
			return false;
	} else {
1269
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1306
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1307
				   enum pipe pipe, int reg, u32 port_sel)
1308
{
1309
	u32 val = I915_READ(reg);
1310
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1311
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1312
	     reg, pipe_name(pipe));
1313

1314 1315
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1316
	     "IBX PCH dp port still using transcoder B\n");
1317 1318 1319 1320 1321
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1322
	u32 val = I915_READ(reg);
1323
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1324
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1325
	     reg, pipe_name(pipe));
1326

1327
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1328
	     && (val & SDVO_PIPE_B_SELECT),
1329
	     "IBX PCH hdmi port still using transcoder B\n");
1330 1331 1332 1333 1334 1335 1336 1337
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1338 1339 1340
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1341 1342 1343

	reg = PCH_ADPA;
	val = I915_READ(reg);
1344
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1345
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1346
	     pipe_name(pipe));
1347 1348 1349

	reg = PCH_LVDS;
	val = I915_READ(reg);
1350
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1351
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1352
	     pipe_name(pipe));
1353

1354 1355 1356
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1357 1358
}

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1369 1370
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1371 1372 1373 1374 1375 1376
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

1377 1378
	assert_pipe_disabled(dev_priv, pipe);

1379
	/* No really, not for ILK+ */
1380
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1444
/**
1445
 * ironlake_enable_pch_pll - enable PCH PLL
1446 1447 1448 1449 1450 1451
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1452
static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
1453
{
1454
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1455
	struct intel_pch_pll *pll;
1456 1457 1458
	int reg;
	u32 val;

1459
	/* PCH PLLs only available on ILK, SNB and IVB */
1460
	BUG_ON(dev_priv->info->gen < 5);
1461 1462 1463 1464 1465 1466
	pll = intel_crtc->pch_pll;
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1467 1468 1469 1470

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1471 1472 1473 1474

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1475
	if (pll->active++ && pll->on) {
1476
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1477 1478 1479 1480 1481 1482
		return;
	}

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1483 1484 1485 1486 1487
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1488 1489

	pll->on = true;
1490 1491
}

1492
static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1493
{
1494 1495
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1496
	int reg;
1497
	u32 val;
1498

1499 1500
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1501 1502
	if (pll == NULL)
	       return;
1503

1504 1505
	if (WARN_ON(pll->refcount == 0))
		return;
1506

1507 1508 1509
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1510

1511
	if (WARN_ON(pll->active == 0)) {
1512
		assert_pch_pll_disabled(dev_priv, pll, NULL);
1513 1514 1515
		return;
	}

1516
	if (--pll->active) {
1517
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1518
		return;
1519 1520 1521 1522 1523
	}

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
1524
	assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
1525

1526
	reg = pll->pll_reg;
1527 1528 1529 1530 1531
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1532 1533

	pll->on = false;
1534 1535
}

1536 1537
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1538
{
1539
	struct drm_device *dev = dev_priv->dev;
1540
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1541
	uint32_t reg, val, pipeconf_val;
1542 1543 1544 1545 1546

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
1547 1548 1549
	assert_pch_pll_enabled(dev_priv,
			       to_intel_crtc(crtc)->pch_pll,
			       to_intel_crtc(crtc));
1550 1551 1552 1553 1554

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1555 1556 1557 1558 1559 1560 1561
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1562
	}
1563

1564
	reg = PCH_TRANSCONF(pipe);
1565
	val = I915_READ(reg);
1566
	pipeconf_val = I915_READ(PIPECONF(pipe));
1567 1568 1569 1570 1571 1572

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1573 1574
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1575
	}
1576 1577 1578

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1579 1580 1581 1582 1583
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1584 1585 1586
	else
		val |= TRANS_PROGRESSIVE;

1587 1588
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1589
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1590 1591
}

1592
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1593
				      enum transcoder cpu_transcoder)
1594
{
1595 1596 1597 1598 1599 1600
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1601
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1602
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1603

1604 1605
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1606
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1607 1608
	I915_WRITE(_TRANSA_CHICKEN2, val);

1609
	val = TRANS_ENABLE;
1610
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1611

1612 1613
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1614
		val |= TRANS_INTERLACED;
1615 1616 1617
	else
		val |= TRANS_PROGRESSIVE;

1618 1619
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1620
		DRM_ERROR("Failed to enable PCH transcoder\n");
1621 1622
}

1623 1624
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1625
{
1626 1627
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1628 1629 1630 1631 1632

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1633 1634 1635
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1636
	reg = PCH_TRANSCONF(pipe);
1637 1638 1639 1640 1641
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1642
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1643 1644 1645 1646 1647 1648 1649 1650

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1651 1652
}

1653
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1654 1655 1656
{
	u32 val;

1657
	val = I915_READ(LPT_TRANSCONF);
1658
	val &= ~TRANS_ENABLE;
1659
	I915_WRITE(LPT_TRANSCONF, val);
1660
	/* wait for PCH transcoder off, transcoder state */
1661
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1662
		DRM_ERROR("Failed to disable PCH transcoder\n");
1663 1664 1665

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1666
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1667
	I915_WRITE(_TRANSA_CHICKEN2, val);
1668 1669
}

1670
/**
1671
 * intel_enable_pipe - enable a pipe, asserting requirements
1672 1673
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1674
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1675 1676 1677 1678 1679 1680 1681 1682 1683
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1684 1685
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1686
{
1687 1688
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1689
	enum pipe pch_transcoder;
1690 1691 1692
	int reg;
	u32 val;

1693 1694 1695
	assert_planes_disabled(dev_priv, pipe);
	assert_sprites_disabled(dev_priv, pipe);

1696
	if (HAS_PCH_LPT(dev_priv->dev))
1697 1698 1699 1700
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1701 1702 1703 1704 1705 1706 1707
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1708 1709 1710
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1711
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1712 1713
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1714 1715 1716
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1717

1718
	reg = PIPECONF(cpu_transcoder);
1719
	val = I915_READ(reg);
1720 1721 1722 1723
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1724 1725 1726 1727
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1728
 * intel_disable_pipe - disable a pipe, asserting requirements
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1742 1743
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1744 1745 1746 1747 1748 1749 1750 1751
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1752
	assert_sprites_disabled(dev_priv, pipe);
1753 1754 1755 1756 1757

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1758
	reg = PIPECONF(cpu_transcoder);
1759
	val = I915_READ(reg);
1760 1761 1762 1763
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1764 1765 1766
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1767 1768 1769 1770
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1771
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1772 1773
				      enum plane plane)
{
1774 1775 1776 1777
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1778 1779
}

1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1799 1800 1801 1802
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1803
	intel_flush_display_plane(dev_priv, plane);
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1823 1824 1825 1826
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1827 1828 1829 1830
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1831 1832 1833 1834 1835 1836 1837 1838 1839
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1840
int
1841
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1842
			   struct drm_i915_gem_object *obj,
1843
			   struct intel_ring_buffer *pipelined)
1844
{
1845
	struct drm_i915_private *dev_priv = dev->dev_private;
1846 1847 1848
	u32 alignment;
	int ret;

1849
	switch (obj->tiling_mode) {
1850
	case I915_TILING_NONE:
1851 1852
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1853
		else if (INTEL_INFO(dev)->gen >= 4)
1854 1855 1856
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1857 1858 1859 1860 1861 1862
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1863 1864 1865 1866
		/* Despite that we check this in framebuffer_init userspace can
		 * screw us over and change the tiling after the fact. Only
		 * pinned buffers can't change their tiling. */
		DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
1867 1868 1869 1870 1871
		return -EINVAL;
	default:
		BUG();
	}

1872 1873 1874 1875 1876 1877 1878 1879
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1880
	dev_priv->mm.interruptible = false;
1881
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1882
	if (ret)
1883
		goto err_interruptible;
1884 1885 1886 1887 1888 1889

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1890
	ret = i915_gem_object_get_fence(obj);
1891 1892
	if (ret)
		goto err_unpin;
1893

1894
	i915_gem_object_pin_fence(obj);
1895

1896
	dev_priv->mm.interruptible = true;
1897
	return 0;
1898 1899 1900

err_unpin:
	i915_gem_object_unpin(obj);
1901 1902
err_interruptible:
	dev_priv->mm.interruptible = true;
1903
	return ret;
1904 1905
}

1906 1907 1908 1909 1910 1911
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

1912 1913
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
1914 1915 1916 1917
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
1918
{
1919 1920
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
1921

1922 1923
		tile_rows = *y / 8;
		*y %= 8;
1924

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
1937 1938
}

1939 1940
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1941 1942 1943 1944 1945
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1946
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1947
	int plane = intel_crtc->plane;
1948
	unsigned long linear_offset;
J
Jesse Barnes 已提交
1949
	u32 dspcntr;
1950
	u32 reg;
J
Jesse Barnes 已提交
1951 1952 1953 1954 1955 1956

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
1957
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
1958 1959 1960 1961 1962 1963
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1964 1965
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1966 1967
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1968 1969
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
1970 1971
		dspcntr |= DISPPLANE_8BPP;
		break;
1972 1973 1974
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
1975
		break;
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
1994 1995
		break;
	default:
1996
		BUG();
J
Jesse Barnes 已提交
1997
	}
1998

1999
	if (INTEL_INFO(dev)->gen >= 4) {
2000
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2001 2002 2003 2004 2005
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2006
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2007

2008
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2009

2010 2011
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2012 2013 2014
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2015 2016
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2017
		intel_crtc->dspaddr_offset = linear_offset;
2018
	}
2019 2020 2021

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2022
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2023
	if (INTEL_INFO(dev)->gen >= 4) {
2024 2025
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
2026
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2027
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2028
	} else
2029
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2030
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2031

2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2044
	unsigned long linear_offset;
2045 2046 2047 2048 2049 2050
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2051
	case 2:
2052 2053
		break;
	default:
2054
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2065 2066
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2067 2068
		dspcntr |= DISPPLANE_8BPP;
		break;
2069 2070
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2071
		break;
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2087 2088
		break;
	default:
2089
		BUG();
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2102
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2103
	intel_crtc->dspaddr_offset =
2104 2105 2106
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2107
	linear_offset -= intel_crtc->dspaddr_offset;
2108

2109 2110
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2111
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2112 2113
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2114 2115 2116 2117 2118 2119
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2133 2134
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2135
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2136

2137
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2138 2139
}

2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2228
static int
2229
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2230
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2231 2232
{
	struct drm_device *dev = crtc->dev;
2233
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2234
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2235
	struct drm_framebuffer *old_fb;
2236
	int ret;
J
Jesse Barnes 已提交
2237 2238

	/* no fb bound */
2239
	if (!fb) {
2240
		DRM_ERROR("No FB bound\n");
2241 2242 2243
		return 0;
	}

2244
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2245 2246 2247
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2248
		return -EINVAL;
J
Jesse Barnes 已提交
2249 2250
	}

2251
	mutex_lock(&dev->struct_mutex);
2252
	ret = intel_pin_and_fence_fb_obj(dev,
2253
					 to_intel_framebuffer(fb)->obj,
2254
					 NULL);
2255 2256
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2257
		DRM_ERROR("pin & fence failed\n");
2258 2259
		return ret;
	}
J
Jesse Barnes 已提交
2260

2261
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2262
	if (ret) {
2263
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2264
		mutex_unlock(&dev->struct_mutex);
2265
		DRM_ERROR("failed to update base address\n");
2266
		return ret;
J
Jesse Barnes 已提交
2267
	}
2268

2269 2270
	old_fb = crtc->fb;
	crtc->fb = fb;
2271 2272
	crtc->x = x;
	crtc->y = y;
2273

2274
	if (old_fb) {
2275 2276
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2277
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2278
	}
2279

2280
	intel_update_fbc(dev);
2281
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2282

2283
	intel_crtc_update_sarea_pos(crtc, x, y);
2284 2285

	return 0;
J
Jesse Barnes 已提交
2286 2287
}

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2299
	if (IS_IVYBRIDGE(dev)) {
2300 2301
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2302 2303 2304
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2305
	}
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2322 2323 2324 2325 2326

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2327 2328
}

2329 2330 2331 2332 2333
static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
{
	return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
}

2334 2335 2336 2337 2338 2339 2340 2341 2342
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2343 2344 2345 2346 2347 2348 2349
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2360 2361 2362 2363 2364 2365 2366
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2367
	int plane = intel_crtc->plane;
2368
	u32 reg, temp, tries;
2369

2370 2371 2372 2373
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2374 2375
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2376 2377
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2378 2379
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2380 2381
	I915_WRITE(reg, temp);
	I915_READ(reg);
2382 2383
	udelay(150);

2384
	/* enable CPU FDI TX and PCH FDI RX */
2385 2386
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2387 2388
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2389 2390
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2391
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2392

2393 2394
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2395 2396
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2397 2398 2399
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2400 2401
	udelay(150);

2402
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2403 2404 2405
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2406

2407
	reg = FDI_RX_IIR(pipe);
2408
	for (tries = 0; tries < 5; tries++) {
2409
		temp = I915_READ(reg);
2410 2411 2412 2413
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2414
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2415 2416 2417
			break;
		}
	}
2418
	if (tries == 5)
2419
		DRM_ERROR("FDI train 1 fail!\n");
2420 2421

	/* Train 2 */
2422 2423
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2424 2425
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2426
	I915_WRITE(reg, temp);
2427

2428 2429
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2430 2431
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2432
	I915_WRITE(reg, temp);
2433

2434 2435
	POSTING_READ(reg);
	udelay(150);
2436

2437
	reg = FDI_RX_IIR(pipe);
2438
	for (tries = 0; tries < 5; tries++) {
2439
		temp = I915_READ(reg);
2440 2441 2442
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2443
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2444 2445 2446 2447
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2448
	if (tries == 5)
2449
		DRM_ERROR("FDI train 2 fail!\n");
2450 2451

	DRM_DEBUG_KMS("FDI train done\n");
2452

2453 2454
}

2455
static const int snb_b_fdi_train_param[] = {
2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2469
	u32 reg, temp, i, retry;
2470

2471 2472
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2473 2474
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2475 2476
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2477 2478 2479
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2480 2481
	udelay(150);

2482
	/* enable CPU FDI TX and PCH FDI RX */
2483 2484
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2485 2486
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2487 2488 2489 2490 2491
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2492
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2493

2494 2495 2496
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2497 2498
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2499 2500 2501 2502 2503 2504 2505
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2506 2507 2508
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2509 2510
	udelay(150);

2511
	for (i = 0; i < 4; i++) {
2512 2513
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2514 2515
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2516 2517 2518
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2519 2520
		udelay(500);

2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2531
		}
2532 2533
		if (retry < 5)
			break;
2534 2535
	}
	if (i == 4)
2536
		DRM_ERROR("FDI train 1 fail!\n");
2537 2538

	/* Train 2 */
2539 2540
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2541 2542 2543 2544 2545 2546 2547
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2548
	I915_WRITE(reg, temp);
2549

2550 2551
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2552 2553 2554 2555 2556 2557 2558
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2559 2560 2561
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2562 2563
	udelay(150);

2564
	for (i = 0; i < 4; i++) {
2565 2566
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2567 2568
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2569 2570 2571
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2572 2573
		udelay(500);

2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2584
		}
2585 2586
		if (retry < 5)
			break;
2587 2588
	}
	if (i == 4)
2589
		DRM_ERROR("FDI train 2 fail!\n");
2590 2591 2592 2593

	DRM_DEBUG_KMS("FDI train done.\n");
}

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2614 2615 2616
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2617 2618 2619
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2620 2621
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2622 2623 2624 2625
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2626
	temp |= FDI_COMPOSITE_SYNC;
2627 2628
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2629 2630 2631
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2632 2633 2634 2635 2636
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2637
	temp |= FDI_COMPOSITE_SYNC;
2638 2639 2640 2641 2642
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2643
	for (i = 0; i < 4; i++) {
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2660
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2685
	for (i = 0; i < 4; i++) {
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2701
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2702 2703 2704 2705 2706 2707 2708 2709 2710
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2711
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2712
{
2713
	struct drm_device *dev = intel_crtc->base.dev;
2714 2715
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2716
	u32 reg, temp;
J
Jesse Barnes 已提交
2717

2718

2719
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2720 2721
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2722 2723
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2724
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2725 2726 2727
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2728 2729 2730
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2731 2732 2733 2734
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2735 2736
	udelay(200);

2737 2738 2739 2740 2741
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2742

2743 2744
		POSTING_READ(reg);
		udelay(100);
2745
	}
2746 2747
}

2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2794
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2795 2796 2797 2798 2799 2800
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2801 2802 2803
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2823
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2824 2825 2826 2827 2828 2829
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2830 2831 2832 2833
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2834
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2835 2836 2837
	unsigned long flags;
	bool pending;

2838 2839
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2840 2841 2842 2843 2844 2845 2846 2847 2848
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2849 2850
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2851
	struct drm_device *dev = crtc->dev;
2852
	struct drm_i915_private *dev_priv = dev->dev_private;
2853 2854 2855 2856

	if (crtc->fb == NULL)
		return;

2857 2858
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2859 2860 2861
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2862 2863 2864
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2865 2866
}

2867 2868 2869 2870 2871 2872 2873 2874
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2875 2876
	mutex_lock(&dev_priv->dpio_lock);

2877 2878 2879 2880 2881 2882 2883
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2884 2885 2886
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
2927
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
2928 2929 2930 2931 2932 2933
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2934
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
2935 2936

	/* Program SSCAUXDIV */
2937
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
2938 2939
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2940
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
2941 2942

	/* Enable modulator and associated divider */
2943
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
2944
	temp &= ~SBI_SSCCTL_DISABLE;
2945
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
2946 2947 2948 2949 2950

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2951 2952

	mutex_unlock(&dev_priv->dpio_lock);
2953 2954
}

2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

2979 2980 2981 2982 2983 2984 2985 2986 2987
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2988 2989 2990 2991 2992
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2993
	u32 reg, temp;
2994

2995
	assert_pch_transcoder_disabled(dev_priv, pipe);
2996

2997 2998 2999 3000 3001
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3002
	/* For PCH output, training FDI link */
3003
	dev_priv->display.fdi_link_train(crtc);
3004

3005 3006 3007 3008 3009 3010 3011
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
	 * unconditionally resets the pll - we need that to have the right LVDS
	 * enable sequence. */
3012
	ironlake_enable_pch_pll(intel_crtc);
3013

3014
	if (HAS_PCH_CPT(dev)) {
3015
		u32 sel;
3016

3017
		temp = I915_READ(PCH_DPLL_SEL);
3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
3032
		}
3033 3034 3035 3036
		if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
			temp |= sel;
		else
			temp &= ~sel;
3037 3038
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3039

3040 3041
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3042
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3043

3044
	intel_fdi_normal_train(crtc);
3045

3046 3047
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3048 3049
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3050
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3051 3052 3053
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3054 3055
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3056 3057
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3058
		temp |= bpc << 9; /* same format but at 11:9 */
3059 3060

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3061
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3062
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3063
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3064 3065 3066

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3067
			temp |= TRANS_DP_PORT_SEL_B;
3068 3069
			break;
		case PCH_DP_C:
3070
			temp |= TRANS_DP_PORT_SEL_C;
3071 3072
			break;
		case PCH_DP_D:
3073
			temp |= TRANS_DP_PORT_SEL_D;
3074 3075
			break;
		default:
3076
			BUG();
3077
		}
3078

3079
		I915_WRITE(reg, temp);
3080
	}
3081

3082
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3083 3084
}

P
Paulo Zanoni 已提交
3085 3086 3087 3088 3089
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3090
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3091

3092
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3093

3094
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3095

3096
	/* Set transcoder timing. */
3097
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3098

3099
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3100 3101
}

3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
{
	struct intel_pch_pll *pll = intel_crtc->pch_pll;

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

	--pll->refcount;
	intel_crtc->pch_pll = NULL;
}

static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
{
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll;
	int i;

	pll = intel_crtc->pch_pll;
	if (pll) {
		DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);
		goto prepare;
	}

3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
		i = intel_crtc->pipe;
		pll = &dev_priv->pch_plls[i];

		DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);

		goto found;
	}

3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
				      intel_crtc->base.base.id,
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
				      intel_crtc->base.base.id, pll->pll_reg);
			goto found;
		}
	}

	return NULL;

found:
	intel_crtc->pch_pll = pll;
	pll->refcount++;
3174
	DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
3175 3176 3177
prepare: /* separate function? */
	DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);

3178 3179
	/* Wait for the clocks to stabilize before rewriting the regs */
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3180 3181
	POSTING_READ(pll->pll_reg);
	udelay(150);
3182 3183 3184

	I915_WRITE(pll->fp0_reg, fp);
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3185 3186 3187 3188
	pll->on = false;
	return pll;
}

3189
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3190 3191
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3192
	int dslreg = PIPEDSL(pipe);
3193 3194 3195 3196 3197 3198
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3199
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3200 3201 3202
	}
}

3203 3204 3205 3206 3207 3208
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3209
	if (crtc->config.pch_pfit.size) {
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
	}
}

3224 3225 3226 3227 3228
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3229
	struct intel_encoder *encoder;
3230 3231 3232 3233
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;

3234 3235
	WARN_ON(!crtc->enabled);

3236 3237 3238 3239
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3240 3241 3242 3243

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3244 3245 3246 3247 3248 3249 3250 3251 3252
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}


3253
	if (intel_crtc->config.has_pch_encoder) {
3254 3255 3256
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3257
		ironlake_fdi_pll_enable(intel_crtc);
3258 3259 3260 3261
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3262

3263 3264 3265
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3266 3267

	/* Enable panel fitting for LVDS */
3268
	ironlake_pfit_enable(intel_crtc);
3269

3270 3271 3272 3273 3274 3275
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3276 3277
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3278 3279
	intel_enable_plane(dev_priv, plane, pipe);

3280
	if (intel_crtc->config.has_pch_encoder)
3281
		ironlake_pch_enable(crtc);
3282

3283
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3284
	intel_update_fbc(dev);
3285 3286
	mutex_unlock(&dev->struct_mutex);

3287
	intel_crtc_update_cursor(crtc, true);
3288

3289 3290
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3291 3292

	if (HAS_PCH_CPT(dev))
3293
		cpt_verify_modeset(dev, intel_crtc->pipe);
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3304 3305
}

P
Paulo Zanoni 已提交
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
	return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
}

static void hsw_enable_ips(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, IPS_ENABLE);
}

static void hsw_disable_ips(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, 0);

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3357 3358 3359 3360 3361

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3362 3363
	intel_update_watermarks(dev);

3364
	if (intel_crtc->config.has_pch_encoder)
3365
		dev_priv->display.fdi_link_train(crtc);
3366 3367 3368 3369 3370

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3371
	intel_ddi_enable_pipe_clock(intel_crtc);
3372

3373
	/* Enable panel fitting for eDP */
3374
	ironlake_pfit_enable(intel_crtc);
3375 3376 3377 3378 3379 3380 3381

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3382
	intel_ddi_set_pipe_settings(crtc);
3383
	intel_ddi_enable_transcoder_func(crtc);
3384

3385 3386
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3387 3388
	intel_enable_plane(dev_priv, plane, pipe);

P
Paulo Zanoni 已提交
3389 3390
	hsw_enable_ips(intel_crtc);

3391
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3392
		lpt_pch_enable(crtc);
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	intel_crtc_update_cursor(crtc, true);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
	if (crtc->config.pch_pfit.size) {
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3429 3430 3431 3432 3433
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3434
	struct intel_encoder *encoder;
3435 3436
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3437
	u32 reg, temp;
3438

3439

3440 3441 3442
	if (!intel_crtc->active)
		return;

3443 3444 3445
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3446
	intel_crtc_wait_for_pending_flips(crtc);
3447
	drm_vblank_off(dev, pipe);
3448
	intel_crtc_update_cursor(crtc, false);
3449

3450
	intel_disable_plane(dev_priv, plane, pipe);
3451

3452 3453
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3454

3455
	intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3456
	intel_disable_pipe(dev_priv, pipe);
3457

3458
	ironlake_pfit_disable(intel_crtc);
3459

3460 3461 3462
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3463

3464
	ironlake_fdi_disable(crtc);
3465

3466
	ironlake_disable_pch_transcoder(dev_priv, pipe);
3467
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3468

3469 3470
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3471 3472 3473
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3474
		temp |= TRANS_DP_PORT_SEL_NONE;
3475
		I915_WRITE(reg, temp);
3476 3477 3478

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3479 3480
		switch (pipe) {
		case 0:
3481
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3482 3483
			break;
		case 1:
3484
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3485 3486
			break;
		case 2:
3487
			/* C shares PLL A or B */
3488
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3489 3490 3491 3492
			break;
		default:
			BUG(); /* wtf */
		}
3493 3494
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3495

3496
	/* disable PCH DPLL */
3497
	intel_disable_pch_pll(intel_crtc);
3498

3499
	ironlake_fdi_pll_disable(intel_crtc);
3500

3501
	intel_crtc->active = false;
3502
	intel_update_watermarks(dev);
3503 3504

	mutex_lock(&dev->struct_mutex);
3505
	intel_update_fbc(dev);
3506
	mutex_unlock(&dev->struct_mutex);
3507
}
3508

3509
static void haswell_crtc_disable(struct drm_crtc *crtc)
3510
{
3511 3512
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3513
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3514 3515 3516
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3517
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3518

3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
	if (!intel_crtc->active)
		return;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
	intel_crtc_update_cursor(crtc, false);

R
Rodrigo Vivi 已提交
3529
	/* FBC must be disabled before disabling the plane on HSW. */
3530 3531 3532
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);

P
Paulo Zanoni 已提交
3533 3534
	hsw_disable_ips(intel_crtc);

R
Rodrigo Vivi 已提交
3535 3536
	intel_disable_plane(dev_priv, plane, pipe);

3537 3538
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3539 3540
	intel_disable_pipe(dev_priv, pipe);

3541
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3542

3543
	ironlake_pfit_disable(intel_crtc);
3544

3545
	intel_ddi_disable_pipe_clock(intel_crtc);
3546 3547 3548 3549 3550

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3551
	if (intel_crtc->config.has_pch_encoder) {
3552
		lpt_disable_pch_transcoder(dev_priv);
3553
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3554
		intel_ddi_fdi_disable(crtc);
3555
	}
3556 3557 3558 3559 3560 3561 3562 3563 3564

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3565 3566 3567 3568 3569 3570
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	intel_put_pch_pll(intel_crtc);
}

3571 3572 3573 3574 3575
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3576 3577 3578
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3579
		struct drm_device *dev = intel_crtc->base.dev;
3580
		struct drm_i915_private *dev_priv = dev->dev_private;
3581

3582
		mutex_lock(&dev->struct_mutex);
3583 3584 3585
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3586
		mutex_unlock(&dev->struct_mutex);
3587 3588
	}

3589 3590 3591
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3592 3593
}

3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3618 3619 3620 3621 3622 3623
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3624
	if (!crtc->config.gmch_pfit.control)
3625 3626 3627
		return;

	/*
3628 3629
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3630
	 */
3631 3632
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3633

3634 3635
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3636 3637 3638 3639

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3640 3641
}

3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	mutex_lock(&dev_priv->dpio_lock);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

	intel_enable_pll(dev_priv, pipe);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

	/* VLV wants encoder enabling _before_ the pipe is up. */
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

3675 3676 3677
	/* Enable panel fitting for eDP */
	i9xx_pfit_enable(intel_crtc);

3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
	intel_enable_pipe(dev_priv, pipe, false);
	intel_enable_plane(dev_priv, plane, pipe);

	intel_crtc_load_lut(crtc);
	intel_update_fbc(dev);

	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
	intel_crtc_update_cursor(crtc, true);

	mutex_unlock(&dev_priv->dpio_lock);
}

3691
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3692 3693 3694 3695
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3696
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3697
	int pipe = intel_crtc->pipe;
3698
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3699

3700 3701
	WARN_ON(!crtc->enabled);

3702 3703 3704 3705
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3706 3707
	intel_update_watermarks(dev);

3708
	intel_enable_pll(dev_priv, pipe);
3709 3710 3711 3712 3713

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3714 3715 3716
	/* Enable panel fitting for LVDS */
	i9xx_pfit_enable(intel_crtc);

3717
	intel_enable_pipe(dev_priv, pipe, false);
3718
	intel_enable_plane(dev_priv, plane, pipe);
3719 3720
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
J
Jesse Barnes 已提交
3721

3722
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3723
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3724

3725 3726
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3727
	intel_crtc_update_cursor(crtc, true);
3728

3729 3730
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3731
}
J
Jesse Barnes 已提交
3732

3733 3734 3735 3736 3737
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3738 3739
	if (!crtc->config.gmch_pfit.control)
		return;
3740

3741
	assert_pipe_disabled(dev_priv, crtc->pipe);
3742

3743 3744 3745
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
3746 3747
}

3748 3749 3750 3751 3752
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3753
	struct intel_encoder *encoder;
3754 3755
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3756

3757 3758 3759
	if (!intel_crtc->active)
		return;

3760 3761 3762
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3763
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3764 3765
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3766
	intel_crtc_dpms_overlay(intel_crtc, false);
3767
	intel_crtc_update_cursor(crtc, false);
3768

3769 3770
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3771

3772 3773
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3774

3775
	i9xx_pfit_disable(intel_crtc);
3776

3777 3778 3779 3780
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3781
	intel_disable_pll(dev_priv, pipe);
3782

3783
	intel_crtc->active = false;
3784 3785
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3786 3787
}

3788 3789 3790 3791
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3792 3793
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3794 3795 3796 3797 3798
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3817
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3818 3819 3820 3821
		break;
	}
}

3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3843 3844 3845
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3846
	struct drm_connector *connector;
3847
	struct drm_i915_private *dev_priv = dev->dev_private;
3848
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3849

3850 3851 3852 3853
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
3854
	intel_crtc->eld_vld = false;
3855
	intel_crtc_update_sarea(crtc, false);
3856 3857
	dev_priv->display.off(crtc);

3858 3859
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3860 3861 3862

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3863
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3864
		mutex_unlock(&dev->struct_mutex);
3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3878 3879 3880
	}
}

3881
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3882
{
3883 3884 3885 3886 3887 3888
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3889 3890
}

C
Chris Wilson 已提交
3891
void intel_encoder_destroy(struct drm_encoder *encoder)
3892
{
3893
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3894 3895 3896

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3897 3898
}

3899 3900 3901 3902
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3903
{
3904 3905 3906
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3907
		intel_crtc_update_dpms(encoder->base.crtc);
3908 3909 3910
	} else {
		encoder->connectors_active = false;

3911
		intel_crtc_update_dpms(encoder->base.crtc);
3912
	}
J
Jesse Barnes 已提交
3913 3914
}

3915 3916
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3917
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3918
{
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3948 3949
}

3950 3951 3952
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3953
{
3954
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3955

3956 3957 3958
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3959

3960 3961 3962 3963 3964 3965 3966 3967 3968
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3969
		WARN_ON(encoder->connectors_active != false);
3970

3971
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3972 3973
}

3974 3975 3976 3977
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3978
{
3979
	enum pipe pipe = 0;
3980
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3981

3982
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3983 3984
}

3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

	if (IS_HASWELL(dev)) {
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4026
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4043 4044 4045
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4046
{
4047
	struct drm_device *dev = intel_crtc->base.dev;
4048 4049
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	int target_clock, lane, link_bw;
4050
	bool setup_ok, needs_recompute = false;
4051

4052
retry:
4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

	if (pipe_config->pixel_target_clock)
		target_clock = pipe_config->pixel_target_clock;
	else
		target_clock = adjusted_mode->clock;

	lane = ironlake_get_lanes_required(target_clock, link_bw,
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

	if (pipe_config->pixel_multiplier > 1)
		link_bw *= pipe_config->pixel_multiplier;
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
			       link_bw, &pipe_config->fdi_m_n);
4076

4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4093 4094
}

P
Paulo Zanoni 已提交
4095 4096 4097
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4098 4099
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
P
Paulo Zanoni 已提交
4100 4101 4102
				   pipe_config->pipe_bpp == 24;
}

4103 4104
static int intel_crtc_compute_config(struct drm_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4105
{
4106
	struct drm_device *dev = crtc->dev;
4107
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
P
Paulo Zanoni 已提交
4108
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4109

4110
	if (HAS_PCH_SPLIT(dev)) {
4111
		/* FDI link clock is fixed at 2.7G */
4112 4113
		if (pipe_config->requested_mode.clock * 3
		    > IRONLAKE_FDI_FREQ * 4)
4114
			return -EINVAL;
4115
	}
4116

4117 4118 4119
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
4120
	if (!pipe_config->timings_set)
4121
		drm_mode_set_crtcinfo(adjusted_mode, 0);
4122

4123 4124
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4125 4126 4127
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4128
		return -EINVAL;
4129

4130
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4131
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4132
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4133 4134 4135 4136 4137
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

P
Paulo Zanoni 已提交
4138 4139 4140
	if (IS_HASWELL(dev))
		hsw_compute_ips_config(intel_crtc, pipe_config);

4141
	if (pipe_config->has_pch_encoder)
P
Paulo Zanoni 已提交
4142
		return ironlake_fdi_compute_config(intel_crtc, pipe_config);
4143

4144
	return 0;
J
Jesse Barnes 已提交
4145 4146
}

J
Jesse Barnes 已提交
4147 4148 4149 4150 4151
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4152 4153 4154 4155
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4156

4157
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4158
{
4159 4160
	return 333000;
}
J
Jesse Barnes 已提交
4161

4162 4163 4164 4165
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4166

4167 4168 4169
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4170

4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4182
		}
4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4204
		return 133000;
4205
	}
J
Jesse Barnes 已提交
4206

4207 4208 4209
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4210

4211 4212 4213
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4214 4215
}

4216
static void
4217
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4218
{
4219 4220
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4221 4222 4223 4224 4225
		*num >>= 1;
		*den >>= 1;
	}
}

4226 4227 4228 4229 4230 4231 4232 4233
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4234 4235 4236 4237
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4238
{
4239
	m_n->tu = 64;
4240 4241 4242 4243 4244 4245 4246

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4247 4248
}

4249 4250
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4251 4252
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4253
	return dev_priv->vbt.lvds_use_ssc
4254
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4255 4256
}

4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4279 4280 4281 4282 4283 4284
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4285 4286 4287
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4288
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4289
		refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4301 4302 4303 4304 4305 4306 4307 4308 4309 4310
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
{
	return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
}

static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
}

4311
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4312 4313
				     intel_clock_t *reduced_clock)
{
4314
	struct drm_device *dev = crtc->base.dev;
4315
	struct drm_i915_private *dev_priv = dev->dev_private;
4316
	int pipe = crtc->pipe;
4317 4318 4319
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4320
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4321
		if (reduced_clock)
4322
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4323
	} else {
4324
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4325
		if (reduced_clock)
4326
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4327 4328 4329 4330
	}

	I915_WRITE(FP0(pipe), fp);

4331 4332
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4333 4334
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4335
		crtc->lowfreq_avail = true;
4336 4337 4338 4339 4340
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4341 4342 4343 4344 4345 4346 4347 4348
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4349
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4350 4351
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4352
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4353

4354
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4355 4356
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4357
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4358

4359
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4360
	reg_val &= 0xffffff00;
4361
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4362

4363
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4364 4365
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4366
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4367 4368
}

4369 4370 4371 4372 4373 4374 4375
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4376 4377 4378 4379
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4396 4397 4398 4399
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4400 4401 4402
	}
}

4403 4404 4405 4406 4407 4408 4409 4410
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4411
static void vlv_update_pll(struct intel_crtc *crtc)
4412
{
4413
	struct drm_device *dev = crtc->base.dev;
4414
	struct drm_i915_private *dev_priv = dev->dev_private;
4415 4416 4417
	struct drm_display_mode *adjusted_mode =
		&crtc->config.adjusted_mode;
	struct intel_encoder *encoder;
4418
	int pipe = crtc->pipe;
4419
	u32 dpll, mdiv;
4420
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4421
	bool is_hdmi;
4422
	u32 coreclk, reg_val, dpll_md;
4423

4424 4425
	mutex_lock(&dev_priv->dpio_lock);

4426
	is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4427

4428 4429 4430 4431 4432
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4433

4434 4435 4436 4437 4438 4439 4440
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
		vlv_pllb_recal_opamp(dev_priv);

	/* Set up Tx target for periodic Rcomp update */
4441
	vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4442 4443

	/* Disable target IRef on PLL */
4444
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4445
	reg_val &= 0x00ffffff;
4446
	vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4447 4448

	/* Disable fast lock */
4449
	vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4450 4451

	/* Set idtafcrecal before PLL is enabled */
4452 4453 4454 4455
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4456 4457 4458 4459 4460 4461 4462

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4463
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4464

4465
	mdiv |= DPIO_ENABLE_CALIBRATION;
4466
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4467

4468 4469 4470
	/* Set HBR and RBR LPF coefficients */
	if (adjusted_mode->clock == 162000 ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4471
		vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4472 4473
				 0x005f0021);
	else
4474
		vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4475 4476 4477 4478 4479 4480
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4481
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4482 4483
					 0x0df40000);
		else
4484
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4485 4486 4487 4488
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4489
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4490 4491
					 0x0df70000);
		else
4492
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4493 4494
					 0x0df40000);
	}
4495

4496
	coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4497 4498 4499 4500
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4501
	vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4502

4503
	vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4504

4505 4506 4507
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4508

4509 4510 4511 4512 4513
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	if (pipe)
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4514

4515
	dpll |= DPLL_VCO_ENABLE;
4516 4517 4518
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	udelay(150);
4519

4520 4521 4522
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

4523 4524 4525 4526
	dpll_md = 0;
	if (crtc->config.pixel_multiplier > 1) {
		dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4527
	}
4528 4529
	I915_WRITE(DPLL_MD(pipe), dpll_md);
	POSTING_READ(DPLL_MD(pipe));
4530

4531 4532
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4533 4534

	mutex_unlock(&dev_priv->dpio_lock);
4535 4536
}

4537 4538
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4539 4540
			    int num_connectors)
{
4541
	struct drm_device *dev = crtc->base.dev;
4542
	struct drm_i915_private *dev_priv = dev->dev_private;
4543
	struct intel_encoder *encoder;
4544
	int pipe = crtc->pipe;
4545 4546
	u32 dpll;
	bool is_sdvo;
4547
	struct dpll *clock = &crtc->config.dpll;
4548

4549
	i9xx_update_pll_dividers(crtc, reduced_clock);
4550

4551 4552
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4553 4554 4555

	dpll = DPLL_VGA_MODE_DIS;

4556
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4557 4558 4559
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4560

4561 4562 4563 4564
	if ((crtc->config.pixel_multiplier > 1) &&
	    (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
4565
	}
4566 4567 4568 4569

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;

4570
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

4598
	if (crtc->config.sdvo_tv_clock)
4599
		dpll |= PLL_REF_INPUT_TVCLKINBC;
4600
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4601 4602 4603 4604 4605 4606 4607 4608 4609 4610
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4611
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4612 4613
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4614

4615 4616
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4617 4618 4619 4620 4621 4622 4623 4624

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
4625 4626 4627 4628
		u32 dpll_md = 0;
		if (crtc->config.pixel_multiplier > 1) {
			dpll_md = (crtc->config.pixel_multiplier - 1)
				<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4629
		}
4630
		I915_WRITE(DPLL_MD(pipe), dpll_md);
4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

4641
static void i8xx_update_pll(struct intel_crtc *crtc,
4642
			    struct drm_display_mode *adjusted_mode,
4643
			    intel_clock_t *reduced_clock,
4644 4645
			    int num_connectors)
{
4646
	struct drm_device *dev = crtc->base.dev;
4647
	struct drm_i915_private *dev_priv = dev->dev_private;
4648
	struct intel_encoder *encoder;
4649
	int pipe = crtc->pipe;
4650
	u32 dpll;
4651
	struct dpll *clock = &crtc->config.dpll;
4652

4653
	i9xx_update_pll_dividers(crtc, reduced_clock);
4654

4655 4656
	dpll = DPLL_VGA_MODE_DIS;

4657
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
4658 4659 4660 4661 4662 4663 4664 4665 4666 4667
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4668
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4669 4670 4671 4672 4673 4674 4675 4676 4677 4678
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4679
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4680 4681
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4682

4683 4684 4685 4686 4687 4688
	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

4689 4690 4691 4692 4693 4694 4695 4696
	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4697 4698 4699 4700 4701 4702 4703
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
				   struct drm_display_mode *mode,
				   struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4704
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4705 4706 4707 4708 4709 4710
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
4711 4712 4713

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
4714 4715
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
4716 4717 4718 4719 4720 4721 4722
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4723
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4724

4725
	I915_WRITE(HTOTAL(cpu_transcoder),
4726 4727
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4728
	I915_WRITE(HBLANK(cpu_transcoder),
4729 4730
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4731
	I915_WRITE(HSYNC(cpu_transcoder),
4732 4733 4734
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4735
	I915_WRITE(VTOTAL(cpu_transcoder),
4736
		   (adjusted_mode->crtc_vdisplay - 1) |
4737
		   ((crtc_vtotal - 1) << 16));
4738
	I915_WRITE(VBLANK(cpu_transcoder),
4739
		   (adjusted_mode->crtc_vblank_start - 1) |
4740
		   ((crtc_vblank_end - 1) << 16));
4741
	I915_WRITE(VSYNC(cpu_transcoder),
4742 4743 4744
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4745 4746 4747 4748 4749 4750 4751 4752
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4753 4754 4755 4756 4757 4758 4759
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
	pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
	pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
}

4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

	pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));

	if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
		if (intel_crtc->config.requested_mode.clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
			pipeconf |= PIPECONF_DOUBLE_WIDE;
		else
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
	}

4821 4822 4823 4824 4825 4826 4827 4828
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		pipeconf &= ~(PIPECONF_BPC_MASK |
			      PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);

		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
4829 4830
				    PIPECONF_DITHER_TYPE_SP;

4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

	pipeconf &= ~PIPECONF_INTERLACE_MASK;
	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

4864 4865 4866 4867 4868 4869 4870
	if (IS_VALLEYVIEW(dev)) {
		if (intel_crtc->config.limited_color_range)
			pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
		else
			pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
	}

4871 4872 4873 4874
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

4875 4876
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
4877
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4878 4879 4880 4881
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4882 4883 4884
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
J
Jesse Barnes 已提交
4885
	int pipe = intel_crtc->pipe;
4886
	int plane = intel_crtc->plane;
4887
	int refclk, num_connectors = 0;
4888
	intel_clock_t clock, reduced_clock;
4889
	u32 dspcntr;
4890 4891
	bool ok, has_reduced_clock = false;
	bool is_lvds = false;
4892
	struct intel_encoder *encoder;
4893
	const intel_limit_t *limit;
4894
	int ret;
J
Jesse Barnes 已提交
4895

4896
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4897
		switch (encoder->type) {
J
Jesse Barnes 已提交
4898 4899 4900 4901
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
4902

4903
		num_connectors++;
J
Jesse Barnes 已提交
4904 4905
	}

4906
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4907

4908 4909 4910 4911 4912
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4913
	limit = intel_limit(crtc, refclk);
4914 4915
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4916 4917
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4918
		return -EINVAL;
J
Jesse Barnes 已提交
4919 4920
	}

4921
	/* Ensure that the cursor is valid for the new mode before changing... */
4922
	intel_crtc_update_cursor(crtc, true);
4923

4924
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4925 4926 4927 4928 4929 4930
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4931
		has_reduced_clock = limit->find_pll(limit, crtc,
4932 4933
						    dev_priv->lvds_downclock,
						    refclk,
4934
						    &clock,
4935
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4936
	}
4937 4938 4939 4940 4941 4942 4943 4944
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
4945

4946
	if (IS_GEN2(dev))
4947
		i8xx_update_pll(intel_crtc, adjusted_mode,
4948 4949
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4950
	else if (IS_VALLEYVIEW(dev))
4951
		vlv_update_pll(intel_crtc);
J
Jesse Barnes 已提交
4952
	else
4953
		i9xx_update_pll(intel_crtc,
4954
				has_reduced_clock ? &reduced_clock : NULL,
4955
                                num_connectors);
J
Jesse Barnes 已提交
4956 4957 4958 4959

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4960 4961 4962 4963 4964 4965
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4966

4967
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
4968 4969 4970

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4971
	 */
4972 4973 4974 4975
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4976

4977 4978
	i9xx_set_pipeconf(intel_crtc);

4979 4980 4981
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4982
	ret = intel_pipe_set_base(crtc, x, y, fb);
4983 4984 4985 4986 4987 4988

	intel_update_watermarks(dev);

	return ret;
}

4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PFIT_CONTROL);

	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;

		/* gen2/3 store dither state in pfit control, needs to match */
		pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

	if (!(tmp & PFIT_ENABLE))
		return;

	pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

5019 5020 5021 5022 5023 5024 5025
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5026 5027
	pipe_config->cpu_transcoder = crtc->pipe;

5028 5029 5030 5031
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5032 5033
	intel_get_pipe_timings(crtc, pipe_config);

5034 5035
	i9xx_get_pfit_config(crtc, pipe_config);

5036 5037 5038
	return true;
}

P
Paulo Zanoni 已提交
5039
static void ironlake_init_pch_refclk(struct drm_device *dev)
5040 5041 5042 5043
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5044
	u32 val, final;
5045
	bool has_lvds = false;
5046 5047
	bool has_cpu_edp = false;
	bool has_panel = false;
5048 5049
	bool has_ck505 = false;
	bool can_ssc = false;
5050 5051

	/* We need to take the global config into account */
5052 5053 5054 5055 5056 5057 5058 5059 5060
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5061
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5062 5063
				has_cpu_edp = true;
			break;
5064 5065 5066
		}
	}

5067
	if (HAS_PCH_IBX(dev)) {
5068
		has_ck505 = dev_priv->vbt.display_clock_mode;
5069 5070 5071 5072 5073 5074
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5075 5076
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5077 5078 5079 5080 5081 5082

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5121
	/* Always enable nonspread source */
5122
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5123

5124
	if (has_ck505)
5125
		val |= DREF_NONSPREAD_CK505_ENABLE;
5126
	else
5127
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5128

5129
	if (has_panel) {
5130 5131
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5132

5133
		/* SSC must be turned on before enabling the CPU output  */
5134
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5135
			DRM_DEBUG_KMS("Using SSC on panel\n");
5136
			val |= DREF_SSC1_ENABLE;
5137
		} else
5138
			val &= ~DREF_SSC1_ENABLE;
5139 5140

		/* Get SSC going before enabling the outputs */
5141
		I915_WRITE(PCH_DREF_CONTROL, val);
5142 5143 5144
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5145
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5146 5147

		/* Enable CPU source on CPU attached eDP */
5148
		if (has_cpu_edp) {
5149
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5150
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5151
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5152
			}
5153
			else
5154
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5155
		} else
5156
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5157

5158
		I915_WRITE(PCH_DREF_CONTROL, val);
5159 5160 5161 5162 5163
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5164
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5165 5166

		/* Turn off CPU output */
5167
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5168

5169
		I915_WRITE(PCH_DREF_CONTROL, val);
5170 5171 5172 5173
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5174 5175
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5176 5177

		/* Turn off SSC1 */
5178
		val &= ~DREF_SSC1_ENABLE;
5179

5180
		I915_WRITE(PCH_DREF_CONTROL, val);
5181 5182 5183
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5184 5185

	BUG_ON(val != final);
5186 5187
}

P
Paulo Zanoni 已提交
5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208
/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;
	bool is_sdv = false;
	u32 tmp;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

	if (!has_vga)
		return;

5209 5210
	mutex_lock(&dev_priv->dpio_lock);

P
Paulo Zanoni 已提交
5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345
	/* XXX: Rip out SDV support once Haswell ships for real. */
	if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
		is_sdv = true;

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	if (!is_sdv) {
		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
				       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
			DRM_ERROR("FDI mPHY reset assert timeout\n");

		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				        FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
				       100))
			DRM_ERROR("FDI mPHY reset de-assert timeout\n");
	}

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
		tmp |= 0x7FFF;
		intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
	}

	/* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
	tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
	tmp |= SBI_DBUFF0_ENABLE;
	intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
5346 5347

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360
}

/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5361 5362 5363 5364 5365 5366 5367 5368
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5369
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5370 5371 5372 5373 5374 5375 5376 5377 5378 5379
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5380 5381
			      dev_priv->vbt.lvds_ssc_freq);
		return dev_priv->vbt.lvds_ssc_freq * 1000;
5382 5383 5384 5385 5386
	}

	return 120000;
}

5387
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5388
{
5389
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5390 5391
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5392 5393 5394 5395
	uint32_t val;

	val = I915_READ(PIPECONF(pipe));

5396
	val &= ~PIPECONF_BPC_MASK;
5397
	switch (intel_crtc->config.pipe_bpp) {
5398
	case 18:
5399
		val |= PIPECONF_6BPC;
5400 5401
		break;
	case 24:
5402
		val |= PIPECONF_8BPC;
5403 5404
		break;
	case 30:
5405
		val |= PIPECONF_10BPC;
5406 5407
		break;
	case 36:
5408
		val |= PIPECONF_12BPC;
5409 5410
		break;
	default:
5411 5412
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5413 5414 5415
	}

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5416
	if (intel_crtc->config.dither)
5417 5418 5419
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK;
5420
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5421 5422 5423 5424
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5425
	if (intel_crtc->config.limited_color_range)
5426 5427 5428 5429
		val |= PIPECONF_COLOR_RANGE_SELECT;
	else
		val &= ~PIPECONF_COLOR_RANGE_SELECT;

5430 5431 5432 5433
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5434 5435 5436 5437 5438 5439 5440
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5441
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5456
	if (intel_crtc->config.limited_color_range)
5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5480
		if (intel_crtc->config.limited_color_range)
5481 5482 5483 5484 5485 5486 5487 5488 5489 5490
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5491
		if (intel_crtc->config.limited_color_range)
5492 5493 5494 5495 5496 5497
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

5498
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
5499 5500 5501
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5502
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5503 5504
	uint32_t val;

5505
	val = I915_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5506 5507

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5508
	if (intel_crtc->config.dither)
P
Paulo Zanoni 已提交
5509 5510 5511
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK_HSW;
5512
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
5513 5514 5515 5516
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5517 5518
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5519 5520
}

5521 5522 5523 5524 5525 5526 5527 5528 5529 5530
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    struct drm_display_mode *adjusted_mode,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5531
	const intel_limit_t *limit;
5532
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
5533

5534 5535
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5536 5537 5538 5539 5540 5541
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

5542
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5543

5544 5545 5546 5547 5548
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5549
	limit = intel_limit(crtc, refclk);
5550 5551 5552 5553
	ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			      clock);
	if (!ret)
		return false;
5554

5555
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5556 5557 5558 5559 5560 5561
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5562 5563 5564 5565 5566
		*has_reduced_clock = limit->find_pll(limit, crtc,
						     dev_priv->lvds_downclock,
						     refclk,
						     clock,
						     reduced_clock);
5567
	}
5568

5569 5570 5571
	return true;
}

5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605
static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		break;
	case PIPE_B:
		if (intel_crtc->config.fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		break;
	case PIPE_C:
5606 5607
		cpt_enable_fdi_bc_bifurcation(dev);

5608
		break;
5609 5610 5611 5612 5613
	default:
		BUG();
	}
}

5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5625 5626 5627 5628 5629
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
{
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
}

5630
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5631
				      u32 *fp,
5632
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
5633
{
5634
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5635 5636
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5637 5638
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5639
	int factor, num_connectors = 0;
5640
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
5641

5642 5643
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5644 5645 5646 5647
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5648
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5649 5650 5651
			is_sdvo = true;
			break;
		}
5652

5653
		num_connectors++;
J
Jesse Barnes 已提交
5654 5655
	}

5656
	/* Enable autotuning of the PLL clock (if permissible) */
5657 5658 5659
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
5660
		     dev_priv->vbt.lvds_ssc_freq == 100) ||
5661
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
5662
			factor = 25;
5663
	} else if (intel_crtc->config.sdvo_tv_clock)
5664
		factor = 20;
5665

5666
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
5667
		*fp |= FP_CB_TUNE;
5668

5669 5670 5671
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

5672
	dpll = 0;
5673

5674 5675 5676 5677
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5678 5679 5680 5681

	if (intel_crtc->config.pixel_multiplier > 1) {
		dpll |= (intel_crtc->config.pixel_multiplier - 1)
			<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5682
	}
5683 5684 5685

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;
5686
	if (intel_crtc->config.has_dp_encoder)
5687
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5688

5689
	/* compute bitmask from p1 value */
5690
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5691
	/* also FPA1 */
5692
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5693

5694
	switch (intel_crtc->config.dpll.p2) {
5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5707 5708
	}

5709
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5710
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5711 5712 5713
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5714 5715 5716 5717 5718 5719 5720 5721 5722 5723
	return dpll;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5724 5725 5726
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
5727 5728 5729 5730
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
5731
	u32 dpll = 0, fp = 0, fp2 = 0;
5732
	bool ok, has_reduced_clock = false;
5733
	bool is_lvds = false;
5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744
	struct intel_encoder *encoder;
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
5745
	}
J
Jesse Barnes 已提交
5746

5747 5748
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5749

5750 5751 5752 5753 5754
	ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
				     &has_reduced_clock, &reduced_clock);
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5755
	}
5756 5757 5758 5759 5760 5761 5762 5763
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
5764

5765 5766 5767
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5768
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5769
	if (intel_crtc->config.has_pch_encoder) {
5770
		struct intel_pch_pll *pll;
5771

5772
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
5773
		if (has_reduced_clock)
5774
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
5775

5776
		dpll = ironlake_compute_dpll(intel_crtc,
5777 5778 5779
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

5780 5781
		pll = intel_get_pch_pll(intel_crtc, dpll, fp);
		if (pll == NULL) {
5782 5783
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
5784 5785
			return -EINVAL;
		}
5786 5787
	} else
		intel_put_pch_pll(intel_crtc);
J
Jesse Barnes 已提交
5788

5789 5790
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
5791

5792 5793 5794
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
J
Jesse Barnes 已提交
5795

5796 5797
	if (intel_crtc->pch_pll) {
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5798

5799
		/* Wait for the clocks to stabilize. */
5800
		POSTING_READ(intel_crtc->pch_pll->pll_reg);
5801 5802
		udelay(150);

5803 5804 5805 5806 5807
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5808
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
J
Jesse Barnes 已提交
5809 5810
	}

5811
	intel_crtc->lowfreq_avail = false;
5812
	if (intel_crtc->pch_pll) {
5813
		if (is_lvds && has_reduced_clock && i915_powersave) {
5814
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5815 5816
			intel_crtc->lowfreq_avail = true;
		} else {
5817
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5818 5819 5820
		}
	}

5821
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5822

5823 5824 5825 5826
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
5827

5828 5829
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);
5830

5831
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
5832

5833 5834
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5835
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5836

5837
	ret = intel_pipe_set_base(crtc, x, y, fb);
5838 5839 5840

	intel_update_watermarks(dev);

5841
	return ret;
J
Jesse Barnes 已提交
5842 5843
}

5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = pipe_config->cpu_transcoder;

	pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
	pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
	pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
					& ~TU_SIZE_MASK;
	pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
	pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
				   & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
	}
}

5875 5876 5877 5878 5879 5880 5881
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5882 5883
	pipe_config->cpu_transcoder = crtc->pipe;

5884 5885 5886 5887
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5888
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
5889 5890
		pipe_config->has_pch_encoder = true;

5891 5892 5893
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
5894 5895

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
5896 5897
	}

5898 5899
	intel_get_pipe_timings(crtc, pipe_config);

5900 5901
	ironlake_get_pfit_config(crtc, pipe_config);

5902 5903 5904
	return true;
}

5905 5906 5907 5908 5909 5910
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	bool enable = false;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5911 5912
		if (!crtc->base.enabled)
			continue;
5913

5914 5915
		if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
		    crtc->config.cpu_transcoder != TRANSCODER_EDP)
5916 5917 5918 5919 5920 5921
			enable = true;
	}

	intel_set_power_well(dev, enable);
}

P
Paulo Zanoni 已提交
5922 5923 5924 5925 5926 5927 5928
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5929 5930 5931
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
P
Paulo Zanoni 已提交
5932 5933 5934
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
5935
	bool is_cpu_edp = false;
P
Paulo Zanoni 已提交
5936 5937 5938 5939 5940 5941
	struct intel_encoder *encoder;
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_EDP:
5942
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
P
Paulo Zanoni 已提交
5943 5944 5945 5946 5947 5948 5949
				is_cpu_edp = true;
			break;
		}

		num_connectors++;
	}

5950 5951 5952
	WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
	     num_connectors, pipe_name(pipe));

5953 5954 5955
	if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
		return -EINVAL;

P
Paulo Zanoni 已提交
5956 5957 5958
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5959 5960
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
5961 5962 5963 5964 5965

	intel_crtc->lowfreq_avail = false;

	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);

5966 5967 5968 5969
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
5970

5971
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
5972

5973
	intel_set_pipe_csc(crtc);
5974

P
Paulo Zanoni 已提交
5975
	/* Set up the display plane register */
5976
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
5977 5978 5979 5980 5981 5982
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

5983
	return ret;
J
Jesse Barnes 已提交
5984 5985
}

5986 5987 5988 5989 5990
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5991
	enum intel_display_power_domain pfit_domain;
5992 5993
	uint32_t tmp;

5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016
	pipe_config->cpu_transcoder = crtc->pipe;
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

6017
	if (!intel_display_power_enabled(dev,
6018
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6019 6020
		return false;

6021
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6022 6023 6024
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6025
	/*
6026
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6027 6028 6029
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
6030
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6031
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6032
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6033 6034
		pipe_config->has_pch_encoder = true;

6035 6036 6037
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6038 6039

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6040 6041
	}

6042 6043
	intel_get_pipe_timings(crtc, pipe_config);

6044 6045 6046 6047
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);

P
Paulo Zanoni 已提交
6048 6049 6050
	pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
				   (I915_READ(IPS_CTL) & IPS_ENABLE);

6051 6052 6053
	return true;
}

6054 6055
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
6056
			       struct drm_framebuffer *fb)
6057 6058 6059
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6060 6061
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
6062
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6063 6064 6065
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6066
	int pipe = intel_crtc->pipe;
6067 6068
	int ret;

6069
	drm_vblank_pre_modeset(dev, pipe);
6070

6071 6072
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6073
	drm_vblank_post_modeset(dev, pipe);
6074

6075 6076 6077 6078 6079 6080 6081 6082
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6083 6084 6085 6086 6087 6088
		if (encoder->mode_set) {
			encoder->mode_set(encoder);
		} else {
			encoder_funcs = encoder->base.helper_private;
			encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
		}
6089 6090 6091
	}

	return 0;
J
Jesse Barnes 已提交
6092 6093
}

6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6139 6140 6141 6142 6143 6144
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

6163 6164 6165 6166 6167 6168
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
6169
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6211
	intel_crtc->eld_vld = true;
6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6250 6251 6252 6253 6254 6255 6256 6257 6258
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6259
	int aud_config;
6260 6261
	int aud_cntl_st;
	int aud_cntrl_st2;
6262
	int pipe = to_intel_crtc(crtc)->pipe;
6263

6264
	if (HAS_PCH_IBX(connector->dev)) {
6265 6266 6267
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6268
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6269
	} else {
6270 6271 6272
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6273
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6274 6275
	}

6276
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6277 6278

	i = I915_READ(aud_cntl_st);
6279
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6280 6281 6282
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6283 6284 6285
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6286
	} else {
6287
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
6288
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6289 6290
	}

6291 6292 6293
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6294 6295 6296
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6297

6298 6299 6300 6301 6302 6303
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6304 6305 6306 6307 6308 6309 6310 6311
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6312
	i &= ~IBX_ELD_ADDRESS;
6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6349 6350 6351 6352 6353 6354
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
P
Paulo Zanoni 已提交
6355 6356
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
J
Jesse Barnes 已提交
6357
	int i;
P
Paulo Zanoni 已提交
6358
	bool reenable_ips = false;
J
Jesse Barnes 已提交
6359 6360

	/* The clocks have to be on to load the palette. */
6361
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6362 6363
		return;

6364
	/* use legacy palette for Ironlake */
6365
	if (HAS_PCH_SPLIT(dev))
P
Paulo Zanoni 已提交
6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
	if (intel_crtc->config.ips_enabled &&
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}
6377

J
Jesse Barnes 已提交
6378 6379 6380 6381 6382 6383
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
P
Paulo Zanoni 已提交
6384 6385 6386

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
J
Jesse Barnes 已提交
6387 6388
}

6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6400
	cntl = I915_READ(_CURACNTR);
6401 6402 6403 6404
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6405
		I915_WRITE(_CURABASE, base);
6406 6407 6408 6409 6410 6411 6412 6413

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6414
	I915_WRITE(_CURACNTR, cntl);
6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6428
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6429 6430 6431 6432 6433 6434 6435 6436
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6437
		I915_WRITE(CURCNTR(pipe), cntl);
6438 6439 6440 6441

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6442
	I915_WRITE(CURBASE(pipe), base);
6443 6444
}

J
Jesse Barnes 已提交
6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6462 6463
		if (IS_HASWELL(dev))
			cntl |= CURSOR_PIPE_CSC_ENABLE;
J
Jesse Barnes 已提交
6464 6465 6466 6467 6468 6469 6470 6471
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6472
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6473 6474
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6475 6476 6477 6478 6479 6480 6481
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6482
	u32 base, pos;
6483 6484 6485 6486
	bool visible;

	pos = 0;

6487
	if (on && crtc->enabled && crtc->fb) {
6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6516
	if (!visible && !intel_crtc->cursor_visible)
6517 6518
		return;

6519
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6520 6521 6522 6523 6524 6525 6526 6527 6528
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6529 6530
}

J
Jesse Barnes 已提交
6531
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6532
				 struct drm_file *file,
J
Jesse Barnes 已提交
6533 6534 6535 6536 6537 6538
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6539
	struct drm_i915_gem_object *obj;
6540
	uint32_t addr;
6541
	int ret;
J
Jesse Barnes 已提交
6542 6543 6544

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6545
		DRM_DEBUG_KMS("cursor off\n");
6546
		addr = 0;
6547
		obj = NULL;
6548
		mutex_lock(&dev->struct_mutex);
6549
		goto finish;
J
Jesse Barnes 已提交
6550 6551 6552 6553 6554 6555 6556 6557
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6558
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6559
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6560 6561
		return -ENOENT;

6562
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6563
		DRM_ERROR("buffer is to small\n");
6564 6565
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6566 6567
	}

6568
	/* we only need to pin inside GTT if cursor is non-phy */
6569
	mutex_lock(&dev->struct_mutex);
6570
	if (!dev_priv->info->cursor_needs_physical) {
6571 6572
		unsigned alignment;

6573 6574 6575 6576 6577 6578
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6579 6580 6581 6582 6583 6584 6585 6586 6587 6588
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
6589 6590
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6591
			goto fail_locked;
6592 6593
		}

6594 6595
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6596
			DRM_ERROR("failed to release fence for cursor");
6597 6598 6599
			goto fail_unpin;
		}

6600
		addr = obj->gtt_offset;
6601
	} else {
6602
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6603
		ret = i915_gem_attach_phys_object(dev, obj,
6604 6605
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6606 6607
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6608
			goto fail_locked;
6609
		}
6610
		addr = obj->phys_obj->handle->busaddr;
6611 6612
	}

6613
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6614 6615
		I915_WRITE(CURSIZE, (height << 12) | width);

6616 6617
 finish:
	if (intel_crtc->cursor_bo) {
6618
		if (dev_priv->info->cursor_needs_physical) {
6619
			if (intel_crtc->cursor_bo != obj)
6620 6621 6622
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6623
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6624
	}
6625

6626
	mutex_unlock(&dev->struct_mutex);
6627 6628

	intel_crtc->cursor_addr = addr;
6629
	intel_crtc->cursor_bo = obj;
6630 6631 6632
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6633
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
6634

J
Jesse Barnes 已提交
6635
	return 0;
6636
fail_unpin:
6637
	i915_gem_object_unpin(obj);
6638
fail_locked:
6639
	mutex_unlock(&dev->struct_mutex);
6640
fail:
6641
	drm_gem_object_unreference_unlocked(&obj->base);
6642
	return ret;
J
Jesse Barnes 已提交
6643 6644 6645 6646 6647 6648
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6649 6650
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6651

6652
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6668 6669 6670 6671 6672 6673 6674 6675 6676 6677
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6678
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6679
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6680
{
J
James Simmons 已提交
6681
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6682 6683
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6684
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6699 6700
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6701
			 struct drm_mode_fb_cmd2 *mode_cmd,
6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6743
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
6744 6745 6746 6747 6748 6749 6750 6751

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6752 6753
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6754
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6775 6776
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6777 6778
		return NULL;

6779
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6780 6781 6782 6783 6784
		return NULL;

	return fb;
}

6785
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6786
				struct drm_display_mode *mode,
6787
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6788 6789
{
	struct intel_crtc *intel_crtc;
6790 6791
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6792
	struct drm_crtc *possible_crtc;
6793
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6794 6795
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6796
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6797 6798
	int i = -1;

6799 6800 6801 6802
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6803 6804
	/*
	 * Algorithm gets a little messy:
6805
	 *
J
Jesse Barnes 已提交
6806 6807
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6808
	 *
J
Jesse Barnes 已提交
6809 6810 6811 6812 6813 6814 6815
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6816

6817 6818
		mutex_lock(&crtc->mutex);

6819
		old->dpms_mode = connector->dpms;
6820 6821 6822
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6823 6824
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6825

6826
		return true;
J
Jesse Barnes 已提交
6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6844 6845
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6846 6847
	}

6848
	mutex_lock(&crtc->mutex);
6849 6850
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6851 6852

	intel_crtc = to_intel_crtc(crtc);
6853
	old->dpms_mode = connector->dpms;
6854
	old->load_detect_temp = true;
6855
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6856

6857 6858
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6859

6860 6861 6862 6863 6864 6865 6866
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6867 6868
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6869
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6870 6871
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6872 6873
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6874
	if (IS_ERR(fb)) {
6875
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6876
		mutex_unlock(&crtc->mutex);
6877
		return false;
J
Jesse Barnes 已提交
6878 6879
	}

6880
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6881
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6882 6883
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6884
		mutex_unlock(&crtc->mutex);
6885
		return false;
J
Jesse Barnes 已提交
6886
	}
6887

J
Jesse Barnes 已提交
6888
	/* let the connector get through one full cycle before testing */
6889
	intel_wait_for_vblank(dev, intel_crtc->pipe);
6890
	return true;
J
Jesse Barnes 已提交
6891 6892
}

6893
void intel_release_load_detect_pipe(struct drm_connector *connector,
6894
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6895
{
6896 6897
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6898
	struct drm_encoder *encoder = &intel_encoder->base;
6899
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
6900

6901 6902 6903 6904
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6905
	if (old->load_detect_temp) {
6906 6907 6908
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6909

6910 6911 6912 6913
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
6914

6915
		mutex_unlock(&crtc->mutex);
6916
		return;
J
Jesse Barnes 已提交
6917 6918
	}

6919
	/* Switch crtc and encoder back off if necessary */
6920 6921
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
6922 6923

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
6924 6925 6926 6927 6928 6929 6930 6931
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6932
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6933 6934 6935 6936
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6937
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6938
	else
6939
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6940 6941

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6942 6943 6944
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6945 6946 6947 6948 6949
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6950
	if (!IS_GEN2(dev)) {
6951 6952 6953
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6954 6955
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6968
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6969 6970 6971 6972
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

6973 6974 6975 6976
		if (IS_PINEVIEW(dev))
			pineview_clock(96000, &clock);
		else
			i9xx_clock(96000, &clock);
J
Jesse Barnes 已提交
6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6988
				i9xx_clock(66000, &clock);
J
Jesse Barnes 已提交
6989
			} else
6990
				i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

7003
			i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
7019
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7020
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7021
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
7022
	struct drm_display_mode *mode;
7023 7024 7025 7026
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

7047
static void intel_increase_pllclock(struct drm_crtc *crtc)
7048 7049 7050 7051 7052
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7053 7054
	int dpll_reg = DPLL(pipe);
	int dpll;
7055

7056
	if (HAS_PCH_SPLIT(dev))
7057 7058 7059 7060 7061
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7062
	dpll = I915_READ(dpll_reg);
7063
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7064
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7065

7066
		assert_panel_unlocked(dev_priv, pipe);
7067 7068 7069

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7070
		intel_wait_for_vblank(dev, pipe);
7071

7072 7073
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7074
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7075 7076 7077 7078 7079 7080 7081 7082 7083
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7084
	if (HAS_PCH_SPLIT(dev))
7085 7086 7087 7088 7089 7090 7091 7092 7093 7094
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7095 7096 7097
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
7098

7099
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7100

7101
		assert_panel_unlocked(dev_priv, pipe);
7102

7103
		dpll = I915_READ(dpll_reg);
7104 7105
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7106
		intel_wait_for_vblank(dev, pipe);
7107 7108
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7109
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7110 7111 7112 7113
	}

}

7114 7115 7116 7117 7118 7119
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
7120 7121 7122 7123 7124 7125 7126 7127 7128 7129
{
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7130
		intel_decrease_pllclock(crtc);
7131 7132 7133
	}
}

7134
void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7135
{
7136 7137
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
7138

7139
	if (!i915_powersave)
7140 7141
		return;

7142 7143 7144 7145
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7146
		if (to_intel_framebuffer(crtc->fb)->obj == obj)
7147
			intel_increase_pllclock(crtc);
7148 7149 7150
	}
}

J
Jesse Barnes 已提交
7151 7152 7153
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7167

7168 7169
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
7170
	drm_crtc_cleanup(crtc);
7171

J
Jesse Barnes 已提交
7172 7173 7174
	kfree(intel_crtc);
}

7175 7176 7177 7178
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
7179
	struct drm_device *dev = work->crtc->dev;
7180

7181
	mutex_lock(&dev->struct_mutex);
7182
	intel_unpin_fb_obj(work->old_fb_obj);
7183 7184
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7185

7186 7187 7188 7189 7190 7191
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

7192 7193 7194
	kfree(work);
}

7195
static void do_intel_finish_page_flip(struct drm_device *dev,
7196
				      struct drm_crtc *crtc)
7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
7209 7210 7211 7212 7213

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
7214 7215 7216 7217
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

7218 7219 7220
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

7221 7222
	intel_crtc->unpin_work = NULL;

7223 7224
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
7225

7226 7227
	drm_vblank_put(dev, intel_crtc->pipe);

7228 7229
	spin_unlock_irqrestore(&dev->event_lock, flags);

7230
	wake_up_all(&dev_priv->pending_flip_queue);
7231 7232

	queue_work(dev_priv->wq, &work->work);
7233 7234

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7235 7236
}

7237 7238 7239 7240 7241
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7242
	do_intel_finish_page_flip(dev, crtc);
7243 7244 7245 7246 7247 7248 7249
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7250
	do_intel_finish_page_flip(dev, crtc);
7251 7252
}

7253 7254 7255 7256 7257 7258 7259
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7260 7261 7262 7263
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7264
	spin_lock_irqsave(&dev->event_lock, flags);
7265 7266
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7267 7268 7269
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7270 7271 7272 7273 7274 7275 7276 7277 7278
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7279 7280 7281 7282 7283 7284 7285 7286
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7287
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7288 7289
	int ret;

7290
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7291
	if (ret)
7292
		goto err;
7293

7294
	ret = intel_ring_begin(ring, 6);
7295
	if (ret)
7296
		goto err_unpin;
7297 7298 7299 7300 7301 7302 7303 7304

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7305 7306 7307 7308 7309
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7310
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7311
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7312 7313

	intel_mark_page_flip_active(intel_crtc);
7314
	intel_ring_advance(ring);
7315 7316 7317 7318 7319
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7331
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7332 7333
	int ret;

7334
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7335
	if (ret)
7336
		goto err;
7337

7338
	ret = intel_ring_begin(ring, 6);
7339
	if (ret)
7340
		goto err_unpin;
7341 7342 7343 7344 7345

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7346 7347 7348 7349 7350
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7351
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7352 7353
	intel_ring_emit(ring, MI_NOOP);

7354
	intel_mark_page_flip_active(intel_crtc);
7355
	intel_ring_advance(ring);
7356 7357 7358 7359 7360
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7372
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7373 7374
	int ret;

7375
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7376
	if (ret)
7377
		goto err;
7378

7379
	ret = intel_ring_begin(ring, 4);
7380
	if (ret)
7381
		goto err_unpin;
7382 7383 7384 7385 7386

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7387 7388 7389
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7390 7391 7392
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7393 7394 7395 7396 7397 7398 7399

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7400
	intel_ring_emit(ring, pf | pipesrc);
7401 7402

	intel_mark_page_flip_active(intel_crtc);
7403
	intel_ring_advance(ring);
7404 7405 7406 7407 7408
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7409 7410 7411 7412 7413 7414 7415 7416 7417 7418
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7419
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7420 7421 7422
	uint32_t pf, pipesrc;
	int ret;

7423
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7424
	if (ret)
7425
		goto err;
7426

7427
	ret = intel_ring_begin(ring, 4);
7428
	if (ret)
7429
		goto err_unpin;
7430

7431 7432 7433
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7434
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7435

7436 7437 7438 7439 7440 7441 7442
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7443
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7444
	intel_ring_emit(ring, pf | pipesrc);
7445 7446

	intel_mark_page_flip_active(intel_crtc);
7447
	intel_ring_advance(ring);
7448 7449 7450 7451 7452
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7453 7454 7455
	return ret;
}

7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7470
	uint32_t plane_bit = 0;
7471 7472 7473 7474
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7475
		goto err;
7476

7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7490
		goto err_unpin;
7491 7492
	}

7493 7494
	ret = intel_ring_begin(ring, 4);
	if (ret)
7495
		goto err_unpin;
7496

7497
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7498
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7499
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7500
	intel_ring_emit(ring, (MI_NOOP));
7501 7502

	intel_mark_page_flip_active(intel_crtc);
7503
	intel_ring_advance(ring);
7504 7505 7506 7507 7508
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7509 7510 7511
	return ret;
}

7512 7513 7514 7515 7516 7517 7518 7519
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7520 7521 7522 7523 7524 7525
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7526 7527
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
7528 7529
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7530
	unsigned long flags;
7531
	int ret;
7532

7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7546 7547 7548 7549 7550
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
7551
	work->crtc = crtc;
7552
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
7553 7554
	INIT_WORK(&work->work, intel_unpin_work_fn);

7555 7556 7557 7558
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7559 7560 7561 7562 7563
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7564
		drm_vblank_put(dev, intel_crtc->pipe);
7565 7566

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7567 7568 7569 7570 7571
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7572 7573 7574
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

7575 7576 7577
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7578

7579
	/* Reference the objects for the scheduled work. */
7580 7581
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7582 7583

	crtc->fb = fb;
7584

7585 7586
	work->pending_flip_obj = obj;

7587 7588
	work->enable_stall_check = true;

7589
	atomic_inc(&intel_crtc->unpin_work_count);
7590
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
7591

7592 7593 7594
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7595

7596
	intel_disable_fbc(dev);
7597
	intel_mark_fb_busy(obj);
7598 7599
	mutex_unlock(&dev->struct_mutex);

7600 7601
	trace_i915_flip_request(intel_crtc->plane, obj);

7602
	return 0;
7603

7604
cleanup_pending:
7605
	atomic_dec(&intel_crtc->unpin_work_count);
7606
	crtc->fb = old_fb;
7607 7608
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7609 7610
	mutex_unlock(&dev->struct_mutex);

7611
cleanup:
7612 7613 7614 7615
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7616 7617
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7618 7619 7620
	kfree(work);

	return ret;
7621 7622
}

7623 7624 7625 7626 7627
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

7628
bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7629
{
7630 7631
	struct intel_encoder *other_encoder;
	struct drm_crtc *crtc = &encoder->new_crtc->base;
7632

7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644
	if (WARN_ON(!crtc))
		return false;

	list_for_each_entry(other_encoder,
			    &crtc->dev->mode_config.encoder_list,
			    base.head) {

		if (&other_encoder->new_crtc->base != crtc ||
		    encoder == other_encoder)
			continue;
		else
			return true;
7645 7646
	}

7647 7648
	return false;
}
7649

7650 7651 7652 7653 7654 7655
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7656

7657
	WARN(!crtc, "checking null crtc?\n");
7658

7659
	dev = crtc->dev;
7660

7661 7662 7663 7664 7665
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7666

7667 7668 7669
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7670
}
J
Jesse Barnes 已提交
7671

7672 7673 7674 7675 7676 7677 7678
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7679
{
7680 7681
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7682

7683 7684 7685 7686 7687
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7688

7689 7690 7691 7692 7693
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7694 7695
}

7696 7697 7698 7699 7700 7701 7702 7703 7704
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7705

7706 7707 7708 7709
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7710

7711 7712 7713 7714 7715 7716
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

7743
static int
7744 7745 7746
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
7747
{
7748 7749
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
7750 7751
	int bpp;

7752 7753
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
7754 7755
		bpp = 8*3; /* since we go through a colormap */
		break;
7756 7757 7758 7759 7760 7761
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
7762 7763
		bpp = 6*3; /* min is 18bpp */
		break;
7764 7765 7766 7767 7768 7769 7770
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
7771 7772
		bpp = 8*3;
		break;
7773 7774 7775 7776 7777 7778
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7779
			return -EINVAL;
7780 7781
		bpp = 10*3;
		break;
7782
	/* TODO: gen4+ supports 16 bpc floating point, too. */
7783 7784 7785 7786 7787 7788 7789 7790 7791
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
7792
			    base.head) {
7793 7794
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
7795 7796
			continue;

7797
		connected_sink_compute_bpp(connector, pipe_config);
7798 7799 7800 7801 7802
	}

	return bpp;
}

7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
		      pipe_config->pch_pfit.pos,
		      pipe_config->pch_pfit.size);
P
Paulo Zanoni 已提交
7830
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
7831 7832
}

7833 7834
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
7835
			  struct drm_framebuffer *fb,
7836
			  struct drm_display_mode *mode)
7837
{
7838 7839 7840
	struct drm_device *dev = crtc->dev;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7841
	struct intel_crtc_config *pipe_config;
7842 7843
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
7844

7845 7846
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
7847 7848
		return ERR_PTR(-ENOMEM);

7849 7850
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
7851
	pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
7852

7853 7854 7855 7856 7857 7858
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
7859 7860 7861
	if (plane_bpp < 0)
		goto fail;

7862
encoder_retry:
7863 7864 7865
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
7866
	 */
7867 7868
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
7869

7870 7871
		if (&encoder->new_crtc->base != crtc)
			continue;
7872 7873 7874 7875 7876 7877 7878 7879 7880 7881

		if (encoder->compute_config) {
			if (!(encoder->compute_config(encoder, pipe_config))) {
				DRM_DEBUG_KMS("Encoder config failure\n");
				goto fail;
			}

			continue;
		}

7882
		encoder_funcs = encoder->base.helper_private;
7883 7884 7885
		if (!(encoder_funcs->mode_fixup(&encoder->base,
						&pipe_config->requested_mode,
						&pipe_config->adjusted_mode))) {
7886 7887 7888
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7889
	}
7890

7891 7892
	ret = intel_crtc_compute_config(crtc, pipe_config);
	if (ret < 0) {
7893 7894
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7895
	}
7896 7897 7898 7899 7900 7901 7902 7903 7904 7905 7906 7907

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

7908 7909 7910 7911
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

7912
	return pipe_config;
7913
fail:
7914
	kfree(pipe_config);
7915
	return ERR_PTR(ret);
7916
}
7917

7918 7919 7920 7921 7922
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7923 7924
{
	struct intel_crtc *intel_crtc;
7925 7926 7927 7928
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7929

7930
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7931

7932 7933 7934 7935 7936 7937 7938 7939
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7940

7941 7942 7943 7944 7945 7946 7947 7948 7949
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7950 7951
	}

7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963 7964
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
7965 7966
	}

7967 7968 7969 7970
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
7971

7972 7973 7974
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
7975

7976 7977 7978 7979 7980 7981 7982 7983
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
7984 7985
	}

7986 7987 7988 7989 7990 7991

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

7992 7993 7994 7995 7996
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
7997 7998 7999 8000 8001 8002
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
8003 8004 8005 8006 8007 8008 8009 8010

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
8011 8012 8013

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
8014
}
J
Jesse Barnes 已提交
8015

8016
static bool intel_crtc_in_use(struct drm_crtc *crtc)
8017
{
8018
	struct drm_encoder *encoder;
8019 8020
	struct drm_device *dev = crtc->dev;

8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059 8060
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
8061 8062 8063
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

8064
			connector->dpms = DRM_MODE_DPMS_ON;
8065
			drm_object_property_set_value(&connector->base,
8066 8067
							 dpms_property,
							 DRM_MODE_DPMS_ON);
8068 8069 8070 8071 8072 8073 8074 8075

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

8076 8077 8078 8079
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
8080
		if (mask & (1 <<(intel_crtc)->pipe))
8081

8082
static bool
8083 8084
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
8085 8086
			  struct intel_crtc_config *pipe_config)
{
8087 8088 8089 8090 8091 8092 8093
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
8094 8095
	}

8096 8097 8098 8099 8100 8101 8102 8103 8104
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

8105 8106
	PIPE_CONF_CHECK_I(cpu_transcoder);

8107 8108
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
8109 8110 8111 8112 8113
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
8114

8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

8132 8133 8134 8135 8136 8137 8138 8139 8140
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_PHSYNC);
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_NHSYNC);
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_PVSYNC);
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_NVSYNC);

8141 8142 8143
	PIPE_CONF_CHECK_I(requested_mode.hdisplay);
	PIPE_CONF_CHECK_I(requested_mode.vdisplay);

8144 8145 8146 8147 8148 8149 8150 8151
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
	PIPE_CONF_CHECK_I(pch_pfit.pos);
	PIPE_CONF_CHECK_I(pch_pfit.size);

P
Paulo Zanoni 已提交
8152 8153
	PIPE_CONF_CHECK_I(ips_enabled);

8154
#undef PIPE_CONF_CHECK_I
8155
#undef PIPE_CONF_CHECK_FLAGS
8156

8157 8158 8159
	return true;
}

8160
void
8161 8162
intel_modeset_check_state(struct drm_device *dev)
{
8163
	drm_i915_private_t *dev_priv = dev->dev_private;
8164 8165 8166
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8167
	struct intel_crtc_config pipe_config;
8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

8235 8236
		memset(&pipe_config, 0, sizeof(pipe_config));

8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
8250 8251
			if (encoder->get_config)
				encoder->get_config(encoder, &pipe_config);
8252 8253 8254 8255 8256 8257 8258 8259
		}
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

8260 8261 8262 8263 8264 8265
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

8266 8267 8268 8269 8270 8271 8272 8273
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
8274 8275 8276
	}
}

8277 8278 8279
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
8280 8281
{
	struct drm_device *dev = crtc->dev;
8282
	drm_i915_private_t *dev_priv = dev->dev_private;
8283 8284
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
8285 8286
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
8287
	int ret = 0;
8288

8289
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
8290 8291
	if (!saved_mode)
		return -ENOMEM;
8292
	saved_hwmode = saved_mode + 1;
8293

8294
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
8295 8296
				     &prepare_pipes, &disable_pipes);

8297 8298
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
8299

8300 8301 8302 8303 8304 8305
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
8306
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
8307 8308 8309 8310
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

8311
			goto out;
8312
		}
8313 8314
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
8315
	}
8316

8317 8318 8319
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

8320 8321 8322 8323
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
8324

8325 8326
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
8327
	 */
8328
	if (modeset_pipes) {
8329
		crtc->mode = *mode;
8330 8331 8332 8333
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
8334

8335 8336 8337
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
8338

8339 8340 8341
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

8342 8343
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
8344
	 */
8345
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
8346 8347 8348 8349
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
8350 8351 8352
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
8353 8354
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
8355

8356 8357
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
8358
		crtc->hwmode = pipe_config->adjusted_mode;
8359

8360 8361 8362 8363 8364 8365
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
8366 8367 8368

	/* FIXME: add subpixel order */
done:
8369
	if (ret && crtc->enabled) {
8370 8371
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
8372 8373
	}

8374
out:
8375
	kfree(pipe_config);
8376
	kfree(saved_mode);
8377
	return ret;
8378 8379
}

8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393
int intel_set_mode(struct drm_crtc *crtc,
		     struct drm_display_mode *mode,
		     int x, int y, struct drm_framebuffer *fb)
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

8394 8395 8396 8397 8398
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

8399 8400
#undef for_each_intel_crtc_masked

8401 8402 8403 8404 8405
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

8406 8407
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
8408 8409 8410
	kfree(config);
}

8411 8412 8413 8414 8415 8416 8417
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

8418 8419 8420 8421
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
8422 8423
		return -ENOMEM;

8424 8425 8426 8427
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
8428 8429 8430 8431 8432 8433 8434 8435
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
8436
		config->save_encoder_crtcs[count++] = encoder->crtc;
8437 8438 8439 8440
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8441
		config->save_connector_encoders[count++] = connector->encoder;
8442 8443 8444 8445 8446 8447 8448 8449
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
8450 8451
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8452 8453 8454
	int count;

	count = 0;
8455 8456 8457
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
8458 8459 8460
	}

	count = 0;
8461 8462 8463
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
8464 8465 8466
	}
}

8467 8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479 8480
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
8481 8482
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
8483 8484 8485 8486 8487
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

8488
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
8489 8490 8491 8492 8493 8494 8495 8496 8497 8498
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

8499
static int
8500 8501 8502
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
8503
{
8504
	struct drm_crtc *new_crtc;
8505 8506
	struct intel_connector *connector;
	struct intel_encoder *encoder;
8507
	int count, ro;
8508

8509
	/* The upper layers ensure that we either disable a crtc or have a list
8510 8511 8512 8513
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

8514
	count = 0;
8515 8516 8517 8518
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
8519
		for (ro = 0; ro < set->num_connectors; ro++) {
8520 8521
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
8522 8523 8524 8525
				break;
			}
		}

8526 8527 8528 8529 8530 8531 8532 8533 8534 8535 8536 8537 8538 8539 8540
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
8541
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
8542
			config->mode_changed = true;
8543 8544
		}
	}
8545
	/* connector->new_encoder is now updated for all connectors. */
8546

8547
	/* Update crtc of enabled connectors. */
8548
	count = 0;
8549 8550 8551
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
8552 8553
			continue;

8554
		new_crtc = connector->new_encoder->base.crtc;
8555 8556

		for (ro = 0; ro < set->num_connectors; ro++) {
8557
			if (set->connectors[ro] == &connector->base)
8558 8559 8560 8561
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8562 8563
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8564
			return -EINVAL;
8565
		}
8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589 8590
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8591
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8592
			config->mode_changed = true;
8593 8594
		}
	}
8595
	/* Now we've also updated encoder->new_crtc for all encoders. */
8596

8597 8598 8599 8600 8601 8602 8603 8604 8605 8606
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8607 8608 8609
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8610

8611 8612 8613
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
8614

8615 8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641 8642 8643 8644 8645
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8646
	ret = intel_modeset_stage_output_state(dev, set, config);
8647 8648 8649
	if (ret)
		goto fail;

8650
	if (config->mode_changed) {
8651 8652 8653 8654 8655
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
		if (ret) {
			DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
				  set->crtc->base.id, ret);
8656 8657
			goto fail;
		}
8658
	} else if (config->fb_changed) {
8659 8660
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
8661
		ret = intel_pipe_set_base(set->crtc,
8662
					  set->x, set->y, set->fb);
8663 8664
	}

8665 8666
	intel_set_config_free(config);

8667 8668 8669
	return 0;

fail:
8670
	intel_set_config_restore_state(dev, config);
8671 8672

	/* Try to restore the config */
8673
	if (config->mode_changed &&
8674 8675
	    intel_set_mode(save_set.crtc, save_set.mode,
			   save_set.x, save_set.y, save_set.fb))
8676 8677
		DRM_ERROR("failed to restore config after modeset failure\n");

8678 8679
out_config:
	intel_set_config_free(config);
8680 8681
	return ret;
}
8682 8683 8684 8685 8686

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8687
	.set_config = intel_crtc_set_config,
8688 8689 8690 8691
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8692 8693
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
8694
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
8695 8696 8697
		intel_ddi_pll_init(dev);
}

8698 8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710 8711 8712 8713 8714
static void intel_pch_pll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

	if (dev_priv->num_pch_pll == 0) {
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
	}
}

8715
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
8716
{
J
Jesse Barnes 已提交
8717
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8718 8719 8720 8721 8722 8723 8724 8725 8726 8727 8728 8729 8730 8731 8732 8733
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

8734 8735 8736
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
8737
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
8738
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
8739
		intel_crtc->plane = !pipe;
8740 8741
	}

J
Jesse Barnes 已提交
8742 8743 8744 8745 8746
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
8747 8748 8749
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

8750
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
8751
				struct drm_file *file)
8752 8753
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
8754 8755
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
8756

8757 8758
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
8759

8760 8761
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
8762

8763
	if (!drmmode_obj) {
8764 8765 8766 8767
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

8768 8769
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
8770

8771
	return 0;
8772 8773
}

8774
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
8775
{
8776 8777
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
8778 8779 8780
	int index_mask = 0;
	int entry = 0;

8781 8782 8783 8784
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
8785
			index_mask |= (1 << entry);
8786 8787 8788 8789 8790

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
8791 8792
		entry++;
	}
8793

J
Jesse Barnes 已提交
8794 8795 8796
	return index_mask;
}

8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
8814 8815
static void intel_setup_outputs(struct drm_device *dev)
{
8816
	struct drm_i915_private *dev_priv = dev->dev_private;
8817
	struct intel_encoder *encoder;
8818
	bool dpd_is_edp = false;
8819
	bool has_lvds;
J
Jesse Barnes 已提交
8820

8821
	has_lvds = intel_lvds_init(dev);
8822 8823 8824 8825
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
8826

8827
	if (!IS_ULT(dev))
8828
		intel_crt_init(dev);
8829

P
Paulo Zanoni 已提交
8830
	if (HAS_DDI(dev)) {
8831 8832 8833 8834 8835 8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
8850
		int found;
8851 8852 8853 8854
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
8855

8856
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
8857
			/* PCH SDVOB multiplex with HDMIB */
8858
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8859
			if (!found)
8860
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
8861
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8862
				intel_dp_init(dev, PCH_DP_B, PORT_B);
8863 8864
		}

8865
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
8866
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
8867

8868
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
8869
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
8870

8871
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
8872
			intel_dp_init(dev, PCH_DP_C, PORT_C);
8873

8874
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
8875
			intel_dp_init(dev, PCH_DP_D, PORT_D);
8876
	} else if (IS_VALLEYVIEW(dev)) {
8877
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8878 8879
		if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
			intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
8880

8881
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
8882 8883
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
8884 8885
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
8886
		}
8887
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8888
		bool found = false;
8889

8890
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8891
			DRM_DEBUG_KMS("probing SDVOB\n");
8892
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
8893 8894
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8895
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
8896
			}
8897

8898
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
8899
				intel_dp_init(dev, DP_B, PORT_B);
8900
		}
8901 8902 8903

		/* Before G4X SDVOC doesn't have its own detect register */

8904
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8905
			DRM_DEBUG_KMS("probing SDVOC\n");
8906
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
8907
		}
8908

8909
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
8910

8911 8912
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8913
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
8914
			}
8915
			if (SUPPORTS_INTEGRATED_DP(dev))
8916
				intel_dp_init(dev, DP_C, PORT_C);
8917
		}
8918

8919
		if (SUPPORTS_INTEGRATED_DP(dev) &&
8920
		    (I915_READ(DP_D) & DP_DETECTED))
8921
			intel_dp_init(dev, DP_D, PORT_D);
8922
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8923 8924
		intel_dvo_init(dev);

8925
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8926 8927
		intel_tv_init(dev);

8928 8929 8930
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
8931
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
8932
	}
8933

P
Paulo Zanoni 已提交
8934
	intel_init_pch_refclk(dev);
8935 8936

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
8937 8938 8939 8940 8941 8942 8943
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8944
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8945 8946 8947 8948 8949

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8950
						struct drm_file *file,
J
Jesse Barnes 已提交
8951 8952 8953
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8954
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
8955

8956
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
8957 8958 8959 8960 8961 8962 8963
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

8964 8965
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
8966
			   struct drm_mode_fb_cmd2 *mode_cmd,
8967
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
8968 8969 8970
{
	int ret;

8971 8972
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
8973
		return -EINVAL;
8974
	}
8975

8976 8977 8978
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
8979
		return -EINVAL;
8980
	}
8981

8982
	/* FIXME <= Gen4 stride limits are bit unclear */
8983 8984 8985
	if (mode_cmd->pitches[0] > 32768) {
		DRM_DEBUG("pitch (%d) must be at less than 32768\n",
			  mode_cmd->pitches[0]);
8986
		return -EINVAL;
8987
	}
8988 8989

	if (obj->tiling_mode != I915_TILING_NONE &&
8990 8991 8992
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
8993
		return -EINVAL;
8994
	}
8995

8996
	/* Reject formats not supported by any plane early. */
8997
	switch (mode_cmd->pixel_format) {
8998
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
8999 9000 9001
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
9002 9003 9004
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
9005 9006
		if (INTEL_INFO(dev)->gen > 3) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9007
			return -EINVAL;
9008
		}
9009 9010 9011
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
9012 9013
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
9014 9015
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
9016 9017
		if (INTEL_INFO(dev)->gen < 4) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9018
			return -EINVAL;
9019
		}
9020
		break;
V
Ville Syrjälä 已提交
9021 9022 9023 9024
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
9025 9026
		if (INTEL_INFO(dev)->gen < 5) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9027
			return -EINVAL;
9028
		}
9029 9030
		break;
	default:
9031
		DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
9032 9033 9034
		return -EINVAL;
	}

9035 9036 9037 9038
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

9039 9040 9041
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
9054
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
9055
{
9056
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
9057

9058 9059
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
9060
	if (&obj->base == NULL)
9061
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
9062

9063
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
9064 9065 9066 9067
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
9068
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
9069 9070
};

9071 9072 9073 9074 9075
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
9076
	if (HAS_DDI(dev)) {
9077
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
9078
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
9079 9080
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
9081
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
9082 9083
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
9084
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
9085
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
9086 9087
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
9088
		dev_priv->display.off = ironlake_crtc_off;
9089
		dev_priv->display.update_plane = ironlake_update_plane;
9090 9091 9092 9093 9094 9095 9096
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
9097
	} else {
9098
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9099
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9100 9101
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
9102
		dev_priv->display.off = i9xx_crtc_off;
9103
		dev_priv->display.update_plane = i9xx_update_plane;
9104
	}
9105 9106

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
9107 9108 9109 9110
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
9111 9112 9113 9114 9115
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
9116
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
9117 9118 9119 9120 9121 9122 9123 9124
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
9125
	else if (IS_I85X(dev))
9126 9127 9128 9129 9130 9131
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

9132
	if (HAS_PCH_SPLIT(dev)) {
9133
		if (IS_GEN5(dev)) {
9134
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
9135
			dev_priv->display.write_eld = ironlake_write_eld;
9136
		} else if (IS_GEN6(dev)) {
9137
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
9138
			dev_priv->display.write_eld = ironlake_write_eld;
9139 9140 9141
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
9142
			dev_priv->display.write_eld = ironlake_write_eld;
9143 9144
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
9145 9146
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
9147
			dev_priv->display.write_eld = haswell_write_eld;
9148 9149
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
9150
		}
9151
	} else if (IS_G4X(dev)) {
9152
		dev_priv->display.write_eld = g4x_write_eld;
9153
	}
9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164 9165 9166 9167 9168 9169 9170 9171 9172 9173 9174

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
9175 9176 9177
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
9178
	}
9179 9180
}

9181 9182 9183 9184 9185
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
9186
static void quirk_pipea_force(struct drm_device *dev)
9187 9188 9189 9190
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
9191
	DRM_INFO("applying pipe a force quirk\n");
9192 9193
}

9194 9195 9196 9197 9198 9199 9200
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9201
	DRM_INFO("applying lvds SSC disable quirk\n");
9202 9203
}

9204
/*
9205 9206
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
9207 9208 9209 9210 9211
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
9212
	DRM_INFO("applying inverted panel brightness quirk\n");
9213 9214
}

9215 9216 9217 9218 9219 9220 9221
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

9222 9223 9224 9225 9226 9227 9228 9229 9230 9231 9232 9233 9234 9235 9236 9237 9238 9239 9240 9241 9242 9243 9244 9245 9246 9247 9248 9249
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

9250
static struct intel_quirk intel_quirks[] = {
9251
	/* HP Mini needs pipe A force quirk (LP: #322104) */
9252
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
9253 9254 9255 9256 9257 9258 9259

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

9260
	/* 830/845 need to leave pipe A & dpll A up */
9261
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9262
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9263 9264 9265

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
9266 9267 9268

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
9269 9270 9271

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
9272 9273 9274

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
9275 9276 9277

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
9278 9279 9280

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
9281 9282 9283

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
9284 9285 9286 9287 9288 9289 9290 9291 9292 9293 9294 9295 9296 9297 9298 9299 9300
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
9301 9302 9303 9304
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
9305 9306
}

9307 9308 9309 9310 9311
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
9312
	u32 vga_reg = i915_vgacntrl_reg(dev);
9313 9314

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9315
	outb(SR01, VGA_SR_INDEX);
9316 9317 9318 9319 9320 9321 9322 9323 9324
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

9325 9326
void intel_modeset_init_hw(struct drm_device *dev)
{
9327
	intel_init_power_well(dev);
9328

9329 9330
	intel_prepare_ddi(dev);

9331 9332
	intel_init_clock_gating(dev);

9333
	mutex_lock(&dev->struct_mutex);
9334
	intel_enable_gt_powersave(dev);
9335
	mutex_unlock(&dev->struct_mutex);
9336 9337
}

9338 9339 9340 9341 9342
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
9343 9344
void intel_modeset_init(struct drm_device *dev)
{
9345
	struct drm_i915_private *dev_priv = dev->dev_private;
9346
	int i, j, ret;
J
Jesse Barnes 已提交
9347 9348 9349 9350 9351 9352

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

9353 9354 9355
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

9356
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
9357

9358 9359
	intel_init_quirks(dev);

9360 9361
	intel_init_pm(dev);

B
Ben Widawsky 已提交
9362 9363 9364
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

9365 9366
	intel_init_display(dev);

9367 9368 9369 9370
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
9371 9372
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
9373
	} else {
9374 9375
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
9376
	}
B
Ben Widawsky 已提交
9377
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
9378

9379
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
9380 9381
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
9382

9383
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
J
Jesse Barnes 已提交
9384
		intel_crtc_init(dev, i);
9385 9386 9387
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
9388 9389
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
9390
		}
J
Jesse Barnes 已提交
9391 9392
	}

P
Paulo Zanoni 已提交
9393
	intel_cpu_pll_init(dev);
9394 9395
	intel_pch_pll_init(dev);

9396 9397
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
9398
	intel_setup_outputs(dev);
9399 9400 9401

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
9402 9403
}

9404 9405 9406 9407 9408 9409 9410 9411 9412
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

9413 9414 9415 9416 9417 9418 9419 9420 9421 9422 9423 9424 9425 9426 9427 9428 9429 9430 9431 9432 9433 9434 9435 9436
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

9437

9438 9439
}

9440 9441 9442
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
9443 9444
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9445 9446
	u32 reg, val;

9447
	if (INTEL_INFO(dev)->num_pipes == 1)
9448 9449 9450 9451 9452 9453 9454 9455 9456 9457 9458 9459
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

9460 9461 9462 9463
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9464
	u32 reg;
9465 9466

	/* Clear any frame start delays used for debugging left by the BIOS */
9467
	reg = PIPECONF(crtc->config.cpu_transcoder);
9468 9469 9470
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
9471 9472 9473
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
9474 9475 9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488 9489 9490 9491 9492 9493 9494 9495 9496 9497 9498 9499 9500
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

9501 9502 9503 9504 9505 9506 9507 9508 9509
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

9510 9511 9512 9513 9514 9515 9516 9517 9518 9519 9520 9521 9522 9523 9524 9525 9526 9527 9528 9529 9530 9531 9532 9533 9534 9535 9536 9537 9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558 9559 9560 9561 9562 9563 9564 9565 9566 9567 9568 9569 9570 9571 9572 9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

9584
void i915_redisable_vga(struct drm_device *dev)
9585 9586
{
	struct drm_i915_private *dev_priv = dev->dev_private;
9587
	u32 vga_reg = i915_vgacntrl_reg(dev);
9588 9589 9590

	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
9591
		i915_disable_vga(dev);
9592 9593 9594
	}
}

9595 9596
/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
9597 9598
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
9599 9600 9601
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
9602
	struct drm_plane *plane;
9603 9604 9605 9606
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

9607 9608
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
9609
		memset(&crtc->config, 0, sizeof(crtc->config));
9610

9611 9612
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
9613 9614 9615 9616 9617 9618 9619 9620

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

P
Paulo Zanoni 已提交
9621
	if (HAS_DDI(dev))
9622 9623
		intel_ddi_setup_hw_pll_state(dev);

9624 9625 9626 9627 9628
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
9629 9630 9631 9632
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
			if (encoder->get_config)
				encoder->get_config(encoder, &crtc->config);
9633 9634 9635 9636 9637 9638 9639 9640 9641 9642 9643 9644 9645 9646 9647 9648 9649 9650 9651 9652 9653 9654 9655 9656 9657 9658 9659 9660 9661 9662 9663 9664 9665 9666 9667 9668 9669
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
9670
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
9671
	}
9672

9673
	if (force_restore) {
9674 9675 9676 9677
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
9678
		for_each_pipe(pipe) {
9679 9680
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
9681 9682 9683

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
9684
		}
9685 9686
		list_for_each_entry(plane, &dev->mode_config.plane_list, head)
			intel_plane_restore(plane);
9687 9688

		i915_redisable_vga(dev);
9689 9690 9691
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
9692 9693

	intel_modeset_check_state(dev);
9694 9695

	drm_mode_config_reset(dev);
9696 9697 9698 9699
}

void intel_modeset_gem_init(struct drm_device *dev)
{
9700
	intel_modeset_init_hw(dev);
9701 9702

	intel_setup_overlay(dev);
9703

9704
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
9705 9706 9707 9708
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9709 9710 9711 9712
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9713 9714 9715 9716 9717 9718 9719 9720 9721 9722 9723
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
9724
	drm_kms_helper_poll_fini(dev);
9725

9726 9727
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9728 9729
	intel_unregister_dsm_handler();

9730 9731 9732 9733 9734 9735
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9736
		intel_increase_pllclock(crtc);
9737 9738
	}

9739
	intel_disable_fbc(dev);
9740

9741
	intel_disable_gt_powersave(dev);
9742

9743 9744
	ironlake_teardown_rc6(dev);

9745 9746
	mutex_unlock(&dev->struct_mutex);

9747 9748 9749
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

9750 9751 9752
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

J
Jesse Barnes 已提交
9753
	drm_mode_config_cleanup(dev);
9754 9755

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
9756 9757
}

9758 9759 9760
/*
 * Return which encoder is currently attached for connector.
 */
9761
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9762
{
9763 9764
	return &intel_attached_encoder(connector)->base;
}
9765

9766 9767 9768 9769 9770 9771
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9772
}
9773 9774 9775 9776 9777 9778 9779 9780 9781 9782 9783 9784 9785 9786 9787 9788 9789

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9790 9791 9792 9793 9794

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
9795 9796 9797

	u32 power_well_driver;

9798 9799 9800 9801 9802
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
9803
	} cursor[I915_MAX_PIPES];
9804 9805

	struct intel_pipe_error_state {
9806
		enum transcoder cpu_transcoder;
9807 9808 9809 9810 9811 9812 9813 9814 9815
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
9816
	} pipe[I915_MAX_PIPES];
9817 9818 9819 9820 9821 9822 9823 9824 9825

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
9826
	} plane[I915_MAX_PIPES];
9827 9828 9829 9830 9831
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9832
	drm_i915_private_t *dev_priv = dev->dev_private;
9833
	struct intel_display_error_state *error;
9834
	enum transcoder cpu_transcoder;
9835 9836 9837 9838 9839 9840
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

9841 9842 9843
	if (HAS_POWER_WELL(dev))
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

9844
	for_each_pipe(i) {
9845
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9846
		error->pipe[i].cpu_transcoder = cpu_transcoder;
9847

9848 9849 9850 9851 9852 9853 9854 9855 9856
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
9857 9858 9859

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9860
		if (INTEL_INFO(dev)->gen <= 3) {
9861
			error->plane[i].size = I915_READ(DSPSIZE(i));
9862 9863
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
9864 9865
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
9866 9867 9868 9869 9870
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

9871
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
9872
		error->pipe[i].source = I915_READ(PIPESRC(i));
9873 9874 9875 9876 9877 9878
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
9879 9880
	}

9881 9882 9883 9884 9885 9886 9887
	/* In the code above we read the registers without checking if the power
	 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
	 * prevent the next I915_WRITE from detecting it and printing an error
	 * message. */
	if (HAS_POWER_WELL(dev))
		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

9888 9889 9890
	return error;
}

9891 9892
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

9893
void
9894
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
9895 9896 9897 9898 9899
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

9900
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
9901
	if (HAS_POWER_WELL(dev))
9902
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
9903
			   error->power_well_driver);
9904
	for_each_pipe(i) {
9905 9906
		err_printf(m, "Pipe [%d]:\n", i);
		err_printf(m, "  CPU transcoder: %c\n",
9907
			   transcoder_name(error->pipe[i].cpu_transcoder));
9908 9909 9910 9911 9912 9913 9914 9915 9916 9917 9918 9919
		err_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		err_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
9920
		if (INTEL_INFO(dev)->gen <= 3) {
9921 9922
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
9923
		}
P
Paulo Zanoni 已提交
9924
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9925
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
9926
		if (INTEL_INFO(dev)->gen >= 4) {
9927 9928
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
9929 9930
		}

9931 9932 9933 9934
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
9935 9936 9937
	}
}
#endif