intel_display.c 303.6 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
static void intel_increase_pllclock(struct drm_crtc *crtc);
45
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
46

47 48
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config);
49 50
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config);
51

52 53 54 55
static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *old_fb);


J
Jesse Barnes 已提交
56
typedef struct {
57
	int	min, max;
J
Jesse Barnes 已提交
58 59 60
} intel_range_t;

typedef struct {
61 62
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
63 64
} intel_p2_t;

65 66
typedef struct intel_limit intel_limit_t;
struct intel_limit {
67 68
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
69
};
J
Jesse Barnes 已提交
70

71 72 73 74 75 76 77 78 79 80
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

81 82 83
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
84 85 86 87 88
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
89 90
}

91
static const intel_limit_t intel_limits_i8xx_dac = {
92 93 94 95 96 97 98 99
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
100 101
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
102 103
};

104 105 106 107 108 109 110 111 112 113 114 115 116
static const intel_limit_t intel_limits_i8xx_dvo = {
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 4 },
};

117
static const intel_limit_t intel_limits_i8xx_lvds = {
118 119 120 121 122 123 124 125
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
126 127
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
128
};
129

130
static const intel_limit_t intel_limits_i9xx_sdvo = {
131 132 133 134
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
135 136
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
137 138
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
139 140
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
141 142 143
};

static const intel_limit_t intel_limits_i9xx_lvds = {
144 145 146 147
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
148 149
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
150 151
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
152 153
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
154 155
};

156

157
static const intel_limit_t intel_limits_g4x_sdvo = {
158 159 160 161 162 163 164 165 166 167 168
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
169
	},
170 171 172
};

static const intel_limit_t intel_limits_g4x_hdmi = {
173 174 175 176 177 178 179 180 181 182
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
183 184 185
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
186 187 188 189 190 191 192 193 194 195
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
196
	},
197 198 199
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
200 201 202 203 204 205 206 207 208 209
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
210
	},
211 212
};

213
static const intel_limit_t intel_limits_pineview_sdvo = {
214 215
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
216
	/* Pineview's Ncounter is a ring counter */
217 218
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
219
	/* Pineview only has one combined m divider, which we treat as m2. */
220 221 222 223
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
224 225
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
226 227
};

228
static const intel_limit_t intel_limits_pineview_lvds = {
229 230 231 232 233 234 235 236
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
237 238
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
239 240
};

241 242 243 244 245
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
246
static const intel_limit_t intel_limits_ironlake_dac = {
247 248 249 250 251 252 253 254 255 256
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
257 258
};

259
static const intel_limit_t intel_limits_ironlake_single_lvds = {
260 261 262 263 264 265 266 267 268 269
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
270 271 272
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273 274 275 276 277 278 279 280 281 282
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
283 284
};

285
/* LVDS 100mhz refclk limits. */
286
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
287 288 289 290 291 292 293
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
294
	.p1 = { .min = 2, .max = 8 },
295 296
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
297 298 299
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
300 301 302 303 304 305 306
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
307
	.p1 = { .min = 2, .max = 6 },
308 309
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
310 311
};

312 313 314 315 316 317 318 319
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
320
	.p1 = { .min = 1, .max = 3 },
321 322 323 324 325
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_hdmi = {
D
Daniel Vetter 已提交
326 327
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
328 329 330 331 332 333 334 335 336 337
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
/**
 * Returns whether any output on the specified pipe is of the specified type
 */
static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
{
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
			return true;

	return false;
}

353 354
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
355
{
356
	struct drm_device *dev = crtc->dev;
357
	const intel_limit_t *limit;
358 359

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
360
		if (intel_is_dual_link_lvds(dev)) {
361
			if (refclk == 100000)
362 363 364 365
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
366
			if (refclk == 100000)
367 368 369 370
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
371
	} else
372
		limit = &intel_limits_ironlake_dac;
373 374 375 376

	return limit;
}

377 378 379 380 381 382
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
383
		if (intel_is_dual_link_lvds(dev))
384
			limit = &intel_limits_g4x_dual_channel_lvds;
385
		else
386
			limit = &intel_limits_g4x_single_channel_lvds;
387 388
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
389
		limit = &intel_limits_g4x_hdmi;
390
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
391
		limit = &intel_limits_g4x_sdvo;
392
	} else /* The option is for other outputs */
393
		limit = &intel_limits_i9xx_sdvo;
394 395 396 397

	return limit;
}

398
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
399 400 401 402
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

403
	if (HAS_PCH_SPLIT(dev))
404
		limit = intel_ironlake_limit(crtc, refclk);
405
	else if (IS_G4X(dev)) {
406
		limit = intel_g4x_limit(crtc);
407
	} else if (IS_PINEVIEW(dev)) {
408
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
409
			limit = &intel_limits_pineview_lvds;
410
		else
411
			limit = &intel_limits_pineview_sdvo;
412 413 414 415
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else
416
			limit = &intel_limits_vlv_hdmi;
417 418 419 420 421
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
422 423
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
424
			limit = &intel_limits_i8xx_lvds;
425
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
426
			limit = &intel_limits_i8xx_dvo;
427 428
		else
			limit = &intel_limits_i8xx_dac;
J
Jesse Barnes 已提交
429 430 431 432
	}
	return limit;
}

433 434
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
435
{
436 437 438 439 440 441
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

442 443 444 445 446
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

447
static void i9xx_clock(int refclk, intel_clock_t *clock)
448
{
449
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
450 451 452 453 454
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

455
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
456 457 458 459 460
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

461 462 463
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
464 465
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
466
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
467
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
468
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
469
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
470
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
471
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
472
		INTELPllInvalid("m1 out of range\n");
473
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
474
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
475
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
476
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
477
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
478
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
479
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
480
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
481 482 483 484
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
485
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
486 487 488 489

	return true;
}

490
static bool
491
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
492 493
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
J
Jesse Barnes 已提交
494 495 496 497 498
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

499
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
500
		/*
501 502 503
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
504
		 */
505
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
506 507 508 509 510 511 512 513 514 515
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

516
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
517

518 519 520 521
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
522
			if (clock.m2 >= clock.m1)
523 524 525 526 527
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
528 529
					int this_err;

530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
552 553 554
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
555 556 557 558 559
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

560
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
561
		/*
562 563 564
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
565
		 */
566
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
567 568 569 570 571 572 573 574 575 576
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

577
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
578

579 580 581 582 583 584 585 586
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
587 588
					int this_err;

589
					pineview_clock(refclk, &clock);
590 591
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
592
						continue;
593 594 595
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
596 597 598 599 600 601 602 603 604 605 606 607 608 609

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

610
static bool
611 612 613
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
614 615 616 617 618
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
619 620
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
621 622 623
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
624
		if (intel_is_dual_link_lvds(dev))
625 626 627 628 629 630 631 632 633 634 635 636
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
637
	/* based on hardware requirement, prefer smaller n to precision */
638
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
639
		/* based on hardware requirement, prefere larger m1,m2 */
640 641 642 643 644 645 646 647
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

648
					i9xx_clock(refclk, &clock);
649 650
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
651
						continue;
652 653

					this_err = abs(clock.dot - target);
654 655 656 657 658 659 660 661 662 663
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
664 665 666
	return found;
}

667
static bool
668 669 670
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
671 672 673
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
674
	u32 updrate, minupdate, p;
675
	unsigned int bestppm = 1000000;
676 677
	int dotclk, flag;

678
	flag = 0;
679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
	dotclk = target * 1000;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
696 697
					unsigned int ppm, diff;

698
					m2 = DIV_ROUND_CLOSEST(fastclk * p * n, refclk * m1);
699 700
					m = m1 * m2;
					vco = updrate * m;
701 702 703 704

					if (vco < limit->vco.min || vco >= limit->vco.max)
						continue;

705 706 707
					diff = abs(vco / p - fastclk);
					ppm = div_u64(1000000ULL * diff, fastclk);
					if (ppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
708 709 710
						bestppm = 0;
						flag = 1;
					}
711 712
					if (ppm < bestppm - 10) {
						bestppm = ppm;
713 714 715 716 717 718 719 720 721
						flag = 1;
					}
					if (flag) {
						bestn = n;
						bestm1 = m1;
						bestm2 = m2;
						bestp1 = p1;
						bestp2 = p2;
						flag = 0;
722 723 724 725 726 727 728 729 730 731 732 733 734
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
735

736 737 738 739 740 741 742
bool intel_crtc_active(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Be paranoid as we can arrive here with only partial
	 * state retrieved from the hardware during setup.
	 *
743
	 * We can ditch the adjusted_mode.crtc_clock check as soon
744 745 746 747 748 749
	 * as Haswell has gained clock readout/fastboot support.
	 *
	 * We can ditch the crtc->fb check as soon as we can
	 * properly reconstruct framebuffers.
	 */
	return intel_crtc->active && crtc->fb &&
750
		intel_crtc->config.adjusted_mode.crtc_clock;
751 752
}

P
Paulo Zanoni 已提交
753 754 755 756 757 758
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

759
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
760 761
}

762 763 764 765 766 767 768 769 770 771 772
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

773 774 775 776 777 778 779 780 781
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
782
{
783
	struct drm_i915_private *dev_priv = dev->dev_private;
784
	int pipestat_reg = PIPESTAT(pipe);
785

786 787 788 789 790
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

807
	/* Wait for vblank interrupt bit to set */
808 809 810
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
811 812 813
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

814 815
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
816 817 818 819 820 821 822
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
823 824 825 826 827 828
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
829
 *
830
 */
831
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
832 833
{
	struct drm_i915_private *dev_priv = dev->dev_private;
834 835
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
836 837

	if (INTEL_INFO(dev)->gen >= 4) {
838
		int reg = PIPECONF(cpu_transcoder);
839 840

		/* Wait for the Pipe State to go off */
841 842
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
843
			WARN(1, "pipe_off wait timed out\n");
844
	} else {
845
		u32 last_line, line_mask;
846
		int reg = PIPEDSL(pipe);
847 848
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

849 850 851 852 853
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

854 855
		/* Wait for the display line to settle */
		do {
856
			last_line = I915_READ(reg) & line_mask;
857
			mdelay(5);
858
		} while (((I915_READ(reg) & line_mask) != last_line) &&
859 860
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
861
			WARN(1, "pipe_off wait timed out\n");
862
	}
J
Jesse Barnes 已提交
863 864
}

865 866 867 868 869 870 871 872 873 874 875 876
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
905 906 907 908 909
	}

	return I915_READ(SDEISR) & bit;
}

910 911 912 913 914 915
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
916 917
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state)
918 919 920 921 922 923 924 925 926 927 928 929 930
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}

931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
/* XXX: the dsi pll is shared between MIPI DSI ports */
static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
{
	u32 val;
	bool cur_state;

	mutex_lock(&dev_priv->dpio_lock);
	val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	cur_state = val & DSI_PLL_VCO_EN;
	WARN(cur_state != state,
	     "DSI PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)

949
struct intel_shared_dpll *
950 951 952 953
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

954
	if (crtc->config.shared_dpll < 0)
955 956
		return NULL;

957
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
958 959
}

960
/* For ILK+ */
961 962 963
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state)
964 965
{
	bool cur_state;
966
	struct intel_dpll_hw_state hw_state;
967

E
Eugeni Dodonov 已提交
968 969 970 971 972
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

973
	if (WARN (!pll,
974
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
975 976
		return;

977
	cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
978
	WARN(cur_state != state,
979 980
	     "%s assertion failure (expected %s, current %s)\n",
	     pll->name, state_string(state), state_string(cur_state));
981 982 983 984 985 986 987 988
}

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
989 990
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
991

P
Paulo Zanoni 已提交
992 993
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
994
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
995
		val = I915_READ(reg);
996
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
997 998 999 1000 1001
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1016 1017 1018
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1036
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1037
	if (HAS_DDI(dev_priv->dev))
1038 1039
		return;

1040 1041 1042 1043 1044
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

1045 1046
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
1047 1048 1049
{
	int reg;
	u32 val;
1050
	bool cur_state;
1051 1052 1053

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
1054 1055 1056 1057
	cur_state = !!(val & FDI_RX_PLL_ENABLE);
	WARN(cur_state != state,
	     "FDI RX PLL assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
1058 1059
}

1060 1061 1062 1063 1064 1065
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1066
	bool locked = true;
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1086
	     pipe_name(pipe));
1087 1088
}

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
static void assert_cursor(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	struct drm_device *dev = dev_priv->dev;
	bool cur_state;

	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
		cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
	else if (IS_845G(dev) || IS_I865G(dev))
		cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
		cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;

	WARN(cur_state != state,
	     "cursor on pipe %c assertion failure (expected %s, current %s)\n",
	     pipe_name(pipe), state_string(state), state_string(cur_state));
}
#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)

1109 1110
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1111 1112 1113
{
	int reg;
	u32 val;
1114
	bool cur_state;
1115 1116
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1117

1118 1119 1120 1121
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1122 1123
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1124 1125 1126 1127 1128 1129 1130
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1131 1132
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1133
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1134 1135
}

1136 1137
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1138 1139 1140
{
	int reg;
	u32 val;
1141
	bool cur_state;
1142 1143 1144

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1145 1146 1147 1148
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1149 1150
}

1151 1152 1153
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1154 1155 1156
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1157
	struct drm_device *dev = dev_priv->dev;
1158 1159 1160 1161
	int reg, i;
	u32 val;
	int cur_pipe;

1162 1163
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1164 1165 1166 1167 1168
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1169
		return;
1170
	}
1171

1172
	/* Need to check both planes against the pipe */
1173
	for_each_pipe(i) {
1174 1175 1176 1177 1178
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1179 1180
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1181 1182 1183
	}
}

1184 1185 1186
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1187
	struct drm_device *dev = dev_priv->dev;
1188 1189 1190
	int reg, i;
	u32 val;

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
	if (IS_VALLEYVIEW(dev)) {
		for (i = 0; i < dev_priv->num_plane; i++) {
			reg = SPCNTR(pipe, i);
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
			     sprite_name(pipe, i), pipe_name(pipe));
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
1201
		val = I915_READ(reg);
1202
		WARN((val & SPRITE_ENABLE),
1203
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1204 1205 1206
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1207
		val = I915_READ(reg);
1208
		WARN((val & DVS_ENABLE),
1209
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210
		     plane_name(pipe), pipe_name(pipe));
1211 1212 1213
	}
}

1214 1215 1216 1217 1218
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1219 1220 1221 1222 1223
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1224 1225 1226 1227 1228 1229
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1230 1231
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1232 1233 1234 1235 1236
{
	int reg;
	u32 val;
	bool enabled;

1237
	reg = PCH_TRANSCONF(pipe);
1238 1239
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1240 1241 1242
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1243 1244
}

1245 1246
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1263 1264 1265
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1266
	if ((val & SDVO_ENABLE) == 0)
1267 1268 1269
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1270
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1271 1272
			return false;
	} else {
1273
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1310
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1311
				   enum pipe pipe, int reg, u32 port_sel)
1312
{
1313
	u32 val = I915_READ(reg);
1314
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1315
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1316
	     reg, pipe_name(pipe));
1317

1318 1319
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1320
	     "IBX PCH dp port still using transcoder B\n");
1321 1322 1323 1324 1325
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1326
	u32 val = I915_READ(reg);
1327
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1328
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1329
	     reg, pipe_name(pipe));
1330

1331
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1332
	     && (val & SDVO_PIPE_B_SELECT),
1333
	     "IBX PCH hdmi port still using transcoder B\n");
1334 1335 1336 1337 1338 1339 1340 1341
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1342 1343 1344
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1345 1346 1347

	reg = PCH_ADPA;
	val = I915_READ(reg);
1348
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1349
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1350
	     pipe_name(pipe));
1351 1352 1353

	reg = PCH_LVDS;
	val = I915_READ(reg);
1354
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1355
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1356
	     pipe_name(pipe));
1357

1358 1359 1360
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1361 1362
}

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
static void intel_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_VALLEYVIEW(dev))
		return;

	/*
	 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
	 *  6.	De-assert cmn_reset/side_reset. Same as VLV X0.
	 *   a.	GUnit 0x2110 bit[0] set to 1 (def 0)
	 *   b.	The other bits such as sfr settings / modesel may all be set
	 *      to 0.
	 *
	 * This should only be done on init and resume from S3 with both
	 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
	 */
	I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
}

1383
static void vlv_enable_pll(struct intel_crtc *crtc)
1384
{
1385 1386 1387 1388
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1389

1390
	assert_pipe_disabled(dev_priv, crtc->pipe);
1391 1392 1393 1394 1395 1396

	/* No really, not for ILK+ */
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1397
		assert_panel_unlocked(dev_priv, crtc->pipe);
1398

1399 1400 1401 1402 1403 1404 1405 1406 1407
	I915_WRITE(reg, dpll);
	POSTING_READ(reg);
	udelay(150);

	if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);

	I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
	POSTING_READ(DPLL_MD(crtc->pipe));
1408 1409

	/* We do this three times for luck */
1410
	I915_WRITE(reg, dpll);
1411 1412
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1413
	I915_WRITE(reg, dpll);
1414 1415
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1416
	I915_WRITE(reg, dpll);
1417 1418 1419 1420
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

1421
static void i9xx_enable_pll(struct intel_crtc *crtc)
1422
{
1423 1424 1425 1426
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1427

1428
	assert_pipe_disabled(dev_priv, crtc->pipe);
1429

1430
	/* No really, not for ILK+ */
1431
	BUG_ON(dev_priv->info->gen >= 5);
1432 1433

	/* PLL is protected by panel, make sure we can write it */
1434 1435
	if (IS_MOBILE(dev) && !IS_I830(dev))
		assert_panel_unlocked(dev_priv, crtc->pipe);
1436

1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
	I915_WRITE(reg, dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(reg);
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		I915_WRITE(DPLL_MD(crtc->pipe),
			   crtc->config.dpll_hw_state.dpll_md);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(reg, dpll);
	}
1454 1455

	/* We do this three times for luck */
1456
	I915_WRITE(reg, dpll);
1457 1458
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1459
	I915_WRITE(reg, dpll);
1460 1461
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1462
	I915_WRITE(reg, dpll);
1463 1464 1465 1466 1467
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
1468
 * i9xx_disable_pll - disable a PLL
1469 1470 1471 1472 1473 1474 1475
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
1476
static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1477 1478 1479 1480 1481 1482 1483 1484
{
	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1485 1486
	I915_WRITE(DPLL(pipe), 0);
	POSTING_READ(DPLL(pipe));
1487 1488
}

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 val = 0;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	/* Leave integrated clock source enabled */
	if (pipe == PIPE_B)
		val = DPLL_INTEGRATED_CRI_CLK_VLV;
	I915_WRITE(DPLL(pipe), val);
	POSTING_READ(DPLL(pipe));
}

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1517
/**
D
Daniel Vetter 已提交
1518
 * ironlake_enable_shared_dpll - enable PCH PLL
1519 1520 1521 1522 1523 1524
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1525
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1526
{
1527 1528
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1529

1530
	/* PCH PLLs only available on ILK, SNB and IVB */
1531
	BUG_ON(dev_priv->info->gen < 5);
1532
	if (WARN_ON(pll == NULL))
1533 1534 1535 1536
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1537

1538 1539
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1540
		      crtc->base.base.id);
1541

1542 1543
	if (pll->active++) {
		WARN_ON(!pll->on);
1544
		assert_shared_dpll_enabled(dev_priv, pll);
1545 1546
		return;
	}
1547
	WARN_ON(pll->on);
1548

1549
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1550
	pll->enable(dev_priv, pll);
1551
	pll->on = true;
1552 1553
}

1554
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1555
{
1556 1557
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1558

1559 1560
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1561
	if (WARN_ON(pll == NULL))
1562
	       return;
1563

1564 1565
	if (WARN_ON(pll->refcount == 0))
		return;
1566

1567 1568
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1569
		      crtc->base.base.id);
1570

1571
	if (WARN_ON(pll->active == 0)) {
1572
		assert_shared_dpll_disabled(dev_priv, pll);
1573 1574 1575
		return;
	}

1576
	assert_shared_dpll_enabled(dev_priv, pll);
1577
	WARN_ON(!pll->on);
1578
	if (--pll->active)
1579
		return;
1580

1581
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1582
	pll->disable(dev_priv, pll);
1583
	pll->on = false;
1584 1585
}

1586 1587
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1588
{
1589
	struct drm_device *dev = dev_priv->dev;
1590
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1591
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1592
	uint32_t reg, val, pipeconf_val;
1593 1594 1595 1596 1597

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1598
	assert_shared_dpll_enabled(dev_priv,
1599
				   intel_crtc_to_shared_dpll(intel_crtc));
1600 1601 1602 1603 1604

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1605 1606 1607 1608 1609 1610 1611
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1612
	}
1613

1614
	reg = PCH_TRANSCONF(pipe);
1615
	val = I915_READ(reg);
1616
	pipeconf_val = I915_READ(PIPECONF(pipe));
1617 1618 1619 1620 1621 1622

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1623 1624
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1625
	}
1626 1627 1628

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1629 1630 1631 1632 1633
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1634 1635 1636
	else
		val |= TRANS_PROGRESSIVE;

1637 1638
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1639
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1640 1641
}

1642
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1643
				      enum transcoder cpu_transcoder)
1644
{
1645 1646 1647 1648 1649 1650
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1651
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1652
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1653

1654 1655
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1656
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1657 1658
	I915_WRITE(_TRANSA_CHICKEN2, val);

1659
	val = TRANS_ENABLE;
1660
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1661

1662 1663
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1664
		val |= TRANS_INTERLACED;
1665 1666 1667
	else
		val |= TRANS_PROGRESSIVE;

1668 1669
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1670
		DRM_ERROR("Failed to enable PCH transcoder\n");
1671 1672
}

1673 1674
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1675
{
1676 1677
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1678 1679 1680 1681 1682

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1683 1684 1685
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1686
	reg = PCH_TRANSCONF(pipe);
1687 1688 1689 1690 1691
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1692
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1693 1694 1695 1696 1697 1698 1699 1700

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1701 1702
}

1703
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1704 1705 1706
{
	u32 val;

1707
	val = I915_READ(LPT_TRANSCONF);
1708
	val &= ~TRANS_ENABLE;
1709
	I915_WRITE(LPT_TRANSCONF, val);
1710
	/* wait for PCH transcoder off, transcoder state */
1711
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1712
		DRM_ERROR("Failed to disable PCH transcoder\n");
1713 1714 1715

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1716
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1717
	I915_WRITE(_TRANSA_CHICKEN2, val);
1718 1719
}

1720
/**
1721
 * intel_enable_pipe - enable a pipe, asserting requirements
1722 1723
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1724
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1725 1726 1727 1728 1729 1730 1731 1732 1733
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1734
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1735
			      bool pch_port, bool dsi)
1736
{
1737 1738
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1739
	enum pipe pch_transcoder;
1740 1741 1742
	int reg;
	u32 val;

1743
	assert_planes_disabled(dev_priv, pipe);
1744
	assert_cursor_disabled(dev_priv, pipe);
1745 1746
	assert_sprites_disabled(dev_priv, pipe);

1747
	if (HAS_PCH_LPT(dev_priv->dev))
1748 1749 1750 1751
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1752 1753 1754 1755 1756 1757
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
1758 1759 1760 1761
		if (dsi)
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
1762 1763 1764
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1765
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1766 1767
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1768 1769 1770
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1771

1772
	reg = PIPECONF(cpu_transcoder);
1773
	val = I915_READ(reg);
1774 1775 1776 1777
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1778 1779 1780 1781
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1782
 * intel_disable_pipe - disable a pipe, asserting requirements
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1796 1797
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1798 1799 1800 1801 1802 1803 1804 1805
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1806
	assert_cursor_disabled(dev_priv, pipe);
1807
	assert_sprites_disabled(dev_priv, pipe);
1808 1809 1810 1811 1812

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1813
	reg = PIPECONF(cpu_transcoder);
1814
	val = I915_READ(reg);
1815 1816 1817 1818
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1819 1820 1821
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1822 1823 1824 1825
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1826
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1827 1828
				      enum plane plane)
{
1829 1830 1831 1832
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1833 1834
}

1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1854 1855 1856 1857
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1858
	intel_flush_display_plane(dev_priv, plane);
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1878 1879 1880 1881
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1882 1883 1884 1885
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1886 1887 1888 1889 1890 1891 1892 1893 1894
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1895
int
1896
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1897
			   struct drm_i915_gem_object *obj,
1898
			   struct intel_ring_buffer *pipelined)
1899
{
1900
	struct drm_i915_private *dev_priv = dev->dev_private;
1901 1902 1903
	u32 alignment;
	int ret;

1904
	switch (obj->tiling_mode) {
1905
	case I915_TILING_NONE:
1906 1907
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1908
		else if (INTEL_INFO(dev)->gen >= 4)
1909 1910 1911
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1912 1913 1914 1915 1916 1917
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1918 1919 1920 1921
		/* Despite that we check this in framebuffer_init userspace can
		 * screw us over and change the tiling after the fact. Only
		 * pinned buffers can't change their tiling. */
		DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
1922 1923 1924 1925 1926
		return -EINVAL;
	default:
		BUG();
	}

1927 1928 1929 1930 1931 1932 1933 1934
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1935
	dev_priv->mm.interruptible = false;
1936
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1937
	if (ret)
1938
		goto err_interruptible;
1939 1940 1941 1942 1943 1944

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1945
	ret = i915_gem_object_get_fence(obj);
1946 1947
	if (ret)
		goto err_unpin;
1948

1949
	i915_gem_object_pin_fence(obj);
1950

1951
	dev_priv->mm.interruptible = true;
1952
	return 0;
1953 1954

err_unpin:
1955
	i915_gem_object_unpin_from_display_plane(obj);
1956 1957
err_interruptible:
	dev_priv->mm.interruptible = true;
1958
	return ret;
1959 1960
}

1961 1962 1963
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
1964
	i915_gem_object_unpin_from_display_plane(obj);
1965 1966
}

1967 1968
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
1969 1970 1971 1972
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
1973
{
1974 1975
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
1976

1977 1978
		tile_rows = *y / 8;
		*y %= 8;
1979

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
1992 1993
}

1994 1995
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1996 1997 1998 1999 2000
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2001
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2002
	int plane = intel_crtc->plane;
2003
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2004
	u32 dspcntr;
2005
	u32 reg;
J
Jesse Barnes 已提交
2006 2007 2008 2009 2010 2011

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
2012
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
2013 2014 2015 2016 2017 2018
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2019 2020
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2021 2022
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2023 2024
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2025 2026
		dspcntr |= DISPPLANE_8BPP;
		break;
2027 2028 2029
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2030
		break;
2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2049 2050
		break;
	default:
2051
		BUG();
J
Jesse Barnes 已提交
2052
	}
2053

2054
	if (INTEL_INFO(dev)->gen >= 4) {
2055
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2056 2057 2058 2059 2060
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2061 2062 2063
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

2064
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2065

2066
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2067

2068 2069
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2070 2071 2072
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2073 2074
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2075
		intel_crtc->dspaddr_offset = linear_offset;
2076
	}
2077

2078 2079 2080
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2081
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2082
	if (INTEL_INFO(dev)->gen >= 4) {
2083
		I915_MODIFY_DISPBASE(DSPSURF(plane),
2084
				     i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2085
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2086
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2087
	} else
2088
		I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
2089
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2090

2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2103
	unsigned long linear_offset;
2104 2105 2106 2107 2108 2109
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2110
	case 2:
2111 2112
		break;
	default:
2113
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2124 2125
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2126 2127
		dspcntr |= DISPPLANE_8BPP;
		break;
2128 2129
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2130
		break;
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2146 2147
		break;
	default:
2148
		BUG();
2149 2150 2151 2152 2153 2154 2155
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

2156 2157 2158 2159
	if (IS_HASWELL(dev))
		dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
	else
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2160 2161 2162

	I915_WRITE(reg, dspcntr);

2163
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2164
	intel_crtc->dspaddr_offset =
2165 2166 2167
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2168
	linear_offset -= intel_crtc->dspaddr_offset;
2169

2170 2171 2172
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2173
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2174
	I915_MODIFY_DISPBASE(DSPSURF(plane),
2175
			     i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2176 2177 2178 2179 2180 2181
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2195 2196
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2197
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2198

2199
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2200 2201
}

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2290
static int
2291
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2292
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2293 2294
{
	struct drm_device *dev = crtc->dev;
2295
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2296
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2297
	struct drm_framebuffer *old_fb;
2298
	int ret;
J
Jesse Barnes 已提交
2299 2300

	/* no fb bound */
2301
	if (!fb) {
2302
		DRM_ERROR("No FB bound\n");
2303 2304 2305
		return 0;
	}

2306
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2307 2308 2309
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2310
		return -EINVAL;
J
Jesse Barnes 已提交
2311 2312
	}

2313
	mutex_lock(&dev->struct_mutex);
2314
	ret = intel_pin_and_fence_fb_obj(dev,
2315
					 to_intel_framebuffer(fb)->obj,
2316
					 NULL);
2317 2318
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2319
		DRM_ERROR("pin & fence failed\n");
2320 2321
		return ret;
	}
J
Jesse Barnes 已提交
2322

2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
	/*
	 * Update pipe size and adjust fitter if needed: the reason for this is
	 * that in compute_mode_changes we check the native mode (not the pfit
	 * mode) to see if we can flip rather than do a full mode set. In the
	 * fastboot case, we'll flip, but if we don't update the pipesrc and
	 * pfit state, we'll end up with a big fb scanned out into the wrong
	 * sized surface.
	 *
	 * To fix this properly, we need to hoist the checks up into
	 * compute_mode_changes (or above), check the actual pfit state and
	 * whether the platform allows pfit disable with pipe active, and only
	 * then update the pipesrc and pfit state, even on the flip path.
	 */
2336
	if (i915_fastboot) {
2337 2338 2339
		const struct drm_display_mode *adjusted_mode =
			&intel_crtc->config.adjusted_mode;

2340
		I915_WRITE(PIPESRC(intel_crtc->pipe),
2341 2342
			   ((adjusted_mode->crtc_hdisplay - 1) << 16) |
			   (adjusted_mode->crtc_vdisplay - 1));
2343
		if (!intel_crtc->config.pch_pfit.enabled &&
2344 2345 2346 2347 2348 2349 2350 2351
		    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
		     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
			I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
		}
	}

2352
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2353
	if (ret) {
2354
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2355
		mutex_unlock(&dev->struct_mutex);
2356
		DRM_ERROR("failed to update base address\n");
2357
		return ret;
J
Jesse Barnes 已提交
2358
	}
2359

2360 2361
	old_fb = crtc->fb;
	crtc->fb = fb;
2362 2363
	crtc->x = x;
	crtc->y = y;
2364

2365
	if (old_fb) {
2366 2367
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2368
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2369
	}
2370

2371
	intel_update_fbc(dev);
R
Rodrigo Vivi 已提交
2372
	intel_edp_psr_update(dev);
2373
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2374

2375
	intel_crtc_update_sarea_pos(crtc, x, y);
2376 2377

	return 0;
J
Jesse Barnes 已提交
2378 2379
}

2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2391
	if (IS_IVYBRIDGE(dev)) {
2392 2393
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2394 2395 2396
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2397
	}
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2414 2415 2416 2417 2418

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2419 2420
}

2421 2422 2423 2424 2425
static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
{
	return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
}

2426 2427 2428 2429 2430 2431 2432 2433 2434
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2435 2436 2437 2438 2439 2440 2441
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2452 2453 2454 2455 2456 2457 2458
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2459
	int plane = intel_crtc->plane;
2460
	u32 reg, temp, tries;
2461

2462 2463 2464 2465
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2466 2467
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2468 2469
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2470 2471
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2472 2473
	I915_WRITE(reg, temp);
	I915_READ(reg);
2474 2475
	udelay(150);

2476
	/* enable CPU FDI TX and PCH FDI RX */
2477 2478
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2479 2480
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2481 2482
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2483
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2484

2485 2486
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2487 2488
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2489 2490 2491
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2492 2493
	udelay(150);

2494
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2495 2496 2497
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2498

2499
	reg = FDI_RX_IIR(pipe);
2500
	for (tries = 0; tries < 5; tries++) {
2501
		temp = I915_READ(reg);
2502 2503 2504 2505
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2506
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2507 2508 2509
			break;
		}
	}
2510
	if (tries == 5)
2511
		DRM_ERROR("FDI train 1 fail!\n");
2512 2513

	/* Train 2 */
2514 2515
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2516 2517
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2518
	I915_WRITE(reg, temp);
2519

2520 2521
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2522 2523
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2524
	I915_WRITE(reg, temp);
2525

2526 2527
	POSTING_READ(reg);
	udelay(150);
2528

2529
	reg = FDI_RX_IIR(pipe);
2530
	for (tries = 0; tries < 5; tries++) {
2531
		temp = I915_READ(reg);
2532 2533 2534
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2535
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2536 2537 2538 2539
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2540
	if (tries == 5)
2541
		DRM_ERROR("FDI train 2 fail!\n");
2542 2543

	DRM_DEBUG_KMS("FDI train done\n");
2544

2545 2546
}

2547
static const int snb_b_fdi_train_param[] = {
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2561
	u32 reg, temp, i, retry;
2562

2563 2564
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2565 2566
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2567 2568
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2569 2570 2571
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2572 2573
	udelay(150);

2574
	/* enable CPU FDI TX and PCH FDI RX */
2575 2576
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2577 2578
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2579 2580 2581 2582 2583
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2584
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2585

2586 2587 2588
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2589 2590
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2591 2592 2593 2594 2595 2596 2597
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2598 2599 2600
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2601 2602
	udelay(150);

2603
	for (i = 0; i < 4; i++) {
2604 2605
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2606 2607
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2608 2609 2610
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2611 2612
		udelay(500);

2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2623
		}
2624 2625
		if (retry < 5)
			break;
2626 2627
	}
	if (i == 4)
2628
		DRM_ERROR("FDI train 1 fail!\n");
2629 2630

	/* Train 2 */
2631 2632
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2633 2634 2635 2636 2637 2638 2639
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2640
	I915_WRITE(reg, temp);
2641

2642 2643
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2644 2645 2646 2647 2648 2649 2650
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2651 2652 2653
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2654 2655
	udelay(150);

2656
	for (i = 0; i < 4; i++) {
2657 2658
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2659 2660
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2661 2662 2663
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2664 2665
		udelay(500);

2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2676
		}
2677 2678
		if (retry < 5)
			break;
2679 2680
	}
	if (i == 4)
2681
		DRM_ERROR("FDI train 2 fail!\n");
2682 2683 2684 2685

	DRM_DEBUG_KMS("FDI train done.\n");
}

2686 2687 2688 2689 2690 2691 2692
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2693
	u32 reg, temp, i, j;
2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2706 2707 2708
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2709 2710 2711 2712 2713 2714 2715 2716
	/* Try each vswing and preemphasis setting twice before moving on */
	for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
		/* disable first in case we need to retry */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
		temp &= ~FDI_TX_ENABLE;
		I915_WRITE(reg, temp);
2717

2718 2719 2720 2721 2722 2723
		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_AUTO;
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp &= ~FDI_RX_ENABLE;
		I915_WRITE(reg, temp);
2724

2725
		/* enable CPU FDI TX and PCH FDI RX */
2726 2727
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2728 2729 2730
		temp &= ~FDI_DP_PORT_WIDTH_MASK;
		temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
		temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2731
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2732 2733 2734
		temp |= snb_b_fdi_train_param[j/2];
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_TX_ENABLE);
2735

2736 2737
		I915_WRITE(FDI_RX_MISC(pipe),
			   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2738

2739
		reg = FDI_RX_CTL(pipe);
2740
		temp = I915_READ(reg);
2741 2742 2743
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_RX_ENABLE);
2744

2745 2746
		POSTING_READ(reg);
		udelay(1); /* should be 0.5us */
2747

2748 2749 2750 2751
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2752

2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
			if (temp & FDI_RX_BIT_LOCK ||
			    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
					      i);
				break;
			}
			udelay(1); /* should be 0.5us */
		}
		if (i == 4) {
			DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
			continue;
		}
2766

2767
		/* Train 2 */
2768 2769
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2770 2771 2772 2773 2774 2775 2776 2777
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
		I915_WRITE(reg, temp);

		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2778 2779 2780
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2781
		udelay(2); /* should be 1.5us */
2782

2783 2784 2785 2786
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2787

2788 2789 2790 2791 2792 2793 2794 2795
			if (temp & FDI_RX_SYMBOL_LOCK ||
			    (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
					      i);
				goto train_done;
			}
			udelay(2); /* should be 1.5us */
2796
		}
2797 2798
		if (i == 4)
			DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
2799 2800
	}

2801
train_done:
2802 2803 2804
	DRM_DEBUG_KMS("FDI train done.\n");
}

2805
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2806
{
2807
	struct drm_device *dev = intel_crtc->base.dev;
2808 2809
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2810
	u32 reg, temp;
J
Jesse Barnes 已提交
2811

2812

2813
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2814 2815
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2816 2817
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2818
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2819 2820 2821
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2822 2823 2824
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2825 2826 2827 2828
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2829 2830
	udelay(200);

2831 2832 2833 2834 2835
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2836

2837 2838
		POSTING_READ(reg);
		udelay(100);
2839
	}
2840 2841
}

2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2888
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2889 2890 2891 2892 2893 2894
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2895 2896 2897
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2917
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2918 2919 2920 2921 2922 2923
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2924 2925 2926 2927
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2928
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2929 2930 2931
	unsigned long flags;
	bool pending;

2932 2933
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2934 2935 2936 2937 2938 2939 2940 2941 2942
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2943 2944
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2945
	struct drm_device *dev = crtc->dev;
2946
	struct drm_i915_private *dev_priv = dev->dev_private;
2947 2948 2949 2950

	if (crtc->fb == NULL)
		return;

2951 2952
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2953 2954 2955
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2956 2957 2958
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2959 2960
}

2961 2962 2963 2964 2965
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2966
	int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
2967 2968 2969
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2970 2971
	mutex_lock(&dev_priv->dpio_lock);

2972 2973 2974 2975 2976 2977 2978
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2979 2980 2981
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2982 2983

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
2984
	if (clock == 20000) {
2985 2986 2987 2988 2989
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
2990 2991
		 * but the adjusted_mode->crtc_clock in in KHz. To get the
		 * divisors, it is necessary to divide one by another, so we
2992 2993 2994 2995 2996 2997 2998
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

2999
		desired_divisor = (iclk_virtual_root_freq / clock);
3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3015
			clock,
3016 3017 3018 3019 3020 3021
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
3022
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3023 3024 3025 3026 3027 3028
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3029
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3030 3031

	/* Program SSCAUXDIV */
3032
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3033 3034
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3035
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3036 3037

	/* Enable modulator and associated divider */
3038
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3039
	temp &= ~SBI_SSCCTL_DISABLE;
3040
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3041 3042 3043 3044 3045

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3046 3047

	mutex_unlock(&dev_priv->dpio_lock);
3048 3049
}

3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

3074 3075 3076 3077 3078 3079 3080 3081 3082
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3083 3084 3085 3086 3087
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3088
	u32 reg, temp;
3089

3090
	assert_pch_transcoder_disabled(dev_priv, pipe);
3091

3092 3093 3094 3095 3096
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3097
	/* For PCH output, training FDI link */
3098
	dev_priv->display.fdi_link_train(crtc);
3099

3100 3101
	/* We need to program the right clock selection before writing the pixel
	 * mutliplier into the DPLL. */
3102
	if (HAS_PCH_CPT(dev)) {
3103
		u32 sel;
3104

3105
		temp = I915_READ(PCH_DPLL_SEL);
3106 3107
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
3108
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
3109 3110 3111
			temp |= sel;
		else
			temp &= ~sel;
3112 3113
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3114

3115 3116 3117 3118 3119 3120 3121 3122 3123
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);

3124 3125
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3126
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3127

3128
	intel_fdi_normal_train(crtc);
3129

3130 3131
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3132 3133
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3134
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3135 3136 3137
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3138 3139
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3140 3141
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3142
		temp |= bpc << 9; /* same format but at 11:9 */
3143 3144

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3145
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3146
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3147
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3148 3149 3150

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3151
			temp |= TRANS_DP_PORT_SEL_B;
3152 3153
			break;
		case PCH_DP_C:
3154
			temp |= TRANS_DP_PORT_SEL_C;
3155 3156
			break;
		case PCH_DP_D:
3157
			temp |= TRANS_DP_PORT_SEL_D;
3158 3159
			break;
		default:
3160
			BUG();
3161
		}
3162

3163
		I915_WRITE(reg, temp);
3164
	}
3165

3166
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3167 3168
}

P
Paulo Zanoni 已提交
3169 3170 3171 3172 3173
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3174
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3175

3176
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3177

3178
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3179

3180
	/* Set transcoder timing. */
3181
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3182

3183
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3184 3185
}

3186
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3187
{
3188
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3189 3190 3191 3192 3193

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3194
		WARN(1, "bad %s refcount\n", pll->name);
3195 3196 3197
		return;
	}

3198 3199 3200 3201 3202
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3203
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3204 3205
}

3206
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
3207
{
3208 3209 3210
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3211 3212

	if (pll) {
3213 3214
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3215
		intel_put_shared_dpll(crtc);
3216 3217
	}

3218 3219
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3220
		i = (enum intel_dpll_id) crtc->pipe;
D
Daniel Vetter 已提交
3221
		pll = &dev_priv->shared_dplls[i];
3222

3223 3224
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3225 3226 3227 3228

		goto found;
	}

D
Daniel Vetter 已提交
3229 3230
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3231 3232 3233 3234 3235

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3236 3237
		if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
			   sizeof(pll->hw_state)) == 0) {
3238
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3239
				      crtc->base.base.id,
3240
				      pll->name, pll->refcount, pll->active);
3241 3242 3243 3244 3245 3246

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3247 3248
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3249
		if (pll->refcount == 0) {
3250 3251
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3252 3253 3254 3255 3256 3257 3258
			goto found;
		}
	}

	return NULL;

found:
3259
	crtc->config.shared_dpll = i;
3260 3261
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3262

3263
	if (pll->active == 0) {
3264 3265 3266
		memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
		       sizeof(pll->hw_state));

3267
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3268
		WARN_ON(pll->on);
3269
		assert_shared_dpll_disabled(dev_priv, pll);
3270

3271
		pll->mode_set(dev_priv, pll);
3272 3273
	}
	pll->refcount++;
3274

3275 3276 3277
	return pll;
}

3278
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3279 3280
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3281
	int dslreg = PIPEDSL(pipe);
3282 3283 3284 3285 3286 3287
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3288
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3289 3290 3291
	}
}

3292 3293 3294 3295 3296 3297
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3298
	if (crtc->config.pch_pfit.enabled) {
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3310 3311 3312
	}
}

3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
static void hsw_enable_ips(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, IPS_ENABLE);
}

static void hsw_disable_ips(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, 0);
	POSTING_READ(IPS_CTL);

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

/** Loads the palette/gamma unit for the CRTC with the prepared values */
static void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
	int i;
	bool reenable_ips = false;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled || !intel_crtc->active)
		return;

	if (!HAS_PCH_SPLIT(dev_priv->dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
	}

	/* use legacy palette for Ironlake */
	if (HAS_PCH_SPLIT(dev))
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
	if (intel_crtc->config.ips_enabled &&
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}

	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
}

3413 3414 3415 3416 3417
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3418
	struct intel_encoder *encoder;
3419 3420 3421
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3422 3423
	WARN_ON(!crtc->enabled);

3424 3425 3426 3427
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3428 3429 3430 3431

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3432
	for_each_encoder_on_crtc(dev, crtc, encoder)
3433 3434
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3435

3436
	if (intel_crtc->config.has_pch_encoder) {
3437 3438 3439
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3440
		ironlake_fdi_pll_enable(intel_crtc);
3441 3442 3443 3444
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3445

3446
	ironlake_pfit_enable(intel_crtc);
3447

3448 3449 3450 3451 3452 3453
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3454
	intel_update_watermarks(crtc);
3455
	intel_enable_pipe(dev_priv, pipe,
3456
			  intel_crtc->config.has_pch_encoder, false);
3457
	intel_enable_plane(dev_priv, plane, pipe);
3458
	intel_enable_planes(crtc);
3459
	intel_crtc_update_cursor(crtc, true);
3460

3461
	if (intel_crtc->config.has_pch_encoder)
3462
		ironlake_pch_enable(crtc);
3463

3464
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3465
	intel_update_fbc(dev);
3466 3467
	mutex_unlock(&dev->struct_mutex);

3468 3469
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3470 3471

	if (HAS_PCH_CPT(dev))
3472
		cpt_verify_modeset(dev, intel_crtc->pipe);
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3483 3484
}

P
Paulo Zanoni 已提交
3485 3486 3487
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
3488
	return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
P
Paulo Zanoni 已提交
3489 3490
}

3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	intel_enable_plane(dev_priv, plane, pipe);
	intel_enable_planes(crtc);
	intel_crtc_update_cursor(crtc, true);

	hsw_enable_ips(intel_crtc);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

	/* FBC must be disabled before disabling the plane on HSW. */
	if (dev_priv->fbc.plane == plane)
		intel_disable_fbc(dev);

	hsw_disable_ips(intel_crtc);

	intel_crtc_update_cursor(crtc, false);
	intel_disable_planes(crtc);
	intel_disable_plane(dev_priv, plane, pipe);
}

3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
/*
 * This implements the workaround described in the "notes" section of the mode
 * set sequence documentation. When going from no pipes or single pipe to
 * multiple pipes, and planes are enabled after the pipe, we need to wait at
 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
 */
static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_crtc *crtc_it, *other_active_crtc = NULL;

	/* We want to get the other_active_crtc only if there's only 1 other
	 * active crtc. */
	list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
		if (!crtc_it->active || crtc_it == crtc)
			continue;

		if (other_active_crtc)
			return;

		other_active_crtc = crtc_it;
	}
	if (!other_active_crtc)
		return;

	intel_wait_for_vblank(dev, other_active_crtc->pipe);
	intel_wait_for_vblank(dev, other_active_crtc->pipe);
}

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3575 3576 3577 3578 3579

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3580
	if (intel_crtc->config.has_pch_encoder)
3581
		dev_priv->display.fdi_link_train(crtc);
3582 3583 3584 3585 3586

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3587
	intel_ddi_enable_pipe_clock(intel_crtc);
3588

3589
	ironlake_pfit_enable(intel_crtc);
3590 3591 3592 3593 3594 3595 3596

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3597
	intel_ddi_set_pipe_settings(crtc);
3598
	intel_ddi_enable_transcoder_func(crtc);
3599

3600
	intel_update_watermarks(crtc);
3601
	intel_enable_pipe(dev_priv, pipe,
3602
			  intel_crtc->config.has_pch_encoder, false);
P
Paulo Zanoni 已提交
3603

3604
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3605
		lpt_pch_enable(crtc);
3606

3607
	for_each_encoder_on_crtc(dev, crtc, encoder) {
3608
		encoder->enable(encoder);
3609 3610
		intel_opregion_notify_encoder(encoder, true);
	}
3611

3612 3613 3614
	/* If we change the relative order between pipe/planes enabling, we need
	 * to change the workaround. */
	haswell_mode_set_planes_workaround(intel_crtc);
3615 3616
	haswell_crtc_enable_planes(crtc);

3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627
	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3628 3629 3630 3631 3632 3633 3634 3635
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
3636
	if (crtc->config.pch_pfit.enabled) {
3637 3638 3639 3640 3641 3642
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3643 3644 3645 3646 3647
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3648
	struct intel_encoder *encoder;
3649 3650
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3651
	u32 reg, temp;
3652

3653

3654 3655 3656
	if (!intel_crtc->active)
		return;

3657 3658 3659
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3660
	intel_crtc_wait_for_pending_flips(crtc);
3661
	drm_vblank_off(dev, pipe);
3662

3663
	if (dev_priv->fbc.plane == plane)
3664
		intel_disable_fbc(dev);
3665

3666
	intel_crtc_update_cursor(crtc, false);
3667
	intel_disable_planes(crtc);
3668 3669
	intel_disable_plane(dev_priv, plane, pipe);

3670 3671 3672
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3673
	intel_disable_pipe(dev_priv, pipe);
3674

3675
	ironlake_pfit_disable(intel_crtc);
3676

3677 3678 3679
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3680

3681 3682
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3683

3684 3685
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3686

3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3698
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3699
			I915_WRITE(PCH_DPLL_SEL, temp);
3700
		}
3701

3702
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3703
		intel_disable_shared_dpll(intel_crtc);
3704

3705 3706
		ironlake_fdi_pll_disable(intel_crtc);
	}
3707

3708
	intel_crtc->active = false;
3709
	intel_update_watermarks(crtc);
3710 3711

	mutex_lock(&dev->struct_mutex);
3712
	intel_update_fbc(dev);
3713
	mutex_unlock(&dev->struct_mutex);
3714
}
3715

3716
static void haswell_crtc_disable(struct drm_crtc *crtc)
3717
{
3718 3719
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3720
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3721 3722
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
3723
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3724

3725 3726 3727
	if (!intel_crtc->active)
		return;

3728 3729
	haswell_crtc_disable_planes(crtc);

3730 3731
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		intel_opregion_notify_encoder(encoder, false);
3732
		encoder->disable(encoder);
3733
	}
3734

3735 3736
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3737 3738
	intel_disable_pipe(dev_priv, pipe);

3739
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3740

3741
	ironlake_pfit_disable(intel_crtc);
3742

3743
	intel_ddi_disable_pipe_clock(intel_crtc);
3744 3745 3746 3747 3748

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3749
	if (intel_crtc->config.has_pch_encoder) {
3750
		lpt_disable_pch_transcoder(dev_priv);
3751
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3752
		intel_ddi_fdi_disable(crtc);
3753
	}
3754 3755

	intel_crtc->active = false;
3756
	intel_update_watermarks(crtc);
3757 3758 3759 3760 3761 3762

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3763 3764 3765
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3766
	intel_put_shared_dpll(intel_crtc);
3767 3768
}

3769 3770 3771 3772 3773
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3774 3775 3776
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3777
		struct drm_device *dev = intel_crtc->base.dev;
3778
		struct drm_i915_private *dev_priv = dev->dev_private;
3779

3780
		mutex_lock(&dev->struct_mutex);
3781 3782 3783
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3784
		mutex_unlock(&dev->struct_mutex);
3785 3786
	}

3787 3788 3789
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3790 3791
}

3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3816 3817 3818 3819 3820 3821
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3822
	if (!crtc->config.gmch_pfit.control)
3823 3824 3825
		return;

	/*
3826 3827
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3828
	 */
3829 3830
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3831

3832 3833
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3834 3835 3836 3837

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3838 3839
}

3840 3841 3842 3843 3844 3845 3846 3847
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3848
	bool is_dsi;
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

3861 3862
	is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);

3863 3864
	if (!is_dsi)
		vlv_enable_pll(intel_crtc);
3865 3866 3867 3868 3869

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3870 3871
	i9xx_pfit_enable(intel_crtc);

3872 3873
	intel_crtc_load_lut(crtc);

3874
	intel_update_watermarks(crtc);
3875
	intel_enable_pipe(dev_priv, pipe, false, is_dsi);
3876
	intel_enable_plane(dev_priv, plane, pipe);
3877
	intel_enable_planes(crtc);
3878
	intel_crtc_update_cursor(crtc, true);
3879 3880

	intel_update_fbc(dev);
3881 3882 3883

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3884 3885
}

3886
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3887 3888 3889 3890
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3891
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3892
	int pipe = intel_crtc->pipe;
3893
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3894

3895 3896
	WARN_ON(!crtc->enabled);

3897 3898 3899 3900
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3901

3902 3903 3904 3905
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3906 3907
	i9xx_enable_pll(intel_crtc);

3908 3909
	i9xx_pfit_enable(intel_crtc);

3910 3911
	intel_crtc_load_lut(crtc);

3912
	intel_update_watermarks(crtc);
3913
	intel_enable_pipe(dev_priv, pipe, false, false);
3914
	intel_enable_plane(dev_priv, plane, pipe);
3915
	intel_enable_planes(crtc);
3916
	/* The fixup needs to happen before cursor is enabled */
3917 3918
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
3919
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
3920

3921 3922
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3923

3924
	intel_update_fbc(dev);
3925

3926 3927
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3928
}
J
Jesse Barnes 已提交
3929

3930 3931 3932 3933 3934
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3935 3936
	if (!crtc->config.gmch_pfit.control)
		return;
3937

3938
	assert_pipe_disabled(dev_priv, crtc->pipe);
3939

3940 3941 3942
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
3943 3944
}

3945 3946 3947 3948 3949
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3950
	struct intel_encoder *encoder;
3951 3952
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3953

3954 3955 3956
	if (!intel_crtc->active)
		return;

3957 3958 3959
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3960
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3961 3962
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3963

3964
	if (dev_priv->fbc.plane == plane)
3965
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3966

3967 3968
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
3969
	intel_disable_planes(crtc);
3970
	intel_disable_plane(dev_priv, plane, pipe);
3971

3972
	intel_disable_pipe(dev_priv, pipe);
3973

3974
	i9xx_pfit_disable(intel_crtc);
3975

3976 3977 3978 3979
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3980 3981 3982
	if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
		vlv_disable_pll(dev_priv, pipe);
	else if (!IS_VALLEYVIEW(dev))
3983
		i9xx_disable_pll(dev_priv, pipe);
3984

3985
	intel_crtc->active = false;
3986
	intel_update_watermarks(crtc);
3987

3988
	intel_update_fbc(dev);
3989 3990
}

3991 3992 3993 3994
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3995 3996
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3997 3998 3999 4000 4001
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
4020
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
4021 4022 4023 4024
		break;
	}
}

4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

4046 4047 4048
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
4049
	struct drm_connector *connector;
4050
	struct drm_i915_private *dev_priv = dev->dev_private;
4051
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4052

4053 4054 4055 4056
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
4057
	intel_crtc->eld_vld = false;
4058
	intel_crtc_update_sarea(crtc, false);
4059 4060
	dev_priv->display.off(crtc);

4061
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
4062
	assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
4063
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
4064 4065 4066

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
4067
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
4068
		mutex_unlock(&dev->struct_mutex);
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
4082 4083 4084
	}
}

C
Chris Wilson 已提交
4085
void intel_encoder_destroy(struct drm_encoder *encoder)
4086
{
4087
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
4088 4089 4090

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
4091 4092
}

4093
/* Simple dpms helper for encoders with just one connector, no cloning and only
4094 4095
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
4096
static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
4097
{
4098 4099 4100
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

4101
		intel_crtc_update_dpms(encoder->base.crtc);
4102 4103 4104
	} else {
		encoder->connectors_active = false;

4105
		intel_crtc_update_dpms(encoder->base.crtc);
4106
	}
J
Jesse Barnes 已提交
4107 4108
}

4109 4110
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
4111
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
4112
{
4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
4142 4143
}

4144 4145 4146
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
4147
{
4148
	struct intel_encoder *encoder = intel_attached_encoder(connector);
4149

4150 4151 4152
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
4153

4154 4155 4156 4157 4158 4159 4160 4161 4162
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
4163
		WARN_ON(encoder->connectors_active != false);
4164

4165
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
4166 4167
}

4168 4169 4170 4171
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
4172
{
4173
	enum pipe pipe = 0;
4174
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
4175

4176
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
4177 4178
}

4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

	if (IS_HASWELL(dev)) {
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4220
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4237 4238 4239
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4240
{
4241
	struct drm_device *dev = intel_crtc->base.dev;
4242
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4243
	int lane, link_bw, fdi_dotclock;
4244
	bool setup_ok, needs_recompute = false;
4245

4246
retry:
4247 4248 4249 4250 4251 4252 4253 4254 4255
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4256
	fdi_dotclock = adjusted_mode->crtc_clock;
4257

4258
	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4259 4260 4261 4262
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4263
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4264
			       link_bw, &pipe_config->fdi_m_n);
4265

4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4282 4283
}

P
Paulo Zanoni 已提交
4284 4285 4286
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4287 4288
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
4289
				   pipe_config->pipe_bpp <= 24;
P
Paulo Zanoni 已提交
4290 4291
}

4292
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4293
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4294
{
4295
	struct drm_device *dev = crtc->base.dev;
4296
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4297

4298
	/* FIXME should check pixel clock limits on all platforms */
4299 4300 4301 4302 4303 4304 4305 4306 4307
	if (INTEL_INFO(dev)->gen < 4) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		int clock_limit =
			dev_priv->display.get_display_clock_speed(dev);

		/*
		 * Enable pixel doubling when the dot clock
		 * is > 90% of the (display) core speed.
		 *
4308 4309
		 * GDG double wide on either pipe,
		 * otherwise pipe A only.
4310
		 */
4311
		if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
4312
		    adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
4313
			clock_limit *= 2;
4314
			pipe_config->double_wide = true;
4315 4316
		}

4317
		if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
4318
			return -EINVAL;
4319
	}
4320

4321 4322 4323 4324 4325 4326 4327 4328 4329 4330
	/*
	 * Pipe horizontal size must be even in:
	 * - DVO ganged mode
	 * - LVDS dual channel mode
	 * - Double wide pipe
	 */
	if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
	     intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
		pipe_config->pipe_src_w &= ~1;

4331 4332
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4333 4334 4335
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4336
		return -EINVAL;
4337

4338
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4339
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4340
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4341 4342 4343 4344 4345
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

4346
	if (HAS_IPS(dev))
4347 4348 4349 4350 4351 4352
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4353

4354
	if (pipe_config->has_pch_encoder)
4355
		return ironlake_fdi_compute_config(crtc, pipe_config);
4356

4357
	return 0;
J
Jesse Barnes 已提交
4358 4359
}

J
Jesse Barnes 已提交
4360 4361 4362 4363 4364
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4365 4366 4367 4368
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4369

4370
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4371
{
4372 4373
	return 333000;
}
J
Jesse Barnes 已提交
4374

4375 4376 4377 4378
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4379

4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403
static int pnv_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;

	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
		return 267000;
	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
		return 333000;
	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
		return 444000;
	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
		return 200000;
	default:
		DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
		return 133000;
	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
		return 167000;
	}
}

4404 4405 4406
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4407

4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4419
		}
4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4441
		return 133000;
4442
	}
J
Jesse Barnes 已提交
4443

4444 4445 4446
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4447

4448 4449 4450
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4451 4452
}

4453
static void
4454
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4455
{
4456 4457
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4458 4459 4460 4461 4462
		*num >>= 1;
		*den >>= 1;
	}
}

4463 4464 4465 4466 4467 4468 4469 4470
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4471 4472 4473 4474
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4475
{
4476
	m_n->tu = 64;
4477 4478 4479 4480 4481 4482 4483

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4484 4485
}

4486 4487
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4488 4489
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4490
	return dev_priv->vbt.lvds_use_ssc
4491
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4492 4493
}

4494 4495 4496 4497 4498 4499
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4500
	if (IS_VALLEYVIEW(dev)) {
4501
		refclk = 100000;
4502
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4503
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4504
		refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4516
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4517
{
4518
	return (1 << dpll->n) << 16 | dpll->m2;
4519
}
4520

4521 4522 4523
static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4524 4525
}

4526
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4527 4528
				     intel_clock_t *reduced_clock)
{
4529
	struct drm_device *dev = crtc->base.dev;
4530
	struct drm_i915_private *dev_priv = dev->dev_private;
4531
	int pipe = crtc->pipe;
4532 4533 4534
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4535
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4536
		if (reduced_clock)
4537
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4538
	} else {
4539
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4540
		if (reduced_clock)
4541
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4542 4543 4544
	}

	I915_WRITE(FP0(pipe), fp);
4545
	crtc->config.dpll_hw_state.fp0 = fp;
4546

4547 4548
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4549 4550
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4551
		crtc->config.dpll_hw_state.fp1 = fp2;
4552
		crtc->lowfreq_avail = true;
4553 4554
	} else {
		I915_WRITE(FP1(pipe), fp);
4555
		crtc->config.dpll_hw_state.fp1 = fp;
4556 4557 4558
	}
}

4559 4560
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
		pipe)
4561 4562 4563 4564 4565 4566 4567
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4568
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
4569 4570
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4571
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
4572

4573
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
4574 4575
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4576
	vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
4577

4578
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
4579
	reg_val &= 0xffffff00;
4580
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
4581

4582
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
4583 4584
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4585
	vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
4586 4587
}

4588 4589 4590 4591 4592 4593 4594
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4595 4596 4597 4598
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4615 4616 4617 4618
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4619 4620 4621
	}
}

4622 4623 4624 4625 4626 4627 4628 4629
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4630
static void vlv_update_pll(struct intel_crtc *crtc)
4631
{
4632
	struct drm_device *dev = crtc->base.dev;
4633
	struct drm_i915_private *dev_priv = dev->dev_private;
4634
	int pipe = crtc->pipe;
4635
	u32 dpll, mdiv;
4636
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4637
	u32 coreclk, reg_val, dpll_md;
4638

4639 4640
	mutex_lock(&dev_priv->dpio_lock);

4641 4642 4643 4644 4645
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4646

4647 4648 4649 4650
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
4651
		vlv_pllb_recal_opamp(dev_priv, pipe);
4652 4653

	/* Set up Tx target for periodic Rcomp update */
4654
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
4655 4656

	/* Disable target IRef on PLL */
4657
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
4658
	reg_val &= 0x00ffffff;
4659
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
4660 4661

	/* Disable fast lock */
4662
	vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
4663 4664

	/* Set idtafcrecal before PLL is enabled */
4665 4666 4667 4668
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4669 4670 4671 4672 4673 4674 4675

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4676
	vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
4677 4678

	mdiv |= DPIO_ENABLE_CALIBRATION;
4679
	vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
4680

4681
	/* Set HBR and RBR LPF coefficients */
4682
	if (crtc->config.port_clock == 162000 ||
4683
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
4684
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4685
		vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
4686
				 0x009f0003);
4687
	else
4688
		vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
4689 4690 4691 4692 4693 4694
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4695
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4696 4697
					 0x0df40000);
		else
4698
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4699 4700 4701 4702
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4703
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4704 4705
					 0x0df70000);
		else
4706
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4707 4708
					 0x0df40000);
	}
4709

4710
	coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
4711 4712 4713 4714
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4715
	vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
4716

4717
	vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
4718

4719 4720 4721
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4722 4723
	/* We should never disable this, set it here for state tracking */
	if (pipe == PIPE_B)
4724
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4725
	dpll |= DPLL_VCO_ENABLE;
4726 4727
	crtc->config.dpll_hw_state.dpll = dpll;

4728 4729
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4730 4731
	crtc->config.dpll_hw_state.dpll_md = dpll_md;

4732 4733
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4734 4735

	mutex_unlock(&dev_priv->dpio_lock);
4736 4737
}

4738 4739
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4740 4741
			    int num_connectors)
{
4742
	struct drm_device *dev = crtc->base.dev;
4743 4744 4745
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
	bool is_sdvo;
4746
	struct dpll *clock = &crtc->config.dpll;
4747

4748
	i9xx_update_pll_dividers(crtc, reduced_clock);
4749

4750 4751
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4752 4753 4754

	dpll = DPLL_VGA_MODE_DIS;

4755
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4756 4757 4758
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4759

4760
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4761 4762
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
4763
	}
4764 4765

	if (is_sdvo)
4766
		dpll |= DPLL_SDVO_HIGH_SPEED;
4767

4768
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4769
		dpll |= DPLL_SDVO_HIGH_SPEED;
4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

4796
	if (crtc->config.sdvo_tv_clock)
4797
		dpll |= PLL_REF_INPUT_TVCLKINBC;
4798
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4799 4800 4801 4802 4803 4804
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
4805 4806
	crtc->config.dpll_hw_state.dpll = dpll;

4807
	if (INTEL_INFO(dev)->gen >= 4) {
4808 4809
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4810
		crtc->config.dpll_hw_state.dpll_md = dpll_md;
4811
	}
4812 4813 4814

	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4815 4816
}

4817 4818
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4819 4820
			    int num_connectors)
{
4821
	struct drm_device *dev = crtc->base.dev;
4822 4823
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
4824
	struct dpll *clock = &crtc->config.dpll;
4825

4826
	i9xx_update_pll_dividers(crtc, reduced_clock);
4827

4828 4829
	dpll = DPLL_VGA_MODE_DIS;

4830
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
4831 4832 4833 4834 4835 4836 4837 4838 4839 4840
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4841 4842 4843
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
		dpll |= DPLL_DVO_2X_MODE;

4844
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4845 4846 4847 4848 4849 4850
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
4851
	crtc->config.dpll_hw_state.dpll = dpll;
4852 4853
}

4854
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
4855 4856 4857 4858
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4859
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4860 4861
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
4862 4863 4864 4865 4866 4867
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
4868 4869 4870

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
4871 4872
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
4873 4874 4875 4876 4877 4878 4879
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4880
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4881

4882
	I915_WRITE(HTOTAL(cpu_transcoder),
4883 4884
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4885
	I915_WRITE(HBLANK(cpu_transcoder),
4886 4887
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4888
	I915_WRITE(HSYNC(cpu_transcoder),
4889 4890 4891
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4892
	I915_WRITE(VTOTAL(cpu_transcoder),
4893
		   (adjusted_mode->crtc_vdisplay - 1) |
4894
		   ((crtc_vtotal - 1) << 16));
4895
	I915_WRITE(VBLANK(cpu_transcoder),
4896
		   (adjusted_mode->crtc_vblank_start - 1) |
4897
		   ((crtc_vblank_end - 1) << 16));
4898
	I915_WRITE(VSYNC(cpu_transcoder),
4899 4900 4901
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4902 4903 4904 4905 4906 4907 4908 4909
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4910 4911 4912 4913
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
4914 4915
		   ((intel_crtc->config.pipe_src_w - 1) << 16) |
		   (intel_crtc->config.pipe_src_h - 1));
4916 4917
}

4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
4953 4954 4955 4956 4957
	pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
	pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;

	pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
	pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
4958 4959
}

4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976
static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
					     struct intel_crtc_config *pipe_config)
{
	struct drm_crtc *crtc = &intel_crtc->base;

	crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
	crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
	crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
	crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;

	crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
	crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
	crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
	crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;

	crtc->mode.flags = pipe_config->adjusted_mode.flags;

4977
	crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
4978 4979 4980
	crtc->mode.flags |= pipe_config->adjusted_mode.flags;
}

4981 4982 4983 4984 4985 4986
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

4987
	pipeconf = 0;
4988

4989 4990 4991 4992
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
		pipeconf |= PIPECONF_ENABLE;

4993 4994
	if (intel_crtc->config.double_wide)
		pipeconf |= PIPECONF_DOUBLE_WIDE;
4995

4996 4997 4998 4999 5000
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
5001 5002
				    PIPECONF_DITHER_TYPE_SP;

5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
		}
	}

	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

5034 5035
	if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
		pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
5036

5037 5038 5039 5040
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

5041 5042
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
5043
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
5044 5045 5046 5047 5048
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5049
	int plane = intel_crtc->plane;
5050
	int refclk, num_connectors = 0;
5051
	intel_clock_t clock, reduced_clock;
5052
	u32 dspcntr;
5053
	bool ok, has_reduced_clock = false;
5054
	bool is_lvds = false, is_dsi = false;
5055
	struct intel_encoder *encoder;
5056
	const intel_limit_t *limit;
5057
	int ret;
J
Jesse Barnes 已提交
5058

5059
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5060
		switch (encoder->type) {
J
Jesse Barnes 已提交
5061 5062 5063
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
5064 5065 5066
		case INTEL_OUTPUT_DSI:
			is_dsi = true;
			break;
J
Jesse Barnes 已提交
5067
		}
5068

5069
		num_connectors++;
J
Jesse Barnes 已提交
5070 5071
	}

5072 5073 5074 5075 5076
	if (is_dsi)
		goto skip_dpll;

	if (!intel_crtc->config.clock_set) {
		refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
5077

5078 5079 5080 5081 5082 5083 5084 5085 5086 5087
		/*
		 * Returns a set of divisors for the desired target clock with
		 * the given refclk, or FALSE.  The returned values represent
		 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
		 * 2) / p1 / p2.
		 */
		limit = intel_limit(crtc, refclk);
		ok = dev_priv->display.find_dpll(limit, crtc,
						 intel_crtc->config.port_clock,
						 refclk, NULL, &clock);
5088
		if (!ok) {
5089 5090 5091
			DRM_ERROR("Couldn't find PLL settings for mode!\n");
			return -EINVAL;
		}
J
Jesse Barnes 已提交
5092

5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106
		if (is_lvds && dev_priv->lvds_downclock_avail) {
			/*
			 * Ensure we match the reduced clock's P to the target
			 * clock.  If the clocks don't match, we can't switch
			 * the display clock by using the FP0/FP1. In such case
			 * we will disable the LVDS downclock feature.
			 */
			has_reduced_clock =
				dev_priv->display.find_dpll(limit, crtc,
							    dev_priv->lvds_downclock,
							    refclk, &clock,
							    &reduced_clock);
		}
		/* Compat-code for transition, will disappear. */
5107 5108 5109 5110 5111 5112
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
5113

5114
	if (IS_GEN2(dev)) {
5115
		i8xx_update_pll(intel_crtc,
5116 5117
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
5118
	} else if (IS_VALLEYVIEW(dev)) {
5119
		vlv_update_pll(intel_crtc);
5120
	} else {
5121
		i9xx_update_pll(intel_crtc,
5122
				has_reduced_clock ? &reduced_clock : NULL,
5123
                                num_connectors);
5124
	}
J
Jesse Barnes 已提交
5125

5126
skip_dpll:
J
Jesse Barnes 已提交
5127 5128 5129
	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5130 5131 5132 5133 5134 5135
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
5136

5137
	intel_set_pipe_timings(intel_crtc);
5138 5139 5140

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
5141
	 */
5142
	I915_WRITE(DSPSIZE(plane),
5143 5144
		   ((intel_crtc->config.pipe_src_h - 1) << 16) |
		   (intel_crtc->config.pipe_src_w - 1));
5145
	I915_WRITE(DSPPOS(plane), 0);
5146

5147 5148
	i9xx_set_pipeconf(intel_crtc);

5149 5150 5151
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

5152
	ret = intel_pipe_set_base(crtc, x, y, fb);
5153 5154 5155 5156

	return ret;
}

5157 5158 5159 5160 5161 5162 5163 5164
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PFIT_CONTROL);
5165 5166
	if (!(tmp & PFIT_ENABLE))
		return;
5167

5168
	/* Check whether the pfit is attached to our pipe. */
5169 5170 5171 5172 5173 5174 5175 5176
	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

5177
	pipe_config->gmch_pfit.control = tmp;
5178 5179 5180 5181 5182 5183
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

5184 5185 5186 5187 5188 5189 5190 5191
static void vlv_crtc_clock_get(struct intel_crtc *crtc,
			       struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = pipe_config->cpu_transcoder;
	intel_clock_t clock;
	u32 mdiv;
5192
	int refclk = 100000;
5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203

	mutex_lock(&dev_priv->dpio_lock);
	mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
	mutex_unlock(&dev_priv->dpio_lock);

	clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
	clock.m2 = mdiv & DPIO_M2DIV_MASK;
	clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
	clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
	clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;

5204 5205
	clock.vco = refclk * clock.m1 * clock.m2 / clock.n;
	clock.dot = 2 * clock.vco / (clock.p1 * clock.p2);
5206 5207 5208 5209

	pipe_config->port_clock = clock.dot / 10;
}

5210 5211 5212 5213 5214 5215 5216
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5217
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5218
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5219

5220 5221 5222 5223
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		switch (tmp & PIPECONF_BPC_MASK) {
		case PIPECONF_6BPC:
			pipe_config->pipe_bpp = 18;
			break;
		case PIPECONF_8BPC:
			pipe_config->pipe_bpp = 24;
			break;
		case PIPECONF_10BPC:
			pipe_config->pipe_bpp = 30;
			break;
		default:
			break;
		}
	}

5240 5241 5242
	if (INTEL_INFO(dev)->gen < 4)
		pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;

5243 5244
	intel_get_pipe_timings(crtc, pipe_config);

5245 5246
	i9xx_get_pfit_config(crtc, pipe_config);

5247 5248 5249 5250 5251
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5252
		pipe_config->dpll_hw_state.dpll_md = tmp;
5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}
5264 5265 5266 5267
	pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
	if (!IS_VALLEYVIEW(dev)) {
		pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
		pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
5268 5269 5270 5271 5272
	} else {
		/* Mask out read-only status bits. */
		pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
						     DPLL_PORTC_READY_MASK |
						     DPLL_PORTB_READY_MASK);
5273
	}
5274

5275 5276 5277 5278
	if (IS_VALLEYVIEW(dev))
		vlv_crtc_clock_get(crtc, pipe_config);
	else
		i9xx_crtc_clock_get(crtc, pipe_config);
5279

5280 5281 5282
	return true;
}

P
Paulo Zanoni 已提交
5283
static void ironlake_init_pch_refclk(struct drm_device *dev)
5284 5285 5286 5287
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5288
	u32 val, final;
5289
	bool has_lvds = false;
5290 5291
	bool has_cpu_edp = false;
	bool has_panel = false;
5292 5293
	bool has_ck505 = false;
	bool can_ssc = false;
5294 5295

	/* We need to take the global config into account */
5296 5297 5298 5299 5300 5301 5302 5303 5304
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5305
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5306 5307
				has_cpu_edp = true;
			break;
5308 5309 5310
		}
	}

5311
	if (HAS_PCH_IBX(dev)) {
5312
		has_ck505 = dev_priv->vbt.display_clock_mode;
5313 5314 5315 5316 5317 5318
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5319 5320
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5321 5322 5323 5324 5325 5326

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5365
	/* Always enable nonspread source */
5366
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5367

5368
	if (has_ck505)
5369
		val |= DREF_NONSPREAD_CK505_ENABLE;
5370
	else
5371
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5372

5373
	if (has_panel) {
5374 5375
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5376

5377
		/* SSC must be turned on before enabling the CPU output  */
5378
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5379
			DRM_DEBUG_KMS("Using SSC on panel\n");
5380
			val |= DREF_SSC1_ENABLE;
5381
		} else
5382
			val &= ~DREF_SSC1_ENABLE;
5383 5384

		/* Get SSC going before enabling the outputs */
5385
		I915_WRITE(PCH_DREF_CONTROL, val);
5386 5387 5388
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5389
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5390 5391

		/* Enable CPU source on CPU attached eDP */
5392
		if (has_cpu_edp) {
5393
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5394
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5395
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5396
			}
5397
			else
5398
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5399
		} else
5400
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5401

5402
		I915_WRITE(PCH_DREF_CONTROL, val);
5403 5404 5405 5406 5407
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5408
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5409 5410

		/* Turn off CPU output */
5411
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5412

5413
		I915_WRITE(PCH_DREF_CONTROL, val);
5414 5415 5416 5417
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5418 5419
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5420 5421

		/* Turn off SSC1 */
5422
		val &= ~DREF_SSC1_ENABLE;
5423

5424
		I915_WRITE(PCH_DREF_CONTROL, val);
5425 5426 5427
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5428 5429

	BUG_ON(val != final);
5430 5431
}

5432
static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
5433
{
5434
	uint32_t tmp;
P
Paulo Zanoni 已提交
5435

5436 5437 5438
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5439

5440 5441 5442
	if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
			       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
		DRM_ERROR("FDI mPHY reset assert timeout\n");
P
Paulo Zanoni 已提交
5443

5444 5445 5446
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5447

5448 5449 5450
	if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
		DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5451 5452 5453 5454 5455 5456
}

/* WaMPhyProgramming:hsw */
static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
{
	uint32_t tmp;
P
Paulo Zanoni 已提交
5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

5479 5480 5481 5482
	tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5483

5484 5485 5486 5487
	tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

5509 5510 5511
	tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5512

5513 5514 5515
	tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5516

5517 5518 5519 5520
	tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5521

5522 5523 5524 5525
	tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5526 5527
}

5528 5529 5530 5531 5532 5533 5534 5535
/* Implements 3 different sequences from BSpec chapter "Display iCLK
 * Programming" based on the parameters passed:
 * - Sequence to enable CLKOUT_DP
 * - Sequence to enable CLKOUT_DP without spread
 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
 */
static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
				 bool with_fdi)
5536 5537
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5538 5539 5540 5541 5542 5543 5544
	uint32_t reg, tmp;

	if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
		with_spread = true;
	if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
		 with_fdi, "LP PCH doesn't have FDI\n"))
		with_fdi = false;
5545 5546 5547 5548 5549 5550 5551 5552 5553 5554

	mutex_lock(&dev_priv->dpio_lock);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

5555 5556 5557 5558
	if (with_spread) {
		tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
		tmp &= ~SBI_SSCCTL_PATHALT;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5559

5560 5561 5562 5563 5564
		if (with_fdi) {
			lpt_reset_fdi_mphy(dev_priv);
			lpt_program_fdi_mphy(dev_priv);
		}
	}
P
Paulo Zanoni 已提交
5565

5566 5567 5568 5569 5570
	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5571 5572

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5573 5574
}

5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602
/* Sequence to disable CLKOUT_DP */
static void lpt_disable_clkout_dp(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg, tmp;

	mutex_lock(&dev_priv->dpio_lock);

	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	if (!(tmp & SBI_SSCCTL_DISABLE)) {
		if (!(tmp & SBI_SSCCTL_PATHALT)) {
			tmp |= SBI_SSCCTL_PATHALT;
			intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
			udelay(32);
		}
		tmp |= SBI_SSCCTL_DISABLE;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
	}

	mutex_unlock(&dev_priv->dpio_lock);
}

5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

5617 5618 5619 5620
	if (has_vga)
		lpt_enable_clkout_dp(dev, true, true);
	else
		lpt_disable_clkout_dp(dev);
5621 5622
}

P
Paulo Zanoni 已提交
5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633
/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5634 5635 5636 5637 5638 5639 5640 5641
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5642
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5643 5644 5645 5646 5647 5648 5649 5650 5651 5652
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5653 5654
			      dev_priv->vbt.lvds_ssc_freq);
		return dev_priv->vbt.lvds_ssc_freq * 1000;
5655 5656 5657 5658 5659
	}

	return 120000;
}

5660
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5661
{
5662
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5663 5664
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5665 5666
	uint32_t val;

5667
	val = 0;
5668

5669
	switch (intel_crtc->config.pipe_bpp) {
5670
	case 18:
5671
		val |= PIPECONF_6BPC;
5672 5673
		break;
	case 24:
5674
		val |= PIPECONF_8BPC;
5675 5676
		break;
	case 30:
5677
		val |= PIPECONF_10BPC;
5678 5679
		break;
	case 36:
5680
		val |= PIPECONF_12BPC;
5681 5682
		break;
	default:
5683 5684
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5685 5686
	}

5687
	if (intel_crtc->config.dither)
5688 5689
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

5690
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5691 5692 5693 5694
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5695
	if (intel_crtc->config.limited_color_range)
5696 5697
		val |= PIPECONF_COLOR_RANGE_SELECT;

5698 5699 5700 5701
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5702 5703 5704 5705 5706 5707 5708
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5709
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5724
	if (intel_crtc->config.limited_color_range)
5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5748
		if (intel_crtc->config.limited_color_range)
5749 5750 5751 5752 5753 5754 5755 5756 5757 5758
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5759
		if (intel_crtc->config.limited_color_range)
5760 5761 5762 5763 5764 5765
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

5766
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
5767 5768 5769
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5770
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5771 5772
	uint32_t val;

5773
	val = 0;
P
Paulo Zanoni 已提交
5774

5775
	if (intel_crtc->config.dither)
P
Paulo Zanoni 已提交
5776 5777
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

5778
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
5779 5780 5781 5782
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5783 5784
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
5785 5786 5787

	I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
	POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
P
Paulo Zanoni 已提交
5788 5789
}

5790 5791 5792 5793 5794 5795 5796 5797 5798
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5799
	const intel_limit_t *limit;
5800
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
5801

5802 5803
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5804 5805 5806 5807 5808 5809
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

5810
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5811

5812 5813 5814 5815 5816
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5817
	limit = intel_limit(crtc, refclk);
5818 5819
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
5820
					  refclk, NULL, clock);
5821 5822
	if (!ret)
		return false;
5823

5824
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5825 5826 5827 5828 5829 5830
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5831 5832 5833 5834 5835
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
5836
	}
5837

5838 5839 5840
	return true;
}

5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

5859
static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5860 5861 5862 5863 5864 5865
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
5866
		break;
5867
	case PIPE_B:
5868
		if (intel_crtc->config.fdi_lanes > 2)
5869 5870 5871 5872
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

5873
		break;
5874 5875 5876
	case PIPE_C:
		cpt_enable_fdi_bc_bifurcation(dev);

5877
		break;
5878 5879 5880 5881 5882
	default:
		BUG();
	}
}

5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5894
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5895
{
5896
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5897 5898
}

5899
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5900
				      u32 *fp,
5901
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
5902
{
5903
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5904 5905
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5906 5907
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5908
	int factor, num_connectors = 0;
5909
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
5910

5911 5912
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5913 5914 5915 5916
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5917
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5918 5919 5920
			is_sdvo = true;
			break;
		}
5921

5922
		num_connectors++;
J
Jesse Barnes 已提交
5923 5924
	}

5925
	/* Enable autotuning of the PLL clock (if permissible) */
5926 5927 5928
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
5929
		     dev_priv->vbt.lvds_ssc_freq == 100) ||
5930
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
5931
			factor = 25;
5932
	} else if (intel_crtc->config.sdvo_tv_clock)
5933
		factor = 20;
5934

5935
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
5936
		*fp |= FP_CB_TUNE;
5937

5938 5939 5940
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

5941
	dpll = 0;
5942

5943 5944 5945 5946
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5947

5948 5949
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5950 5951

	if (is_sdvo)
5952
		dpll |= DPLL_SDVO_HIGH_SPEED;
5953
	if (intel_crtc->config.has_dp_encoder)
5954
		dpll |= DPLL_SDVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5955

5956
	/* compute bitmask from p1 value */
5957
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5958
	/* also FPA1 */
5959
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5960

5961
	switch (intel_crtc->config.dpll.p2) {
5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5974 5975
	}

5976
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5977
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5978 5979 5980
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5981
	return dpll | DPLL_VCO_ENABLE;
5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
5995
	u32 dpll = 0, fp = 0, fp2 = 0;
5996
	bool ok, has_reduced_clock = false;
5997
	bool is_lvds = false;
5998
	struct intel_encoder *encoder;
5999
	struct intel_shared_dpll *pll;
6000 6001 6002 6003 6004 6005 6006 6007 6008 6009
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
6010
	}
J
Jesse Barnes 已提交
6011

6012 6013
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6014

6015
	ok = ironlake_compute_clocks(crtc, &clock,
6016
				     &has_reduced_clock, &reduced_clock);
6017
	if (!ok && !intel_crtc->config.clock_set) {
6018 6019
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
6020
	}
6021 6022 6023 6024 6025 6026 6027 6028
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
6029

6030
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
6031
	if (intel_crtc->config.has_pch_encoder) {
6032
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
6033
		if (has_reduced_clock)
6034
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
6035

6036
		dpll = ironlake_compute_dpll(intel_crtc,
6037 6038 6039
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

6040
		intel_crtc->config.dpll_hw_state.dpll = dpll;
6041 6042 6043 6044 6045 6046
		intel_crtc->config.dpll_hw_state.fp0 = fp;
		if (has_reduced_clock)
			intel_crtc->config.dpll_hw_state.fp1 = fp2;
		else
			intel_crtc->config.dpll_hw_state.fp1 = fp;

6047
		pll = intel_get_shared_dpll(intel_crtc);
6048
		if (pll == NULL) {
6049 6050
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
6051 6052
			return -EINVAL;
		}
6053
	} else
D
Daniel Vetter 已提交
6054
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
6055

6056 6057
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
6058

6059 6060 6061 6062
	if (is_lvds && has_reduced_clock && i915_powersave)
		intel_crtc->lowfreq_avail = true;
	else
		intel_crtc->lowfreq_avail = false;
6063 6064 6065 6066

	if (intel_crtc->config.has_pch_encoder) {
		pll = intel_crtc_to_shared_dpll(intel_crtc);

6067 6068
	}

6069
	intel_set_pipe_timings(intel_crtc);
6070

6071 6072 6073 6074
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
6075

6076 6077
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);
J
Jesse Barnes 已提交
6078

6079
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
6080

6081 6082
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
6083
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
6084

6085
	ret = intel_pipe_set_base(crtc, x, y, fb);
6086

6087
	return ret;
J
Jesse Barnes 已提交
6088 6089
}

6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108
static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = crtc->pipe;

	m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
	m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
	m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
		& ~TU_SIZE_MASK;
	m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
	m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
		    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
					 enum transcoder transcoder,
					 struct intel_link_m_n *m_n)
6109 6110 6111
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6112
	enum pipe pipe = crtc->pipe;
6113

6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141
	if (INTEL_INFO(dev)->gen >= 5) {
		m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
		m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
		m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
		m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	} else {
		m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
		m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
		m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
		m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	}
}

void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
	else
		intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
					     &pipe_config->dp_m_n);
}
6142

6143 6144 6145 6146 6147
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
				     &pipe_config->fdi_m_n);
6148 6149
}

6150 6151 6152 6153 6154 6155 6156 6157 6158 6159
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
6160
		pipe_config->pch_pfit.enabled = true;
6161 6162
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
6163 6164 6165 6166 6167 6168 6169 6170

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
6171
	}
J
Jesse Barnes 已提交
6172 6173
}

6174 6175 6176 6177 6178 6179 6180
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

6181
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6182
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6183

6184 6185 6186 6187
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204
	switch (tmp & PIPECONF_BPC_MASK) {
	case PIPECONF_6BPC:
		pipe_config->pipe_bpp = 18;
		break;
	case PIPECONF_8BPC:
		pipe_config->pipe_bpp = 24;
		break;
	case PIPECONF_10BPC:
		pipe_config->pipe_bpp = 30;
		break;
	case PIPECONF_12BPC:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}

6205
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
6206 6207
		struct intel_shared_dpll *pll;

6208 6209
		pipe_config->has_pch_encoder = true;

6210 6211 6212
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6213 6214

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6215

6216
		if (HAS_PCH_IBX(dev_priv->dev)) {
6217 6218
			pipe_config->shared_dpll =
				(enum intel_dpll_id) crtc->pipe;
6219 6220 6221 6222 6223 6224 6225
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
6226 6227 6228 6229 6230

		pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];

		WARN_ON(!pll->get_hw_state(dev_priv, pll,
					   &pipe_config->dpll_hw_state));
6231 6232 6233 6234 6235

		tmp = pipe_config->dpll_hw_state.dpll;
		pipe_config->pixel_multiplier =
			((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
			 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
6236 6237

		ironlake_pch_clock_get(crtc, pipe_config);
6238 6239
	} else {
		pipe_config->pixel_multiplier = 1;
6240 6241
	}

6242 6243
	intel_get_pipe_timings(crtc, pipe_config);

6244 6245
	ironlake_get_pfit_config(crtc, pipe_config);

6246 6247 6248
	return true;
}

6249 6250 6251 6252 6253 6254
static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
	struct intel_crtc *crtc;
	unsigned long irqflags;
6255
	uint32_t val;
6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
		WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
		     pipe_name(crtc->pipe));

	WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
	WARN(plls->spll_refcount, "SPLL enabled\n");
	WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
	WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
	WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
	WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
	     "CPU PWM1 enabled\n");
	WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
	     "CPU PWM2 enabled\n");
	WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
	     "PCH PWM1 enabled\n");
	WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
	     "Utility pin enabled\n");
	WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	val = I915_READ(DEIMR);
	WARN((val & ~DE_PCH_EVENT_IVB) != val,
	     "Unexpected DEIMR bits enabled: 0x%x\n", val);
	val = I915_READ(SDEIMR);
6281
	WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293
	     "Unexpected SDEIMR bits enabled: 0x%x\n", val);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

/*
 * This function implements pieces of two sequences from BSpec:
 * - Sequence for display software to disable LCPLL
 * - Sequence for display software to allow package C8+
 * The steps implemented here are just the steps that actually touch the LCPLL
 * register. Callers should take care of disabling all the display engine
 * functions, doing the mode unset, fixing interrupts, etc.
 */
6294 6295
static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
			      bool switch_to_fclk, bool allow_power_down)
6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322
{
	uint32_t val;

	assert_can_disable_lcpll(dev_priv);

	val = I915_READ(LCPLL_CTL);

	if (switch_to_fclk) {
		val |= LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
				       LCPLL_CD_SOURCE_FCLK_DONE, 1))
			DRM_ERROR("Switching to FCLK failed\n");

		val = I915_READ(LCPLL_CTL);
	}

	val |= LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);
	POSTING_READ(LCPLL_CTL);

	if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
		DRM_ERROR("LCPLL still locked\n");

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_DISABLE;
6323 6324 6325 6326
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to disable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344
	POSTING_READ(D_COMP);
	ndelay(100);

	if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
		DRM_ERROR("D_COMP RCOMP still in progress\n");

	if (allow_power_down) {
		val = I915_READ(LCPLL_CTL);
		val |= LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
		POSTING_READ(LCPLL_CTL);
	}
}

/*
 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
 * source.
 */
6345
static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6346 6347 6348 6349 6350 6351 6352 6353 6354
{
	uint32_t val;

	val = I915_READ(LCPLL_CTL);

	if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
		    LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
		return;

6355 6356 6357 6358
	/* Make sure we're not on PC8 state before disabling PC8, otherwise
	 * we'll hang the machine! */
	dev_priv->uncore.funcs.force_wake_get(dev_priv);

6359 6360 6361
	if (val & LCPLL_POWER_DOWN_ALLOW) {
		val &= ~LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
6362
		POSTING_READ(LCPLL_CTL);
6363 6364 6365 6366 6367
	}

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_FORCE;
	val &= ~D_COMP_COMP_DISABLE;
6368 6369 6370 6371
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to enable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6372
	POSTING_READ(D_COMP);
6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389

	val = I915_READ(LCPLL_CTL);
	val &= ~LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);

	if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
		DRM_ERROR("LCPLL not locked yet\n");

	if (val & LCPLL_CD_SOURCE_FCLK) {
		val = I915_READ(LCPLL_CTL);
		val &= ~LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
					LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
			DRM_ERROR("Switching back to LCPLL failed\n");
	}
6390 6391

	dev_priv->uncore.funcs.force_wake_put(dev_priv);
6392 6393
}

6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430
void hsw_enable_pc8_work(struct work_struct *__work)
{
	struct drm_i915_private *dev_priv =
		container_of(to_delayed_work(__work), struct drm_i915_private,
			     pc8.enable_work);
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

	if (dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Enabling package C8+\n");

	dev_priv->pc8.enabled = true;

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	lpt_disable_clkout_dp(dev);
	hsw_pc8_disable_interrupts(dev);
	hsw_disable_lcpll(dev_priv, true, true);
}

static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 1,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count--;
	if (dev_priv->pc8.disable_count != 0)
		return;

	schedule_delayed_work(&dev_priv->pc8.enable_work,
6431
			      msecs_to_jiffies(i915_pc8_timeout));
6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551
}

static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 0,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count++;
	if (dev_priv->pc8.disable_count != 1)
		return;

	cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
	if (!dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Disabling package C8+\n");

	hsw_restore_lcpll(dev_priv);
	hsw_pc8_restore_interrupts(dev);
	lpt_init_pch_refclk(dev);

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val |= PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	intel_prepare_ddi(dev);
	i915_gem_init_swizzling(dev);
	mutex_lock(&dev_priv->rps.hw_lock);
	gen6_update_ring_freq(dev);
	mutex_unlock(&dev_priv->rps.hw_lock);
	dev_priv->pc8.enabled = false;
}

void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_enable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_disable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;
	uint32_t val;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
		if (crtc->base.enabled)
			return false;

	/* This case is still possible since we have the i915.disable_power_well
	 * parameter and also the KVMr or something else might be requesting the
	 * power well. */
	val = I915_READ(HSW_PWR_WELL_DRIVER);
	if (val != 0) {
		DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
		return false;
	}

	return true;
}

/* Since we're called from modeset_global_resources there's no way to
 * symmetrically increase and decrease the refcount, so we use
 * dev_priv->pc8.requirements_met to track whether we already have the refcount
 * or not.
 */
static void hsw_update_package_c8(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool allow;

	if (!i915_enable_pc8)
		return;

	mutex_lock(&dev_priv->pc8.lock);

	allow = hsw_can_enable_package_c8(dev_priv);

	if (allow == dev_priv->pc8.requirements_met)
		goto done;

	dev_priv->pc8.requirements_met = allow;

	if (allow)
		__hsw_enable_package_c8(dev_priv);
	else
		__hsw_disable_package_c8(dev_priv);

done:
	mutex_unlock(&dev_priv->pc8.lock);
}

static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->pc8.gpu_idle) {
		dev_priv->pc8.gpu_idle = true;
		hsw_enable_package_c8(dev_priv);
	}
}

static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
{
	if (dev_priv->pc8.gpu_idle) {
		dev_priv->pc8.gpu_idle = false;
		hsw_disable_package_c8(dev_priv);
	}
6552 6553
}

6554 6555 6556 6557 6558 6559
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	bool enable = false;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6560 6561
		if (!crtc->base.enabled)
			continue;
6562

6563
		if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
6564
		    crtc->config.cpu_transcoder != TRANSCODER_EDP)
6565 6566 6567 6568
			enable = true;
	}

	intel_set_power_well(dev, enable);
6569 6570

	hsw_update_package_c8(dev);
6571 6572
}

P
Paulo Zanoni 已提交
6573 6574 6575 6576 6577 6578 6579 6580 6581 6582
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

6583
	if (!intel_ddi_pll_mode_set(crtc))
6584 6585
		return -EINVAL;

6586 6587
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
6588 6589 6590

	intel_crtc->lowfreq_avail = false;

6591
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
6592

6593 6594 6595 6596
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
6597

6598
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
6599

6600
	intel_set_pipe_csc(crtc);
6601

P
Paulo Zanoni 已提交
6602
	/* Set up the display plane register */
6603
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
6604 6605 6606 6607
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

6608
	return ret;
J
Jesse Barnes 已提交
6609 6610
}

6611 6612 6613 6614 6615
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6616
	enum intel_display_power_domain pfit_domain;
6617 6618
	uint32_t tmp;

6619
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6620 6621
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

6644
	if (!intel_display_power_enabled(dev,
6645
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6646 6647
		return false;

6648
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6649 6650 6651
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6652
	/*
6653
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6654 6655 6656
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
6657
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6658
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6659
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6660 6661
		pipe_config->has_pch_encoder = true;

6662 6663 6664
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6665 6666

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6667 6668
	}

6669 6670
	intel_get_pipe_timings(crtc, pipe_config);

6671 6672 6673
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);
6674

P
Paulo Zanoni 已提交
6675 6676 6677
	pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
				   (I915_READ(IPS_CTL) & IPS_ENABLE);

6678 6679
	pipe_config->pixel_multiplier = 1;

6680 6681 6682
	return true;
}

6683 6684
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
6685
			       struct drm_framebuffer *fb)
6686 6687 6688
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6689
	struct intel_encoder *encoder;
6690
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6691
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6692
	int pipe = intel_crtc->pipe;
6693 6694
	int ret;

6695
	drm_vblank_pre_modeset(dev, pipe);
6696

6697 6698
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6699
	drm_vblank_post_modeset(dev, pipe);
6700

6701 6702 6703 6704 6705 6706 6707 6708
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6709
		encoder->mode_set(encoder);
6710 6711 6712
	}

	return 0;
J
Jesse Barnes 已提交
6713 6714
}

6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6760 6761 6762 6763 6764 6765
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

6784 6785 6786 6787 6788 6789
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
6790
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
6816
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
6817 6818 6819
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
6820
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
6821 6822 6823

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
6824
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
6825 6826 6827 6828 6829 6830 6831
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6832
	intel_crtc->eld_vld = true;
6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6871 6872 6873 6874 6875 6876 6877 6878 6879
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6880
	int aud_config;
6881 6882
	int aud_cntl_st;
	int aud_cntrl_st2;
6883
	int pipe = to_intel_crtc(crtc)->pipe;
6884

6885
	if (HAS_PCH_IBX(connector->dev)) {
6886 6887 6888
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6889
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6890
	} else {
6891 6892 6893
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6894
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6895 6896
	}

6897
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6898 6899

	i = I915_READ(aud_cntl_st);
6900
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6901 6902 6903
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6904 6905 6906
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6907
	} else {
6908
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
6909
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6910 6911
	}

6912 6913 6914
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6915 6916 6917
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6918

6919 6920 6921 6922 6923 6924
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6925 6926 6927 6928 6929 6930 6931 6932
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6933
	i &= ~IBX_ELD_ADDRESS;
6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6981
	cntl = I915_READ(_CURACNTR);
6982 6983 6984 6985
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6986
		I915_WRITE(_CURABASE, base);
6987 6988 6989 6990 6991 6992 6993 6994

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6995
	I915_WRITE(_CURACNTR, cntl);
6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
7009
		uint32_t cntl = I915_READ(CURCNTR(pipe));
7010 7011 7012 7013 7014 7015 7016 7017
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7018
		I915_WRITE(CURCNTR(pipe), cntl);
7019 7020 7021 7022

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
7023
	I915_WRITE(CURBASE(pipe), base);
7024 7025
}

J
Jesse Barnes 已提交
7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7043
		if (IS_HASWELL(dev)) {
7044
			cntl |= CURSOR_PIPE_CSC_ENABLE;
7045 7046
			cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
		}
J
Jesse Barnes 已提交
7047 7048 7049 7050 7051 7052 7053 7054
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

7055
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7056 7057
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
7058 7059 7060 7061 7062 7063 7064
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
7065
	u32 base = 0, pos = 0;
7066 7067
	bool visible;

7068
	if (on)
7069 7070
		base = intel_crtc->cursor_addr;

7071 7072 7073 7074
	if (x >= intel_crtc->config.pipe_src_w)
		base = 0;

	if (y >= intel_crtc->config.pipe_src_h)
7075 7076 7077
		base = 0;

	if (x < 0) {
7078
		if (x + intel_crtc->cursor_width <= 0)
7079 7080 7081 7082 7083 7084 7085 7086
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
7087
		if (y + intel_crtc->cursor_height <= 0)
7088 7089 7090 7091 7092 7093 7094 7095
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
7096
	if (!visible && !intel_crtc->cursor_visible)
7097 7098
		return;

7099
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
7100 7101 7102 7103 7104 7105 7106 7107 7108
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
7109 7110
}

J
Jesse Barnes 已提交
7111
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7112
				 struct drm_file *file,
J
Jesse Barnes 已提交
7113 7114 7115 7116 7117 7118
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7119
	struct drm_i915_gem_object *obj;
7120
	uint32_t addr;
7121
	int ret;
J
Jesse Barnes 已提交
7122 7123 7124

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
7125
		DRM_DEBUG_KMS("cursor off\n");
7126
		addr = 0;
7127
		obj = NULL;
7128
		mutex_lock(&dev->struct_mutex);
7129
		goto finish;
J
Jesse Barnes 已提交
7130 7131 7132 7133 7134 7135 7136 7137
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

7138
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
7139
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
7140 7141
		return -ENOENT;

7142
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
7143
		DRM_ERROR("buffer is to small\n");
7144 7145
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
7146 7147
	}

7148
	/* we only need to pin inside GTT if cursor is non-phy */
7149
	mutex_lock(&dev->struct_mutex);
7150
	if (!dev_priv->info->cursor_needs_physical) {
7151 7152
		unsigned alignment;

7153 7154 7155 7156 7157 7158
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

7159 7160 7161 7162 7163 7164 7165 7166 7167 7168
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
7169 7170
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
7171
			goto fail_locked;
7172 7173
		}

7174 7175
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
7176
			DRM_ERROR("failed to release fence for cursor");
7177 7178 7179
			goto fail_unpin;
		}

7180
		addr = i915_gem_obj_ggtt_offset(obj);
7181
	} else {
7182
		int align = IS_I830(dev) ? 16 * 1024 : 256;
7183
		ret = i915_gem_attach_phys_object(dev, obj,
7184 7185
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
7186 7187
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
7188
			goto fail_locked;
7189
		}
7190
		addr = obj->phys_obj->handle->busaddr;
7191 7192
	}

7193
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
7194 7195
		I915_WRITE(CURSIZE, (height << 12) | width);

7196 7197
 finish:
	if (intel_crtc->cursor_bo) {
7198
		if (dev_priv->info->cursor_needs_physical) {
7199
			if (intel_crtc->cursor_bo != obj)
7200 7201
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
7202
			i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
7203
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
7204
	}
7205

7206
	mutex_unlock(&dev->struct_mutex);
7207 7208

	intel_crtc->cursor_addr = addr;
7209
	intel_crtc->cursor_bo = obj;
7210 7211 7212
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

7213 7214
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
7215

J
Jesse Barnes 已提交
7216
	return 0;
7217
fail_unpin:
7218
	i915_gem_object_unpin_from_display_plane(obj);
7219
fail_locked:
7220
	mutex_unlock(&dev->struct_mutex);
7221
fail:
7222
	drm_gem_object_unreference_unlocked(&obj->base);
7223
	return ret;
J
Jesse Barnes 已提交
7224 7225 7226 7227 7228 7229
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7230 7231
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
7232

7233 7234
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
7235 7236

	return 0;
7237 7238
}

J
Jesse Barnes 已提交
7239
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
7240
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
7241
{
J
James Simmons 已提交
7242
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
7243 7244
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
7245
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

7260 7261
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
7262
			 struct drm_mode_fb_cmd2 *mode_cmd,
7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
7304
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
7305 7306 7307 7308 7309 7310 7311 7312

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
7313 7314
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
7315
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
7336 7337
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
7338 7339
		return NULL;

7340
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
7341 7342 7343 7344 7345
		return NULL;

	return fb;
}

7346
bool intel_get_load_detect_pipe(struct drm_connector *connector,
7347
				struct drm_display_mode *mode,
7348
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7349 7350
{
	struct intel_crtc *intel_crtc;
7351 7352
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
7353
	struct drm_crtc *possible_crtc;
7354
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
7355 7356
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
7357
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
7358 7359
	int i = -1;

7360 7361 7362 7363
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
7364 7365
	/*
	 * Algorithm gets a little messy:
7366
	 *
J
Jesse Barnes 已提交
7367 7368
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
7369
	 *
J
Jesse Barnes 已提交
7370 7371 7372 7373 7374 7375 7376
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
7377

7378 7379
		mutex_lock(&crtc->mutex);

7380
		old->dpms_mode = connector->dpms;
7381 7382 7383
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
7384 7385
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
7386

7387
		return true;
J
Jesse Barnes 已提交
7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
7405 7406
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
7407 7408
	}

7409
	mutex_lock(&crtc->mutex);
7410 7411
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
7412 7413

	intel_crtc = to_intel_crtc(crtc);
7414
	old->dpms_mode = connector->dpms;
7415
	old->load_detect_temp = true;
7416
	old->release_fb = NULL;
J
Jesse Barnes 已提交
7417

7418 7419
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
7420

7421 7422 7423 7424 7425 7426 7427
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
7428 7429
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
7430
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
7431 7432
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
7433 7434
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
7435
	if (IS_ERR(fb)) {
7436
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7437
		mutex_unlock(&crtc->mutex);
7438
		return false;
J
Jesse Barnes 已提交
7439 7440
	}

7441
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
7442
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
7443 7444
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
7445
		mutex_unlock(&crtc->mutex);
7446
		return false;
J
Jesse Barnes 已提交
7447
	}
7448

J
Jesse Barnes 已提交
7449
	/* let the connector get through one full cycle before testing */
7450
	intel_wait_for_vblank(dev, intel_crtc->pipe);
7451
	return true;
J
Jesse Barnes 已提交
7452 7453
}

7454
void intel_release_load_detect_pipe(struct drm_connector *connector,
7455
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7456
{
7457 7458
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
7459
	struct drm_encoder *encoder = &intel_encoder->base;
7460
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
7461

7462 7463 7464 7465
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

7466
	if (old->load_detect_temp) {
7467 7468 7469
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
7470

7471 7472 7473 7474
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
7475

7476
		mutex_unlock(&crtc->mutex);
7477
		return;
J
Jesse Barnes 已提交
7478 7479
	}

7480
	/* Switch crtc and encoder back off if necessary */
7481 7482
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
7483 7484

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
7485 7486
}

7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502
static int i9xx_pll_refclk(struct drm_device *dev,
			   const struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll = pipe_config->dpll_hw_state.dpll;

	if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
		return dev_priv->vbt.lvds_ssc_freq * 1000;
	else if (HAS_PCH_SPLIT(dev))
		return 120000;
	else if (!IS_GEN2(dev))
		return 96000;
	else
		return 48000;
}

J
Jesse Barnes 已提交
7503
/* Returns the clock of the currently programmed mode of the given pipe. */
7504 7505
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
7506
{
7507
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
7508
	struct drm_i915_private *dev_priv = dev->dev_private;
7509
	int pipe = pipe_config->cpu_transcoder;
7510
	u32 dpll = pipe_config->dpll_hw_state.dpll;
J
Jesse Barnes 已提交
7511 7512
	u32 fp;
	intel_clock_t clock;
7513
	int refclk = i9xx_pll_refclk(dev, pipe_config);
J
Jesse Barnes 已提交
7514 7515

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
7516
		fp = pipe_config->dpll_hw_state.fp0;
J
Jesse Barnes 已提交
7517
	else
7518
		fp = pipe_config->dpll_hw_state.fp1;
J
Jesse Barnes 已提交
7519 7520

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
7521 7522 7523
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
7524 7525 7526 7527 7528
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

7529
	if (!IS_GEN2(dev)) {
7530 7531 7532
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
7533 7534
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
7547
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
7548
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
7549
			return;
J
Jesse Barnes 已提交
7550 7551
		}

7552
		if (IS_PINEVIEW(dev))
7553
			pineview_clock(refclk, &clock);
7554
		else
7555
			i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;
		}
7575 7576

		i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
7577 7578
	}

7579 7580
	/*
	 * This value includes pixel_multiplier. We will use
7581
	 * port_clock to compute adjusted_mode.crtc_clock in the
7582 7583 7584
	 * encoder's get_config() function.
	 */
	pipe_config->port_clock = clock.dot;
7585 7586
}

7587 7588
int intel_dotclock_calculate(int link_freq,
			     const struct intel_link_m_n *m_n)
7589 7590 7591
{
	/*
	 * The calculation for the data clock is:
7592
	 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
7593
	 * But we want to avoid losing precison if possible, so:
7594
	 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
7595 7596
	 *
	 * and the link clock is simpler:
7597
	 * link_clock = (m * link_clock) / n
7598 7599
	 */

7600 7601
	if (!m_n->link_n)
		return 0;
7602

7603 7604
	return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
}
7605

7606 7607
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
7608 7609
{
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
7610

7611 7612
	/* read out port_clock from the DPLL */
	i9xx_crtc_clock_get(crtc, pipe_config);
7613 7614

	/*
7615
	 * This value does not include pixel_multiplier.
7616
	 * We will check that port_clock and adjusted_mode.crtc_clock
7617 7618
	 * agree once we know their relationship in the encoder's
	 * get_config() function.
J
Jesse Barnes 已提交
7619
	 */
7620
	pipe_config->adjusted_mode.crtc_clock =
7621 7622
		intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
					 &pipe_config->fdi_m_n);
J
Jesse Barnes 已提交
7623 7624 7625 7626 7627 7628
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
7629
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7630
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7631
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
7632
	struct drm_display_mode *mode;
7633
	struct intel_crtc_config pipe_config;
7634 7635 7636 7637
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
7638
	enum pipe pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
7639 7640 7641 7642 7643

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

7644 7645 7646 7647 7648 7649 7650
	/*
	 * Construct a pipe_config sufficient for getting the clock info
	 * back out of crtc_clock_get.
	 *
	 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
	 * to use a real value here instead.
	 */
7651
	pipe_config.cpu_transcoder = (enum transcoder) pipe;
7652
	pipe_config.pixel_multiplier = 1;
7653 7654 7655
	pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
	pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
	pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
7656 7657
	i9xx_crtc_clock_get(intel_crtc, &pipe_config);

7658
	mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
J
Jesse Barnes 已提交
7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

7673
static void intel_increase_pllclock(struct drm_crtc *crtc)
7674 7675 7676 7677 7678
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7679 7680
	int dpll_reg = DPLL(pipe);
	int dpll;
7681

7682
	if (HAS_PCH_SPLIT(dev))
7683 7684 7685 7686 7687
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7688
	dpll = I915_READ(dpll_reg);
7689
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7690
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7691

7692
		assert_panel_unlocked(dev_priv, pipe);
7693 7694 7695

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7696
		intel_wait_for_vblank(dev, pipe);
7697

7698 7699
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7700
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7701 7702 7703 7704 7705 7706 7707 7708 7709
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7710
	if (HAS_PCH_SPLIT(dev))
7711 7712 7713 7714 7715 7716 7717 7718 7719 7720
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7721 7722 7723
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
7724

7725
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7726

7727
		assert_panel_unlocked(dev_priv, pipe);
7728

7729
		dpll = I915_READ(dpll_reg);
7730 7731
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7732
		intel_wait_for_vblank(dev, pipe);
7733 7734
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7735
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7736 7737 7738 7739
	}

}

7740 7741
void intel_mark_busy(struct drm_device *dev)
{
7742 7743 7744 7745
	struct drm_i915_private *dev_priv = dev->dev_private;

	hsw_package_c8_gpu_busy(dev_priv);
	i915_update_gfx_val(dev_priv);
7746 7747 7748
}

void intel_mark_idle(struct drm_device *dev)
7749
{
7750
	struct drm_i915_private *dev_priv = dev->dev_private;
7751 7752
	struct drm_crtc *crtc;

7753 7754
	hsw_package_c8_gpu_idle(dev_priv);

7755 7756 7757 7758 7759 7760 7761
	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7762
		intel_decrease_pllclock(crtc);
7763
	}
7764 7765 7766

	if (dev_priv->info->gen >= 6)
		gen6_rps_idle(dev->dev_private);
7767 7768
}

7769 7770
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
7771
{
7772 7773
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
7774

7775
	if (!i915_powersave)
7776 7777
		return;

7778 7779 7780 7781
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7782 7783 7784 7785 7786 7787
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
7788 7789 7790
	}
}

J
Jesse Barnes 已提交
7791 7792 7793
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7794 7795 7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7807

7808 7809
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
7810
	drm_crtc_cleanup(crtc);
7811

J
Jesse Barnes 已提交
7812 7813 7814
	kfree(intel_crtc);
}

7815 7816 7817 7818
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
7819
	struct drm_device *dev = work->crtc->dev;
7820

7821
	mutex_lock(&dev->struct_mutex);
7822
	intel_unpin_fb_obj(work->old_fb_obj);
7823 7824
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7825

7826 7827 7828 7829 7830 7831
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

7832 7833 7834
	kfree(work);
}

7835
static void do_intel_finish_page_flip(struct drm_device *dev,
7836
				      struct drm_crtc *crtc)
7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
7849 7850 7851 7852 7853

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
7854 7855 7856 7857
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

7858 7859 7860
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

7861 7862
	intel_crtc->unpin_work = NULL;

7863 7864
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
7865

7866 7867
	drm_vblank_put(dev, intel_crtc->pipe);

7868 7869
	spin_unlock_irqrestore(&dev->event_lock, flags);

7870
	wake_up_all(&dev_priv->pending_flip_queue);
7871 7872

	queue_work(dev_priv->wq, &work->work);
7873 7874

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7875 7876
}

7877 7878 7879 7880 7881
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7882
	do_intel_finish_page_flip(dev, crtc);
7883 7884 7885 7886 7887 7888 7889
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7890
	do_intel_finish_page_flip(dev, crtc);
7891 7892
}

7893 7894 7895 7896 7897 7898 7899
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7900 7901 7902 7903
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7904
	spin_lock_irqsave(&dev->event_lock, flags);
7905 7906
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7907 7908 7909
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7910 7911 7912 7913 7914 7915 7916 7917 7918
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7919 7920 7921
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
7922 7923
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
7924 7925 7926 7927
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7928
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7929 7930
	int ret;

7931
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7932
	if (ret)
7933
		goto err;
7934

7935
	ret = intel_ring_begin(ring, 6);
7936
	if (ret)
7937
		goto err_unpin;
7938 7939 7940 7941 7942 7943 7944 7945

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7946 7947 7948 7949 7950
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7951
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7952
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7953 7954

	intel_mark_page_flip_active(intel_crtc);
7955
	__intel_ring_advance(ring);
7956 7957 7958 7959 7960
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7961 7962 7963 7964 7965 7966
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
7967 7968
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
7969 7970 7971 7972
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7973
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7974 7975
	int ret;

7976
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7977
	if (ret)
7978
		goto err;
7979

7980
	ret = intel_ring_begin(ring, 6);
7981
	if (ret)
7982
		goto err_unpin;
7983 7984 7985 7986 7987

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7988 7989 7990 7991 7992
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7993
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7994 7995
	intel_ring_emit(ring, MI_NOOP);

7996
	intel_mark_page_flip_active(intel_crtc);
7997
	__intel_ring_advance(ring);
7998 7999 8000 8001 8002
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8003 8004 8005 8006 8007 8008
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8009 8010
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8011 8012 8013 8014
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
8015
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8016 8017
	int ret;

8018
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8019
	if (ret)
8020
		goto err;
8021

8022
	ret = intel_ring_begin(ring, 4);
8023
	if (ret)
8024
		goto err_unpin;
8025 8026 8027 8028 8029

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
8030 8031 8032
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8033
	intel_ring_emit(ring,
8034
			(i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
8035
			obj->tiling_mode);
8036 8037 8038 8039 8040 8041 8042

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8043
	intel_ring_emit(ring, pf | pipesrc);
8044 8045

	intel_mark_page_flip_active(intel_crtc);
8046
	__intel_ring_advance(ring);
8047 8048 8049 8050 8051
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8052 8053 8054 8055 8056 8057
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8058 8059
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8060 8061 8062
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8063
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8064 8065 8066
	uint32_t pf, pipesrc;
	int ret;

8067
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8068
	if (ret)
8069
		goto err;
8070

8071
	ret = intel_ring_begin(ring, 4);
8072
	if (ret)
8073
		goto err_unpin;
8074

8075 8076 8077
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
8078
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8079

8080 8081 8082 8083 8084 8085 8086
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
8087
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8088
	intel_ring_emit(ring, pf | pipesrc);
8089 8090

	intel_mark_page_flip_active(intel_crtc);
8091
	__intel_ring_advance(ring);
8092 8093 8094 8095 8096
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8097 8098 8099
	return ret;
}

8100 8101 8102
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8103 8104
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8105 8106 8107
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8108
	struct intel_ring_buffer *ring;
8109
	uint32_t plane_bit = 0;
8110 8111 8112
	int len, ret;

	ring = obj->ring;
8113
	if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
8114
		ring = &dev_priv->ring[BCS];
8115 8116 8117

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
8118
		goto err;
8119

8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
8133
		goto err_unpin;
8134 8135
	}

8136 8137 8138 8139 8140
	len = 4;
	if (ring->id == RCS)
		len += 6;

	ret = intel_ring_begin(ring, len);
8141
	if (ret)
8142
		goto err_unpin;
8143

8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163
	/* Unmask the flip-done completion message. Note that the bspec says that
	 * we should do this for both the BCS and RCS, and that we must not unmask
	 * more than one flip event at any time (or ensure that one flip message
	 * can be sent by waiting for flip-done prior to queueing new flips).
	 * Experimentation says that BCS works despite DERRMR masking all
	 * flip-done completion events and that unmasking all planes at once
	 * for the RCS also doesn't appear to drop events. Setting the DERRMR
	 * to zero does lead to lockups within MI_DISPLAY_FLIP.
	 */
	if (ring->id == RCS) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
					DERRMR_PIPEB_PRI_FLIP_DONE |
					DERRMR_PIPEC_PRI_FLIP_DONE));
		intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
	}

8164
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
8165
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
8166
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8167
	intel_ring_emit(ring, (MI_NOOP));
8168 8169

	intel_mark_page_flip_active(intel_crtc);
8170
	__intel_ring_advance(ring);
8171 8172 8173 8174 8175
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8176 8177 8178
	return ret;
}

8179 8180 8181
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
8182 8183
				    struct drm_i915_gem_object *obj,
				    uint32_t flags)
8184 8185 8186 8187
{
	return -ENODEV;
}

8188 8189
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
8190 8191
				struct drm_pending_vblank_event *event,
				uint32_t page_flip_flags)
8192 8193 8194
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8195 8196
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
8197 8198
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
8199
	unsigned long flags;
8200
	int ret;
8201

8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

8215
	work = kzalloc(sizeof(*work), GFP_KERNEL);
8216 8217 8218 8219
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
8220
	work->crtc = crtc;
8221
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
8222 8223
	INIT_WORK(&work->work, intel_unpin_work_fn);

8224 8225 8226 8227
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

8228 8229 8230 8231 8232
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
8233
		drm_vblank_put(dev, intel_crtc->pipe);
8234 8235

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
8236 8237 8238 8239 8240
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8241 8242 8243
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

8244 8245 8246
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
8247

8248
	/* Reference the objects for the scheduled work. */
8249 8250
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
8251 8252

	crtc->fb = fb;
8253

8254 8255
	work->pending_flip_obj = obj;

8256 8257
	work->enable_stall_check = true;

8258
	atomic_inc(&intel_crtc->unpin_work_count);
8259
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
8260

8261
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8262 8263
	if (ret)
		goto cleanup_pending;
8264

8265
	intel_disable_fbc(dev);
8266
	intel_mark_fb_busy(obj, NULL);
8267 8268
	mutex_unlock(&dev->struct_mutex);

8269 8270
	trace_i915_flip_request(intel_crtc->plane, obj);

8271
	return 0;
8272

8273
cleanup_pending:
8274
	atomic_dec(&intel_crtc->unpin_work_count);
8275
	crtc->fb = old_fb;
8276 8277
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
8278 8279
	mutex_unlock(&dev->struct_mutex);

8280
cleanup:
8281 8282 8283 8284
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8285 8286
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
8287 8288 8289
	kfree(work);

	return ret;
8290 8291
}

8292 8293 8294 8295 8296
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

8297 8298 8299 8300 8301 8302
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
8303

8304
	WARN(!crtc, "checking null crtc?\n");
8305

8306
	dev = crtc->dev;
8307

8308 8309 8310 8311 8312
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
8313

8314 8315 8316
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
8317
}
J
Jesse Barnes 已提交
8318

8319 8320 8321 8322 8323 8324 8325
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8326
{
8327 8328
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8329

8330 8331 8332 8333 8334
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
8335

8336 8337 8338 8339 8340
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
8341 8342
}

8343 8344 8345 8346 8347 8348 8349 8350 8351
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8352

8353 8354 8355 8356
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
8357

8358 8359 8360 8361 8362 8363
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

8390
static int
8391 8392 8393
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
8394
{
8395 8396
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
8397 8398
	int bpp;

8399 8400
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
8401 8402
		bpp = 8*3; /* since we go through a colormap */
		break;
8403 8404 8405 8406 8407 8408
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
8409 8410
		bpp = 6*3; /* min is 18bpp */
		break;
8411 8412 8413 8414 8415 8416 8417
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
8418 8419
		bpp = 8*3;
		break;
8420 8421 8422 8423 8424 8425
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8426
			return -EINVAL;
8427 8428
		bpp = 10*3;
		break;
8429
	/* TODO: gen4+ supports 16 bpc floating point, too. */
8430 8431 8432 8433 8434 8435 8436 8437 8438
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
8439
			    base.head) {
8440 8441
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
8442 8443
			continue;

8444
		connected_sink_compute_bpp(connector, pipe_config);
8445 8446 8447 8448 8449
	}

	return bpp;
}

8450 8451 8452 8453
static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
{
	DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
			"type: 0x%x flags: 0x%x\n",
8454
		mode->crtc_clock,
8455 8456 8457 8458 8459 8460
		mode->crtc_hdisplay, mode->crtc_hsync_start,
		mode->crtc_hsync_end, mode->crtc_htotal,
		mode->crtc_vdisplay, mode->crtc_vsync_start,
		mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
}

8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
8477 8478 8479 8480 8481
	DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_dp_encoder,
		      pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
		      pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
		      pipe_config->dp_m_n.tu);
8482 8483 8484 8485
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8486
	intel_dump_crtc_timings(&pipe_config->adjusted_mode);
8487
	DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
8488 8489
	DRM_DEBUG_KMS("pipe src size: %dx%d\n",
		      pipe_config->pipe_src_w, pipe_config->pipe_src_h);
8490 8491 8492 8493
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
8494
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
8495
		      pipe_config->pch_pfit.pos,
8496 8497
		      pipe_config->pch_pfit.size,
		      pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
P
Paulo Zanoni 已提交
8498
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
8499
	DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
8500 8501
}

8502 8503 8504 8505 8506 8507 8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

8521 8522
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
8523
			  struct drm_framebuffer *fb,
8524
			  struct drm_display_mode *mode)
8525
{
8526 8527
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
8528
	struct intel_crtc_config *pipe_config;
8529 8530
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
8531

8532 8533 8534 8535 8536
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

8537 8538
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
8539 8540
		return ERR_PTR(-ENOMEM);

8541 8542
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
8543

8544 8545
	pipe_config->cpu_transcoder =
		(enum transcoder) to_intel_crtc(crtc)->pipe;
8546
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8547

8548 8549 8550 8551 8552 8553 8554 8555 8556 8557 8558 8559 8560
	/*
	 * Sanitize sync polarity flags based on requested ones. If neither
	 * positive or negative polarity is requested, treat this as meaning
	 * negative polarity.
	 */
	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;

	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;

8561 8562 8563 8564 8565 8566
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
8567 8568 8569
	if (plane_bpp < 0)
		goto fail;

8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581
	/*
	 * Determine the real pipe dimensions. Note that stereo modes can
	 * increase the actual pipe size due to the frame doubling and
	 * insertion of additional space for blanks between the frame. This
	 * is stored in the crtc timings. We use the requested mode to do this
	 * computation to clearly distinguish it from the adjusted mode, which
	 * can be changed by the connectors in the below retry loop.
	 */
	drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
	pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
	pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;

8582
encoder_retry:
8583
	/* Ensure the port clock defaults are reset when retrying. */
8584
	pipe_config->port_clock = 0;
8585
	pipe_config->pixel_multiplier = 1;
8586

8587
	/* Fill in default crtc timings, allow encoders to overwrite them. */
8588
	drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
8589

8590 8591 8592
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
8593
	 */
8594 8595
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
8596

8597 8598
		if (&encoder->new_crtc->base != crtc)
			continue;
8599

8600 8601
		if (!(encoder->compute_config(encoder, pipe_config))) {
			DRM_DEBUG_KMS("Encoder config failure\n");
8602 8603
			goto fail;
		}
8604
	}
8605

8606 8607 8608
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
8609 8610
		pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
			* pipe_config->pixel_multiplier;
8611

8612
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
8613
	if (ret < 0) {
8614 8615
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
8616
	}
8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

8629 8630 8631 8632
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

8633
	return pipe_config;
8634
fail:
8635
	kfree(pipe_config);
8636
	return ERR_PTR(ret);
8637
}
8638

8639 8640 8641 8642 8643
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
8644 8645
{
	struct intel_crtc *intel_crtc;
8646 8647 8648 8649
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
8650

8651
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
8652

8653 8654 8655 8656 8657 8658 8659 8660
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
8661

8662 8663 8664 8665 8666 8667 8668 8669 8670
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
8671 8672
	}

8673 8674 8675 8676 8677 8678 8679 8680 8681 8682 8683 8684 8685
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
8686 8687
	}

8688 8689 8690 8691
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
8692

8693 8694 8695
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
8696

8697 8698 8699 8700 8701 8702 8703 8704
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
8705 8706
	}

8707 8708 8709 8710 8711 8712

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

8713 8714 8715 8716 8717
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
8718 8719 8720 8721 8722 8723
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
8724 8725 8726 8727 8728 8729 8730 8731

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
8732 8733 8734

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
8735
}
J
Jesse Barnes 已提交
8736

8737
static bool intel_crtc_in_use(struct drm_crtc *crtc)
8738
{
8739
	struct drm_encoder *encoder;
8740 8741
	struct drm_device *dev = crtc->dev;

8742 8743 8744 8745 8746 8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773 8774 8775 8776 8777 8778 8779 8780 8781
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
8782 8783 8784
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

8785
			connector->dpms = DRM_MODE_DPMS_ON;
8786
			drm_object_property_set_value(&connector->base,
8787 8788
							 dpms_property,
							 DRM_MODE_DPMS_ON);
8789 8790 8791 8792 8793 8794 8795 8796

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

8797
static bool intel_fuzzy_clock_check(int clock1, int clock2)
8798
{
8799
	int diff;
8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814

	if (clock1 == clock2)
		return true;

	if (!clock1 || !clock2)
		return false;

	diff = abs(clock1 - clock2);

	if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
		return true;

	return false;
}

8815 8816 8817 8818
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
8819
		if (mask & (1 <<(intel_crtc)->pipe))
8820

8821
static bool
8822 8823
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
8824 8825
			  struct intel_crtc_config *pipe_config)
{
8826 8827 8828 8829 8830 8831 8832 8833 8834
#define PIPE_CONF_CHECK_X(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected 0x%08x, found 0x%08x)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

8835 8836 8837 8838 8839 8840 8841
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
8842 8843
	}

8844 8845
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
8846
		DRM_ERROR("mismatch in " #name "(" #mask ") "	   \
8847 8848 8849 8850 8851 8852
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

8853 8854 8855 8856 8857 8858 8859 8860 8861
#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
	if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

8862 8863 8864
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

8865 8866
	PIPE_CONF_CHECK_I(cpu_transcoder);

8867 8868
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
8869 8870 8871 8872 8873
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
8874

8875 8876 8877 8878 8879 8880 8881
	PIPE_CONF_CHECK_I(has_dp_encoder);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
	PIPE_CONF_CHECK_I(dp_m_n.link_m);
	PIPE_CONF_CHECK_I(dp_m_n.link_n);
	PIPE_CONF_CHECK_I(dp_m_n.tu);

8882 8883 8884 8885 8886 8887 8888 8889 8890 8891 8892 8893 8894 8895
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

8896
	PIPE_CONF_CHECK_I(pixel_multiplier);
8897

8898 8899 8900
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

8901 8902 8903 8904 8905 8906 8907 8908 8909 8910
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
8911

8912 8913
	PIPE_CONF_CHECK_I(pipe_src_w);
	PIPE_CONF_CHECK_I(pipe_src_h);
8914

8915 8916 8917 8918 8919
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8920 8921 8922 8923 8924
	PIPE_CONF_CHECK_I(pch_pfit.enabled);
	if (current_config->pch_pfit.enabled) {
		PIPE_CONF_CHECK_I(pch_pfit.pos);
		PIPE_CONF_CHECK_I(pch_pfit.size);
	}
8925

P
Paulo Zanoni 已提交
8926 8927
	PIPE_CONF_CHECK_I(ips_enabled);

8928 8929
	PIPE_CONF_CHECK_I(double_wide);

8930
	PIPE_CONF_CHECK_I(shared_dpll);
8931
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8932
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
8933 8934
	PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
	PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
8935

8936 8937 8938
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
		PIPE_CONF_CHECK_I(pipe_bpp);

8939
	if (!IS_HASWELL(dev)) {
8940
		PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
8941 8942
		PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
	}
8943

8944
#undef PIPE_CONF_CHECK_X
8945
#undef PIPE_CONF_CHECK_I
8946
#undef PIPE_CONF_CHECK_FLAGS
8947
#undef PIPE_CONF_CHECK_CLOCK_FUZZY
8948
#undef PIPE_CONF_QUIRK
8949

8950 8951 8952
	return true;
}

8953 8954
static void
check_connector_state(struct drm_device *dev)
8955 8956 8957 8958 8959 8960 8961 8962 8963 8964 8965 8966
{
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}
8967 8968 8969 8970 8971 8972 8973
}

static void
check_encoder_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009 9010 9011 9012 9013 9014 9015 9016 9017 9018 9019 9020 9021 9022 9023 9024

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}
9025 9026 9027 9028 9029 9030 9031 9032 9033
}

static void
check_crtc_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_crtc_config pipe_config;
9034 9035 9036 9037 9038 9039

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

9040 9041
		memset(&pipe_config, 0, sizeof(pipe_config));

9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054 9055
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
9056

9057 9058 9059 9060 9061 9062 9063
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

9064 9065
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
9066 9067 9068 9069 9070

		/* hw state is inconsistent with the pipe A quirk */
		if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
			active = crtc->active;

9071 9072
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
9073
			enum pipe pipe;
9074 9075
			if (encoder->base.crtc != &crtc->base)
				continue;
9076 9077
			if (encoder->get_config &&
			    encoder->get_hw_state(encoder, &pipe))
9078 9079 9080
				encoder->get_config(encoder, &pipe_config);
		}

9081 9082 9083 9084
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

9085 9086 9087 9088 9089 9090 9091 9092
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
9093 9094 9095
	}
}

9096 9097 9098 9099 9100 9101 9102
static void
check_shared_dpll_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_dpll_hw_state dpll_hw_state;
	int i;
9103 9104 9105 9106 9107 9108 9109 9110 9111 9112 9113 9114 9115 9116 9117 9118 9119

	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
		int enabled_crtcs = 0, active_crtcs = 0;
		bool active;

		memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));

		DRM_DEBUG_KMS("%s\n", pll->name);

		active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);

		WARN(pll->active > pll->refcount,
		     "more active pll users than references: %i vs %i\n",
		     pll->active, pll->refcount);
		WARN(pll->active && !pll->on,
		     "pll in active use but not on in sw tracking\n");
9120 9121
		WARN(pll->on && !pll->active,
		     "pll in on but not on in use in sw tracking\n");
9122 9123 9124 9125 9126 9127 9128 9129 9130 9131 9132 9133 9134 9135 9136 9137 9138
		WARN(pll->on != active,
		     "pll on state mismatch (expected %i, found %i)\n",
		     pll->on, active);

		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
				enabled_crtcs++;
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				active_crtcs++;
		}
		WARN(pll->active != active_crtcs,
		     "pll active crtcs mismatch (expected %i, found %i)\n",
		     pll->active, active_crtcs);
		WARN(pll->refcount != enabled_crtcs,
		     "pll enabled crtcs mismatch (expected %i, found %i)\n",
		     pll->refcount, enabled_crtcs);
9139 9140 9141 9142

		WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
				       sizeof(dpll_hw_state)),
		     "pll hw state mismatch\n");
9143
	}
9144 9145
}

9146 9147 9148 9149 9150 9151 9152 9153 9154
void
intel_modeset_check_state(struct drm_device *dev)
{
	check_connector_state(dev);
	check_encoder_state(dev);
	check_crtc_state(dev);
	check_shared_dpll_state(dev);
}

9155 9156 9157 9158 9159 9160 9161
void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				     int dotclock)
{
	/*
	 * FDI already provided one idea for the dotclock.
	 * Yell if the encoder disagrees.
	 */
9162
	WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
9163
	     "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
9164
	     pipe_config->adjusted_mode.crtc_clock, dotclock);
9165 9166
}

9167 9168 9169
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
9170 9171
{
	struct drm_device *dev = crtc->dev;
9172
	drm_i915_private_t *dev_priv = dev->dev_private;
9173 9174
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
9175 9176
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
9177
	int ret = 0;
9178

D
Daniel Vetter 已提交
9179
	saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
9180 9181
	if (!saved_mode)
		return -ENOMEM;
9182
	saved_hwmode = saved_mode + 1;
9183

9184
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
9185 9186
				     &prepare_pipes, &disable_pipes);

9187 9188
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
9189

9190 9191 9192 9193 9194 9195
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
9196
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
9197 9198 9199 9200
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

9201
			goto out;
9202
		}
9203 9204
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
9205
	}
9206

9207 9208 9209
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

9210 9211 9212 9213
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
9214

9215 9216
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
9217
	 */
9218
	if (modeset_pipes) {
9219
		crtc->mode = *mode;
9220 9221 9222 9223
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
9224

9225 9226 9227
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
9228

9229 9230 9231
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

9232 9233
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
9234
	 */
9235
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
9236 9237 9238 9239
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
9240 9241 9242
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
9243 9244
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
9245

9246 9247
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
9248
		crtc->hwmode = pipe_config->adjusted_mode;
9249

9250 9251 9252 9253 9254 9255
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
9256 9257 9258

	/* FIXME: add subpixel order */
done:
9259
	if (ret && crtc->enabled) {
9260 9261
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
9262 9263
	}

9264
out:
9265
	kfree(pipe_config);
9266
	kfree(saved_mode);
9267
	return ret;
9268 9269
}

9270 9271 9272
static int intel_set_mode(struct drm_crtc *crtc,
			  struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *fb)
9273 9274 9275 9276 9277 9278 9279 9280 9281 9282 9283
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

9284 9285 9286 9287 9288
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

9289 9290
#undef for_each_intel_crtc_masked

9291 9292 9293 9294 9295
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

9296 9297
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
9298 9299 9300
	kfree(config);
}

9301 9302 9303 9304 9305 9306 9307
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

9308 9309 9310 9311
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
9312 9313
		return -ENOMEM;

9314 9315 9316 9317
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
9318 9319 9320 9321 9322 9323 9324 9325
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
9326
		config->save_encoder_crtcs[count++] = encoder->crtc;
9327 9328 9329 9330
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9331
		config->save_connector_encoders[count++] = connector->encoder;
9332 9333 9334 9335 9336 9337 9338 9339
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
9340 9341
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9342 9343 9344
	int count;

	count = 0;
9345 9346 9347
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
9348 9349 9350
	}

	count = 0;
9351 9352 9353
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
9354 9355 9356
	}
}

9357
static bool
9358
is_crtc_connector_off(struct drm_mode_set *set)
9359 9360 9361
{
	int i;

9362 9363 9364 9365 9366 9367 9368 9369 9370 9371
	if (set->num_connectors == 0)
		return false;

	if (WARN_ON(set->connectors == NULL))
		return false;

	for (i = 0; i < set->num_connectors; i++)
		if (set->connectors[i]->encoder &&
		    set->connectors[i]->encoder->crtc == set->crtc &&
		    set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
9372 9373 9374 9375 9376
			return true;

	return false;
}

9377 9378 9379 9380 9381 9382 9383
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
9384 9385
	if (is_crtc_connector_off(set)) {
		config->mode_changed = true;
9386
	} else if (set->crtc->fb != set->fb) {
9387 9388
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
9389 9390 9391 9392 9393 9394 9395 9396 9397 9398
			struct intel_crtc *intel_crtc =
				to_intel_crtc(set->crtc);

			if (intel_crtc->active && i915_fastboot) {
				DRM_DEBUG_KMS("crtc has no fb, will flip\n");
				config->fb_changed = true;
			} else {
				DRM_DEBUG_KMS("inactive crtc, full mode set\n");
				config->mode_changed = true;
			}
9399 9400
		} else if (set->fb == NULL) {
			config->mode_changed = true;
9401 9402
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
9403
			config->mode_changed = true;
9404
		} else {
9405
			config->fb_changed = true;
9406
		}
9407 9408
	}

9409
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
9410 9411 9412 9413 9414 9415 9416 9417
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
9418 9419 9420

	DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
			set->crtc->base.id, config->mode_changed, config->fb_changed);
9421 9422
}

9423
static int
9424 9425 9426
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
9427
{
9428
	struct drm_crtc *new_crtc;
9429 9430
	struct intel_connector *connector;
	struct intel_encoder *encoder;
9431
	int ro;
9432

9433
	/* The upper layers ensure that we either disable a crtc or have a list
9434 9435 9436 9437 9438 9439 9440 9441
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
9442
		for (ro = 0; ro < set->num_connectors; ro++) {
9443 9444
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
9445 9446 9447 9448
				break;
			}
		}

9449 9450 9451 9452 9453 9454 9455 9456 9457 9458 9459 9460 9461 9462 9463
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
9464
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
9465
			config->mode_changed = true;
9466 9467
		}
	}
9468
	/* connector->new_encoder is now updated for all connectors. */
9469

9470 9471 9472 9473
	/* Update crtc of enabled connectors. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
9474 9475
			continue;

9476
		new_crtc = connector->new_encoder->base.crtc;
9477 9478

		for (ro = 0; ro < set->num_connectors; ro++) {
9479
			if (set->connectors[ro] == &connector->base)
9480 9481 9482 9483
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
9484 9485
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
9486
			return -EINVAL;
9487
		}
9488 9489 9490 9491 9492 9493 9494 9495 9496 9497 9498 9499 9500 9501 9502 9503 9504 9505 9506 9507 9508 9509 9510 9511 9512
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
9513
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
9514
			config->mode_changed = true;
9515 9516
		}
	}
9517
	/* Now we've also updated encoder->new_crtc for all encoders. */
9518

9519 9520 9521 9522 9523 9524 9525 9526 9527 9528
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

9529 9530 9531
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
9532

9533 9534 9535
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
9536

9537 9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558 9559 9560 9561 9562 9563 9564 9565 9566 9567
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

9568
	ret = intel_modeset_stage_output_state(dev, set, config);
9569 9570 9571
	if (ret)
		goto fail;

9572
	if (config->mode_changed) {
9573 9574
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
9575
	} else if (config->fb_changed) {
9576 9577
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
9578
		ret = intel_pipe_set_base(set->crtc,
9579
					  set->x, set->y, set->fb);
9580 9581
	}

9582
	if (ret) {
9583 9584
		DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
			      set->crtc->base.id, ret);
9585
fail:
9586
		intel_set_config_restore_state(dev, config);
9587

9588 9589 9590 9591 9592 9593
		/* Try to restore the config */
		if (config->mode_changed &&
		    intel_set_mode(save_set.crtc, save_set.mode,
				   save_set.x, save_set.y, save_set.fb))
			DRM_ERROR("failed to restore config after modeset failure\n");
	}
9594

9595 9596
out_config:
	intel_set_config_free(config);
9597 9598
	return ret;
}
9599 9600 9601 9602 9603

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
9604
	.set_config = intel_crtc_set_config,
9605 9606 9607 9608
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
9609 9610
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
9611
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
9612 9613 9614
		intel_ddi_pll_init(dev);
}

9615 9616 9617
static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
				      struct intel_shared_dpll *pll,
				      struct intel_dpll_hw_state *hw_state)
9618
{
9619
	uint32_t val;
9620

9621
	val = I915_READ(PCH_DPLL(pll->id));
9622 9623 9624
	hw_state->dpll = val;
	hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
	hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
9625 9626 9627 9628

	return val & DPLL_VCO_ENABLE;
}

9629 9630 9631 9632 9633 9634 9635
static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
				  struct intel_shared_dpll *pll)
{
	I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
	I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
}

9636 9637 9638 9639 9640 9641
static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
				struct intel_shared_dpll *pll)
{
	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

9642 9643 9644 9645 9646 9647 9648 9649 9650 9651 9652 9653 9654
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(PCH_DPLL(pll->id));
	udelay(150);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
	POSTING_READ(PCH_DPLL(pll->id));
9655 9656 9657 9658 9659 9660 9661 9662 9663 9664 9665 9666 9667
	udelay(200);
}

static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
				 struct intel_shared_dpll *pll)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;

	/* Make sure no transcoder isn't still depending on us. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (intel_crtc_to_shared_dpll(crtc) == pll)
			assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9668 9669
	}

9670 9671
	I915_WRITE(PCH_DPLL(pll->id), 0);
	POSTING_READ(PCH_DPLL(pll->id));
9672 9673 9674
	udelay(200);
}

9675 9676 9677 9678 9679
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

9680
static void ibx_pch_dpll_init(struct drm_device *dev)
9681
{
9682
	struct drm_i915_private *dev_priv = dev->dev_private;
9683 9684
	int i;

9685
	dev_priv->num_shared_dpll = 2;
9686

D
Daniel Vetter 已提交
9687
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9688 9689
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
9690
		dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
9691 9692
		dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
		dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
9693 9694
		dev_priv->shared_dplls[i].get_hw_state =
			ibx_pch_dpll_get_hw_state;
9695 9696 9697
	}
}

9698 9699
static void intel_shared_dpll_init(struct drm_device *dev)
{
9700
	struct drm_i915_private *dev_priv = dev->dev_private;
9701 9702 9703 9704 9705 9706 9707 9708 9709 9710 9711

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
	DRM_DEBUG_KMS("%i shared PLLs initialized\n",
		      dev_priv->num_shared_dpll);
}

9712
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
9713
{
J
Jesse Barnes 已提交
9714
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
9715 9716 9717
	struct intel_crtc *intel_crtc;
	int i;

D
Daniel Vetter 已提交
9718
	intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
J
Jesse Barnes 已提交
9719 9720 9721 9722 9723 9724 9725 9726 9727 9728 9729 9730
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

9731 9732 9733
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
9734
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
9735
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
9736
		intel_crtc->plane = !pipe;
9737 9738
	}

J
Jesse Barnes 已提交
9739 9740 9741 9742 9743
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
9744 9745 9746
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

9747
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
9748
				struct drm_file *file)
9749 9750
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
9751 9752
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
9753

9754 9755
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
9756

9757 9758
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
9759

9760
	if (!drmmode_obj) {
9761 9762 9763 9764
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

9765 9766
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
9767

9768
	return 0;
9769 9770
}

9771
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
9772
{
9773 9774
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
9775 9776 9777
	int index_mask = 0;
	int entry = 0;

9778 9779 9780 9781
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
9782
			index_mask |= (1 << entry);
9783 9784 9785 9786 9787

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
9788 9789
		entry++;
	}
9790

J
Jesse Barnes 已提交
9791 9792 9793
	return index_mask;
}

9794 9795 9796 9797 9798 9799 9800 9801 9802 9803 9804 9805 9806 9807 9808 9809 9810
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
9811 9812
static void intel_setup_outputs(struct drm_device *dev)
{
9813
	struct drm_i915_private *dev_priv = dev->dev_private;
9814
	struct intel_encoder *encoder;
9815
	bool dpd_is_edp = false;
J
Jesse Barnes 已提交
9816

9817
	intel_lvds_init(dev);
J
Jesse Barnes 已提交
9818

9819
	if (!IS_ULT(dev))
9820
		intel_crt_init(dev);
9821

P
Paulo Zanoni 已提交
9822
	if (HAS_DDI(dev)) {
9823 9824 9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840 9841
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
9842
		int found;
9843 9844 9845 9846
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
9847

9848
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
9849
			/* PCH SDVOB multiplex with HDMIB */
9850
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
9851
			if (!found)
9852
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
9853
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
9854
				intel_dp_init(dev, PCH_DP_B, PORT_B);
9855 9856
		}

9857
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
9858
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
9859

9860
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
9861
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
9862

9863
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
9864
			intel_dp_init(dev, PCH_DP_C, PORT_C);
9865

9866
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
9867
			intel_dp_init(dev, PCH_DP_D, PORT_D);
9868
	} else if (IS_VALLEYVIEW(dev)) {
9869
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
9870 9871 9872 9873 9874 9875 9876
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
					PORT_C);
			if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
					      PORT_C);
		}
9877

9878
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
9879 9880
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
9881 9882
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
9883
		}
9884 9885

		intel_dsi_init(dev);
9886
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
9887
		bool found = false;
9888

9889
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
9890
			DRM_DEBUG_KMS("probing SDVOB\n");
9891
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
9892 9893
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
9894
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
9895
			}
9896

9897
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
9898
				intel_dp_init(dev, DP_B, PORT_B);
9899
		}
9900 9901 9902

		/* Before G4X SDVOC doesn't have its own detect register */

9903
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
9904
			DRM_DEBUG_KMS("probing SDVOC\n");
9905
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
9906
		}
9907

9908
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
9909

9910 9911
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
9912
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
9913
			}
9914
			if (SUPPORTS_INTEGRATED_DP(dev))
9915
				intel_dp_init(dev, DP_C, PORT_C);
9916
		}
9917

9918
		if (SUPPORTS_INTEGRATED_DP(dev) &&
9919
		    (I915_READ(DP_D) & DP_DETECTED))
9920
			intel_dp_init(dev, DP_D, PORT_D);
9921
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
9922 9923
		intel_dvo_init(dev);

9924
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
9925 9926
		intel_tv_init(dev);

9927 9928 9929
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
9930
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
9931
	}
9932

P
Paulo Zanoni 已提交
9933
	intel_init_pch_refclk(dev);
9934 9935

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
9936 9937
}

9938 9939 9940 9941 9942 9943
void intel_framebuffer_fini(struct intel_framebuffer *fb)
{
	drm_framebuffer_cleanup(&fb->base);
	drm_gem_object_unreference_unlocked(&fb->obj->base);
}

J
Jesse Barnes 已提交
9944 9945 9946 9947
static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

9948
	intel_framebuffer_fini(intel_fb);
J
Jesse Barnes 已提交
9949 9950 9951 9952
	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
9953
						struct drm_file *file,
J
Jesse Barnes 已提交
9954 9955 9956
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9957
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
9958

9959
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
9960 9961 9962 9963 9964 9965 9966
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

9967 9968
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
9969
			   struct drm_mode_fb_cmd2 *mode_cmd,
9970
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
9971
{
9972
	int pitch_limit;
J
Jesse Barnes 已提交
9973 9974
	int ret;

9975 9976
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
9977
		return -EINVAL;
9978
	}
9979

9980 9981 9982
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
9983
		return -EINVAL;
9984
	}
9985

9986 9987 9988 9989 9990 9991 9992 9993 9994 9995 9996 9997 9998 9999 10000 10001 10002 10003 10004 10005
	if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
		pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 4) {
		if (obj->tiling_mode)
			pitch_limit = 16*1024;
		else
			pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 3) {
		if (obj->tiling_mode)
			pitch_limit = 8*1024;
		else
			pitch_limit = 16*1024;
	} else
		/* XXX DSPC is limited to 4k tiled */
		pitch_limit = 8*1024;

	if (mode_cmd->pitches[0] > pitch_limit) {
		DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
			  obj->tiling_mode ? "tiled" : "linear",
			  mode_cmd->pitches[0], pitch_limit);
10006
		return -EINVAL;
10007
	}
10008 10009

	if (obj->tiling_mode != I915_TILING_NONE &&
10010 10011 10012
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
10013
		return -EINVAL;
10014
	}
10015

10016
	/* Reject formats not supported by any plane early. */
10017
	switch (mode_cmd->pixel_format) {
10018
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
10019 10020 10021
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
10022 10023 10024
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
10025
		if (INTEL_INFO(dev)->gen > 3) {
10026 10027
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10028
			return -EINVAL;
10029
		}
10030 10031 10032
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
10033 10034
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
10035 10036
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
10037
		if (INTEL_INFO(dev)->gen < 4) {
10038 10039
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10040
			return -EINVAL;
10041
		}
10042
		break;
V
Ville Syrjälä 已提交
10043 10044 10045 10046
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
10047
		if (INTEL_INFO(dev)->gen < 5) {
10048 10049
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10050
			return -EINVAL;
10051
		}
10052 10053
		break;
	default:
10054 10055
		DRM_DEBUG("unsupported pixel format: %s\n",
			  drm_get_format_name(mode_cmd->pixel_format));
10056 10057 10058
		return -EINVAL;
	}

10059 10060 10061 10062
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

10063 10064 10065
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
10066 10067 10068 10069 10070 10071 10072 10073 10074 10075 10076 10077
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
10078
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
10079
{
10080
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
10081

10082 10083
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
10084
	if (&obj->base == NULL)
10085
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
10086

10087
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
10088 10089 10090 10091
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
10092
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
10093 10094
};

10095 10096 10097 10098 10099
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

10100 10101 10102 10103 10104 10105 10106 10107 10108
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
10109
	if (HAS_DDI(dev)) {
10110
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
10111
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
10112 10113
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
10114
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
10115 10116
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
10117
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
10118
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
10119 10120
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
10121
		dev_priv->display.off = ironlake_crtc_off;
10122
		dev_priv->display.update_plane = ironlake_update_plane;
10123 10124 10125 10126 10127 10128 10129
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
10130
	} else {
10131
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10132
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10133 10134
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
10135
		dev_priv->display.off = i9xx_crtc_off;
10136
		dev_priv->display.update_plane = i9xx_update_plane;
10137
	}
10138 10139

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
10140 10141 10142 10143
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
10144 10145 10146 10147 10148
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
10149
	else if (IS_I945GM(dev) || IS_845G(dev))
10150 10151
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
10152 10153 10154
	else if (IS_PINEVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			pnv_get_display_clock_speed;
10155 10156 10157 10158 10159 10160
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
10161
	else if (IS_I85X(dev))
10162 10163 10164 10165 10166 10167
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

10168
	if (HAS_PCH_SPLIT(dev)) {
10169
		if (IS_GEN5(dev)) {
10170
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
10171
			dev_priv->display.write_eld = ironlake_write_eld;
10172
		} else if (IS_GEN6(dev)) {
10173
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
10174
			dev_priv->display.write_eld = ironlake_write_eld;
10175 10176 10177
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
10178
			dev_priv->display.write_eld = ironlake_write_eld;
10179 10180
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
10181 10182
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
10183
			dev_priv->display.write_eld = haswell_write_eld;
10184 10185
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
10186
		}
10187
	} else if (IS_G4X(dev)) {
10188
		dev_priv->display.write_eld = g4x_write_eld;
10189
	}
10190 10191 10192 10193 10194 10195 10196 10197 10198 10199 10200 10201 10202 10203 10204 10205 10206 10207 10208 10209 10210

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
10211 10212 10213
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
10214
	}
10215 10216
}

10217 10218 10219 10220 10221
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
10222
static void quirk_pipea_force(struct drm_device *dev)
10223 10224 10225 10226
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
10227
	DRM_INFO("applying pipe a force quirk\n");
10228 10229
}

10230 10231 10232 10233 10234 10235 10236
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
10237
	DRM_INFO("applying lvds SSC disable quirk\n");
10238 10239
}

10240
/*
10241 10242
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
10243 10244 10245 10246 10247
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
10248
	DRM_INFO("applying inverted panel brightness quirk\n");
10249 10250
}

10251 10252 10253 10254 10255 10256 10257 10258 10259 10260 10261
/*
 * Some machines (Dell XPS13) suffer broken backlight controls if
 * BLM_PCH_PWM_ENABLE is set.
 */
static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
	DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
}

10262 10263 10264 10265 10266 10267 10268
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

10269 10270 10271 10272 10273 10274 10275 10276 10277 10278 10279 10280 10281 10282 10283 10284 10285 10286 10287 10288 10289 10290 10291 10292 10293 10294 10295 10296
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

10297
static struct intel_quirk intel_quirks[] = {
10298
	/* HP Mini needs pipe A force quirk (LP: #322104) */
10299
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
10300 10301 10302 10303 10304 10305 10306

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

10307
	/* 830/845 need to leave pipe A & dpll A up */
10308
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
10309
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
10310 10311 10312

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
10313 10314 10315

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
10316

10317 10318 10319 10320 10321
	/*
	 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
	 * seem to use inverted backlight PWM.
	 */
	{ 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
10322 10323 10324 10325 10326

	/* Dell XPS13 HD Sandy Bridge */
	{ 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
	/* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
	{ 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
10327 10328 10329 10330 10331 10332 10333 10334 10335 10336 10337 10338 10339 10340 10341 10342 10343
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
10344 10345 10346 10347
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
10348 10349
}

10350 10351 10352 10353 10354
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
10355
	u32 vga_reg = i915_vgacntrl_reg(dev);
10356 10357

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10358
	outb(SR01, VGA_SR_INDEX);
10359 10360 10361 10362 10363 10364 10365 10366 10367
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

10368
static void i915_enable_vga_mem(struct drm_device *dev)
10369 10370 10371 10372 10373 10374 10375 10376 10377 10378 10379 10380 10381
{
	/* Enable VGA memory on Intel HD */
	if (HAS_PCH_SPLIT(dev)) {
		vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
		outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
		vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
						   VGA_RSRC_LEGACY_MEM |
						   VGA_RSRC_NORMAL_IO |
						   VGA_RSRC_NORMAL_MEM);
		vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	}
}

10382 10383 10384 10385 10386 10387 10388 10389 10390 10391 10392 10393 10394
void i915_disable_vga_mem(struct drm_device *dev)
{
	/* Disable VGA memory on Intel HD */
	if (HAS_PCH_SPLIT(dev)) {
		vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
		outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
		vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
						   VGA_RSRC_NORMAL_IO |
						   VGA_RSRC_NORMAL_MEM);
		vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	}
}

10395 10396
void intel_modeset_init_hw(struct drm_device *dev)
{
10397 10398
	struct drm_i915_private *dev_priv = dev->dev_private;

10399 10400
	intel_prepare_ddi(dev);

10401 10402
	intel_init_clock_gating(dev);

10403 10404 10405 10406 10407
	/* Enable the CRI clock source so we can get at the display */
	if (IS_VALLEYVIEW(dev))
		I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
			   DPLL_INTEGRATED_CRI_CLK_VLV);

10408 10409
	intel_init_dpio(dev);

10410
	mutex_lock(&dev->struct_mutex);
10411
	intel_enable_gt_powersave(dev);
10412
	mutex_unlock(&dev->struct_mutex);
10413 10414
}

10415 10416 10417 10418 10419
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
10420 10421
void intel_modeset_init(struct drm_device *dev)
{
10422
	struct drm_i915_private *dev_priv = dev->dev_private;
10423
	int i, j, ret;
J
Jesse Barnes 已提交
10424 10425 10426 10427 10428 10429

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

10430 10431 10432
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

10433
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
10434

10435 10436
	intel_init_quirks(dev);

10437 10438
	intel_init_pm(dev);

B
Ben Widawsky 已提交
10439 10440 10441
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

10442 10443
	intel_init_display(dev);

10444 10445 10446 10447
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
10448 10449
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
10450
	} else {
10451 10452
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
10453
	}
B
Ben Widawsky 已提交
10454
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
10455

10456
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
10457 10458
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
10459

10460
	for_each_pipe(i) {
J
Jesse Barnes 已提交
10461
		intel_crtc_init(dev, i);
10462 10463 10464
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
10465 10466
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
10467
		}
J
Jesse Barnes 已提交
10468 10469
	}

P
Paulo Zanoni 已提交
10470
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
10471
	intel_shared_dpll_init(dev);
10472

10473 10474
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
10475
	intel_setup_outputs(dev);
10476 10477 10478

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
10479 10480
}

10481 10482 10483 10484 10485 10486 10487 10488 10489
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

10490 10491 10492 10493 10494 10495 10496 10497 10498 10499 10500 10501 10502 10503 10504 10505 10506 10507 10508 10509 10510 10511 10512 10513
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

10514

10515 10516
}

10517 10518 10519
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
10520 10521
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
10522 10523
	u32 reg, val;

10524
	if (INTEL_INFO(dev)->num_pipes == 1)
10525 10526 10527 10528 10529 10530 10531 10532 10533 10534 10535 10536
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

10537 10538 10539 10540
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
10541
	u32 reg;
10542 10543

	/* Clear any frame start delays used for debugging left by the BIOS */
10544
	reg = PIPECONF(crtc->config.cpu_transcoder);
10545 10546 10547
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
10548 10549 10550
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
10551 10552 10553 10554 10555 10556 10557 10558 10559 10560 10561 10562 10563 10564 10565 10566 10567 10568 10569 10570 10571 10572 10573 10574 10575 10576 10577
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

10578 10579 10580 10581 10582 10583 10584 10585 10586
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

10587 10588 10589 10590 10591 10592 10593 10594 10595 10596 10597 10598 10599 10600 10601 10602 10603 10604 10605 10606 10607 10608 10609 10610 10611 10612 10613 10614 10615 10616 10617 10618 10619 10620 10621 10622 10623 10624 10625 10626 10627 10628 10629 10630 10631 10632 10633 10634 10635 10636 10637 10638 10639 10640 10641 10642 10643 10644 10645 10646 10647 10648 10649 10650 10651 10652 10653 10654 10655 10656 10657 10658 10659 10660
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

10661
void i915_redisable_vga(struct drm_device *dev)
10662 10663
{
	struct drm_i915_private *dev_priv = dev->dev_private;
10664
	u32 vga_reg = i915_vgacntrl_reg(dev);
10665

10666 10667 10668 10669 10670 10671 10672 10673
	/* This function can be called both from intel_modeset_setup_hw_state or
	 * at a very early point in our resume sequence, where the power well
	 * structures are not yet restored. Since this function is at a very
	 * paranoid "someone might have enabled VGA while we were not looking"
	 * level, just check if the power well is enabled instead of trying to
	 * follow the "don't touch the power well if we don't need it" policy
	 * the rest of the driver uses. */
	if (HAS_POWER_WELL(dev) &&
10674
	    (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
10675 10676
		return;

10677 10678
	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
10679
		i915_disable_vga(dev);
10680
		i915_disable_vga_mem(dev);
10681 10682 10683
	}
}

10684
static void intel_modeset_readout_hw_state(struct drm_device *dev)
10685 10686 10687 10688 10689 10690
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
10691
	int i;
10692

10693 10694
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
10695
		memset(&crtc->config, 0, sizeof(crtc->config));
10696

10697 10698
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
10699 10700 10701 10702 10703 10704 10705 10706

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

10707
	/* FIXME: Smash this into the new shared dpll infrastructure. */
P
Paulo Zanoni 已提交
10708
	if (HAS_DDI(dev))
10709 10710
		intel_ddi_setup_hw_pll_state(dev);

10711 10712 10713 10714 10715 10716 10717 10718 10719 10720 10721 10722
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
		pll->active = 0;
		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				pll->active++;
		}
		pll->refcount = pll->active;

10723 10724
		DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
			      pll->name, pll->refcount, pll->on);
10725 10726
	}

10727 10728 10729 10730 10731
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
10732 10733
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
10734
			if (encoder->get_config)
10735
				encoder->get_config(encoder, &crtc->config);
10736 10737 10738 10739 10740 10741 10742 10743 10744 10745 10746 10747 10748 10749 10750 10751 10752 10753 10754 10755 10756 10757 10758 10759 10760 10761 10762
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}
10763 10764 10765 10766 10767 10768 10769 10770 10771 10772 10773
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
10774
	int i;
10775 10776

	intel_modeset_readout_hw_state(dev);
10777

10778 10779 10780 10781 10782 10783 10784 10785 10786 10787 10788 10789 10790 10791 10792 10793
	/*
	 * Now that we have the config, copy it to each CRTC struct
	 * Note that this could go away if we move to using crtc_config
	 * checking everywhere.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (crtc->active && i915_fastboot) {
			intel_crtc_mode_from_pipe_config(crtc, &crtc->config);

			DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
				      crtc->base.base.id);
			drm_mode_debug_printmodeline(&crtc->base.mode);
		}
	}

10794 10795 10796 10797 10798 10799 10800 10801 10802
	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
10803
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
10804
	}
10805

10806 10807 10808 10809 10810 10811 10812 10813 10814 10815 10816 10817
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		if (!pll->on || pll->active)
			continue;

		DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);

		pll->disable(dev_priv, pll);
		pll->on = false;
	}

10818
	if (force_restore) {
10819 10820
		i915_redisable_vga(dev);

10821 10822 10823 10824
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
10825
		for_each_pipe(pipe) {
10826 10827
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
10828 10829 10830

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
10831 10832 10833 10834
		}
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
10835 10836

	intel_modeset_check_state(dev);
10837 10838

	drm_mode_config_reset(dev);
10839 10840 10841 10842
}

void intel_modeset_gem_init(struct drm_device *dev)
{
10843
	intel_modeset_init_hw(dev);
10844 10845

	intel_setup_overlay(dev);
10846

10847
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
10848 10849 10850 10851
}

void intel_modeset_cleanup(struct drm_device *dev)
{
10852 10853
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
10854
	struct drm_connector *connector;
10855

10856 10857 10858 10859 10860 10861 10862 10863 10864 10865 10866
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
10867
	drm_kms_helper_poll_fini(dev);
10868

10869 10870
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
10871 10872
	intel_unregister_dsm_handler();

10873 10874 10875 10876 10877
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

10878
		intel_increase_pllclock(crtc);
10879 10880
	}

10881
	intel_disable_fbc(dev);
10882

10883
	i915_enable_vga_mem(dev);
10884

10885
	intel_disable_gt_powersave(dev);
10886

10887 10888
	ironlake_teardown_rc6(dev);

10889 10890
	mutex_unlock(&dev->struct_mutex);

10891 10892 10893
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

10894 10895 10896
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

10897 10898 10899 10900
	/* destroy the sysfs files before encoders/connectors */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head)
		drm_sysfs_connector_remove(connector);

J
Jesse Barnes 已提交
10901
	drm_mode_config_cleanup(dev);
10902 10903

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
10904 10905
}

10906 10907 10908
/*
 * Return which encoder is currently attached for connector.
 */
10909
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
10910
{
10911 10912
	return &intel_attached_encoder(connector)->base;
}
10913

10914 10915 10916 10917 10918 10919
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
10920
}
10921 10922 10923 10924 10925 10926 10927 10928 10929 10930 10931 10932 10933 10934 10935 10936 10937

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
10938 10939

struct intel_display_error_state {
10940 10941 10942

	u32 power_well_driver;

10943 10944
	int num_transcoders;

10945 10946 10947 10948 10949
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
10950
	} cursor[I915_MAX_PIPES];
10951 10952 10953

	struct intel_pipe_error_state {
		u32 source;
10954
	} pipe[I915_MAX_PIPES];
10955 10956 10957 10958 10959 10960 10961 10962 10963

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
10964
	} plane[I915_MAX_PIPES];
10965 10966 10967 10968 10969 10970 10971 10972 10973 10974 10975 10976 10977

	struct intel_transcoder_error_state {
		enum transcoder cpu_transcoder;

		u32 conf;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} transcoder[4];
10978 10979 10980 10981 10982
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
10983
	drm_i915_private_t *dev_priv = dev->dev_private;
10984
	struct intel_display_error_state *error;
10985 10986 10987 10988 10989 10990
	int transcoders[] = {
		TRANSCODER_A,
		TRANSCODER_B,
		TRANSCODER_C,
		TRANSCODER_EDP,
	};
10991 10992
	int i;

10993 10994 10995
	if (INTEL_INFO(dev)->num_pipes == 0)
		return NULL;

10996 10997 10998 10999
	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

11000 11001 11002
	if (HAS_POWER_WELL(dev))
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

11003
	for_each_pipe(i) {
11004 11005 11006 11007 11008 11009 11010 11011 11012
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
11013 11014 11015

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
11016
		if (INTEL_INFO(dev)->gen <= 3) {
11017
			error->plane[i].size = I915_READ(DSPSIZE(i));
11018 11019
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
11020 11021
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
11022 11023 11024 11025 11026 11027
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].source = I915_READ(PIPESRC(i));
11028 11029 11030 11031 11032 11033 11034 11035 11036 11037 11038 11039 11040 11041 11042 11043 11044 11045
	}

	error->num_transcoders = INTEL_INFO(dev)->num_pipes;
	if (HAS_DDI(dev_priv->dev))
		error->num_transcoders++; /* Account for eDP. */

	for (i = 0; i < error->num_transcoders; i++) {
		enum transcoder cpu_transcoder = transcoders[i];

		error->transcoder[i].cpu_transcoder = cpu_transcoder;

		error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
		error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
11046 11047
	}

11048 11049 11050 11051
	/* In the code above we read the registers without checking if the power
	 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
	 * prevent the next I915_WRITE from detecting it and printing an error
	 * message. */
11052
	intel_uncore_clear_errors(dev);
11053

11054 11055 11056
	return error;
}

11057 11058
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

11059
void
11060
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
11061 11062 11063 11064 11065
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

11066 11067 11068
	if (!error)
		return;

11069
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
11070
	if (HAS_POWER_WELL(dev))
11071
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
11072
			   error->power_well_driver);
11073
	for_each_pipe(i) {
11074 11075 11076 11077 11078 11079
		err_printf(m, "Pipe [%d]:\n", i);
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
11080
		if (INTEL_INFO(dev)->gen <= 3) {
11081 11082
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
11083
		}
P
Paulo Zanoni 已提交
11084
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11085
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
11086
		if (INTEL_INFO(dev)->gen >= 4) {
11087 11088
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
11089 11090
		}

11091 11092 11093 11094
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
11095
	}
11096 11097 11098 11099 11100 11101 11102 11103 11104 11105 11106 11107

	for (i = 0; i < error->num_transcoders; i++) {
		err_printf(m, "  CPU transcoder: %c\n",
			   transcoder_name(error->transcoder[i].cpu_transcoder));
		err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf);
		err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync);
	}
11108
}