intel_display.c 225.3 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
J
Jesse Barnes 已提交
35 36 37 38
#include "drmP.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
39
#include "i915_trace.h"
40
#include "drm_dp_helper.h"
J
Jesse Barnes 已提交
41
#include "drm_crtc_helper.h"
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44 45
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

46
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
47
static void intel_increase_pllclock(struct drm_crtc *crtc);
48
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
49 50

typedef struct {
51 52 53 54 55 56 57 58 59
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
J
Jesse Barnes 已提交
60 61 62
} intel_clock_t;

typedef struct {
63
	int	min, max;
J
Jesse Barnes 已提交
64 65 66
} intel_range_t;

typedef struct {
67 68
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
69 70 71
} intel_p2_t;

#define INTEL_P2_NUM		      2
72 73
typedef struct intel_limit intel_limit_t;
struct intel_limit {
74 75 76
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
	bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
77
			int, int, intel_clock_t *, intel_clock_t *);
78
};
J
Jesse Barnes 已提交
79

J
Jesse Barnes 已提交
80 81 82
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

83 84
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
85 86
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
87 88
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
89 90
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
91

92 93
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
94 95
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
96
static bool
97
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
98 99
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
100

101 102 103 104 105
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);

106 107 108
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
109 110 111 112 113
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
114 115
}

116
static const intel_limit_t intel_limits_i8xx_dvo = {
117 118 119 120 121 122 123 124
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
125 126
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
127
	.find_pll = intel_find_best_PLL,
128 129 130
};

static const intel_limit_t intel_limits_i8xx_lvds = {
131 132 133 134 135 136 137 138
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
139 140
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
141
	.find_pll = intel_find_best_PLL,
142
};
143

144
static const intel_limit_t intel_limits_i9xx_sdvo = {
145 146 147 148 149 150 151 152
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
153 154
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
155
	.find_pll = intel_find_best_PLL,
156 157 158
};

static const intel_limit_t intel_limits_i9xx_lvds = {
159 160 161 162 163 164 165 166
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
167 168
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
169
	.find_pll = intel_find_best_PLL,
170 171
};

172

173
static const intel_limit_t intel_limits_g4x_sdvo = {
174 175 176 177 178 179 180 181 182 183 184
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
185
	},
186
	.find_pll = intel_g4x_find_best_PLL,
187 188 189
};

static const intel_limit_t intel_limits_g4x_hdmi = {
190 191 192 193 194 195 196 197 198 199
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
200
	.find_pll = intel_g4x_find_best_PLL,
201 202 203
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
204 205 206 207 208 209 210 211 212 213
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
214
	},
215
	.find_pll = intel_g4x_find_best_PLL,
216 217 218
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
219 220 221 222 223 224 225 226 227 228
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
229
	},
230
	.find_pll = intel_g4x_find_best_PLL,
231 232 233
};

static const intel_limit_t intel_limits_g4x_display_port = {
234 235 236 237 238 239 240 241 242
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
243
		.p2_slow = 10, .p2_fast = 10 },
244
	.find_pll = intel_find_pll_g4x_dp,
245 246
};

247
static const intel_limit_t intel_limits_pineview_sdvo = {
248 249
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
250
	/* Pineview's Ncounter is a ring counter */
251 252
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
253
	/* Pineview only has one combined m divider, which we treat as m2. */
254 255 256 257
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
258 259
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
260
	.find_pll = intel_find_best_PLL,
261 262
};

263
static const intel_limit_t intel_limits_pineview_lvds = {
264 265 266 267 268 269 270 271
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
272 273
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
274
	.find_pll = intel_find_best_PLL,
275 276
};

277 278 279 280 281
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
282
static const intel_limit_t intel_limits_ironlake_dac = {
283 284 285 286 287 288 289 290 291 292
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
293
	.find_pll = intel_g4x_find_best_PLL,
294 295
};

296
static const intel_limit_t intel_limits_ironlake_single_lvds = {
297 298 299 300 301 302 303 304 305 306
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
307 308 309 310
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
311 312 313 314 315 316 317 318 319 320
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
321 322 323
	.find_pll = intel_g4x_find_best_PLL,
};

324
/* LVDS 100mhz refclk limits. */
325
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
326 327 328 329 330 331 332
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
333
	.p1 = { .min = 2, .max = 8 },
334 335
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
336 337 338 339
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
340 341 342 343 344 345 346
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
347
	.p1 = { .min = 2, .max = 6 },
348 349
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
350 351 352 353
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
354 355 356 357 358 359 360 361 362
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
363
		.p2_slow = 10, .p2_fast = 10 },
364
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
365 366
};

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_hdmi = {
	.dot = { .min = 20000, .max = 165000 },
	.vco = { .min = 5994000, .max = 4000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_dp = {
	.dot = { .min = 162000, .max = 270000 },
	.vco = { .min = 5994000, .max = 4000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

J
Jesse Barnes 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
{
	unsigned long flags;
	u32 val = 0;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO read wait timed out\n");
		goto out_unlock;
	}
	val = I915_READ(DPIO_DATA);

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
	return val;
}

434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
			     u32 val)
{
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_DATA, val);
	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
		DRM_ERROR("DPIO write wait timed out\n");

out_unlock:
       spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
}

J
Jesse Barnes 已提交
456 457 458 459 460 461 462 463 464 465 466
static void vlv_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Reset the DPIO config */
	I915_WRITE(DPIO_CTL, 0);
	POSTING_READ(DPIO_CTL);
	I915_WRITE(DPIO_CTL, 1);
	POSTING_READ(DPIO_CTL);
}

467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
{
	DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
	return 1;
}

static const struct dmi_system_id intel_dual_link_lvds[] = {
	{
		.callback = intel_dual_link_lvds_callback,
		.ident = "Apple MacBook Pro (Core i5/i7 Series)",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
		},
	},
	{ }	/* terminating entry */
};

485 486 487 488 489
static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
			      unsigned int reg)
{
	unsigned int val;

490 491 492 493
	/* use the module option value if specified */
	if (i915_lvds_channel_mode > 0)
		return i915_lvds_channel_mode == 2;

494 495 496
	if (dmi_check_system(intel_dual_link_lvds))
		return true;

497 498 499 500 501 502 503 504 505
	if (dev_priv->lvds_val)
		val = dev_priv->lvds_val;
	else {
		/* BIOS should set the proper LVDS register value at boot, but
		 * in reality, it doesn't set the value when the lid is closed;
		 * we need to check "the value to be set" in VBT when LVDS
		 * register is uninitialized.
		 */
		val = I915_READ(reg);
506
		if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
507 508 509 510 511 512
			val = dev_priv->bios_lvds_val;
		dev_priv->lvds_val = val;
	}
	return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
}

513 514
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
515
{
516 517
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
518
	const intel_limit_t *limit;
519 520

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
521
		if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
522
			/* LVDS dual channel */
523
			if (refclk == 100000)
524 525 526 527
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
528
			if (refclk == 100000)
529 530 531 532 533
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
534 535
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
536
	else
537
		limit = &intel_limits_ironlake_dac;
538 539 540 541

	return limit;
}

542 543 544 545 546 547 548
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
549
		if (is_dual_link_lvds(dev_priv, LVDS))
550
			/* LVDS with dual channel */
551
			limit = &intel_limits_g4x_dual_channel_lvds;
552 553
		else
			/* LVDS with dual channel */
554
			limit = &intel_limits_g4x_single_channel_lvds;
555 556
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
557
		limit = &intel_limits_g4x_hdmi;
558
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
559
		limit = &intel_limits_g4x_sdvo;
560
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
561
		limit = &intel_limits_g4x_display_port;
562
	} else /* The option is for other outputs */
563
		limit = &intel_limits_i9xx_sdvo;
564 565 566 567

	return limit;
}

568
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
569 570 571 572
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

573
	if (HAS_PCH_SPLIT(dev))
574
		limit = intel_ironlake_limit(crtc, refclk);
575
	else if (IS_G4X(dev)) {
576
		limit = intel_g4x_limit(crtc);
577
	} else if (IS_PINEVIEW(dev)) {
578
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
579
			limit = &intel_limits_pineview_lvds;
580
		else
581
			limit = &intel_limits_pineview_sdvo;
582 583 584 585 586 587 588
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
589 590 591 592 593
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
594 595
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
596
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
597
		else
598
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
599 600 601 602
	}
	return limit;
}

603 604
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
605
{
606 607 608 609 610 611 612 613
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
614 615
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
616 617
		return;
	}
J
Jesse Barnes 已提交
618 619 620 621 622 623 624 625 626
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
627
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
628
{
629 630 631
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

632 633
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
634 635 636
			return true;

	return false;
J
Jesse Barnes 已提交
637 638
}

639
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
640 641 642 643 644
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

645 646 647
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
648 649
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
650
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
651
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
652
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
653
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
654
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
655
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
656
		INTELPllInvalid("m1 out of range\n");
657
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
658
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
659
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
660
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
661
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
662
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
663
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
664
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
665 666 667 668
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
669
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
670 671 672 673

	return true;
}

674 675
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
676 677
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
678

J
Jesse Barnes 已提交
679 680 681 682 683 684
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

685
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
686
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
687 688 689 690 691 692
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
693
		if (is_dual_link_lvds(dev_priv, LVDS))
J
Jesse Barnes 已提交
694 695 696 697 698 699 700 701 702 703
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

704
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
705

706 707 708 709
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
710 711
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
712 713 714 715 716
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
717 718
					int this_err;

719
					intel_clock(dev, refclk, &clock);
720 721
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
722
						continue;
723 724 725
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
726 727 728 729 730 731 732 733 734 735 736 737 738 739

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

740 741
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
742 743
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
744 745 746 747 748 749
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
750 751
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
752 753 754
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
755 756
		int lvds_reg;

757
		if (HAS_PCH_SPLIT(dev))
758 759 760 761
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
762 763 764 765 766 767 768 769 770 771 772 773 774
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
775
	/* based on hardware requirement, prefer smaller n to precision */
776
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
777
		/* based on hardware requirement, prefere larger m1,m2 */
778 779 780 781 782 783 784 785
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

786
					intel_clock(dev, refclk, &clock);
787 788
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
789
						continue;
790 791 792
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
793 794

					this_err = abs(clock.dot - target);
795 796 797 798 799 800 801 802 803 804
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
805 806 807
	return found;
}

808
static bool
809
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
810 811
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
812 813 814
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
815

816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

834 835 836
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
837 838
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
839
{
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
860
}
861 862 863 864 865 866 867 868 869 870 871
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

872
	flag = 0;
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
929

930 931 932 933 934 935 936 937 938 939 940
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

941 942 943 944 945 946 947 948 949
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
950
{
951
	struct drm_i915_private *dev_priv = dev->dev_private;
952
	int pipestat_reg = PIPESTAT(pipe);
953

954 955 956 957 958
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

975
	/* Wait for vblank interrupt bit to set */
976 977 978
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
979 980 981
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

982 983
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
984 985 986 987 988 989 990
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
991 992 993 994 995 996
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
997
 *
998
 */
999
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
1000 1001
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1002 1003

	if (INTEL_INFO(dev)->gen >= 4) {
1004
		int reg = PIPECONF(pipe);
1005 1006

		/* Wait for the Pipe State to go off */
1007 1008
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
1009
			WARN(1, "pipe_off wait timed out\n");
1010
	} else {
1011
		u32 last_line, line_mask;
1012
		int reg = PIPEDSL(pipe);
1013 1014
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

1015 1016 1017 1018 1019
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

1020 1021
		/* Wait for the display line to settle */
		do {
1022
			last_line = I915_READ(reg) & line_mask;
1023
			mdelay(5);
1024
		} while (((I915_READ(reg) & line_mask) != last_line) &&
1025 1026
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
1027
			WARN(1, "pipe_off wait timed out\n");
1028
	}
J
Jesse Barnes 已提交
1029 1030
}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

1054 1055
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
1056 1057 1058
			   struct intel_pch_pll *pll,
			   struct intel_crtc *crtc,
			   bool state)
1059 1060 1061 1062
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
1063 1064 1065 1066 1067
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

1068 1069
	if (WARN (!pll,
		  "asserting PCH PLL %s with no PLL\n", state_string(state)))
1070 1071
		return;

1072 1073 1074 1075 1076 1077 1078 1079
	val = I915_READ(pll->pll_reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
	     pll->pll_reg, state_string(state), state_string(cur_state), val);

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
1080 1081 1082
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
		cur_state = pll->pll_reg == _PCH_DPLL_B;
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
			  "PLL[%d] not attached to this transcoder %d: %08x\n",
			  cur_state, crtc->pipe, pch_dpll)) {
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
			     "PLL[%d] not %s on this transcoder %d: %08x\n",
			     pll->pll_reg == _PCH_DPLL_B,
			     state_string(state),
			     crtc->pipe,
			     val);
		}
1095
	}
1096
}
1097 1098
#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
1099 1100 1101 1102 1103 1104 1105 1106

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	if (IS_HASWELL(dev_priv->dev)) {
		/* On Haswell, DDI is used instead of FDI_TX_CTL */
		reg = DDI_FUNC_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1131 1132 1133 1134 1135 1136 1137 1138
	if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
			DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
			return;
	} else {
		reg = FDI_RX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_RX_ENABLE);
	}
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1156 1157 1158 1159
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
	if (IS_HASWELL(dev_priv->dev))
		return;

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1171 1172 1173 1174
	if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
		DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
		return;
	}
1175 1176 1177 1178 1179
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1180 1181 1182 1183 1184 1185
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1186
	bool locked = true;
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1206
	     pipe_name(pipe));
1207 1208
}

1209 1210
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1211 1212 1213
{
	int reg;
	u32 val;
1214
	bool cur_state;
1215

1216 1217 1218 1219
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1220 1221
	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1222 1223 1224
	cur_state = !!(val & PIPECONF_ENABLE);
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1225
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1226 1227
}

1228 1229
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1230 1231 1232
{
	int reg;
	u32 val;
1233
	bool cur_state;
1234 1235 1236

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1237 1238 1239 1240
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1241 1242
}

1243 1244 1245
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1246 1247 1248 1249 1250 1251 1252
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1253
	/* Planes are fixed to pipes on ILK+ */
1254 1255 1256 1257 1258 1259
	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1260
		return;
1261
	}
1262

1263 1264 1265 1266 1267 1268 1269
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1270 1271
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1272 1273 1274
	}
}

1275 1276 1277 1278 1279
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1280 1281 1282 1283 1284
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1301 1302 1303
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1304 1305
}

1306 1307
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & PORT_ENABLE) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1371
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1372
				   enum pipe pipe, int reg, u32 port_sel)
1373
{
1374
	u32 val = I915_READ(reg);
1375
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1376
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1377
	     reg, pipe_name(pipe));
1378 1379 1380

	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
	     "IBX PCH dp port still using transcoder B\n");
1381 1382 1383 1384 1385
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1386
	u32 val = I915_READ(reg);
1387
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1388
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1389
	     reg, pipe_name(pipe));
1390 1391 1392

	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
	     "IBX PCH hdmi port still using transcoder B\n");
1393 1394 1395 1396 1397 1398 1399 1400
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1401 1402 1403
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1404 1405 1406

	reg = PCH_ADPA;
	val = I915_READ(reg);
1407
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1408
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1409
	     pipe_name(pipe));
1410 1411 1412

	reg = PCH_LVDS;
	val = I915_READ(reg);
1413
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1414
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1415
	     pipe_name(pipe));
1416 1417 1418 1419 1420 1421

	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
}

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1432 1433
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1434
 */
1435
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1436 1437 1438 1439 1440
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
1441
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1491 1492 1493 1494 1495 1496 1497
/* SBI access */
static void
intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
{
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1498
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
		goto out_unlock;
	}

	I915_WRITE(SBI_ADDR,
			(reg << 16));
	I915_WRITE(SBI_DATA,
			value);
	I915_WRITE(SBI_CTL_STAT,
			SBI_BUSY |
			SBI_CTL_OP_CRWR);

1512
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
		goto out_unlock;
	}

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
}

static u32
intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
{
	unsigned long flags;
1526
	u32 value = 0;
1527 1528

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1529
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
		goto out_unlock;
	}

	I915_WRITE(SBI_ADDR,
			(reg << 16));
	I915_WRITE(SBI_CTL_STAT,
			SBI_BUSY |
			SBI_CTL_OP_CRRD);

1541
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
		goto out_unlock;
	}

	value = I915_READ(SBI_DATA);

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
	return value;
}

1554 1555 1556 1557 1558 1559 1560 1561
/**
 * intel_enable_pch_pll - enable PCH PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1562
static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
1563
{
1564
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1565
	struct intel_pch_pll *pll;
1566 1567 1568
	int reg;
	u32 val;

1569
	/* PCH PLLs only available on ILK, SNB and IVB */
1570
	BUG_ON(dev_priv->info->gen < 5);
1571 1572 1573 1574 1575 1576
	pll = intel_crtc->pch_pll;
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1577 1578 1579 1580

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1581 1582 1583 1584

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1585
	if (pll->active++ && pll->on) {
1586
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1587 1588 1589 1590 1591 1592
		return;
	}

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1593 1594 1595 1596 1597
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1598 1599

	pll->on = true;
1600 1601
}

1602
static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1603
{
1604 1605
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1606
	int reg;
1607
	u32 val;
1608

1609 1610
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1611 1612
	if (pll == NULL)
	       return;
1613

1614 1615
	if (WARN_ON(pll->refcount == 0))
		return;
1616

1617 1618 1619
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1620

1621
	if (WARN_ON(pll->active == 0)) {
1622
		assert_pch_pll_disabled(dev_priv, pll, NULL);
1623 1624 1625
		return;
	}

1626
	if (--pll->active) {
1627
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1628
		return;
1629 1630 1631 1632 1633 1634
	}

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
1635

1636
	reg = pll->pll_reg;
1637 1638 1639 1640 1641
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1642 1643

	pll->on = false;
1644 1645
}

1646 1647 1648 1649
static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	int reg;
1650
	u32 val, pipeconf_val;
1651
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1652 1653 1654 1655 1656

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
1657 1658 1659
	assert_pch_pll_enabled(dev_priv,
			       to_intel_crtc(crtc)->pch_pll,
			       to_intel_crtc(crtc));
1660 1661 1662 1663 1664

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1665 1666 1667 1668
	if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
		DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
		return;
	}
1669 1670
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1671
	pipeconf_val = I915_READ(PIPECONF(pipe));
1672 1673 1674 1675 1676 1677 1678

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
		val &= ~PIPE_BPC_MASK;
1679
		val |= pipeconf_val & PIPE_BPC_MASK;
1680
	}
1681 1682 1683

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1684 1685 1686 1687 1688
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1689 1690 1691
	else
		val |= TRANS_PROGRESSIVE;

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
{
	int reg;
	u32 val;

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1707 1708 1709
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1710 1711 1712 1713 1714 1715
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1716
		DRM_ERROR("failed to disable transcoder %d\n", pipe);
1717 1718
}

1719
/**
1720
 * intel_enable_pipe - enable a pipe, asserting requirements
1721 1722
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1723
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1724 1725 1726 1727 1728 1729 1730 1731 1732
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1733 1734
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
{
	int reg;
	u32 val;

	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1746 1747 1748 1749 1750 1751 1752 1753
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
			assert_fdi_rx_pll_enabled(dev_priv, pipe);
			assert_fdi_tx_pll_enabled(dev_priv, pipe);
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1754 1755 1756

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1757 1758 1759 1760
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1761 1762 1763 1764
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1765
 * intel_disable_pipe - disable a pipe, asserting requirements
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1794 1795 1796 1797
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1798 1799 1800
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1801 1802 1803 1804
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1805
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1806 1807 1808 1809 1810 1811
				      enum plane plane)
{
	I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
	I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
}

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1831 1832 1833 1834
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1835
	intel_flush_display_plane(dev_priv, plane);
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1855 1856 1857 1858
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1859 1860 1861 1862
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1863
static void disable_pch_dp(struct drm_i915_private *dev_priv,
1864
			   enum pipe pipe, int reg, u32 port_sel)
1865 1866
{
	u32 val = I915_READ(reg);
1867
	if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
1868
		DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
1869
		I915_WRITE(reg, val & ~DP_PORT_EN);
1870
	}
1871 1872 1873 1874 1875 1876
}

static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
			     enum pipe pipe, int reg)
{
	u32 val = I915_READ(reg);
1877
	if (hdmi_pipe_enabled(dev_priv, pipe, val)) {
1878 1879
		DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
			      reg, pipe);
1880
		I915_WRITE(reg, val & ~PORT_ENABLE);
1881
	}
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
}

/* Disable any ports connected to this transcoder */
static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	u32 reg, val;

	val = I915_READ(PCH_PP_CONTROL);
	I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);

1893 1894 1895
	disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1896 1897 1898

	reg = PCH_ADPA;
	val = I915_READ(reg);
1899
	if (adpa_pipe_enabled(dev_priv, pipe, val))
1900 1901 1902 1903
		I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);

	reg = PCH_LVDS;
	val = I915_READ(reg);
1904
	if (lvds_pipe_enabled(dev_priv, pipe, val)) {
1905
		DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
		I915_WRITE(reg, val & ~LVDS_PORT_EN);
		POSTING_READ(reg);
		udelay(100);
	}

	disable_pch_hdmi(dev_priv, pipe, HDMIB);
	disable_pch_hdmi(dev_priv, pipe, HDMIC);
	disable_pch_hdmi(dev_priv, pipe, HDMID);
}

1916
int
1917
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1918
			   struct drm_i915_gem_object *obj,
1919
			   struct intel_ring_buffer *pipelined)
1920
{
1921
	struct drm_i915_private *dev_priv = dev->dev_private;
1922 1923 1924
	u32 alignment;
	int ret;

1925
	switch (obj->tiling_mode) {
1926
	case I915_TILING_NONE:
1927 1928
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1929
		else if (INTEL_INFO(dev)->gen >= 4)
1930 1931 1932
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

1946
	dev_priv->mm.interruptible = false;
1947
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1948
	if (ret)
1949
		goto err_interruptible;
1950 1951 1952 1953 1954 1955

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1956
	ret = i915_gem_object_get_fence(obj);
1957 1958
	if (ret)
		goto err_unpin;
1959

1960
	i915_gem_object_pin_fence(obj);
1961

1962
	dev_priv->mm.interruptible = true;
1963
	return 0;
1964 1965 1966

err_unpin:
	i915_gem_object_unpin(obj);
1967 1968
err_interruptible:
	dev_priv->mm.interruptible = true;
1969
	return ret;
1970 1971
}

1972 1973 1974 1975 1976 1977
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
							unsigned int bpp,
							unsigned int pitch)
{
	int tile_rows, tiles;

	tile_rows = *y / 8;
	*y %= 8;
	tiles = *x / (512/bpp);
	*x %= 512/bpp;

	return tile_rows * pitch * 8 + tiles * 4096;
}

1994 1995
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1996 1997 1998 1999 2000
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2001
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2002
	int plane = intel_crtc->plane;
2003
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2004
	u32 dspcntr;
2005
	u32 reg;
J
Jesse Barnes 已提交
2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2019 2020
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth == 15)
			dspcntr |= DISPPLANE_15_16BPP;
		else
			dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		break;
	default:
2038
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
J
Jesse Barnes 已提交
2039 2040
		return -EINVAL;
	}
2041
	if (INTEL_INFO(dev)->gen >= 4) {
2042
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2043 2044 2045 2046 2047
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2048
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2049

2050
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2051

2052 2053 2054 2055 2056 2057 2058
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
			gen4_compute_dspaddr_offset_xtiled(&x, &y,
							   fb->bits_per_pixel / 8,
							   fb->pitches[0]);
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2059
		intel_crtc->dspaddr_offset = linear_offset;
2060
	}
2061 2062 2063

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2064
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2065
	if (INTEL_INFO(dev)->gen >= 4) {
2066 2067
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
2068
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2069
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2070
	} else
2071
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2072
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2073

2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2086
	unsigned long linear_offset;
2087 2088 2089 2090 2091 2092
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2093
	case 2:
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth != 16)
			return -EINVAL;

		dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		if (fb->depth == 24)
			dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		else if (fb->depth == 30)
			dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
		else
			return -EINVAL;
		break;
	default:
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
		return -EINVAL;
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2141
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2142 2143 2144 2145 2146
	intel_crtc->dspaddr_offset =
		gen4_compute_dspaddr_offset_xtiled(&x, &y,
						   fb->bits_per_pixel / 8,
						   fb->pitches[0]);
	linear_offset -= intel_crtc->dspaddr_offset;
2147

2148 2149
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2150
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2151 2152
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2153
	I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2154
	I915_WRITE(DSPLINOFF(plane), linear_offset);
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2168 2169
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2170
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2171

2172
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2173 2174
}

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	wait_event(dev_priv->pending_flip_queue,
		   atomic_read(&dev_priv->mm.wedged) ||
		   atomic_read(&obj->pending_flip) == 0);

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2202
static int
2203
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2204
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2205 2206
{
	struct drm_device *dev = crtc->dev;
2207
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2208 2209
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2210
	struct drm_framebuffer *old_fb;
2211
	int ret;
J
Jesse Barnes 已提交
2212 2213

	/* no fb bound */
2214
	if (!fb) {
2215
		DRM_ERROR("No FB bound\n");
2216 2217 2218
		return 0;
	}

2219 2220 2221 2222
	if(intel_crtc->plane > dev_priv->num_pipe) {
		DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
				intel_crtc->plane,
				dev_priv->num_pipe);
2223
		return -EINVAL;
J
Jesse Barnes 已提交
2224 2225
	}

2226
	mutex_lock(&dev->struct_mutex);
2227
	ret = intel_pin_and_fence_fb_obj(dev,
2228
					 to_intel_framebuffer(fb)->obj,
2229
					 NULL);
2230 2231
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2232
		DRM_ERROR("pin & fence failed\n");
2233 2234
		return ret;
	}
J
Jesse Barnes 已提交
2235

2236 2237
	if (crtc->fb)
		intel_finish_fb(crtc->fb);
2238

2239
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2240
	if (ret) {
2241
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2242
		mutex_unlock(&dev->struct_mutex);
2243
		DRM_ERROR("failed to update base address\n");
2244
		return ret;
J
Jesse Barnes 已提交
2245
	}
2246

2247 2248 2249
	old_fb = crtc->fb;
	crtc->fb = fb;

2250 2251
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2252
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2253
	}
2254

2255
	intel_update_fbc(dev);
2256
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2257 2258

	if (!dev->primary->master)
2259
		return 0;
J
Jesse Barnes 已提交
2260 2261 2262

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
2263
		return 0;
J
Jesse Barnes 已提交
2264

2265
	if (intel_crtc->pipe) {
J
Jesse Barnes 已提交
2266 2267
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
2268 2269 2270
	} else {
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
J
Jesse Barnes 已提交
2271
	}
2272 2273

	return 0;
J
Jesse Barnes 已提交
2274 2275
}

2276
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
2277 2278 2279 2280 2281
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2282
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

2309
	POSTING_READ(DP_A);
2310 2311 2312
	udelay(500);
}

2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2324
	if (IS_IVYBRIDGE(dev)) {
2325 2326
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2327 2328 2329
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2330
	}
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2347 2348 2349 2350 2351

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2352 2353
}

2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags |= FDI_PHASE_SYNC_OVR(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
	flags |= FDI_PHASE_SYNC_EN(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
	POSTING_READ(SOUTH_CHICKEN1);
}

2366 2367 2368 2369 2370 2371 2372
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2373
	int plane = intel_crtc->plane;
2374
	u32 reg, temp, tries;
2375

2376 2377 2378 2379
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2380 2381
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2382 2383
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2384 2385
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2386 2387
	I915_WRITE(reg, temp);
	I915_READ(reg);
2388 2389
	udelay(150);

2390
	/* enable CPU FDI TX and PCH FDI RX */
2391 2392
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2393 2394
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2395 2396
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2397
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2398

2399 2400
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2401 2402
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2403 2404 2405
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2406 2407
	udelay(150);

2408
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2409 2410 2411 2412 2413
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
			   FDI_RX_PHASE_SYNC_POINTER_EN);
	}
2414

2415
	reg = FDI_RX_IIR(pipe);
2416
	for (tries = 0; tries < 5; tries++) {
2417
		temp = I915_READ(reg);
2418 2419 2420 2421
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2422
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2423 2424 2425
			break;
		}
	}
2426
	if (tries == 5)
2427
		DRM_ERROR("FDI train 1 fail!\n");
2428 2429

	/* Train 2 */
2430 2431
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2432 2433
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2434
	I915_WRITE(reg, temp);
2435

2436 2437
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2438 2439
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2440
	I915_WRITE(reg, temp);
2441

2442 2443
	POSTING_READ(reg);
	udelay(150);
2444

2445
	reg = FDI_RX_IIR(pipe);
2446
	for (tries = 0; tries < 5; tries++) {
2447
		temp = I915_READ(reg);
2448 2449 2450
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2451
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2452 2453 2454 2455
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2456
	if (tries == 5)
2457
		DRM_ERROR("FDI train 2 fail!\n");
2458 2459

	DRM_DEBUG_KMS("FDI train done\n");
2460

2461 2462
}

2463
static const int snb_b_fdi_train_param[] = {
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2477
	u32 reg, temp, i, retry;
2478

2479 2480
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2481 2482
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2483 2484
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2485 2486 2487
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2488 2489
	udelay(150);

2490
	/* enable CPU FDI TX and PCH FDI RX */
2491 2492
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2493 2494
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2495 2496 2497 2498 2499
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2500
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2501

2502 2503
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2504 2505 2506 2507 2508 2509 2510
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2511 2512 2513
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2514 2515
	udelay(150);

2516 2517 2518
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2519
	for (i = 0; i < 4; i++) {
2520 2521
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2522 2523
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2524 2525 2526
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2527 2528
		udelay(500);

2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2539
		}
2540 2541
		if (retry < 5)
			break;
2542 2543
	}
	if (i == 4)
2544
		DRM_ERROR("FDI train 1 fail!\n");
2545 2546

	/* Train 2 */
2547 2548
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2549 2550 2551 2552 2553 2554 2555
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2556
	I915_WRITE(reg, temp);
2557

2558 2559
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2560 2561 2562 2563 2564 2565 2566
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2567 2568 2569
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2570 2571
	udelay(150);

2572
	for (i = 0; i < 4; i++) {
2573 2574
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2575 2576
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2577 2578 2579
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2580 2581
		udelay(500);

2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2592
		}
2593 2594
		if (retry < 5)
			break;
2595 2596
	}
	if (i == 4)
2597
		DRM_ERROR("FDI train 2 fail!\n");
2598 2599 2600 2601

	DRM_DEBUG_KMS("FDI train done.\n");
}

2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2631
	temp |= FDI_COMPOSITE_SYNC;
2632 2633 2634 2635 2636 2637 2638
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2639
	temp |= FDI_COMPOSITE_SYNC;
2640 2641 2642 2643 2644
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2645 2646 2647
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2648
	for (i = 0; i < 4; i++) {
2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2690
	for (i = 0; i < 4; i++) {
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2716
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2717
{
2718
	struct drm_device *dev = intel_crtc->base.dev;
2719 2720
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2721
	u32 reg, temp;
J
Jesse Barnes 已提交
2722

2723
	/* Write the TU size bits so error detection works */
2724 2725
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2726

2727
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2728 2729 2730
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2731
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2732 2733 2734 2735
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2736 2737 2738
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2739 2740 2741 2742
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2743 2744
	udelay(200);

2745 2746 2747 2748 2749 2750 2751 2752
	/* On Haswell, the PLL configuration for ports and pipes is handled
	 * separately, as part of DDI setup */
	if (!IS_HASWELL(dev)) {
		/* Enable CPU FDI TX PLL, always on for Ironlake */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		if ((temp & FDI_TX_PLL_ENABLE) == 0) {
			I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2753

2754 2755 2756
			POSTING_READ(reg);
			udelay(100);
		}
2757
	}
2758 2759
}

2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799
static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags &= ~(FDI_PHASE_SYNC_EN(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
	flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
	POSTING_READ(SOUTH_CHICKEN1);
}
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2824 2825
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2826 2827
		I915_WRITE(FDI_RX_CHICKEN(pipe),
			   I915_READ(FDI_RX_CHICKEN(pipe) &
2828
				     ~FDI_RX_PHASE_SYNC_POINTER_EN));
2829 2830
	} else if (HAS_PCH_CPT(dev)) {
		cpt_phase_pointer_disable(dev, pipe);
2831
	}
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2858 2859
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2860
	struct drm_device *dev = crtc->dev;
2861 2862 2863 2864

	if (crtc->fb == NULL)
		return;

2865 2866 2867
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2868 2869
}

2870 2871 2872
static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
2873
	struct intel_encoder *intel_encoder;
2874 2875 2876 2877 2878

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
2879
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2880

2881 2882 2883 2884 2885 2886
		/* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
		 * CPU handles all others */
		if (IS_HASWELL(dev)) {
			/* It is still unclear how this will work on PPT, so throw up a warning */
			WARN_ON(!HAS_PCH_LPT(dev));

2887
			if (intel_encoder->type == INTEL_OUTPUT_ANALOG) {
2888 2889 2890 2891
				DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
				return true;
			} else {
				DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
2892
					      intel_encoder->type);
2893 2894 2895 2896
				return false;
			}
		}

2897
		switch (intel_encoder->type) {
2898
		case INTEL_OUTPUT_EDP:
2899
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
2900 2901 2902 2903 2904 2905 2906 2907
				return false;
			continue;
		}
	}

	return true;
}

2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
				intel_sbi_read(dev_priv, SBI_SSCCTL6) |
					SBI_SSCCTL_DISABLE);

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;

	intel_sbi_write(dev_priv,
			SBI_SSCDIVINTPHASE6,
			temp);

	/* Program SSCAUXDIV */
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
	intel_sbi_write(dev_priv,
			SBI_SSCAUXDIV6,
			temp);


	/* Enable modulator and associated divider */
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
	temp &= ~SBI_SSCCTL_DISABLE;
	intel_sbi_write(dev_priv,
			SBI_SSCCTL6,
			temp);

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
}

2999 3000 3001 3002 3003 3004 3005 3006 3007
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3008 3009 3010 3011 3012
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3013
	u32 reg, temp;
3014

3015 3016
	assert_transcoder_disabled(dev_priv, pipe);

3017
	/* For PCH output, training FDI link */
3018
	dev_priv->display.fdi_link_train(crtc);
3019

3020 3021
	intel_enable_pch_pll(intel_crtc);

3022 3023 3024 3025
	if (HAS_PCH_LPT(dev)) {
		DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
		lpt_program_iclkip(crtc);
	} else if (HAS_PCH_CPT(dev)) {
3026
		u32 sel;
3027

3028
		temp = I915_READ(PCH_DPLL_SEL);
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
3043
		}
3044 3045 3046 3047
		if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
			temp |= sel;
		else
			temp &= ~sel;
3048 3049
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3050

3051 3052
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3053 3054 3055
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
3056

3057 3058 3059
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
3060
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
3061

3062 3063
	if (!IS_HASWELL(dev))
		intel_fdi_normal_train(crtc);
3064

3065 3066
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3067 3068
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3069
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
3070 3071 3072
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3073 3074
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3075 3076
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3077
		temp |= bpc << 9; /* same format but at 11:9 */
3078 3079

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3080
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3081
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3082
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3083 3084 3085

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3086
			temp |= TRANS_DP_PORT_SEL_B;
3087 3088
			break;
		case PCH_DP_C:
3089
			temp |= TRANS_DP_PORT_SEL_C;
3090 3091
			break;
		case PCH_DP_D:
3092
			temp |= TRANS_DP_PORT_SEL_D;
3093 3094 3095
			break;
		default:
			DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
3096
			temp |= TRANS_DP_PORT_SEL_B;
3097
			break;
3098
		}
3099

3100
		I915_WRITE(reg, temp);
3101
	}
3102

3103
	intel_enable_transcoder(dev_priv, pipe);
3104 3105
}

3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
{
	struct intel_pch_pll *pll = intel_crtc->pch_pll;

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

	--pll->refcount;
	intel_crtc->pch_pll = NULL;
}

static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
{
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll;
	int i;

	pll = intel_crtc->pch_pll;
	if (pll) {
		DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);
		goto prepare;
	}

3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
		i = intel_crtc->pipe;
		pll = &dev_priv->pch_plls[i];

		DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);

		goto found;
	}

3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
				      intel_crtc->base.base.id,
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
				      intel_crtc->base.base.id, pll->pll_reg);
			goto found;
		}
	}

	return NULL;

found:
	intel_crtc->pch_pll = pll;
	pll->refcount++;
	DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
prepare: /* separate function? */
	DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);

3182 3183
	/* Wait for the clocks to stabilize before rewriting the regs */
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3184 3185
	POSTING_READ(pll->pll_reg);
	udelay(150);
3186 3187 3188

	I915_WRITE(pll->fp0_reg, fp);
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3189 3190 3191 3192
	pll->on = false;
	return pll;
}

3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		/* Without this, mode sets may fail silently on FDI */
		I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
		udelay(250);
		I915_WRITE(tc2reg, 0);
		if (wait_for(I915_READ(dslreg) != temp, 5))
			DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
	}
}

3211 3212 3213 3214 3215
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3216
	struct intel_encoder *encoder;
3217 3218 3219 3220 3221
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;
	bool is_pch_port;

3222 3223
	WARN_ON(!crtc->enabled);

3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

	is_pch_port = intel_crtc_driving_pch(crtc);

	if (is_pch_port)
3239
		ironlake_fdi_pll_enable(intel_crtc);
3240 3241 3242 3243 3244 3245 3246 3247 3248 3249
	else
		ironlake_fdi_disable(crtc);

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3250 3251 3252
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3253 3254
	}

3255 3256 3257 3258 3259 3260
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3261 3262 3263 3264 3265
	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
		ironlake_pch_enable(crtc);
3266

3267
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3268
	intel_update_fbc(dev);
3269 3270
	mutex_unlock(&dev->struct_mutex);

3271
	intel_crtc_update_cursor(crtc, true);
3272

3273 3274
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3275 3276 3277

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
3278 3279 3280 3281 3282 3283 3284
}

static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3285
	struct intel_encoder *encoder;
3286 3287
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3288
	u32 reg, temp;
3289

3290

3291 3292 3293
	if (!intel_crtc->active)
		return;

3294 3295 3296
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3297
	intel_crtc_wait_for_pending_flips(crtc);
3298
	drm_vblank_off(dev, pipe);
3299
	intel_crtc_update_cursor(crtc, false);
3300

3301
	intel_disable_plane(dev_priv, plane, pipe);
3302

3303 3304
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3305

3306
	intel_disable_pipe(dev_priv, pipe);
3307

3308
	/* Disable PF */
3309 3310
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
3311

3312
	ironlake_fdi_disable(crtc);
3313

3314 3315 3316 3317 3318 3319
	/* This is a horrible layering violation; we should be doing this in
	 * the connector/encoder ->prepare instead, but we don't always have
	 * enough information there about the config to know whether it will
	 * actually be necessary or just cause undesired flicker.
	 */
	intel_disable_pch_ports(dev_priv, pipe);
3320

3321
	intel_disable_transcoder(dev_priv, pipe);
3322

3323 3324
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3325 3326 3327
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3328
		temp |= TRANS_DP_PORT_SEL_NONE;
3329
		I915_WRITE(reg, temp);
3330 3331 3332

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3333 3334
		switch (pipe) {
		case 0:
3335
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3336 3337
			break;
		case 1:
3338
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3339 3340
			break;
		case 2:
3341
			/* C shares PLL A or B */
3342
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3343 3344 3345 3346
			break;
		default:
			BUG(); /* wtf */
		}
3347 3348
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3349

3350
	/* disable PCH DPLL */
3351
	intel_disable_pch_pll(intel_crtc);
3352

3353
	ironlake_fdi_pll_disable(intel_crtc);
3354

3355
	intel_crtc->active = false;
3356
	intel_update_watermarks(dev);
3357 3358

	mutex_lock(&dev->struct_mutex);
3359
	intel_update_fbc(dev);
3360
	mutex_unlock(&dev->struct_mutex);
3361
}
3362

3363 3364 3365 3366 3367 3368
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	intel_put_pch_pll(intel_crtc);
}

3369 3370 3371
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3372
		struct drm_device *dev = intel_crtc->base.dev;
3373
		struct drm_i915_private *dev_priv = dev->dev_private;
3374

3375
		mutex_lock(&dev->struct_mutex);
3376 3377 3378
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3379
		mutex_unlock(&dev->struct_mutex);
3380 3381
	}

3382 3383 3384
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3385 3386
}

3387
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3388 3389 3390 3391
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3392
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3393
	int pipe = intel_crtc->pipe;
3394
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3395

3396 3397
	WARN_ON(!crtc->enabled);

3398 3399 3400 3401
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3402 3403
	intel_update_watermarks(dev);

3404
	intel_enable_pll(dev_priv, pipe);
3405
	intel_enable_pipe(dev_priv, pipe, false);
3406
	intel_enable_plane(dev_priv, plane, pipe);
J
Jesse Barnes 已提交
3407

3408
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3409
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3410

3411 3412
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3413
	intel_crtc_update_cursor(crtc, true);
3414

3415 3416
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3417
}
J
Jesse Barnes 已提交
3418

3419 3420 3421 3422 3423
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3424
	struct intel_encoder *encoder;
3425 3426
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3427

3428

3429 3430 3431
	if (!intel_crtc->active)
		return;

3432 3433 3434
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3435
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3436 3437
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3438
	intel_crtc_dpms_overlay(intel_crtc, false);
3439
	intel_crtc_update_cursor(crtc, false);
3440

3441 3442
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3443

3444 3445
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3446
	intel_disable_pll(dev_priv, pipe);
3447

3448
	intel_crtc->active = false;
3449 3450
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3451 3452
}

3453 3454 3455 3456
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3457 3458
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3459 3460 3461 3462 3463
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3482
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3483 3484 3485 3486
		break;
	}
}

3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

static void intel_crtc_noop(struct drm_crtc *crtc)
{
}

3512 3513 3514
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3515
	struct drm_connector *connector;
3516
	struct drm_i915_private *dev_priv = dev->dev_private;
3517

3518 3519 3520 3521 3522
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
	intel_crtc_update_sarea(crtc, false);
3523 3524
	dev_priv->display.off(crtc);

3525 3526
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3527 3528 3529

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3530
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3531
		mutex_unlock(&dev->struct_mutex);
3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3545 3546 3547
	}
}

3548
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3549
{
3550 3551 3552 3553 3554 3555
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3556 3557
}

3558
void intel_encoder_noop(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3559
{
3560 3561
}

C
Chris Wilson 已提交
3562
void intel_encoder_destroy(struct drm_encoder *encoder)
3563
{
3564
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3565 3566 3567

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3568 3569
}

3570 3571 3572 3573
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3574
{
3575 3576 3577
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3578
		intel_crtc_update_dpms(encoder->base.crtc);
3579 3580 3581
	} else {
		encoder->connectors_active = false;

3582
		intel_crtc_update_dpms(encoder->base.crtc);
3583
	}
J
Jesse Barnes 已提交
3584 3585
}

3586 3587
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3588
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3589
{
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3619 3620
}

3621 3622 3623
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3624
{
3625
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3626

3627 3628 3629
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3630

3631 3632 3633 3634 3635 3636 3637 3638 3639
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3640
		WARN_ON(encoder->connectors_active != false);
3641

3642
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3643 3644
}

3645 3646 3647 3648
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3649
{
3650
	enum pipe pipe = 0;
3651
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3652

3653
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3654 3655
}

J
Jesse Barnes 已提交
3656
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3657
				  const struct drm_display_mode *mode,
J
Jesse Barnes 已提交
3658 3659
				  struct drm_display_mode *adjusted_mode)
{
3660
	struct drm_device *dev = crtc->dev;
3661

3662
	if (HAS_PCH_SPLIT(dev)) {
3663
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
3664 3665
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
3666
	}
3667

3668 3669 3670 3671 3672
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
	if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
		drm_mode_set_crtcinfo(adjusted_mode, 0);
3673

3674 3675 3676 3677 3678 3679 3680
	/* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
	 * with a hsync front porch of 0.
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
		return false;

J
Jesse Barnes 已提交
3681 3682 3683
	return true;
}

J
Jesse Barnes 已提交
3684 3685 3686 3687 3688
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

3689 3690 3691 3692
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3693

3694
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
3695
{
3696 3697
	return 333000;
}
J
Jesse Barnes 已提交
3698

3699 3700 3701 3702
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
3703

3704 3705 3706
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
3707

3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
3719
		}
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
3741
		return 133000;
3742
	}
J
Jesse Barnes 已提交
3743

3744 3745 3746
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
3747

3748 3749 3750
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
3751 3752
}

3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
3771 3772
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
3773 3774 3775
{
	m_n->tu = 64; /* default size */

3776 3777 3778
	/* BUG_ON(pixel_clock > INT_MAX / 36); */
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
3779 3780
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

3781 3782
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
3783 3784 3785
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

3786 3787
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
3788 3789 3790
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
3791
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
3792 3793
}

3794 3795 3796
/**
 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
 * @crtc: CRTC structure
3797
 * @mode: requested mode
3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
 *
 * A pipe may be connected to one or more outputs.  Based on the depth of the
 * attached framebuffer, choose a good color depth to use on the pipe.
 *
 * If possible, match the pipe depth to the fb depth.  In some cases, this
 * isn't ideal, because the connected output supports a lesser or restricted
 * set of depths.  Resolve that here:
 *    LVDS typically supports only 6bpc, so clamp down in that case
 *    HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
 *    Displays may support a restricted set as well, check EDID and clamp as
 *      appropriate.
3809
 *    DP may want to dither down to 6bpc to fit larger modes
3810 3811 3812 3813 3814 3815
 *
 * RETURNS:
 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
 * true if they don't match).
 */
static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
3816
					 struct drm_framebuffer *fb,
3817 3818
					 unsigned int *pipe_bpp,
					 struct drm_display_mode *mode)
3819 3820 3821 3822
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
3823
	struct intel_encoder *intel_encoder;
3824 3825 3826
	unsigned int display_bpc = UINT_MAX, bpc;

	/* Walk the encoders & connectors on this crtc, get min bpc */
3827
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838

		if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
			unsigned int lvds_bpc;

			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
			    LVDS_A3_POWER_UP)
				lvds_bpc = 8;
			else
				lvds_bpc = 6;

			if (lvds_bpc < display_bpc) {
3839
				DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
3840 3841 3842 3843 3844 3845 3846 3847
				display_bpc = lvds_bpc;
			}
			continue;
		}

		/* Not one of the known troublemakers, check the EDID */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    head) {
3848
			if (connector->encoder != &intel_encoder->base)
3849 3850
				continue;

3851 3852 3853
			/* Don't use an invalid EDID bpc value */
			if (connector->display_info.bpc &&
			    connector->display_info.bpc < display_bpc) {
3854
				DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
				display_bpc = connector->display_info.bpc;
			}
		}

		/*
		 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
		 * through, clamp it down.  (Note: >12bpc will be caught below.)
		 */
		if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
			if (display_bpc > 8 && display_bpc < 12) {
3865
				DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
3866 3867
				display_bpc = 12;
			} else {
3868
				DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
3869 3870 3871 3872 3873
				display_bpc = 8;
			}
		}
	}

3874 3875 3876 3877 3878
	if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
		DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
		display_bpc = 6;
	}

3879 3880 3881 3882 3883 3884 3885
	/*
	 * We could just drive the pipe at the highest bpc all the time and
	 * enable dithering as needed, but that costs bandwidth.  So choose
	 * the minimum value that expresses the full color range of the fb but
	 * also stays within the max display bpc discovered above.
	 */

3886
	switch (fb->depth) {
3887 3888 3889 3890 3891 3892 3893 3894
	case 8:
		bpc = 8; /* since we go through a colormap */
		break;
	case 15:
	case 16:
		bpc = 6; /* min is 18bpp */
		break;
	case 24:
3895
		bpc = 8;
3896 3897
		break;
	case 30:
3898
		bpc = 10;
3899 3900
		break;
	case 48:
3901
		bpc = 12;
3902 3903 3904 3905 3906 3907 3908
		break;
	default:
		DRM_DEBUG("unsupported depth, assuming 24 bits\n");
		bpc = min((unsigned int)8, display_bpc);
		break;
	}

3909 3910
	display_bpc = min(display_bpc, bpc);

3911 3912
	DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
		      bpc, display_bpc);
3913

3914
	*pipe_bpp = display_bpc * 3;
3915 3916 3917 3918

	return display_bpc != bpc;
}

3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

3941 3942 3943 3944 3945 3946
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

3947 3948 3949
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock)
{
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (adjusted_mode->clock >= 100000
	    && adjusted_mode->clock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (adjusted_mode->clock >= 140500
		   && adjusted_mode->clock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
}

3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
				     intel_clock_t *clock,
				     intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

	intel_crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
		intel_crtc->lowfreq_avail = true;
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4019 4020 4021 4022 4023 4024 4025
static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
			      struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4026
	u32 temp;
4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055

	temp = I915_READ(LVDS);
	temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
	if (pipe == 1) {
		temp |= LVDS_PIPEB_SELECT;
	} else {
		temp &= ~LVDS_PIPEB_SELECT;
	}
	/* set the corresponsding LVDS_BORDER bit */
	temp |= dev_priv->lvds_border_bits;
	/* Set the B0-B3 data pairs corresponding to whether we're going to
	 * set the DPLLs for dual-channel mode or not.
	 */
	if (clock->p2 == 7)
		temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
	else
		temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);

	/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
	 * appropriately here, but we need to look more thoroughly into how
	 * panels behave in the two modes.
	 */
	/* set the dithering flag on LVDS as needed */
	if (INTEL_INFO(dev)->gen >= 4) {
		if (dev_priv->lvds_dither)
			temp |= LVDS_ENABLE_DITHER;
		else
			temp &= ~LVDS_ENABLE_DITHER;
	}
4056
	temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4057
	if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4058
		temp |= LVDS_HSYNC_POLARITY;
4059
	if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4060
		temp |= LVDS_VSYNC_POLARITY;
4061 4062 4063
	I915_WRITE(LVDS, temp);
}

4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
static void vlv_update_pll(struct drm_crtc *crtc,
			   struct drm_display_mode *mode,
			   struct drm_display_mode *adjusted_mode,
			   intel_clock_t *clock, intel_clock_t *reduced_clock,
			   int refclk, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll, mdiv, pdiv;
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
	bool is_hdmi;

	is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	bestn = clock->n;
	bestm1 = clock->m1;
	bestm2 = clock->m2;
	bestp1 = clock->p1;
	bestp2 = clock->p2;

	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));

	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_POST_DIV_SHIFT);
	mdiv |= (1 << DPIO_K_SHIFT);
	mdiv |= DPIO_ENABLE_CALIBRATION;
	intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);

	intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);

	pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
		(3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
		(8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
	intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);

	intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

	if (is_hdmi) {
		u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);

		if (temp > 1)
			temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
		else
			temp = 0;

		I915_WRITE(DPLL_MD(pipe), temp);
		POSTING_READ(DPLL_MD(pipe));
	}

	intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
}

4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
static void i9xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;
	bool is_sdvo;

	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
				dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
		}
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

	if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		u32 temp = 0;
		if (is_sdvo) {
			temp = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (temp > 1)
				temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
			else
				temp = 0;
		}
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

static void i8xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4301 4302 4303 4304
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      struct drm_display_mode *mode,
			      struct drm_display_mode *adjusted_mode,
			      int x, int y,
4305
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4306 4307 4308 4309 4310
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4311
	int plane = intel_crtc->plane;
4312
	int refclk, num_connectors = 0;
4313
	intel_clock_t clock, reduced_clock;
4314 4315 4316
	u32 dspcntr, pipeconf, vsyncshift;
	bool ok, has_reduced_clock = false, is_sdvo = false;
	bool is_lvds = false, is_tv = false, is_dp = false;
4317
	struct intel_encoder *encoder;
4318
	const intel_limit_t *limit;
4319
	int ret;
J
Jesse Barnes 已提交
4320

4321
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4322
		switch (encoder->type) {
J
Jesse Barnes 已提交
4323 4324 4325 4326
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4327
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4328
			is_sdvo = true;
4329
			if (encoder->needs_tv_clock)
4330
				is_tv = true;
J
Jesse Barnes 已提交
4331 4332 4333 4334
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
4335 4336 4337
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
4338
		}
4339

4340
		num_connectors++;
J
Jesse Barnes 已提交
4341 4342
	}

4343
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4344

4345 4346 4347 4348 4349
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4350
	limit = intel_limit(crtc, refclk);
4351 4352
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4353 4354
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4355
		return -EINVAL;
J
Jesse Barnes 已提交
4356 4357
	}

4358
	/* Ensure that the cursor is valid for the new mode before changing... */
4359
	intel_crtc_update_cursor(crtc, true);
4360

4361
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4362 4363 4364 4365 4366 4367
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4368
		has_reduced_clock = limit->find_pll(limit, crtc,
4369 4370
						    dev_priv->lvds_downclock,
						    refclk,
4371
						    &clock,
4372
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4373 4374
	}

4375 4376
	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Z
Zhenyu Wang 已提交
4377

4378 4379
	i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
				 &reduced_clock : NULL);
J
Jesse Barnes 已提交
4380

4381 4382
	if (IS_GEN2(dev))
		i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
4383 4384 4385
	else if (IS_VALLEYVIEW(dev))
		vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
			       refclk, num_connectors);
J
Jesse Barnes 已提交
4386
	else
4387 4388 4389
		i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
4390 4391

	/* setup pipeconf */
4392
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4393 4394 4395 4396

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4397 4398 4399 4400
	if (pipe == 0)
		dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;
J
Jesse Barnes 已提交
4401

4402
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
4403 4404 4405 4406 4407 4408
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
4409 4410
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4411
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4412
		else
4413
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4414 4415
	}

4416 4417 4418 4419 4420 4421 4422 4423 4424 4425
	/* default to 8bpc */
	pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
	if (is_dp) {
		if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
			pipeconf |= PIPECONF_BPP_6 |
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

4426
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
4427 4428
	drm_mode_debug_printmodeline(mode);

4429 4430
	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
4431
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4432
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4433
		} else {
4434
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4435 4436 4437 4438
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

4439
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
4440 4441
	if (!IS_GEN2(dev) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4442 4443 4444 4445
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
4446 4447 4448
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal/2;
	} else {
4449
		pipeconf |= PIPECONF_PROGRESSIVE;
4450 4451 4452 4453 4454
		vsyncshift = 0;
	}

	if (!IS_GEN3(dev))
		I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
4455

4456 4457
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
4458
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4459 4460
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
4461
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4462 4463
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
4464
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
4465 4466 4467

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
4468
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4469 4470
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
4471
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4472 4473
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
4474
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
4475 4476 4477

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4478
	 */
4479 4480 4481 4482
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4483 4484
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4485

4486 4487
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
4488
	intel_enable_pipe(dev_priv, pipe, false);
4489 4490 4491 4492 4493 4494

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4495
	ret = intel_pipe_set_base(crtc, x, y, fb);
4496 4497 4498 4499 4500 4501

	intel_update_watermarks(dev);

	return ret;
}

4502 4503 4504 4505
/*
 * Initialize reference clocks when the driver loads
 */
void ironlake_init_pch_refclk(struct drm_device *dev)
4506 4507 4508 4509 4510 4511
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	u32 temp;
	bool has_lvds = false;
4512 4513 4514
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
4515 4516
	bool has_ck505 = false;
	bool can_ssc = false;
4517 4518

	/* We need to take the global config into account */
4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
4533 4534 4535
		}
	}

4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
4547 4548 4549 4550 4551 4552 4553 4554 4555 4556

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;

4557 4558 4559 4560
	if (has_ck505)
		temp |= DREF_NONSPREAD_CK505_ENABLE;
	else
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4561

4562 4563 4564
	if (has_panel) {
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
4565

4566
		/* SSC must be turned on before enabling the CPU output  */
4567
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4568
			DRM_DEBUG_KMS("Using SSC on panel\n");
4569
			temp |= DREF_SSC1_ENABLE;
4570 4571
		} else
			temp &= ~DREF_SSC1_ENABLE;
4572 4573 4574 4575 4576 4577

		/* Get SSC going before enabling the outputs */
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

4578 4579 4580
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
4581
		if (has_cpu_edp) {
4582
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4583
				DRM_DEBUG_KMS("Using SSC on eDP\n");
4584
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4585
			}
4586 4587
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612
		} else
			temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Turn off CPU output */
		temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_DISABLE;

		/* Turn off SSC1 */
		temp &= ~ DREF_SSC1_ENABLE;

4613 4614 4615 4616 4617 4618
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
}

4619 4620 4621 4622 4623 4624 4625 4626 4627
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

4628
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

4649 4650 4651 4652
static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode,
				  int x, int y,
4653
				  struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4654 4655 4656 4657 4658
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4659
	int plane = intel_crtc->plane;
4660
	int refclk, num_connectors = 0;
4661
	intel_clock_t clock, reduced_clock;
4662
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
4663
	bool ok, has_reduced_clock = false, is_sdvo = false;
4664
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
4665
	struct intel_encoder *encoder, *edp_encoder = NULL;
4666
	const intel_limit_t *limit;
4667
	int ret;
4668
	struct fdi_m_n m_n = {0};
4669
	u32 temp;
4670 4671 4672
	int target_clock, pixel_multiplier, lane, link_bw, factor;
	unsigned int pipe_bpp;
	bool dither;
4673
	bool is_cpu_edp = false, is_pch_edp = false;
J
Jesse Barnes 已提交
4674

4675
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4676
		switch (encoder->type) {
J
Jesse Barnes 已提交
4677 4678 4679 4680
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4681
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4682
			is_sdvo = true;
4683
			if (encoder->needs_tv_clock)
4684
				is_tv = true;
J
Jesse Barnes 已提交
4685 4686 4687 4688 4689 4690 4691
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
4692 4693 4694
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
4695
		case INTEL_OUTPUT_EDP:
4696 4697 4698 4699 4700 4701
			is_dp = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				is_pch_edp = true;
			else
				is_cpu_edp = true;
			edp_encoder = encoder;
4702
			break;
J
Jesse Barnes 已提交
4703
		}
4704

4705
		num_connectors++;
J
Jesse Barnes 已提交
4706 4707
	}

4708
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
4709

4710 4711 4712 4713 4714
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4715
	limit = intel_limit(crtc, refclk);
4716 4717
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4718 4719
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4720
		return -EINVAL;
J
Jesse Barnes 已提交
4721 4722
	}

4723
	/* Ensure that the cursor is valid for the new mode before changing... */
4724
	intel_crtc_update_cursor(crtc, true);
4725

4726
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4727 4728 4729 4730 4731 4732
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4733
		has_reduced_clock = limit->find_pll(limit, crtc,
4734 4735
						    dev_priv->lvds_downclock,
						    refclk,
4736
						    &clock,
4737
						    &reduced_clock);
4738
	}
4739 4740 4741 4742

	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);

Z
Zhenyu Wang 已提交
4743

4744
	/* FDI link */
4745 4746 4747 4748
	pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
4749 4750
	if (is_cpu_edp) {
		intel_edp_link_config(edp_encoder, &lane, &link_bw);
4751 4752 4753 4754 4755 4756 4757 4758 4759 4760
	} else {
		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}
4761

4762 4763 4764 4765 4766 4767 4768 4769
	/* [e]DP over FDI requires target mode clock instead of link clock. */
	if (edp_encoder)
		target_clock = intel_edp_target_clock(edp_encoder, mode);
	else if (is_dp)
		target_clock = mode->clock;
	else
		target_clock = adjusted_mode->clock;

4770 4771 4772
	/* determine panel color depth */
	temp = I915_READ(PIPECONF(pipe));
	temp &= ~PIPE_BPC_MASK;
4773
	dither = intel_choose_pipe_bpp_dither(crtc, fb, &pipe_bpp, mode);
4774 4775 4776
	switch (pipe_bpp) {
	case 18:
		temp |= PIPE_6BPC;
4777
		break;
4778 4779
	case 24:
		temp |= PIPE_8BPC;
4780
		break;
4781 4782
	case 30:
		temp |= PIPE_10BPC;
4783
		break;
4784 4785
	case 36:
		temp |= PIPE_12BPC;
4786 4787
		break;
	default:
4788 4789
		WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
			pipe_bpp);
4790 4791 4792
		temp |= PIPE_8BPC;
		pipe_bpp = 24;
		break;
4793
	}
4794

4795 4796 4797
	intel_crtc->bpp = pipe_bpp;
	I915_WRITE(PIPECONF(pipe), temp);

4798 4799 4800 4801 4802 4803
	if (!lane) {
		/*
		 * Account for spread spectrum to avoid
		 * oversubscribing the link. Max center spread
		 * is 2.5%; use 5% for safety's sake.
		 */
4804
		u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
4805
		lane = bps / (link_bw * 8) + 1;
4806
	}
4807

4808 4809 4810 4811
	intel_crtc->fdi_lanes = lane;

	if (pixel_multiplier > 1)
		link_bw *= pixel_multiplier;
4812 4813
	ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
			     &m_n);
4814

4815 4816 4817 4818
	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;
J
Jesse Barnes 已提交
4819

4820
	/* Enable autotuning of the PLL clock (if permissible) */
4821 4822 4823 4824 4825 4826 4827 4828
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
		    (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
4829

4830
	if (clock.m < factor * clock.n)
4831
		fp |= FP_CB_TUNE;
4832

4833
	dpll = 0;
4834

4835 4836 4837 4838 4839 4840 4841 4842
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
4843
		}
4844 4845
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
4846
	if (is_dp && !is_cpu_edp)
4847
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
4848

4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866
	/* compute bitmask from p1 value */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	/* also FPA1 */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;

	switch (clock.p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
4867 4868
	}

4869 4870 4871
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
4872
		/* XXX: just matching BIOS for now */
4873
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
4874
		dpll |= 3;
4875
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4876
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
4877 4878 4879 4880
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
4881
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4882 4883 4884 4885

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4886
	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
J
Jesse Barnes 已提交
4887 4888
	drm_mode_debug_printmodeline(mode);

E
Eugeni Dodonov 已提交
4889 4890 4891 4892 4893 4894
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own on
	 * pre-Haswell/LPT generation */
	if (HAS_PCH_LPT(dev)) {
		DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
				pipe);
	} else if (!is_cpu_edp) {
4895
		struct intel_pch_pll *pll;
4896

4897 4898 4899 4900
		pll = intel_get_pch_pll(intel_crtc, dpll, fp);
		if (pll == NULL) {
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
					 pipe);
4901 4902
			return -EINVAL;
		}
4903 4904
	} else
		intel_put_pch_pll(intel_crtc);
J
Jesse Barnes 已提交
4905 4906 4907 4908 4909 4910

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
4911
		temp = I915_READ(PCH_LVDS);
4912
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4913 4914
		if (HAS_PCH_CPT(dev)) {
			temp &= ~PORT_TRANS_SEL_MASK;
4915
			temp |= PORT_TRANS_SEL_CPT(pipe);
4916 4917 4918 4919 4920 4921
		} else {
			if (pipe == 1)
				temp |= LVDS_PIPEB_SELECT;
			else
				temp &= ~LVDS_PIPEB_SELECT;
		}
4922

4923
		/* set the corresponsding LVDS_BORDER bit */
4924
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
4925 4926 4927 4928
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
4929
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
4930
		else
4931
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
4932 4933 4934 4935 4936

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
4937
		temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4938
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4939
			temp |= LVDS_HSYNC_POLARITY;
4940
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4941
			temp |= LVDS_VSYNC_POLARITY;
4942
		I915_WRITE(PCH_LVDS, temp);
J
Jesse Barnes 已提交
4943
	}
4944

4945 4946
	pipeconf &= ~PIPECONF_DITHER_EN;
	pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4947
	if ((is_lvds && dev_priv->lvds_dither) || dither) {
4948
		pipeconf |= PIPECONF_DITHER_EN;
4949
		pipeconf |= PIPECONF_DITHER_TYPE_SP;
4950
	}
4951
	if (is_dp && !is_cpu_edp) {
4952
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
4953
	} else {
4954
		/* For non-DP output, clear any trans DP clock recovery setting.*/
4955 4956 4957 4958
		I915_WRITE(TRANSDATA_M1(pipe), 0);
		I915_WRITE(TRANSDATA_N1(pipe), 0);
		I915_WRITE(TRANSDPLINK_M1(pipe), 0);
		I915_WRITE(TRANSDPLINK_N1(pipe), 0);
4959
	}
J
Jesse Barnes 已提交
4960

4961 4962
	if (intel_crtc->pch_pll) {
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
4963

4964
		/* Wait for the clocks to stabilize. */
4965
		POSTING_READ(intel_crtc->pch_pll->pll_reg);
4966 4967
		udelay(150);

4968 4969 4970 4971 4972
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
4973
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
J
Jesse Barnes 已提交
4974 4975
	}

4976
	intel_crtc->lowfreq_avail = false;
4977
	if (intel_crtc->pch_pll) {
4978
		if (is_lvds && has_reduced_clock && i915_powersave) {
4979
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
4980 4981
			intel_crtc->lowfreq_avail = true;
		} else {
4982
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
4983 4984 4985
		}
	}

4986
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
4987
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4988
		pipeconf |= PIPECONF_INTERLACED_ILK;
4989 4990 4991
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
4992 4993 4994 4995
		I915_WRITE(VSYNCSHIFT(pipe),
			   adjusted_mode->crtc_hsync_start
			   - adjusted_mode->crtc_htotal/2);
	} else {
4996
		pipeconf |= PIPECONF_PROGRESSIVE;
4997 4998
		I915_WRITE(VSYNCSHIFT(pipe), 0);
	}
4999

5000 5001
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
5002
		   ((adjusted_mode->crtc_htotal - 1) << 16));
5003 5004
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
5005
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
5006 5007
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
5008
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
5009 5010 5011

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
5012
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
5013 5014
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
5015
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
5016 5017
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
5018
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
5019

5020 5021
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
J
Jesse Barnes 已提交
5022
	 */
5023 5024
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5025

5026 5027 5028 5029
	I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
5030

5031
	if (is_cpu_edp)
5032
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
5033

5034 5035
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
5036

5037
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
5038

5039
	I915_WRITE(DSPCNTR(plane), dspcntr);
5040
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5041

5042
	ret = intel_pipe_set_base(crtc, x, y, fb);
5043 5044 5045

	intel_update_watermarks(dev);

5046 5047
	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

5048
	return ret;
J
Jesse Barnes 已提交
5049 5050
}

5051 5052 5053 5054
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
5055
			       struct drm_framebuffer *fb)
5056 5057 5058
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5059 5060
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5061 5062
	int ret;

5063
	drm_vblank_pre_modeset(dev, pipe);
5064

5065
	ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5066
					      x, y, fb);
J
Jesse Barnes 已提交
5067
	drm_vblank_post_modeset(dev, pipe);
5068

5069
	return ret;
J
Jesse Barnes 已提交
5070 5071
}

5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

5117 5118 5119 5120 5121 5122
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

5226 5227 5228 5229 5230 5231 5232 5233 5234
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
5235
	int aud_config;
5236 5237
	int aud_cntl_st;
	int aud_cntrl_st2;
5238
	int pipe = to_intel_crtc(crtc)->pipe;
5239

5240
	if (HAS_PCH_IBX(connector->dev)) {
5241 5242 5243
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
5244
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
5245
	} else {
5246 5247 5248
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
5249
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
5250 5251
	}

5252
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5253 5254

	i = I915_READ(aud_cntl_st);
5255
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
5256 5257 5258
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
5259 5260 5261
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
5262 5263
	} else {
		DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
5264
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
5265 5266
	}

5267 5268 5269
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
5270 5271 5272
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
5273

5274 5275 5276 5277 5278 5279
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

5280 5281 5282 5283 5284 5285 5286 5287
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
5288
	i &= ~IBX_ELD_ADDRESS;
5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
5325 5326 5327 5328 5329 5330
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5331
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
5332 5333 5334
	int i;

	/* The clocks have to be on to load the palette. */
5335
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
5336 5337
		return;

5338
	/* use legacy palette for Ironlake */
5339
	if (HAS_PCH_SPLIT(dev))
5340
		palreg = LGC_PALETTE(intel_crtc->pipe);
5341

J
Jesse Barnes 已提交
5342 5343 5344 5345 5346 5347 5348 5349
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

5361
	cntl = I915_READ(_CURACNTR);
5362 5363 5364 5365
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
5366
		I915_WRITE(_CURABASE, base);
5367 5368 5369 5370 5371 5372 5373 5374

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5375
	I915_WRITE(_CURACNTR, cntl);
5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
5389
		uint32_t cntl = I915_READ(CURCNTR(pipe));
5390 5391 5392 5393 5394 5395 5396 5397
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
5398
		I915_WRITE(CURCNTR(pipe), cntl);
5399 5400 5401 5402

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
5403
	I915_WRITE(CURBASE(pipe), base);
5404 5405
}

J
Jesse Barnes 已提交
5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

5431
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
5432 5433
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
5434 5435 5436 5437 5438 5439 5440
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
5441
	u32 base, pos;
5442 5443 5444 5445
	bool visible;

	pos = 0;

5446
	if (on && crtc->enabled && crtc->fb) {
5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
5475
	if (!visible && !intel_crtc->cursor_visible)
5476 5477
		return;

5478
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
5479 5480 5481 5482 5483 5484 5485 5486 5487
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
5488 5489
}

J
Jesse Barnes 已提交
5490
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
5491
				 struct drm_file *file,
J
Jesse Barnes 已提交
5492 5493 5494 5495 5496 5497
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5498
	struct drm_i915_gem_object *obj;
5499
	uint32_t addr;
5500
	int ret;
J
Jesse Barnes 已提交
5501 5502 5503

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
5504
		DRM_DEBUG_KMS("cursor off\n");
5505
		addr = 0;
5506
		obj = NULL;
5507
		mutex_lock(&dev->struct_mutex);
5508
		goto finish;
J
Jesse Barnes 已提交
5509 5510 5511 5512 5513 5514 5515 5516
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

5517
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5518
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
5519 5520
		return -ENOENT;

5521
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
5522
		DRM_ERROR("buffer is to small\n");
5523 5524
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
5525 5526
	}

5527
	/* we only need to pin inside GTT if cursor is non-phy */
5528
	mutex_lock(&dev->struct_mutex);
5529
	if (!dev_priv->info->cursor_needs_physical) {
5530 5531 5532 5533 5534 5535
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

5536
		ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
5537 5538
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
5539
			goto fail_locked;
5540 5541
		}

5542 5543
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
5544
			DRM_ERROR("failed to release fence for cursor");
5545 5546 5547
			goto fail_unpin;
		}

5548
		addr = obj->gtt_offset;
5549
	} else {
5550
		int align = IS_I830(dev) ? 16 * 1024 : 256;
5551
		ret = i915_gem_attach_phys_object(dev, obj,
5552 5553
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
5554 5555
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
5556
			goto fail_locked;
5557
		}
5558
		addr = obj->phys_obj->handle->busaddr;
5559 5560
	}

5561
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
5562 5563
		I915_WRITE(CURSIZE, (height << 12) | width);

5564 5565
 finish:
	if (intel_crtc->cursor_bo) {
5566
		if (dev_priv->info->cursor_needs_physical) {
5567
			if (intel_crtc->cursor_bo != obj)
5568 5569 5570
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
5571
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
5572
	}
5573

5574
	mutex_unlock(&dev->struct_mutex);
5575 5576

	intel_crtc->cursor_addr = addr;
5577
	intel_crtc->cursor_bo = obj;
5578 5579 5580
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

5581
	intel_crtc_update_cursor(crtc, true);
5582

J
Jesse Barnes 已提交
5583
	return 0;
5584
fail_unpin:
5585
	i915_gem_object_unpin(obj);
5586
fail_locked:
5587
	mutex_unlock(&dev->struct_mutex);
5588
fail:
5589
	drm_gem_object_unreference_unlocked(&obj->base);
5590
	return ret;
J
Jesse Barnes 已提交
5591 5592 5593 5594 5595 5596
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

5597 5598
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
5599

5600
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

5616 5617 5618 5619 5620 5621 5622 5623 5624 5625
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
5626
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
5627
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
5628
{
J
James Simmons 已提交
5629
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
5630 5631
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
5632
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
5646
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
5647
 *
5648
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

5661 5662
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
5663
			 struct drm_mode_fb_cmd2 *mode_cmd,
5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
5705
	struct drm_mode_fb_cmd2 mode_cmd;
5706 5707 5708 5709 5710 5711 5712 5713

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
5714 5715
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
5716
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
5737 5738
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
5739 5740
		return NULL;

5741
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
5742 5743 5744 5745 5746
		return NULL;

	return fb;
}

5747
bool intel_get_load_detect_pipe(struct drm_connector *connector,
5748
				struct drm_display_mode *mode,
5749
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
5750 5751
{
	struct intel_crtc *intel_crtc;
5752 5753
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
5754
	struct drm_crtc *possible_crtc;
5755
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
5756 5757
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
5758
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
5759 5760
	int i = -1;

5761 5762 5763 5764
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
5765 5766
	/*
	 * Algorithm gets a little messy:
5767
	 *
J
Jesse Barnes 已提交
5768 5769
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
5770
	 *
J
Jesse Barnes 已提交
5771 5772 5773 5774 5775 5776 5777
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
5778

5779
		old->dpms_mode = connector->dpms;
5780 5781 5782
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
5783 5784
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
5785

5786
		return true;
J
Jesse Barnes 已提交
5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
5804 5805
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
5806 5807
	}

5808 5809
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
5810 5811

	intel_crtc = to_intel_crtc(crtc);
5812
	old->dpms_mode = connector->dpms;
5813
	old->load_detect_temp = true;
5814
	old->release_fb = NULL;
J
Jesse Barnes 已提交
5815

5816 5817
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
5818

5819 5820 5821 5822 5823 5824 5825
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
5826 5827
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
5828
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5829 5830
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
5831 5832
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5833
	if (IS_ERR(fb)) {
5834
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5835
		goto fail;
J
Jesse Barnes 已提交
5836 5837
	}

5838
	if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
5839
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
5840 5841
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
5842
		goto fail;
J
Jesse Barnes 已提交
5843
	}
5844

J
Jesse Barnes 已提交
5845
	/* let the connector get through one full cycle before testing */
5846
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
5847

5848
	return true;
5849 5850 5851 5852
fail:
	connector->encoder = NULL;
	encoder->crtc = NULL;
	return false;
J
Jesse Barnes 已提交
5853 5854
}

5855
void intel_release_load_detect_pipe(struct drm_connector *connector,
5856
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
5857
{
5858 5859
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
5860
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
5861

5862 5863 5864 5865
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

5866
	if (old->load_detect_temp) {
5867 5868 5869 5870 5871
		struct drm_crtc *crtc = encoder->crtc;

		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
5872 5873 5874 5875

		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);

5876
		return;
J
Jesse Barnes 已提交
5877 5878
	}

5879
	/* Switch crtc and encoder back off if necessary */
5880 5881
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
J
Jesse Barnes 已提交
5882 5883 5884 5885 5886 5887 5888 5889
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5890
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
5891 5892 5893 5894
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5895
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
5896
	else
5897
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
5898 5899

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
5900 5901 5902
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
5903 5904 5905 5906 5907
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

5908
	if (!IS_GEN2(dev)) {
5909 5910 5911
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
5912 5913
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
5926
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
5927 5928 5929 5930 5931
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
5932
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
5944
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
5945
			} else
5946
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

5959
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
5975
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
5976 5977 5978
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	struct drm_display_mode *mode;
5979 5980 5981 5982
	int htot = I915_READ(HTOTAL(pipe));
	int hsync = I915_READ(HSYNC(pipe));
	int vtot = I915_READ(VTOTAL(pipe));
	int vsync = I915_READ(VSYNC(pipe));
J
Jesse Barnes 已提交
5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

6003
static void intel_increase_pllclock(struct drm_crtc *crtc)
6004 6005 6006 6007 6008
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6009 6010
	int dpll_reg = DPLL(pipe);
	int dpll;
6011

6012
	if (HAS_PCH_SPLIT(dev))
6013 6014 6015 6016 6017
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

6018
	dpll = I915_READ(dpll_reg);
6019
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
6020
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
6021

6022
		assert_panel_unlocked(dev_priv, pipe);
6023 6024 6025

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6026
		intel_wait_for_vblank(dev, pipe);
6027

6028 6029
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
6030
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
6031 6032 6033 6034 6035 6036 6037 6038 6039
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6040
	if (HAS_PCH_SPLIT(dev))
6041 6042 6043 6044 6045 6046 6047 6048 6049 6050
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
6051 6052 6053
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
6054

6055
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
6056

6057
		assert_panel_unlocked(dev_priv, pipe);
6058

6059
		dpll = I915_READ(dpll_reg);
6060 6061
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6062
		intel_wait_for_vblank(dev, pipe);
6063 6064
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
6065
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
6066 6067 6068 6069
	}

}

6070 6071 6072 6073 6074 6075
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
6076
{
6077 6078 6079 6080 6081
}

void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
6082 6083 6084 6085 6086 6087 6088 6089 6090
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

6091 6092
		if (to_intel_framebuffer(crtc->fb)->obj == obj)
			intel_increase_pllclock(crtc);
6093 6094 6095
	}
}

6096
void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
6097
{
6098 6099
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
6100

6101
	if (!i915_powersave)
6102 6103
		return;

6104 6105 6106 6107
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

6108 6109
		if (to_intel_framebuffer(crtc->fb)->obj == obj)
			intel_decrease_pllclock(crtc);
6110 6111 6112
	}
}

J
Jesse Barnes 已提交
6113 6114 6115
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
6129 6130

	drm_crtc_cleanup(crtc);
6131

J
Jesse Barnes 已提交
6132 6133 6134
	kfree(intel_crtc);
}

6135 6136 6137 6138 6139 6140
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
6141
	intel_unpin_fb_obj(work->old_fb_obj);
6142 6143
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
6144

6145
	intel_update_fbc(work->dev);
6146 6147 6148 6149
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

6150
static void do_intel_finish_page_flip(struct drm_device *dev,
6151
				      struct drm_crtc *crtc)
6152 6153 6154 6155
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
6156
	struct drm_i915_gem_object *obj;
6157
	struct drm_pending_vblank_event *e;
6158
	struct timeval tnow, tvbl;
6159 6160 6161 6162 6163 6164
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

6165 6166
	do_gettimeofday(&tnow);

6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177
	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;

	if (work->event) {
		e = work->event;
6178
		e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
6179 6180 6181 6182 6183

		/* Called before vblank count and timestamps have
		 * been updated for the vblank interval of flip
		 * completion? Need to increment vblank count and
		 * add one videorefresh duration to returned timestamp
6184 6185 6186 6187 6188 6189 6190
		 * to account for this. We assume this happened if we
		 * get called over 0.9 frame durations after the last
		 * timestamped vblank.
		 *
		 * This calculation can not be used with vrefresh rates
		 * below 5Hz (10Hz to be on the safe side) without
		 * promoting to 64 integers.
6191
		 */
6192 6193
		if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
		    9 * crtc->framedur_ns) {
6194
			e->event.sequence++;
6195 6196
			tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
					     crtc->framedur_ns);
6197 6198
		}

6199 6200
		e->event.tv_sec = tvbl.tv_sec;
		e->event.tv_usec = tvbl.tv_usec;
6201

6202 6203 6204 6205 6206
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

6207 6208
	drm_vblank_put(dev, intel_crtc->pipe);

6209 6210
	spin_unlock_irqrestore(&dev->event_lock, flags);

6211
	obj = work->old_fb_obj;
6212

6213
	atomic_clear_mask(1 << intel_crtc->plane,
6214 6215
			  &obj->pending_flip.counter);
	if (atomic_read(&obj->pending_flip) == 0)
6216
		wake_up(&dev_priv->pending_flip_queue);
6217

6218
	schedule_work(&work->work);
6219 6220

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6221 6222
}

6223 6224 6225 6226 6227
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

6228
	do_intel_finish_page_flip(dev, crtc);
6229 6230 6231 6232 6233 6234 6235
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

6236
	do_intel_finish_page_flip(dev, crtc);
6237 6238
}

6239 6240 6241 6242 6243 6244 6245 6246
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
6247
	if (intel_crtc->unpin_work) {
6248 6249
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
6250 6251 6252
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
6253 6254 6255
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

6256 6257 6258 6259 6260 6261 6262 6263
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
6264
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6265 6266
	int ret;

6267
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6268
	if (ret)
6269
		goto err;
6270

6271
	ret = intel_ring_begin(ring, 6);
6272
	if (ret)
6273
		goto err_unpin;
6274 6275 6276 6277 6278 6279 6280 6281

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6282 6283 6284 6285 6286
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
6287
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6288 6289
	intel_ring_emit(ring, 0); /* aux display base address, unused */
	intel_ring_advance(ring);
6290 6291 6292 6293 6294
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
6306
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6307 6308
	int ret;

6309
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6310
	if (ret)
6311
		goto err;
6312

6313
	ret = intel_ring_begin(ring, 6);
6314
	if (ret)
6315
		goto err_unpin;
6316 6317 6318 6319 6320

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6321 6322 6323 6324 6325
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
6326
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6327 6328 6329
	intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);
6330 6331 6332 6333 6334
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
6346
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6347 6348
	int ret;

6349
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6350
	if (ret)
6351
		goto err;
6352

6353
	ret = intel_ring_begin(ring, 4);
6354
	if (ret)
6355
		goto err_unpin;
6356 6357 6358 6359 6360

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
6361 6362 6363
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
6364 6365 6366
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
6367 6368 6369 6370 6371 6372 6373

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6374 6375
	intel_ring_emit(ring, pf | pipesrc);
	intel_ring_advance(ring);
6376 6377 6378 6379 6380
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6381 6382 6383 6384 6385 6386 6387 6388 6389 6390
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6391
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6392 6393 6394
	uint32_t pf, pipesrc;
	int ret;

6395
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6396
	if (ret)
6397
		goto err;
6398

6399
	ret = intel_ring_begin(ring, 4);
6400
	if (ret)
6401
		goto err_unpin;
6402

6403 6404 6405
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
6406
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6407

6408 6409 6410 6411 6412 6413 6414
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
6415
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6416 6417
	intel_ring_emit(ring, pf | pipesrc);
	intel_ring_advance(ring);
6418 6419 6420 6421 6422
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6423 6424 6425
	return ret;
}

6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6440
	uint32_t plane_bit = 0;
6441 6442 6443 6444
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
6445
		goto err;
6446

6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
6460
		goto err_unpin;
6461 6462
	}

6463 6464
	ret = intel_ring_begin(ring, 4);
	if (ret)
6465
		goto err_unpin;
6466

6467
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
6468
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
6469
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6470 6471
	intel_ring_emit(ring, (MI_NOOP));
	intel_ring_advance(ring);
6472 6473 6474 6475 6476
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6477 6478 6479
	return ret;
}

6480 6481 6482 6483 6484 6485 6486 6487
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

6488 6489 6490 6491 6492 6493 6494
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
6495
	struct drm_i915_gem_object *obj;
6496 6497
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
6498
	unsigned long flags;
6499
	int ret;
6500

6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

6514 6515 6516 6517 6518 6519 6520
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
6521
	work->old_fb_obj = intel_fb->obj;
6522 6523
	INIT_WORK(&work->work, intel_unpin_work_fn);

6524 6525 6526 6527
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

6528 6529 6530 6531 6532
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
6533
		drm_vblank_put(dev, intel_crtc->pipe);
6534 6535

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6536 6537 6538 6539 6540 6541 6542 6543
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

6544 6545 6546
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
6547

6548
	/* Reference the objects for the scheduled work. */
6549 6550
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
6551 6552

	crtc->fb = fb;
6553

6554 6555
	work->pending_flip_obj = obj;

6556 6557
	work->enable_stall_check = true;

6558 6559 6560
	/* Block clients from rendering to the new back buffer until
	 * the flip occurs and the object is no longer visible.
	 */
6561
	atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
6562

6563 6564 6565
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
6566

6567
	intel_disable_fbc(dev);
6568
	intel_mark_fb_busy(obj);
6569 6570
	mutex_unlock(&dev->struct_mutex);

6571 6572
	trace_i915_flip_request(intel_crtc->plane, obj);

6573
	return 0;
6574

6575 6576
cleanup_pending:
	atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
6577 6578
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
6579 6580
	mutex_unlock(&dev->struct_mutex);

6581
cleanup:
6582 6583 6584 6585
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

6586 6587
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
6588 6589 6590
	kfree(work);

	return ret;
6591 6592
}

6593 6594 6595
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
6596
	.disable = intel_crtc_noop,
6597 6598
};

6599
bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
6600
{
6601 6602
	struct intel_encoder *other_encoder;
	struct drm_crtc *crtc = &encoder->new_crtc->base;
6603

6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615
	if (WARN_ON(!crtc))
		return false;

	list_for_each_entry(other_encoder,
			    &crtc->dev->mode_config.encoder_list,
			    base.head) {

		if (&other_encoder->new_crtc->base != crtc ||
		    encoder == other_encoder)
			continue;
		else
			return true;
6616 6617
	}

6618 6619
	return false;
}
6620

6621 6622 6623 6624 6625 6626
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
6627

6628
	WARN(!crtc, "checking null crtc?\n");
6629

6630
	dev = crtc->dev;
6631

6632 6633 6634 6635 6636
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
6637

6638 6639 6640
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
6641
}
J
Jesse Barnes 已提交
6642

6643 6644 6645 6646 6647 6648 6649
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
6650
{
6651 6652
	struct intel_encoder *encoder;
	struct intel_connector *connector;
6653

6654 6655 6656 6657 6658
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
6659

6660 6661 6662 6663 6664
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
6665 6666
}

6667 6668 6669 6670 6671 6672 6673 6674 6675
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
6676

6677 6678 6679 6680
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
6681

6682 6683 6684 6685 6686 6687
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

6688 6689 6690
static struct drm_display_mode *
intel_modeset_adjusted_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode)
6691
{
6692 6693 6694 6695
	struct drm_device *dev = crtc->dev;
	struct drm_display_mode *adjusted_mode;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
6696

6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715
	adjusted_mode = drm_mode_duplicate(dev, mode);
	if (!adjusted_mode)
		return ERR_PTR(-ENOMEM);

	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {

		if (&encoder->new_crtc->base != crtc)
			continue;
		encoder_funcs = encoder->base.helper_private;
		if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
						adjusted_mode))) {
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
6716 6717
	}

6718 6719 6720
	if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
6721
	}
6722 6723 6724 6725 6726 6727
	DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);

	return adjusted_mode;
fail:
	drm_mode_destroy(dev, adjusted_mode);
	return ERR_PTR(-EINVAL);
6728 6729
}

6730 6731 6732 6733 6734
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
6735 6736
{
	struct intel_crtc *intel_crtc;
6737 6738 6739 6740
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
6741

6742
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
6743

6744 6745 6746 6747 6748 6749 6750 6751
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
6752

6753 6754 6755 6756 6757 6758 6759 6760 6761
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
6762 6763
	}

6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
6777 6778
	}

6779 6780 6781 6782
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
6783

6784 6785 6786
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
6787

6788 6789 6790 6791 6792 6793 6794 6795
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
6796 6797
	}

6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

	/* We only support modeset on one single crtc, hence we need to do that
	 * only for the passed in crtc iff we change anything else than just
	 * disable crtcs.
	 *
	 * This is actually not true, to be fully compatible with the old crtc
	 * helper we automatically disable _any_ output (i.e. doesn't need to be
	 * connected to the crtc we're modesetting on) if it's disconnected.
	 * Which is a rather nutty api (since changed the output configuration
	 * without userspace's explicit request can lead to confusion), but
	 * alas. Hence we currently need to modeset on all pipes we prepare. */
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
}

6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875
static bool intel_crtc_in_use(struct drm_crtc *crtc)
{
	struct drm_encoder *encoder;
	struct drm_device *dev = crtc->dev;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
			connector->dpms = DRM_MODE_DPMS_ON;

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

6876 6877 6878 6879 6880 6881
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
		if (mask & (1 <<(intel_crtc)->pipe)) \

6882
void
6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979
intel_modeset_check_state(struct drm_device *dev)
{
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

		assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
	}
}

6980 6981
bool intel_set_mode(struct drm_crtc *crtc,
		    struct drm_display_mode *mode,
6982
		    int x, int y, struct drm_framebuffer *fb)
6983 6984
{
	struct drm_device *dev = crtc->dev;
6985
	drm_i915_private_t *dev_priv = dev->dev_private;
6986 6987 6988
	struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct drm_encoder *encoder;
6989 6990
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
6991 6992
	bool ret = true;

6993
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
6994 6995 6996 6997
				     &prepare_pipes, &disable_pipes);

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      modeset_pipes, prepare_pipes, disable_pipes);
6998

6999 7000
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);
7001

7002 7003 7004
	saved_hwmode = crtc->hwmode;
	saved_mode = crtc->mode;

7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	adjusted_mode = NULL;
	if (modeset_pipes) {
		adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
		if (IS_ERR(adjusted_mode)) {
			return false;
		}
	}
7017

7018 7019 7020 7021
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
7022

7023 7024 7025 7026 7027
	if (modeset_pipes) {
		crtc->mode = *mode;
		crtc->x = x;
		crtc->y = y;
	}
7028

7029 7030 7031 7032
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);

7033 7034 7035
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
	 */
7036 7037 7038 7039 7040 7041
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
		ret = !intel_crtc_mode_set(&intel_crtc->base,
					   mode, adjusted_mode,
					   x, y, fb);
		if (!ret)
		    goto done;
7042

7043
		list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
7044

7045 7046
			if (encoder->crtc != &intel_crtc->base)
				continue;
7047

7048 7049 7050 7051 7052 7053
			DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
				encoder->base.id, drm_get_encoder_name(encoder),
				mode->base.id, mode->name);
			encoder_funcs = encoder->helper_private;
			encoder_funcs->mode_set(encoder, mode, adjusted_mode);
		}
7054 7055 7056
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
7057 7058
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
7059

7060 7061 7062
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
		crtc->hwmode = *adjusted_mode;
7063

7064 7065 7066 7067 7068 7069
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
7070 7071 7072 7073

	/* FIXME: add subpixel order */
done:
	drm_mode_destroy(dev, adjusted_mode);
7074
	if (!ret && crtc->enabled) {
7075 7076
		crtc->hwmode = saved_hwmode;
		crtc->mode = saved_mode;
7077 7078
	} else {
		intel_modeset_check_state(dev);
7079 7080 7081 7082 7083
	}

	return ret;
}

7084 7085
#undef for_each_intel_crtc_masked

7086 7087 7088 7089 7090
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

7091 7092
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
7093 7094 7095
	kfree(config);
}

7096 7097 7098 7099 7100 7101 7102
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

7103 7104 7105 7106
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
7107 7108
		return -ENOMEM;

7109 7110 7111 7112
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
7113 7114 7115 7116 7117 7118 7119 7120
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
7121
		config->save_encoder_crtcs[count++] = encoder->crtc;
7122 7123 7124 7125
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7126
		config->save_connector_encoders[count++] = connector->encoder;
7127 7128 7129 7130 7131 7132 7133 7134
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
7135 7136
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7137 7138 7139
	int count;

	count = 0;
7140 7141 7142
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
7143 7144 7145
	}

	count = 0;
7146 7147 7148
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
7149 7150 7151
	}
}

7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
		} else if (set->fb->depth != set->crtc->fb->depth) {
			config->mode_changed = true;
		} else if (set->fb->bits_per_pixel !=
			   set->crtc->fb->bits_per_pixel) {
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

7175
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
7176 7177 7178 7179 7180 7181 7182 7183 7184 7185
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

7186
static int
7187 7188 7189
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
7190
{
7191
	struct drm_crtc *new_crtc;
7192 7193
	struct intel_connector *connector;
	struct intel_encoder *encoder;
7194
	int count, ro;
7195

7196 7197 7198 7199 7200
	/* The upper layers ensure that we either disabl a crtc or have a list
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

7201
	count = 0;
7202 7203 7204 7205
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
7206
		for (ro = 0; ro < set->num_connectors; ro++) {
7207 7208
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
7209 7210 7211 7212
				break;
			}
		}

7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
7228
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
7229
			config->mode_changed = true;
7230
		}
7231 7232 7233 7234

		/* Disable all disconnected encoders. */
		if (connector->base.status == connector_status_disconnected)
			connector->new_encoder = NULL;
7235
	}
7236
	/* connector->new_encoder is now updated for all connectors. */
7237

7238
	/* Update crtc of enabled connectors. */
7239
	count = 0;
7240 7241 7242
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
7243 7244
			continue;

7245
		new_crtc = connector->new_encoder->base.crtc;
7246 7247

		for (ro = 0; ro < set->num_connectors; ro++) {
7248
			if (set->connectors[ro] == &connector->base)
7249 7250 7251 7252
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
7253 7254
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
7255
			return -EINVAL;
7256
		}
7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
7282
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
7283
			config->mode_changed = true;
7284 7285
		}
	}
7286
	/* Now we've also updated encoder->new_crtc for all encoders. */
7287

7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;
	int i;

7299 7300 7301
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
7302 7303 7304 7305

	if (!set->mode)
		set->fb = NULL;

7306 7307 7308 7309 7310 7311
	/* The fb helper likes to play gross jokes with ->mode_set_config.
	 * Unfortunately the crtc helper doesn't do much at all for this case,
	 * so we have to cope with this madness until the fb helper is fixed up. */
	if (set->fb && set->num_connectors == 0)
		return 0;

7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

7343
	ret = intel_modeset_stage_output_state(dev, set, config);
7344 7345 7346
	if (ret)
		goto fail;

7347
	if (config->mode_changed) {
7348
		if (set->mode) {
7349 7350 7351
			DRM_DEBUG_KMS("attempting to set mode from"
					" userspace\n");
			drm_mode_debug_printmodeline(set->mode);
7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362
		}

		if (!intel_set_mode(set->crtc, set->mode,
				    set->x, set->y, set->fb)) {
			DRM_ERROR("failed to set mode on [CRTC:%d]\n",
				  set->crtc->base.id);
			ret = -EINVAL;
			goto fail;
		}

		if (set->crtc->enabled) {
7363 7364 7365 7366 7367 7368 7369
			DRM_DEBUG_KMS("Setting connector DPMS state to on\n");
			for (i = 0; i < set->num_connectors; i++) {
				DRM_DEBUG_KMS("\t[CONNECTOR:%d:%s] set DPMS on\n", set->connectors[i]->base.id,
					      drm_get_connector_name(set->connectors[i]));
				set->connectors[i]->funcs->dpms(set->connectors[i], DRM_MODE_DPMS_ON);
			}
		}
7370
	} else if (config->fb_changed) {
D
Daniel Vetter 已提交
7371
		ret = intel_pipe_set_base(set->crtc,
7372
					  set->x, set->y, set->fb);
7373 7374
	}

7375 7376
	intel_set_config_free(config);

7377 7378 7379
	return 0;

fail:
7380
	intel_set_config_restore_state(dev, config);
7381 7382

	/* Try to restore the config */
7383
	if (config->mode_changed &&
7384 7385
	    !intel_set_mode(save_set.crtc, save_set.mode,
			    save_set.x, save_set.y, save_set.fb))
7386 7387
		DRM_ERROR("failed to restore config after modeset failure\n");

7388 7389
out_config:
	intel_set_config_free(config);
7390 7391 7392
	return ret;
}

7393 7394 7395 7396
static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
7397
	.set_config = intel_crtc_set_config,
7398 7399 7400 7401
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418
static void intel_pch_pll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

	if (dev_priv->num_pch_pll == 0) {
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
	}
}

7419
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
7420
{
J
Jesse Barnes 已提交
7421
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

7438 7439 7440
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
7441
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
7442
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
7443
		intel_crtc->plane = !pipe;
7444 7445
	}

J
Jesse Barnes 已提交
7446 7447 7448 7449 7450
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

7451
	intel_crtc->bpp = 24; /* default for pre-Ironlake */
7452

J
Jesse Barnes 已提交
7453 7454 7455
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

7456
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
7457
				struct drm_file *file)
7458 7459
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7460 7461
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
7462

7463 7464
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
7465

7466 7467
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
7468

7469
	if (!drmmode_obj) {
7470 7471 7472 7473
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

7474 7475
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
7476

7477
	return 0;
7478 7479
}

7480
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
7481
{
7482 7483
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
7484 7485 7486
	int index_mask = 0;
	int entry = 0;

7487 7488 7489 7490
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
7491
			index_mask |= (1 << entry);
7492 7493 7494 7495 7496

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
7497 7498
		entry++;
	}
7499

J
Jesse Barnes 已提交
7500 7501 7502
	return index_mask;
}

7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
7520 7521
static void intel_setup_outputs(struct drm_device *dev)
{
7522
	struct drm_i915_private *dev_priv = dev->dev_private;
7523
	struct intel_encoder *encoder;
7524
	bool dpd_is_edp = false;
7525
	bool has_lvds;
J
Jesse Barnes 已提交
7526

7527
	has_lvds = intel_lvds_init(dev);
7528 7529 7530 7531
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
7532

7533
	if (HAS_PCH_SPLIT(dev)) {
7534
		dpd_is_edp = intel_dpd_is_edp(dev);
7535

7536
		if (has_edp_a(dev))
7537
			intel_dp_init(dev, DP_A, PORT_A);
7538

7539
		if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7540
			intel_dp_init(dev, PCH_DP_D, PORT_D);
7541 7542 7543 7544
	}

	intel_crt_init(dev);

7545 7546 7547 7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564
	if (IS_HASWELL(dev)) {
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
7565 7566
		int found;

7567
		if (I915_READ(HDMIB) & PORT_DETECTED) {
7568
			/* PCH SDVOB multiplex with HDMIB */
7569
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
7570
			if (!found)
7571
				intel_hdmi_init(dev, HDMIB, PORT_B);
7572
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7573
				intel_dp_init(dev, PCH_DP_B, PORT_B);
7574 7575 7576
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
7577
			intel_hdmi_init(dev, HDMIC, PORT_C);
7578

7579
		if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
7580
			intel_hdmi_init(dev, HDMID, PORT_D);
7581

7582
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
7583
			intel_dp_init(dev, PCH_DP_C, PORT_C);
7584

7585
		if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7586
			intel_dp_init(dev, PCH_DP_D, PORT_D);
7587 7588 7589 7590 7591 7592 7593
	} else if (IS_VALLEYVIEW(dev)) {
		int found;

		if (I915_READ(SDVOB) & PORT_DETECTED) {
			/* SDVOB multiplex with HDMIB */
			found = intel_sdvo_init(dev, SDVOB, true);
			if (!found)
7594
				intel_hdmi_init(dev, SDVOB, PORT_B);
7595
			if (!found && (I915_READ(DP_B) & DP_DETECTED))
7596
				intel_dp_init(dev, DP_B, PORT_B);
7597 7598 7599
		}

		if (I915_READ(SDVOC) & PORT_DETECTED)
7600
			intel_hdmi_init(dev, SDVOC, PORT_C);
7601

7602 7603
		/* Shares lanes with HDMI on SDVOC */
		if (I915_READ(DP_C) & DP_DETECTED)
7604
			intel_dp_init(dev, DP_C, PORT_C);
7605
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
7606
		bool found = false;
7607

7608
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
7609
			DRM_DEBUG_KMS("probing SDVOB\n");
7610
			found = intel_sdvo_init(dev, SDVOB, true);
7611 7612
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
7613
				intel_hdmi_init(dev, SDVOB, PORT_B);
7614
			}
7615

7616 7617
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
7618
				intel_dp_init(dev, DP_B, PORT_B);
7619
			}
7620
		}
7621 7622 7623

		/* Before G4X SDVOC doesn't have its own detect register */

7624 7625
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
7626
			found = intel_sdvo_init(dev, SDVOC, false);
7627
		}
7628 7629 7630

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

7631 7632
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
7633
				intel_hdmi_init(dev, SDVOC, PORT_C);
7634 7635 7636
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
7637
				intel_dp_init(dev, DP_C, PORT_C);
7638
			}
7639
		}
7640

7641 7642 7643
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
7644
			intel_dp_init(dev, DP_D, PORT_D);
7645
		}
7646
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
7647 7648
		intel_dvo_init(dev);

7649
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
7650 7651
		intel_tv_init(dev);

7652 7653 7654
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
7655
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
7656
	}
7657

7658
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7659
		ironlake_init_pch_refclk(dev);
J
Jesse Barnes 已提交
7660 7661 7662 7663 7664 7665 7666
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
7667
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
7668 7669 7670 7671 7672

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
7673
						struct drm_file *file,
J
Jesse Barnes 已提交
7674 7675 7676
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
7677
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
7678

7679
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
7680 7681 7682 7683 7684 7685 7686
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

7687 7688
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
7689
			   struct drm_mode_fb_cmd2 *mode_cmd,
7690
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
7691 7692 7693
{
	int ret;

7694
	if (obj->tiling_mode == I915_TILING_Y)
7695 7696
		return -EINVAL;

7697
	if (mode_cmd->pitches[0] & 63)
7698 7699
		return -EINVAL;

7700
	switch (mode_cmd->pixel_format) {
V
Ville Syrjälä 已提交
7701 7702 7703
	case DRM_FORMAT_RGB332:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
7704
	case DRM_FORMAT_XBGR8888:
V
Ville Syrjälä 已提交
7705 7706 7707
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
7708
		/* RGB formats are common across chipsets */
7709
		break;
V
Ville Syrjälä 已提交
7710 7711 7712 7713
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
7714 7715
		break;
	default:
7716 7717
		DRM_DEBUG_KMS("unsupported pixel format %u\n",
				mode_cmd->pixel_format);
7718 7719 7720
		return -EINVAL;
	}

J
Jesse Barnes 已提交
7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
7735
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
7736
{
7737
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
7738

7739 7740
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
7741
	if (&obj->base == NULL)
7742
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
7743

7744
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
7745 7746 7747 7748
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
7749
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
7750 7751
};

7752 7753 7754 7755 7756 7757
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
7758 7759
	if (HAS_PCH_SPLIT(dev)) {
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
7760 7761
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
7762
		dev_priv->display.off = ironlake_crtc_off;
7763
		dev_priv->display.update_plane = ironlake_update_plane;
7764 7765
	} else {
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
7766 7767
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
7768
		dev_priv->display.off = i9xx_crtc_off;
7769
		dev_priv->display.update_plane = i9xx_update_plane;
7770
	}
7771 7772

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
7773 7774 7775 7776
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
7777 7778 7779 7780 7781
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
7782
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
7783 7784 7785 7786 7787 7788 7789 7790
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
7791
	else if (IS_I85X(dev))
7792 7793 7794 7795 7796 7797
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

7798
	if (HAS_PCH_SPLIT(dev)) {
7799
		if (IS_GEN5(dev)) {
7800
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
7801
			dev_priv->display.write_eld = ironlake_write_eld;
7802
		} else if (IS_GEN6(dev)) {
7803
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
7804
			dev_priv->display.write_eld = ironlake_write_eld;
7805 7806 7807
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
7808
			dev_priv->display.write_eld = ironlake_write_eld;
7809 7810
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
7811
			dev_priv->display.write_eld = haswell_write_eld;
7812 7813
		} else
			dev_priv->display.update_wm = NULL;
7814
	} else if (IS_G4X(dev)) {
7815
		dev_priv->display.write_eld = g4x_write_eld;
7816
	}
7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
7838 7839 7840
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
7841
	}
7842 7843
}

7844 7845 7846 7847 7848
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
7849
static void quirk_pipea_force(struct drm_device *dev)
7850 7851 7852 7853
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7854
	DRM_INFO("applying pipe a force quirk\n");
7855 7856
}

7857 7858 7859 7860 7861 7862 7863
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
7864
	DRM_INFO("applying lvds SSC disable quirk\n");
7865 7866
}

7867
/*
7868 7869
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
7870 7871 7872 7873 7874
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
7875
	DRM_INFO("applying inverted panel brightness quirk\n");
7876 7877
}

7878 7879 7880 7881 7882 7883 7884
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

7885
static struct intel_quirk intel_quirks[] = {
7886
	/* HP Mini needs pipe A force quirk (LP: #322104) */
7887
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
7888 7889 7890 7891 7892 7893 7894 7895 7896 7897

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

	/* 855 & before need to leave pipe A & dpll A up */
	{ 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7898
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7899 7900 7901

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
7902 7903 7904

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
7905 7906 7907

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925 7926
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

7927 7928 7929 7930 7931 7932 7933 7934 7935 7936 7937 7938 7939
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7940
	outb(SR01, VGA_SR_INDEX);
7941 7942 7943 7944 7945 7946 7947 7948 7949
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

7950 7951
void intel_modeset_init_hw(struct drm_device *dev)
{
7952 7953 7954 7955 7956
	/* We attempt to init the necessary power wells early in the initialization
	 * time, so the subsystems that expect power to be enabled can work.
	 */
	intel_init_power_wells(dev);

7957 7958
	intel_prepare_ddi(dev);

7959 7960
	intel_init_clock_gating(dev);

7961
	mutex_lock(&dev->struct_mutex);
7962
	intel_enable_gt_powersave(dev);
7963
	mutex_unlock(&dev->struct_mutex);
7964 7965
}

J
Jesse Barnes 已提交
7966 7967
void intel_modeset_init(struct drm_device *dev)
{
7968
	struct drm_i915_private *dev_priv = dev->dev_private;
7969
	int i, ret;
J
Jesse Barnes 已提交
7970 7971 7972 7973 7974 7975

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

7976 7977 7978
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

7979
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
7980

7981 7982
	intel_init_quirks(dev);

7983 7984
	intel_init_pm(dev);

7985 7986
	intel_init_display(dev);

7987 7988 7989 7990
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
7991 7992
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
7993
	} else {
7994 7995
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
7996
	}
7997
	dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
J
Jesse Barnes 已提交
7998

7999
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
8000
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
8001

8002
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
8003
		intel_crtc_init(dev, i);
8004 8005 8006
		ret = intel_plane_init(dev, i);
		if (ret)
			DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
J
Jesse Barnes 已提交
8007 8008
	}

8009 8010
	intel_pch_pll_init(dev);

8011 8012
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
8013
	intel_setup_outputs(dev);
8014 8015
}

8016 8017 8018 8019 8020 8021 8022 8023 8024
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);


}

8052 8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg, val;

	/* Clear any frame start delays used for debugging left by the BIOS */
	reg = PIPECONF(crtc->pipe);
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
	 * disable the crtc (and hence change the state) if it is wrong. */
	if (!HAS_PCH_SPLIT(dev)) {
		struct intel_connector *connector;
		bool plane;

		reg = DSPCNTR(crtc->plane);
		val = I915_READ(reg);

		if ((val & DISPLAY_PLANE_ENABLE) == 0 &&
		    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
			goto ok;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}
ok:

8100 8101 8102 8103 8104 8105 8106 8107 8108
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	u32 tmp;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		tmp = I915_READ(PIPECONF(pipe));
		if (tmp & PIPECONF_ENABLE)
			crtc->active = true;
		else
			crtc->active = false;

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
			encoder->base.crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
	}
8255 8256

	intel_modeset_update_staged_output_state(dev);
8257 8258

	intel_modeset_check_state(dev);
8259 8260
}

8261 8262
void intel_modeset_gem_init(struct drm_device *dev)
{
8263
	intel_modeset_init_hw(dev);
8264 8265

	intel_setup_overlay(dev);
8266 8267

	intel_modeset_setup_hw_state(dev);
J
Jesse Barnes 已提交
8268 8269 8270 8271
}

void intel_modeset_cleanup(struct drm_device *dev)
{
8272 8273 8274 8275
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

8276
	drm_kms_helper_poll_fini(dev);
8277 8278
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
8279 8280 8281
	intel_unregister_dsm_handler();


8282 8283 8284 8285 8286 8287
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
8288
		intel_increase_pllclock(crtc);
8289 8290
	}

8291
	intel_disable_fbc(dev);
8292

8293
	intel_disable_gt_powersave(dev);
8294

8295 8296
	ironlake_teardown_rc6(dev);

J
Jesse Barnes 已提交
8297 8298 8299
	if (IS_VALLEYVIEW(dev))
		vlv_init_dpio(dev);

8300 8301
	mutex_unlock(&dev->struct_mutex);

8302 8303 8304 8305
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
8306
	cancel_work_sync(&dev_priv->rps.work);
8307

8308 8309 8310
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

J
Jesse Barnes 已提交
8311 8312 8313
	drm_mode_config_cleanup(dev);
}

8314 8315 8316
/*
 * Return which encoder is currently attached for connector.
 */
8317
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
8318
{
8319 8320
	return &intel_attached_encoder(connector)->base;
}
8321

8322 8323 8324 8325 8326 8327
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
8328
}
8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
8346 8347 8348 8349 8350 8351 8352 8353 8354 8355

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
8356
	} cursor[I915_MAX_PIPES];
8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
8368
	} pipe[I915_MAX_PIPES];
8369 8370 8371 8372 8373 8374 8375 8376 8377

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
8378
	} plane[I915_MAX_PIPES];
8379 8380 8381 8382 8383
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
8384
	drm_i915_private_t *dev_priv = dev->dev_private;
8385 8386 8387 8388 8389 8390 8391
	struct intel_display_error_state *error;
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

8392
	for_each_pipe(i) {
8393 8394 8395 8396 8397 8398 8399
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
8400
		error->plane[i].pos = I915_READ(DSPPOS(i));
8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].conf = I915_READ(PIPECONF(i));
		error->pipe[i].source = I915_READ(PIPESRC(i));
		error->pipe[i].htotal = I915_READ(HTOTAL(i));
		error->pipe[i].hblank = I915_READ(HBLANK(i));
		error->pipe[i].hsync = I915_READ(HSYNC(i));
		error->pipe[i].vtotal = I915_READ(VTOTAL(i));
		error->pipe[i].vblank = I915_READ(VBLANK(i));
		error->pipe[i].vsync = I915_READ(VSYNC(i));
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
8425
	drm_i915_private_t *dev_priv = dev->dev_private;
8426 8427
	int i;

8428 8429
	seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
	for_each_pipe(i) {
8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455 8456 8457
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif