intel_display.c 279.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47

48 49 50 51 52
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config);
static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config);

J
Jesse Barnes 已提交
53
typedef struct {
54
	int	min, max;
J
Jesse Barnes 已提交
55 56 57
} intel_range_t;

typedef struct {
58 59
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
60 61 62
} intel_p2_t;

#define INTEL_P2_NUM		      2
63 64
typedef struct intel_limit intel_limit_t;
struct intel_limit {
65 66
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
67
};
J
Jesse Barnes 已提交
68

J
Jesse Barnes 已提交
69 70 71
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

72 73 74 75 76 77 78 79 80 81
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

82 83 84
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
85 86 87 88 89
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
90 91
}

92
static const intel_limit_t intel_limits_i8xx_dvo = {
93 94 95 96 97 98 99 100
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
101 102
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
103 104 105
};

static const intel_limit_t intel_limits_i8xx_lvds = {
106 107 108 109 110 111 112 113
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
114 115
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
116
};
117

118
static const intel_limit_t intel_limits_i9xx_sdvo = {
119 120 121 122
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
123 124
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
125 126
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
127 128
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
129 130 131
};

static const intel_limit_t intel_limits_i9xx_lvds = {
132 133 134 135
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
136 137
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
138 139
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
140 141
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
142 143
};

144

145
static const intel_limit_t intel_limits_g4x_sdvo = {
146 147 148 149 150 151 152 153 154 155 156
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
157
	},
158 159 160
};

static const intel_limit_t intel_limits_g4x_hdmi = {
161 162 163 164 165 166 167 168 169 170
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
171 172 173
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
174 175 176 177 178 179 180 181 182 183
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
184
	},
185 186 187
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
188 189 190 191 192 193 194 195 196 197
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
198
	},
199 200
};

201
static const intel_limit_t intel_limits_pineview_sdvo = {
202 203
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
204
	/* Pineview's Ncounter is a ring counter */
205 206
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
207
	/* Pineview only has one combined m divider, which we treat as m2. */
208 209 210 211
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
212 213
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
214 215
};

216
static const intel_limit_t intel_limits_pineview_lvds = {
217 218 219 220 221 222 223 224
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
225 226
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
227 228
};

229 230 231 232 233
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
234
static const intel_limit_t intel_limits_ironlake_dac = {
235 236 237 238 239 240 241 242 243 244
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
245 246
};

247
static const intel_limit_t intel_limits_ironlake_single_lvds = {
248 249 250 251 252 253 254 255 256 257
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
258 259 260
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
261 262 263 264 265 266 267 268 269 270
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
271 272
};

273
/* LVDS 100mhz refclk limits. */
274
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
275 276 277 278 279 280 281
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
282
	.p1 = { .min = 2, .max = 8 },
283 284
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
285 286 287
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
288 289 290 291 292 293 294
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
295
	.p1 = { .min = 2, .max = 6 },
296 297
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
298 299
};

300 301 302 303 304 305 306 307
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
308
	.p1 = { .min = 1, .max = 3 },
309 310 311 312 313
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_hdmi = {
D
Daniel Vetter 已提交
314 315
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
316 317 318 319 320 321 322 323 324 325 326
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_dp = {
327 328
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
329
	.n = { .min = 1, .max = 7 },
330
	.m = { .min = 22, .max = 450 },
331 332 333
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
334
	.p1 = { .min = 1, .max = 3 },
335 336 337 338
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

339 340
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
341
{
342
	struct drm_device *dev = crtc->dev;
343
	const intel_limit_t *limit;
344 345

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
346
		if (intel_is_dual_link_lvds(dev)) {
347
			if (refclk == 100000)
348 349 350 351
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
352
			if (refclk == 100000)
353 354 355 356
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
357
	} else
358
		limit = &intel_limits_ironlake_dac;
359 360 361 362

	return limit;
}

363 364 365 366 367 368
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
369
		if (intel_is_dual_link_lvds(dev))
370
			limit = &intel_limits_g4x_dual_channel_lvds;
371
		else
372
			limit = &intel_limits_g4x_single_channel_lvds;
373 374
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
375
		limit = &intel_limits_g4x_hdmi;
376
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
377
		limit = &intel_limits_g4x_sdvo;
378
	} else /* The option is for other outputs */
379
		limit = &intel_limits_i9xx_sdvo;
380 381 382 383

	return limit;
}

384
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
385 386 387 388
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

389
	if (HAS_PCH_SPLIT(dev))
390
		limit = intel_ironlake_limit(crtc, refclk);
391
	else if (IS_G4X(dev)) {
392
		limit = intel_g4x_limit(crtc);
393
	} else if (IS_PINEVIEW(dev)) {
394
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
395
			limit = &intel_limits_pineview_lvds;
396
		else
397
			limit = &intel_limits_pineview_sdvo;
398 399 400 401 402 403 404
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
405 406 407 408 409
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
410 411
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
412
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
413
		else
414
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
415 416 417 418
	}
	return limit;
}

419 420
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
421
{
422 423 424 425 426 427
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

428 429 430 431 432
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

433
static void i9xx_clock(int refclk, intel_clock_t *clock)
434
{
435
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
436 437 438 439 440 441 442 443
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
444
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
445
{
446 447 448
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

449 450
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
451 452 453
			return true;

	return false;
J
Jesse Barnes 已提交
454 455
}

456
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
457 458 459 460 461
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

462 463 464
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
465 466
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
467
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
468
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
469
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
470
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
471
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
472
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
473
		INTELPllInvalid("m1 out of range\n");
474
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
475
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
476
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
477
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
478
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
479
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
480
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
481
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
482 483 484 485
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
486
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
487 488 489 490

	return true;
}

491
static bool
492
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
493 494
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
J
Jesse Barnes 已提交
495 496 497 498 499
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

500
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
501
		/*
502 503 504
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
505
		 */
506
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
507 508 509 510 511 512 513 514 515 516
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

517
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
518

519 520 521 522
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
523
			if (clock.m2 >= clock.m1)
524 525 526 527 528
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
529 530
					int this_err;

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
553 554 555
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
556 557 558 559 560
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

561
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
562
		/*
563 564 565
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
566
		 */
567
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
568 569 570 571 572 573 574 575 576 577
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

578
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
579

580 581 582 583 584 585 586 587
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
588 589
					int this_err;

590
					pineview_clock(refclk, &clock);
591 592
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
593
						continue;
594 595 596
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
597 598 599 600 601 602 603 604 605 606 607 608 609 610

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

611
static bool
612 613 614
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
615 616 617 618 619
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
620 621
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
622 623 624
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
625
		if (intel_is_dual_link_lvds(dev))
626 627 628 629 630 631 632 633 634 635 636 637
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
638
	/* based on hardware requirement, prefer smaller n to precision */
639
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
640
		/* based on hardware requirement, prefere larger m1,m2 */
641 642 643 644 645 646 647 648
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

649
					i9xx_clock(refclk, &clock);
650 651
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
652
						continue;
653 654

					this_err = abs(clock.dot - target);
655 656 657 658 659 660 661 662 663 664
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
665 666 667
	return found;
}

668
static bool
669 670 671
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
672 673 674 675 676 677 678
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

679
	flag = 0;
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
736

P
Paulo Zanoni 已提交
737 738 739 740 741 742
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

743
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
744 745
}

746 747 748 749 750 751 752 753 754 755 756
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

757 758 759 760 761 762 763 764 765
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
766
{
767
	struct drm_i915_private *dev_priv = dev->dev_private;
768
	int pipestat_reg = PIPESTAT(pipe);
769

770 771 772 773 774
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

791
	/* Wait for vblank interrupt bit to set */
792 793 794
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
795 796 797
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

798 799
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
800 801 802 803 804 805 806
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
807 808 809 810 811 812
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
813
 *
814
 */
815
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
816 817
{
	struct drm_i915_private *dev_priv = dev->dev_private;
818 819
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
820 821

	if (INTEL_INFO(dev)->gen >= 4) {
822
		int reg = PIPECONF(cpu_transcoder);
823 824

		/* Wait for the Pipe State to go off */
825 826
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
827
			WARN(1, "pipe_off wait timed out\n");
828
	} else {
829
		u32 last_line, line_mask;
830
		int reg = PIPEDSL(pipe);
831 832
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

833 834 835 836 837
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

838 839
		/* Wait for the display line to settle */
		do {
840
			last_line = I915_READ(reg) & line_mask;
841
			mdelay(5);
842
		} while (((I915_READ(reg) & line_mask) != last_line) &&
843 844
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
845
			WARN(1, "pipe_off wait timed out\n");
846
	}
J
Jesse Barnes 已提交
847 848
}

849 850 851 852 853 854 855 856 857 858 859 860
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
889 890 891 892 893
	}

	return I915_READ(SDEISR) & bit;
}

894 895 896 897 898 899
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
900 901
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state)
902 903 904 905 906 907 908 909 910 911 912 913 914
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}

915
struct intel_shared_dpll *
916 917 918 919
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

920
	if (crtc->config.shared_dpll < 0)
921 922
		return NULL;

923
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
924 925
}

926
/* For ILK+ */
927 928 929
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state)
930 931
{
	bool cur_state;
932
	struct intel_dpll_hw_state hw_state;
933

E
Eugeni Dodonov 已提交
934 935 936 937 938
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

939
	if (WARN (!pll,
940
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
941 942
		return;

943
	cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
944
	WARN(cur_state != state,
945 946
	     "%s assertion failure (expected %s, current %s)\n",
	     pll->name, state_string(state), state_string(cur_state));
947 948 949 950 951 952 953 954
}

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
955 956
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
957

P
Paulo Zanoni 已提交
958 959
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
960
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
961
		val = I915_READ(reg);
962
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
963 964 965 966 967
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
968 969 970 971 972 973 974 975 976 977 978 979 980 981
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

982 983 984
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1002
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1003
	if (HAS_DDI(dev_priv->dev))
1004 1005
		return;

1006 1007 1008 1009 1010
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

1011 1012
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
1013 1014 1015
{
	int reg;
	u32 val;
1016
	bool cur_state;
1017 1018 1019

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
1020 1021 1022 1023
	cur_state = !!(val & FDI_RX_PLL_ENABLE);
	WARN(cur_state != state,
	     "FDI RX PLL assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
1024 1025
}

1026 1027 1028 1029 1030 1031
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1032
	bool locked = true;
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1052
	     pipe_name(pipe));
1053 1054
}

1055 1056
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1057 1058 1059
{
	int reg;
	u32 val;
1060
	bool cur_state;
1061 1062
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1063

1064 1065 1066 1067
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1068 1069
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1070 1071 1072 1073 1074 1075 1076
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1077 1078
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1079
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1080 1081
}

1082 1083
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1084 1085 1086
{
	int reg;
	u32 val;
1087
	bool cur_state;
1088 1089 1090

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1091 1092 1093 1094
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1095 1096
}

1097 1098 1099
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1100 1101 1102
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1103
	struct drm_device *dev = dev_priv->dev;
1104 1105 1106 1107
	int reg, i;
	u32 val;
	int cur_pipe;

1108 1109
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1110 1111 1112 1113 1114
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1115
		return;
1116
	}
1117

1118
	/* Need to check both planes against the pipe */
1119
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
1120 1121 1122 1123 1124
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1125 1126
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1127 1128 1129
	}
}

1130 1131 1132
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1133
	struct drm_device *dev = dev_priv->dev;
1134 1135 1136
	int reg, i;
	u32 val;

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
	if (IS_VALLEYVIEW(dev)) {
		for (i = 0; i < dev_priv->num_plane; i++) {
			reg = SPCNTR(pipe, i);
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
			     sprite_name(pipe, i), pipe_name(pipe));
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
1147
		val = I915_READ(reg);
1148
		WARN((val & SPRITE_ENABLE),
1149
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1150 1151 1152
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1153
		val = I915_READ(reg);
1154
		WARN((val & DVS_ENABLE),
1155
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1156
		     plane_name(pipe), pipe_name(pipe));
1157 1158 1159
	}
}

1160 1161 1162 1163 1164
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1165 1166 1167 1168 1169
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1170 1171 1172 1173 1174 1175
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1176 1177
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1178 1179 1180 1181 1182
{
	int reg;
	u32 val;
	bool enabled;

1183
	reg = PCH_TRANSCONF(pipe);
1184 1185
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1186 1187 1188
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1189 1190
}

1191 1192
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1209 1210 1211
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1212
	if ((val & SDVO_ENABLE) == 0)
1213 1214 1215
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1216
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1217 1218
			return false;
	} else {
1219
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1256
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1257
				   enum pipe pipe, int reg, u32 port_sel)
1258
{
1259
	u32 val = I915_READ(reg);
1260
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1261
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1262
	     reg, pipe_name(pipe));
1263

1264 1265
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1266
	     "IBX PCH dp port still using transcoder B\n");
1267 1268 1269 1270 1271
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1272
	u32 val = I915_READ(reg);
1273
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1274
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1275
	     reg, pipe_name(pipe));
1276

1277
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1278
	     && (val & SDVO_PIPE_B_SELECT),
1279
	     "IBX PCH hdmi port still using transcoder B\n");
1280 1281 1282 1283 1284 1285 1286 1287
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1288 1289 1290
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1291 1292 1293

	reg = PCH_ADPA;
	val = I915_READ(reg);
1294
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1295
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1296
	     pipe_name(pipe));
1297 1298 1299

	reg = PCH_LVDS;
	val = I915_READ(reg);
1300
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1301
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1302
	     pipe_name(pipe));
1303

1304 1305 1306
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1307 1308
}

1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
static void vlv_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	assert_pipe_disabled(dev_priv, pipe);

	/* No really, not for ILK+ */
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

1339
static void i9xx_enable_pll(struct intel_crtc *crtc)
1340
{
1341 1342 1343 1344
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1345

1346
	assert_pipe_disabled(dev_priv, crtc->pipe);
1347

1348
	/* No really, not for ILK+ */
1349
	BUG_ON(dev_priv->info->gen >= 5);
1350 1351

	/* PLL is protected by panel, make sure we can write it */
1352 1353
	if (IS_MOBILE(dev) && !IS_I830(dev))
		assert_panel_unlocked(dev_priv, crtc->pipe);
1354

1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
	I915_WRITE(reg, dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(reg);
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		I915_WRITE(DPLL_MD(crtc->pipe),
			   crtc->config.dpll_hw_state.dpll_md);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(reg, dpll);
	}
1372 1373

	/* We do this three times for luck */
1374
	I915_WRITE(reg, dpll);
1375 1376
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1377
	I915_WRITE(reg, dpll);
1378 1379
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1380
	I915_WRITE(reg, dpll);
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1427
/**
D
Daniel Vetter 已提交
1428
 * ironlake_enable_shared_dpll - enable PCH PLL
1429 1430 1431 1432 1433 1434
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1435
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1436
{
1437 1438
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1439

1440
	/* PCH PLLs only available on ILK, SNB and IVB */
1441
	BUG_ON(dev_priv->info->gen < 5);
1442
	if (WARN_ON(pll == NULL))
1443 1444 1445 1446
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1447

1448 1449
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1450
		      crtc->base.base.id);
1451

1452 1453
	if (pll->active++) {
		WARN_ON(!pll->on);
1454
		assert_shared_dpll_enabled(dev_priv, pll);
1455 1456
		return;
	}
1457
	WARN_ON(pll->on);
1458

1459
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1460
	pll->enable(dev_priv, pll);
1461
	pll->on = true;
1462 1463
}

1464
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1465
{
1466 1467
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1468

1469 1470
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1471
	if (WARN_ON(pll == NULL))
1472
	       return;
1473

1474 1475
	if (WARN_ON(pll->refcount == 0))
		return;
1476

1477 1478
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1479
		      crtc->base.base.id);
1480

1481
	if (WARN_ON(pll->active == 0)) {
1482
		assert_shared_dpll_disabled(dev_priv, pll);
1483 1484 1485
		return;
	}

1486
	assert_shared_dpll_enabled(dev_priv, pll);
1487
	WARN_ON(!pll->on);
1488
	if (--pll->active)
1489
		return;
1490

1491
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1492
	pll->disable(dev_priv, pll);
1493
	pll->on = false;
1494 1495
}

1496 1497
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1498
{
1499
	struct drm_device *dev = dev_priv->dev;
1500
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1501
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1502
	uint32_t reg, val, pipeconf_val;
1503 1504 1505 1506 1507

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1508
	assert_shared_dpll_enabled(dev_priv,
1509
				   intel_crtc_to_shared_dpll(intel_crtc));
1510 1511 1512 1513 1514

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1515 1516 1517 1518 1519 1520 1521
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1522
	}
1523

1524
	reg = PCH_TRANSCONF(pipe);
1525
	val = I915_READ(reg);
1526
	pipeconf_val = I915_READ(PIPECONF(pipe));
1527 1528 1529 1530 1531 1532

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1533 1534
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1535
	}
1536 1537 1538

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1539 1540 1541 1542 1543
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1544 1545 1546
	else
		val |= TRANS_PROGRESSIVE;

1547 1548
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1549
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1550 1551
}

1552
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1553
				      enum transcoder cpu_transcoder)
1554
{
1555 1556 1557 1558 1559 1560
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1561
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1562
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1563

1564 1565
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1566
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1567 1568
	I915_WRITE(_TRANSA_CHICKEN2, val);

1569
	val = TRANS_ENABLE;
1570
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1571

1572 1573
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1574
		val |= TRANS_INTERLACED;
1575 1576 1577
	else
		val |= TRANS_PROGRESSIVE;

1578 1579
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1580
		DRM_ERROR("Failed to enable PCH transcoder\n");
1581 1582
}

1583 1584
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1585
{
1586 1587
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1588 1589 1590 1591 1592

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1593 1594 1595
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1596
	reg = PCH_TRANSCONF(pipe);
1597 1598 1599 1600 1601
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1602
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1603 1604 1605 1606 1607 1608 1609 1610

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1611 1612
}

1613
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1614 1615 1616
{
	u32 val;

1617
	val = I915_READ(LPT_TRANSCONF);
1618
	val &= ~TRANS_ENABLE;
1619
	I915_WRITE(LPT_TRANSCONF, val);
1620
	/* wait for PCH transcoder off, transcoder state */
1621
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1622
		DRM_ERROR("Failed to disable PCH transcoder\n");
1623 1624 1625

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1626
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1627
	I915_WRITE(_TRANSA_CHICKEN2, val);
1628 1629
}

1630
/**
1631
 * intel_enable_pipe - enable a pipe, asserting requirements
1632 1633
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1634
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1635 1636 1637 1638 1639 1640 1641 1642 1643
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1644 1645
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1646
{
1647 1648
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1649
	enum pipe pch_transcoder;
1650 1651 1652
	int reg;
	u32 val;

1653 1654 1655
	assert_planes_disabled(dev_priv, pipe);
	assert_sprites_disabled(dev_priv, pipe);

1656
	if (HAS_PCH_LPT(dev_priv->dev))
1657 1658 1659 1660
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1661 1662 1663 1664 1665 1666 1667
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1668 1669 1670
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1671
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1672 1673
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1674 1675 1676
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1677

1678
	reg = PIPECONF(cpu_transcoder);
1679
	val = I915_READ(reg);
1680 1681 1682 1683
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1684 1685 1686 1687
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1688
 * intel_disable_pipe - disable a pipe, asserting requirements
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1702 1703
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1704 1705 1706 1707 1708 1709 1710 1711
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1712
	assert_sprites_disabled(dev_priv, pipe);
1713 1714 1715 1716 1717

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1718
	reg = PIPECONF(cpu_transcoder);
1719
	val = I915_READ(reg);
1720 1721 1722 1723
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1724 1725 1726
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1727 1728 1729 1730
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1731
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1732 1733
				      enum plane plane)
{
1734 1735 1736 1737
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1738 1739
}

1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1759 1760 1761 1762
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1763
	intel_flush_display_plane(dev_priv, plane);
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1783 1784 1785 1786
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1787 1788 1789 1790
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1791 1792 1793 1794 1795 1796 1797 1798 1799
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1800
int
1801
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1802
			   struct drm_i915_gem_object *obj,
1803
			   struct intel_ring_buffer *pipelined)
1804
{
1805
	struct drm_i915_private *dev_priv = dev->dev_private;
1806 1807 1808
	u32 alignment;
	int ret;

1809
	switch (obj->tiling_mode) {
1810
	case I915_TILING_NONE:
1811 1812
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1813
		else if (INTEL_INFO(dev)->gen >= 4)
1814 1815 1816
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1817 1818 1819 1820 1821 1822
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1823 1824 1825 1826
		/* Despite that we check this in framebuffer_init userspace can
		 * screw us over and change the tiling after the fact. Only
		 * pinned buffers can't change their tiling. */
		DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
1827 1828 1829 1830 1831
		return -EINVAL;
	default:
		BUG();
	}

1832 1833 1834 1835 1836 1837 1838 1839
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1840
	dev_priv->mm.interruptible = false;
1841
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1842
	if (ret)
1843
		goto err_interruptible;
1844 1845 1846 1847 1848 1849

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1850
	ret = i915_gem_object_get_fence(obj);
1851 1852
	if (ret)
		goto err_unpin;
1853

1854
	i915_gem_object_pin_fence(obj);
1855

1856
	dev_priv->mm.interruptible = true;
1857
	return 0;
1858 1859 1860

err_unpin:
	i915_gem_object_unpin(obj);
1861 1862
err_interruptible:
	dev_priv->mm.interruptible = true;
1863
	return ret;
1864 1865
}

1866 1867 1868 1869 1870 1871
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

1872 1873
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
1874 1875 1876 1877
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
1878
{
1879 1880
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
1881

1882 1883
		tile_rows = *y / 8;
		*y %= 8;
1884

1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
1897 1898
}

1899 1900
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1901 1902 1903 1904 1905
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1906
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1907
	int plane = intel_crtc->plane;
1908
	unsigned long linear_offset;
J
Jesse Barnes 已提交
1909
	u32 dspcntr;
1910
	u32 reg;
J
Jesse Barnes 已提交
1911 1912 1913 1914 1915 1916

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
1917
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
1918 1919 1920 1921 1922 1923
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1924 1925
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1926 1927
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1928 1929
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
1930 1931
		dspcntr |= DISPPLANE_8BPP;
		break;
1932 1933 1934
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
1935
		break;
1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
1954 1955
		break;
	default:
1956
		BUG();
J
Jesse Barnes 已提交
1957
	}
1958

1959
	if (INTEL_INFO(dev)->gen >= 4) {
1960
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
1961 1962 1963 1964 1965
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

1966 1967 1968
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

1969
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
1970

1971
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
1972

1973 1974
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
1975 1976 1977
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
1978 1979
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
1980
		intel_crtc->dspaddr_offset = linear_offset;
1981
	}
1982 1983 1984

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
1985
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
1986
	if (INTEL_INFO(dev)->gen >= 4) {
1987 1988
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
1989
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1990
		I915_WRITE(DSPLINOFF(plane), linear_offset);
1991
	} else
1992
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
1993
	POSTING_READ(reg);
J
Jesse Barnes 已提交
1994

1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2007
	unsigned long linear_offset;
2008 2009 2010 2011 2012 2013
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2014
	case 2:
2015 2016
		break;
	default:
2017
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2028 2029
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2030 2031
		dspcntr |= DISPPLANE_8BPP;
		break;
2032 2033
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2034
		break;
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2050 2051
		break;
	default:
2052
		BUG();
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2065
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2066
	intel_crtc->dspaddr_offset =
2067 2068 2069
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2070
	linear_offset -= intel_crtc->dspaddr_offset;
2071

2072 2073
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2074
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2075 2076
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2077 2078 2079 2080 2081 2082
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2096 2097
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2098
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2099

2100
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2101 2102
}

2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2191
static int
2192
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2193
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2194 2195
{
	struct drm_device *dev = crtc->dev;
2196
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2197
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2198
	struct drm_framebuffer *old_fb;
2199
	int ret;
J
Jesse Barnes 已提交
2200 2201

	/* no fb bound */
2202
	if (!fb) {
2203
		DRM_ERROR("No FB bound\n");
2204 2205 2206
		return 0;
	}

2207
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2208 2209 2210
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2211
		return -EINVAL;
J
Jesse Barnes 已提交
2212 2213
	}

2214
	mutex_lock(&dev->struct_mutex);
2215
	ret = intel_pin_and_fence_fb_obj(dev,
2216
					 to_intel_framebuffer(fb)->obj,
2217
					 NULL);
2218 2219
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2220
		DRM_ERROR("pin & fence failed\n");
2221 2222
		return ret;
	}
J
Jesse Barnes 已提交
2223

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
	/* Update pipe size and adjust fitter if needed */
	if (i915_fastboot) {
		I915_WRITE(PIPESRC(intel_crtc->pipe),
			   ((crtc->mode.hdisplay - 1) << 16) |
			   (crtc->mode.vdisplay - 1));
		if (!intel_crtc->config.pch_pfit.size &&
		    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
		     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
			I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
		}
	}

2238
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2239
	if (ret) {
2240
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2241
		mutex_unlock(&dev->struct_mutex);
2242
		DRM_ERROR("failed to update base address\n");
2243
		return ret;
J
Jesse Barnes 已提交
2244
	}
2245

2246 2247
	old_fb = crtc->fb;
	crtc->fb = fb;
2248 2249
	crtc->x = x;
	crtc->y = y;
2250

2251
	if (old_fb) {
2252 2253
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2254
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2255
	}
2256

2257
	intel_update_fbc(dev);
2258
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2259

2260
	intel_crtc_update_sarea_pos(crtc, x, y);
2261 2262

	return 0;
J
Jesse Barnes 已提交
2263 2264
}

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2276
	if (IS_IVYBRIDGE(dev)) {
2277 2278
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2279 2280 2281
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2282
	}
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2299 2300 2301 2302 2303

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2304 2305
}

2306 2307 2308 2309 2310
static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
{
	return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
}

2311 2312 2313 2314 2315 2316 2317 2318 2319
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2320 2321 2322 2323 2324 2325 2326
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2337 2338 2339 2340 2341 2342 2343
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2344
	int plane = intel_crtc->plane;
2345
	u32 reg, temp, tries;
2346

2347 2348 2349 2350
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2351 2352
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2353 2354
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2355 2356
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2357 2358
	I915_WRITE(reg, temp);
	I915_READ(reg);
2359 2360
	udelay(150);

2361
	/* enable CPU FDI TX and PCH FDI RX */
2362 2363
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2364 2365
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2366 2367
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2368
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2369

2370 2371
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2372 2373
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2374 2375 2376
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2377 2378
	udelay(150);

2379
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2380 2381 2382
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2383

2384
	reg = FDI_RX_IIR(pipe);
2385
	for (tries = 0; tries < 5; tries++) {
2386
		temp = I915_READ(reg);
2387 2388 2389 2390
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2391
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2392 2393 2394
			break;
		}
	}
2395
	if (tries == 5)
2396
		DRM_ERROR("FDI train 1 fail!\n");
2397 2398

	/* Train 2 */
2399 2400
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2401 2402
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2403
	I915_WRITE(reg, temp);
2404

2405 2406
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2407 2408
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2409
	I915_WRITE(reg, temp);
2410

2411 2412
	POSTING_READ(reg);
	udelay(150);
2413

2414
	reg = FDI_RX_IIR(pipe);
2415
	for (tries = 0; tries < 5; tries++) {
2416
		temp = I915_READ(reg);
2417 2418 2419
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2420
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2421 2422 2423 2424
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2425
	if (tries == 5)
2426
		DRM_ERROR("FDI train 2 fail!\n");
2427 2428

	DRM_DEBUG_KMS("FDI train done\n");
2429

2430 2431
}

2432
static const int snb_b_fdi_train_param[] = {
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2446
	u32 reg, temp, i, retry;
2447

2448 2449
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2450 2451
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2452 2453
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2454 2455 2456
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2457 2458
	udelay(150);

2459
	/* enable CPU FDI TX and PCH FDI RX */
2460 2461
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2462 2463
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2464 2465 2466 2467 2468
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2469
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2470

2471 2472 2473
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2474 2475
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2476 2477 2478 2479 2480 2481 2482
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2483 2484 2485
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2486 2487
	udelay(150);

2488
	for (i = 0; i < 4; i++) {
2489 2490
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2491 2492
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2493 2494 2495
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2496 2497
		udelay(500);

2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2508
		}
2509 2510
		if (retry < 5)
			break;
2511 2512
	}
	if (i == 4)
2513
		DRM_ERROR("FDI train 1 fail!\n");
2514 2515

	/* Train 2 */
2516 2517
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2518 2519 2520 2521 2522 2523 2524
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2525
	I915_WRITE(reg, temp);
2526

2527 2528
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2529 2530 2531 2532 2533 2534 2535
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2536 2537 2538
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2539 2540
	udelay(150);

2541
	for (i = 0; i < 4; i++) {
2542 2543
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2544 2545
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2546 2547 2548
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2549 2550
		udelay(500);

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2561
		}
2562 2563
		if (retry < 5)
			break;
2564 2565
	}
	if (i == 4)
2566
		DRM_ERROR("FDI train 2 fail!\n");
2567 2568 2569 2570

	DRM_DEBUG_KMS("FDI train done.\n");
}

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2591 2592 2593
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2594 2595 2596
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2597 2598
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2599 2600 2601 2602
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2603
	temp |= FDI_COMPOSITE_SYNC;
2604 2605
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2606 2607 2608
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2609 2610 2611 2612 2613
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2614
	temp |= FDI_COMPOSITE_SYNC;
2615 2616 2617 2618 2619
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2620
	for (i = 0; i < 4; i++) {
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2637
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2662
	for (i = 0; i < 4; i++) {
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2678
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2679 2680 2681 2682 2683 2684 2685 2686 2687
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2688
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2689
{
2690
	struct drm_device *dev = intel_crtc->base.dev;
2691 2692
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2693
	u32 reg, temp;
J
Jesse Barnes 已提交
2694

2695

2696
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2697 2698
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2699 2700
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2701
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2702 2703 2704
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2705 2706 2707
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2708 2709 2710 2711
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2712 2713
	udelay(200);

2714 2715 2716 2717 2718
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2719

2720 2721
		POSTING_READ(reg);
		udelay(100);
2722
	}
2723 2724
}

2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2771
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2772 2773 2774 2775 2776 2777
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2778 2779 2780
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2800
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2801 2802 2803 2804 2805 2806
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2807 2808 2809 2810
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2811
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2812 2813 2814
	unsigned long flags;
	bool pending;

2815 2816
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2817 2818 2819 2820 2821 2822 2823 2824 2825
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2826 2827
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2828
	struct drm_device *dev = crtc->dev;
2829
	struct drm_i915_private *dev_priv = dev->dev_private;
2830 2831 2832 2833

	if (crtc->fb == NULL)
		return;

2834 2835
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2836 2837 2838
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2839 2840 2841
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2842 2843
}

2844 2845 2846 2847 2848 2849 2850 2851
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2852 2853
	mutex_lock(&dev_priv->dpio_lock);

2854 2855 2856 2857 2858 2859 2860
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2861 2862 2863
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
2904
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
2905 2906 2907 2908 2909 2910
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2911
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
2912 2913

	/* Program SSCAUXDIV */
2914
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
2915 2916
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2917
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
2918 2919

	/* Enable modulator and associated divider */
2920
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
2921
	temp &= ~SBI_SSCCTL_DISABLE;
2922
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
2923 2924 2925 2926 2927

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2928 2929

	mutex_unlock(&dev_priv->dpio_lock);
2930 2931
}

2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

2956 2957 2958 2959 2960 2961 2962 2963 2964
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2965 2966 2967 2968 2969
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2970
	u32 reg, temp;
2971

2972
	assert_pch_transcoder_disabled(dev_priv, pipe);
2973

2974 2975 2976 2977 2978
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

2979
	/* For PCH output, training FDI link */
2980
	dev_priv->display.fdi_link_train(crtc);
2981

2982 2983 2984 2985
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
D
Daniel Vetter 已提交
2986 2987 2988 2989
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);
2990

2991
	if (HAS_PCH_CPT(dev)) {
2992
		u32 sel;
2993

2994
		temp = I915_READ(PCH_DPLL_SEL);
2995 2996
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
2997
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
2998 2999 3000
			temp |= sel;
		else
			temp &= ~sel;
3001 3002
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3003

3004 3005
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3006
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3007

3008
	intel_fdi_normal_train(crtc);
3009

3010 3011
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3012 3013
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3014
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3015 3016 3017
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3018 3019
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3020 3021
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3022
		temp |= bpc << 9; /* same format but at 11:9 */
3023 3024

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3025
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3026
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3027
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3028 3029 3030

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3031
			temp |= TRANS_DP_PORT_SEL_B;
3032 3033
			break;
		case PCH_DP_C:
3034
			temp |= TRANS_DP_PORT_SEL_C;
3035 3036
			break;
		case PCH_DP_D:
3037
			temp |= TRANS_DP_PORT_SEL_D;
3038 3039
			break;
		default:
3040
			BUG();
3041
		}
3042

3043
		I915_WRITE(reg, temp);
3044
	}
3045

3046
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3047 3048
}

P
Paulo Zanoni 已提交
3049 3050 3051 3052 3053
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3054
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3055

3056
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3057

3058
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3059

3060
	/* Set transcoder timing. */
3061
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3062

3063
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3064 3065
}

3066
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3067
{
3068
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3069 3070 3071 3072 3073

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3074
		WARN(1, "bad %s refcount\n", pll->name);
3075 3076 3077
		return;
	}

3078 3079 3080 3081 3082
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3083
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3084 3085
}

3086
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
3087
{
3088 3089 3090
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3091 3092

	if (pll) {
3093 3094
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3095
		intel_put_shared_dpll(crtc);
3096 3097
	}

3098 3099
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3100
		i = crtc->pipe;
D
Daniel Vetter 已提交
3101
		pll = &dev_priv->shared_dplls[i];
3102

3103 3104
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3105 3106 3107 3108

		goto found;
	}

D
Daniel Vetter 已提交
3109 3110
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3111 3112 3113 3114 3115

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3116 3117
		if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
			   sizeof(pll->hw_state)) == 0) {
3118
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3119
				      crtc->base.base.id,
3120
				      pll->name, pll->refcount, pll->active);
3121 3122 3123 3124 3125 3126

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3127 3128
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3129
		if (pll->refcount == 0) {
3130 3131
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3132 3133 3134 3135 3136 3137 3138
			goto found;
		}
	}

	return NULL;

found:
3139
	crtc->config.shared_dpll = i;
3140 3141
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3142

3143
	if (pll->active == 0) {
3144 3145 3146
		memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
		       sizeof(pll->hw_state));

3147
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3148
		WARN_ON(pll->on);
3149
		assert_shared_dpll_disabled(dev_priv, pll);
3150

3151
		pll->mode_set(dev_priv, pll);
3152 3153
	}
	pll->refcount++;
3154

3155 3156 3157
	return pll;
}

3158
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3159 3160
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3161
	int dslreg = PIPEDSL(pipe);
3162 3163 3164 3165 3166 3167
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3168
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3169 3170 3171
	}
}

3172 3173 3174 3175 3176 3177
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3178
	if (crtc->config.pch_pfit.size) {
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3190 3191 3192
	}
}

3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3215 3216 3217 3218 3219
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3220
	struct intel_encoder *encoder;
3221 3222 3223
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3224 3225
	WARN_ON(!crtc->enabled);

3226 3227 3228 3229
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3230 3231 3232 3233

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3234 3235
	intel_update_watermarks(dev);

3236
	for_each_encoder_on_crtc(dev, crtc, encoder)
3237 3238
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3239

3240
	if (intel_crtc->config.has_pch_encoder) {
3241 3242 3243
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3244
		ironlake_fdi_pll_enable(intel_crtc);
3245 3246 3247 3248
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3249

3250
	ironlake_pfit_enable(intel_crtc);
3251

3252 3253 3254 3255 3256 3257
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3258 3259
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3260
	intel_enable_plane(dev_priv, plane, pipe);
3261
	intel_enable_planes(crtc);
3262
	intel_crtc_update_cursor(crtc, true);
3263

3264
	if (intel_crtc->config.has_pch_encoder)
3265
		ironlake_pch_enable(crtc);
3266

3267
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3268
	intel_update_fbc(dev);
3269 3270
	mutex_unlock(&dev->struct_mutex);

3271 3272
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3273 3274

	if (HAS_PCH_CPT(dev))
3275
		cpt_verify_modeset(dev, intel_crtc->pipe);
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3286 3287
}

P
Paulo Zanoni 已提交
3288 3289 3290
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
3291
	return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
P
Paulo Zanoni 已提交
3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
}

static void hsw_enable_ips(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, IPS_ENABLE);
}

static void hsw_disable_ips(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, 0);

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3339 3340 3341 3342 3343

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3344 3345
	intel_update_watermarks(dev);

3346
	if (intel_crtc->config.has_pch_encoder)
3347
		dev_priv->display.fdi_link_train(crtc);
3348 3349 3350 3351 3352

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3353
	intel_ddi_enable_pipe_clock(intel_crtc);
3354

3355
	ironlake_pfit_enable(intel_crtc);
3356 3357 3358 3359 3360 3361 3362

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3363
	intel_ddi_set_pipe_settings(crtc);
3364
	intel_ddi_enable_transcoder_func(crtc);
3365

3366 3367
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3368
	intel_enable_plane(dev_priv, plane, pipe);
3369
	intel_enable_planes(crtc);
3370
	intel_crtc_update_cursor(crtc, true);
3371

P
Paulo Zanoni 已提交
3372 3373
	hsw_enable_ips(intel_crtc);

3374
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3375
		lpt_pch_enable(crtc);
3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
	if (crtc->config.pch_pfit.size) {
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3410 3411 3412 3413 3414
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3415
	struct intel_encoder *encoder;
3416 3417
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3418
	u32 reg, temp;
3419

3420

3421 3422 3423
	if (!intel_crtc->active)
		return;

3424 3425 3426
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3427
	intel_crtc_wait_for_pending_flips(crtc);
3428
	drm_vblank_off(dev, pipe);
3429

3430
	if (dev_priv->fbc.plane == plane)
3431
		intel_disable_fbc(dev);
3432

3433
	intel_crtc_update_cursor(crtc, false);
3434
	intel_disable_planes(crtc);
3435 3436
	intel_disable_plane(dev_priv, plane, pipe);

3437 3438 3439
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3440
	intel_disable_pipe(dev_priv, pipe);
3441

3442
	ironlake_pfit_disable(intel_crtc);
3443

3444 3445 3446
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3447

3448 3449
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3450

3451 3452
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3453

3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3465
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3466
			I915_WRITE(PCH_DPLL_SEL, temp);
3467
		}
3468

3469
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3470
		intel_disable_shared_dpll(intel_crtc);
3471

3472 3473
		ironlake_fdi_pll_disable(intel_crtc);
	}
3474

3475
	intel_crtc->active = false;
3476
	intel_update_watermarks(dev);
3477 3478

	mutex_lock(&dev->struct_mutex);
3479
	intel_update_fbc(dev);
3480
	mutex_unlock(&dev->struct_mutex);
3481
}
3482

3483
static void haswell_crtc_disable(struct drm_crtc *crtc)
3484
{
3485 3486
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3487
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3488 3489 3490
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3491
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3492

3493 3494 3495 3496 3497 3498 3499 3500 3501
	if (!intel_crtc->active)
		return;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

R
Rodrigo Vivi 已提交
3502
	/* FBC must be disabled before disabling the plane on HSW. */
3503
	if (dev_priv->fbc.plane == plane)
3504 3505
		intel_disable_fbc(dev);

P
Paulo Zanoni 已提交
3506 3507
	hsw_disable_ips(intel_crtc);

3508
	intel_crtc_update_cursor(crtc, false);
3509
	intel_disable_planes(crtc);
R
Rodrigo Vivi 已提交
3510 3511
	intel_disable_plane(dev_priv, plane, pipe);

3512 3513
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3514 3515
	intel_disable_pipe(dev_priv, pipe);

3516
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3517

3518
	ironlake_pfit_disable(intel_crtc);
3519

3520
	intel_ddi_disable_pipe_clock(intel_crtc);
3521 3522 3523 3524 3525

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3526
	if (intel_crtc->config.has_pch_encoder) {
3527
		lpt_disable_pch_transcoder(dev_priv);
3528
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3529
		intel_ddi_fdi_disable(crtc);
3530
	}
3531 3532 3533 3534 3535 3536 3537 3538 3539

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3540 3541 3542
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3543
	intel_put_shared_dpll(intel_crtc);
3544 3545
}

3546 3547 3548 3549 3550
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3551 3552 3553
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3554
		struct drm_device *dev = intel_crtc->base.dev;
3555
		struct drm_i915_private *dev_priv = dev->dev_private;
3556

3557
		mutex_lock(&dev->struct_mutex);
3558 3559 3560
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3561
		mutex_unlock(&dev->struct_mutex);
3562 3563
	}

3564 3565 3566
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3567 3568
}

3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3593 3594 3595 3596 3597 3598
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3599
	if (!crtc->config.gmch_pfit.control)
3600 3601 3602
		return;

	/*
3603 3604
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3605
	 */
3606 3607
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3608

3609 3610
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3611 3612 3613 3614

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3615 3616
}

3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	mutex_lock(&dev_priv->dpio_lock);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

3640
	vlv_enable_pll(dev_priv, pipe);
3641 3642 3643 3644 3645 3646 3647 3648 3649

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

	/* VLV wants encoder enabling _before_ the pipe is up. */
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

3650 3651
	i9xx_pfit_enable(intel_crtc);

3652 3653
	intel_crtc_load_lut(crtc);

3654 3655
	intel_enable_pipe(dev_priv, pipe, false);
	intel_enable_plane(dev_priv, plane, pipe);
3656
	intel_enable_planes(crtc);
3657
	intel_crtc_update_cursor(crtc, true);
3658 3659 3660 3661 3662 3663

	intel_update_fbc(dev);

	mutex_unlock(&dev_priv->dpio_lock);
}

3664
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3665 3666 3667 3668
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3669
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3670
	int pipe = intel_crtc->pipe;
3671
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3672

3673 3674
	WARN_ON(!crtc->enabled);

3675 3676 3677 3678
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3679 3680
	intel_update_watermarks(dev);

3681 3682 3683 3684
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3685 3686
	i9xx_enable_pll(intel_crtc);

3687 3688
	i9xx_pfit_enable(intel_crtc);

3689 3690
	intel_crtc_load_lut(crtc);

3691
	intel_enable_pipe(dev_priv, pipe, false);
3692
	intel_enable_plane(dev_priv, plane, pipe);
3693
	intel_enable_planes(crtc);
3694
	/* The fixup needs to happen before cursor is enabled */
3695 3696
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
3697
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
3698

3699 3700
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3701

3702
	intel_update_fbc(dev);
3703

3704 3705
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3706
}
J
Jesse Barnes 已提交
3707

3708 3709 3710 3711 3712
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3713 3714
	if (!crtc->config.gmch_pfit.control)
		return;
3715

3716
	assert_pipe_disabled(dev_priv, crtc->pipe);
3717

3718 3719 3720
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
3721 3722
}

3723 3724 3725 3726 3727
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3728
	struct intel_encoder *encoder;
3729 3730
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3731

3732 3733 3734
	if (!intel_crtc->active)
		return;

3735 3736 3737
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3738
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3739 3740
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3741

3742
	if (dev_priv->fbc.plane == plane)
3743
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3744

3745 3746
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
3747
	intel_disable_planes(crtc);
3748
	intel_disable_plane(dev_priv, plane, pipe);
3749

3750
	intel_disable_pipe(dev_priv, pipe);
3751

3752
	i9xx_pfit_disable(intel_crtc);
3753

3754 3755 3756 3757
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3758
	intel_disable_pll(dev_priv, pipe);
3759

3760
	intel_crtc->active = false;
3761 3762
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3763 3764
}

3765 3766 3767 3768
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3769 3770
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3771 3772 3773 3774 3775
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3794
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3795 3796 3797 3798
		break;
	}
}

3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3820 3821 3822
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3823
	struct drm_connector *connector;
3824
	struct drm_i915_private *dev_priv = dev->dev_private;
3825
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3826

3827 3828 3829 3830
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
3831
	intel_crtc->eld_vld = false;
3832
	intel_crtc_update_sarea(crtc, false);
3833 3834
	dev_priv->display.off(crtc);

3835 3836
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3837 3838 3839

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3840
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3841
		mutex_unlock(&dev->struct_mutex);
3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3855 3856 3857
	}
}

3858
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3859
{
3860 3861 3862 3863 3864 3865
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3866 3867
}

C
Chris Wilson 已提交
3868
void intel_encoder_destroy(struct drm_encoder *encoder)
3869
{
3870
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3871 3872 3873

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3874 3875
}

3876 3877 3878 3879
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3880
{
3881 3882 3883
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3884
		intel_crtc_update_dpms(encoder->base.crtc);
3885 3886 3887
	} else {
		encoder->connectors_active = false;

3888
		intel_crtc_update_dpms(encoder->base.crtc);
3889
	}
J
Jesse Barnes 已提交
3890 3891
}

3892 3893
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3894
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3895
{
3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3925 3926
}

3927 3928 3929
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3930
{
3931
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3932

3933 3934 3935
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3936

3937 3938 3939 3940 3941 3942 3943 3944 3945
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3946
		WARN_ON(encoder->connectors_active != false);
3947

3948
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3949 3950
}

3951 3952 3953 3954
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3955
{
3956
	enum pipe pipe = 0;
3957
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3958

3959
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3960 3961
}

3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

	if (IS_HASWELL(dev)) {
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4003
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4020 4021 4022
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4023
{
4024
	struct drm_device *dev = intel_crtc->base.dev;
4025
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4026
	int lane, link_bw, fdi_dotclock;
4027
	bool setup_ok, needs_recompute = false;
4028

4029
retry:
4030 4031 4032 4033 4034 4035 4036 4037 4038
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4039
	fdi_dotclock = adjusted_mode->clock;
4040
	fdi_dotclock /= pipe_config->pixel_multiplier;
4041

4042
	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4043 4044 4045 4046
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4047
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4048
			       link_bw, &pipe_config->fdi_m_n);
4049

4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4066 4067
}

P
Paulo Zanoni 已提交
4068 4069 4070
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4071 4072
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
P
Paulo Zanoni 已提交
4073 4074 4075
				   pipe_config->pipe_bpp == 24;
}

4076
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4077
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4078
{
4079
	struct drm_device *dev = crtc->base.dev;
4080
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4081

4082
	if (HAS_PCH_SPLIT(dev)) {
4083
		/* FDI link clock is fixed at 2.7G */
4084 4085
		if (pipe_config->requested_mode.clock * 3
		    > IRONLAKE_FDI_FREQ * 4)
4086
			return -EINVAL;
4087
	}
4088

4089 4090 4091
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
4092
	if (!pipe_config->timings_set)
4093
		drm_mode_set_crtcinfo(adjusted_mode, 0);
4094

4095 4096
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4097 4098 4099
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4100
		return -EINVAL;
4101

4102
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4103
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4104
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4105 4106 4107 4108 4109
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

4110
	if (HAS_IPS(dev))
4111 4112 4113 4114 4115 4116
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4117

4118
	if (pipe_config->has_pch_encoder)
4119
		return ironlake_fdi_compute_config(crtc, pipe_config);
4120

4121
	return 0;
J
Jesse Barnes 已提交
4122 4123
}

J
Jesse Barnes 已提交
4124 4125 4126 4127 4128
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4129 4130 4131 4132
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4133

4134
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4135
{
4136 4137
	return 333000;
}
J
Jesse Barnes 已提交
4138

4139 4140 4141 4142
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4143

4144 4145 4146
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4147

4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4159
		}
4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4181
		return 133000;
4182
	}
J
Jesse Barnes 已提交
4183

4184 4185 4186
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4187

4188 4189 4190
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4191 4192
}

4193
static void
4194
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4195
{
4196 4197
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4198 4199 4200 4201 4202
		*num >>= 1;
		*den >>= 1;
	}
}

4203 4204 4205 4206 4207 4208 4209 4210
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4211 4212 4213 4214
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4215
{
4216
	m_n->tu = 64;
4217 4218 4219 4220 4221 4222 4223

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4224 4225
}

4226 4227
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4228 4229
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4230
	return dev_priv->vbt.lvds_use_ssc
4231
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4232 4233
}

4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4256 4257 4258 4259 4260 4261
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4262 4263 4264
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4265
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4266
		refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4278
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4279
{
4280
	return (1 << dpll->n) << 16 | dpll->m2;
4281
}
4282

4283 4284 4285
static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4286 4287
}

4288
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4289 4290
				     intel_clock_t *reduced_clock)
{
4291
	struct drm_device *dev = crtc->base.dev;
4292
	struct drm_i915_private *dev_priv = dev->dev_private;
4293
	int pipe = crtc->pipe;
4294 4295 4296
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4297
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4298
		if (reduced_clock)
4299
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4300
	} else {
4301
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4302
		if (reduced_clock)
4303
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4304 4305 4306
	}

	I915_WRITE(FP0(pipe), fp);
4307
	crtc->config.dpll_hw_state.fp0 = fp;
4308

4309 4310
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4311 4312
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4313
		crtc->config.dpll_hw_state.fp1 = fp2;
4314
		crtc->lowfreq_avail = true;
4315 4316
	} else {
		I915_WRITE(FP1(pipe), fp);
4317
		crtc->config.dpll_hw_state.fp1 = fp;
4318 4319 4320
	}
}

4321 4322 4323 4324 4325 4326 4327 4328
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4329
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4330 4331
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4332
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4333

4334
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4335 4336
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4337
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4338

4339
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4340
	reg_val &= 0xffffff00;
4341
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4342

4343
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4344 4345
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4346
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4347 4348
}

4349 4350 4351 4352 4353 4354 4355
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4356 4357 4358 4359
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4376 4377 4378 4379
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4380 4381 4382
	}
}

4383 4384 4385 4386 4387 4388 4389 4390
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4391
static void vlv_update_pll(struct intel_crtc *crtc)
4392
{
4393
	struct drm_device *dev = crtc->base.dev;
4394
	struct drm_i915_private *dev_priv = dev->dev_private;
4395
	struct intel_encoder *encoder;
4396
	int pipe = crtc->pipe;
4397
	u32 dpll, mdiv;
4398
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4399
	bool is_hdmi;
4400
	u32 coreclk, reg_val, dpll_md;
4401

4402 4403
	mutex_lock(&dev_priv->dpio_lock);

4404
	is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4405

4406 4407 4408 4409 4410
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4411

4412 4413 4414 4415 4416 4417 4418
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
		vlv_pllb_recal_opamp(dev_priv);

	/* Set up Tx target for periodic Rcomp update */
4419
	vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4420 4421

	/* Disable target IRef on PLL */
4422
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4423
	reg_val &= 0x00ffffff;
4424
	vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4425 4426

	/* Disable fast lock */
4427
	vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4428 4429

	/* Set idtafcrecal before PLL is enabled */
4430 4431 4432 4433
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4434 4435 4436 4437 4438 4439 4440

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4441
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4442 4443

	mdiv |= DPIO_ENABLE_CALIBRATION;
4444
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4445

4446
	/* Set HBR and RBR LPF coefficients */
4447
	if (crtc->config.port_clock == 162000 ||
4448
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
4449
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4450
		vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
4451 4452
				 0x005f0021);
	else
4453
		vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
4454 4455 4456 4457 4458 4459
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4460
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4461 4462
					 0x0df40000);
		else
4463
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4464 4465 4466 4467
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4468
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4469 4470
					 0x0df70000);
		else
4471
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4472 4473
					 0x0df40000);
	}
4474

4475
	coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4476 4477 4478 4479
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4480
	vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4481

4482
	vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4483

4484 4485 4486
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4487

4488 4489 4490 4491 4492
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	if (pipe)
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4493 4494

	dpll |= DPLL_VCO_ENABLE;
4495 4496
	crtc->config.dpll_hw_state.dpll = dpll;

4497 4498
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
4499
	udelay(150);
4500 4501 4502 4503

	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

4504 4505
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4506 4507
	crtc->config.dpll_hw_state.dpll_md = dpll_md;

4508
	I915_WRITE(DPLL_MD(pipe), dpll_md);
4509
	POSTING_READ(DPLL_MD(pipe));
4510

4511 4512
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4513 4514

	mutex_unlock(&dev_priv->dpio_lock);
4515 4516
}

4517 4518
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4519 4520
			    int num_connectors)
{
4521
	struct drm_device *dev = crtc->base.dev;
4522 4523 4524
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
	bool is_sdvo;
4525
	struct dpll *clock = &crtc->config.dpll;
4526

4527
	i9xx_update_pll_dividers(crtc, reduced_clock);
4528

4529 4530
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4531 4532 4533

	dpll = DPLL_VGA_MODE_DIS;

4534
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4535 4536 4537
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4538

4539
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4540 4541
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
4542
	}
4543 4544 4545 4546

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;

4547
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

4575
	if (crtc->config.sdvo_tv_clock)
4576
		dpll |= PLL_REF_INPUT_TVCLKINBC;
4577
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4578 4579 4580 4581 4582 4583
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
4584 4585
	crtc->config.dpll_hw_state.dpll = dpll;

4586
	if (INTEL_INFO(dev)->gen >= 4) {
4587 4588
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4589
		crtc->config.dpll_hw_state.dpll_md = dpll_md;
4590
	}
4591 4592 4593

	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4594 4595
}

4596 4597
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4598 4599
			    int num_connectors)
{
4600
	struct drm_device *dev = crtc->base.dev;
4601 4602
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
4603
	struct dpll *clock = &crtc->config.dpll;
4604

4605
	i9xx_update_pll_dividers(crtc, reduced_clock);
4606

4607 4608
	dpll = DPLL_VGA_MODE_DIS;

4609
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4620
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4621 4622 4623 4624 4625 4626
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
4627
	crtc->config.dpll_hw_state.dpll = dpll;
4628 4629
}

4630
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
4631 4632 4633 4634
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4635
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4636 4637 4638
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
4639 4640 4641 4642 4643 4644
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
4645 4646 4647

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
4648 4649
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
4650 4651 4652 4653 4654 4655 4656
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4657
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4658

4659
	I915_WRITE(HTOTAL(cpu_transcoder),
4660 4661
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4662
	I915_WRITE(HBLANK(cpu_transcoder),
4663 4664
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4665
	I915_WRITE(HSYNC(cpu_transcoder),
4666 4667 4668
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4669
	I915_WRITE(VTOTAL(cpu_transcoder),
4670
		   (adjusted_mode->crtc_vdisplay - 1) |
4671
		   ((crtc_vtotal - 1) << 16));
4672
	I915_WRITE(VBLANK(cpu_transcoder),
4673
		   (adjusted_mode->crtc_vblank_start - 1) |
4674
		   ((crtc_vblank_end - 1) << 16));
4675
	I915_WRITE(VSYNC(cpu_transcoder),
4676 4677 4678
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4679 4680 4681 4682 4683 4684 4685 4686
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4687 4688 4689 4690 4691 4692 4693
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
	pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
	pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
}

4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753
static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
					     struct intel_crtc_config *pipe_config)
{
	struct drm_crtc *crtc = &intel_crtc->base;

	crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
	crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
	crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
	crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;

	crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
	crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
	crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
	crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;

	crtc->mode.flags = pipe_config->adjusted_mode.flags;

	crtc->mode.clock = pipe_config->adjusted_mode.clock;
	crtc->mode.flags |= pipe_config->adjusted_mode.flags;
}

4754 4755 4756 4757 4758 4759
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

4760
	pipeconf = 0;
4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773

	if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
		if (intel_crtc->config.requested_mode.clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
			pipeconf |= PIPECONF_DOUBLE_WIDE;
	}

4774 4775 4776 4777 4778
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
4779 4780
				    PIPECONF_DITHER_TYPE_SP;

4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
		}
	}

	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

4812 4813
	if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
		pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4814

4815 4816 4817 4818
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

4819 4820
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
4821
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4822 4823 4824 4825
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4826
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
J
Jesse Barnes 已提交
4827
	int pipe = intel_crtc->pipe;
4828
	int plane = intel_crtc->plane;
4829
	int refclk, num_connectors = 0;
4830
	intel_clock_t clock, reduced_clock;
4831
	u32 dspcntr;
4832 4833
	bool ok, has_reduced_clock = false;
	bool is_lvds = false;
4834
	struct intel_encoder *encoder;
4835
	const intel_limit_t *limit;
4836
	int ret;
J
Jesse Barnes 已提交
4837

4838
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4839
		switch (encoder->type) {
J
Jesse Barnes 已提交
4840 4841 4842 4843
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
4844

4845
		num_connectors++;
J
Jesse Barnes 已提交
4846 4847
	}

4848
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4849

4850 4851 4852 4853 4854
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4855
	limit = intel_limit(crtc, refclk);
4856 4857
	ok = dev_priv->display.find_dpll(limit, crtc,
					 intel_crtc->config.port_clock,
4858 4859
					 refclk, NULL, &clock);
	if (!ok && !intel_crtc->config.clock_set) {
J
Jesse Barnes 已提交
4860
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4861
		return -EINVAL;
J
Jesse Barnes 已提交
4862 4863
	}

4864
	/* Ensure that the cursor is valid for the new mode before changing... */
4865
	intel_crtc_update_cursor(crtc, true);
4866

4867
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4868 4869 4870 4871 4872 4873
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4874 4875
		has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
4876
						    dev_priv->lvds_downclock,
4877
						    refclk, &clock,
4878
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4879
	}
4880 4881 4882 4883 4884 4885 4886 4887
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
4888

4889
	if (IS_GEN2(dev))
4890
		i8xx_update_pll(intel_crtc,
4891 4892
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4893
	else if (IS_VALLEYVIEW(dev))
4894
		vlv_update_pll(intel_crtc);
J
Jesse Barnes 已提交
4895
	else
4896
		i9xx_update_pll(intel_crtc,
4897
				has_reduced_clock ? &reduced_clock : NULL,
4898
                                num_connectors);
J
Jesse Barnes 已提交
4899 4900 4901 4902

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4903 4904 4905 4906 4907 4908
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4909

4910
	intel_set_pipe_timings(intel_crtc);
4911 4912 4913

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4914
	 */
4915 4916 4917 4918
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4919

4920 4921
	i9xx_set_pipeconf(intel_crtc);

4922 4923 4924
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4925
	ret = intel_pipe_set_base(crtc, x, y, fb);
4926 4927 4928 4929 4930 4931

	intel_update_watermarks(dev);

	return ret;
}

4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PFIT_CONTROL);

	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;

		/* gen2/3 store dither state in pfit control, needs to match */
		pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

	if (!(tmp & PFIT_ENABLE))
		return;

	pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

4962 4963 4964 4965 4966 4967 4968
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

4969
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
4970
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
4971

4972 4973 4974 4975
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

4976 4977
	intel_get_pipe_timings(crtc, pipe_config);

4978 4979
	i9xx_get_pfit_config(crtc, pipe_config);

4980 4981 4982 4983 4984
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
4985
		pipe_config->dpll_hw_state.dpll_md = tmp;
4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}
4997 4998 4999 5000
	pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
	if (!IS_VALLEYVIEW(dev)) {
		pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
		pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
5001 5002 5003 5004 5005
	} else {
		/* Mask out read-only status bits. */
		pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
						     DPLL_PORTC_READY_MASK |
						     DPLL_PORTB_READY_MASK);
5006
	}
5007

5008 5009 5010
	return true;
}

P
Paulo Zanoni 已提交
5011
static void ironlake_init_pch_refclk(struct drm_device *dev)
5012 5013 5014 5015
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5016
	u32 val, final;
5017
	bool has_lvds = false;
5018 5019
	bool has_cpu_edp = false;
	bool has_panel = false;
5020 5021
	bool has_ck505 = false;
	bool can_ssc = false;
5022 5023

	/* We need to take the global config into account */
5024 5025 5026 5027 5028 5029 5030 5031 5032
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5033
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5034 5035
				has_cpu_edp = true;
			break;
5036 5037 5038
		}
	}

5039
	if (HAS_PCH_IBX(dev)) {
5040
		has_ck505 = dev_priv->vbt.display_clock_mode;
5041 5042 5043 5044 5045 5046
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5047 5048
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5049 5050 5051 5052 5053 5054

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5093
	/* Always enable nonspread source */
5094
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5095

5096
	if (has_ck505)
5097
		val |= DREF_NONSPREAD_CK505_ENABLE;
5098
	else
5099
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5100

5101
	if (has_panel) {
5102 5103
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5104

5105
		/* SSC must be turned on before enabling the CPU output  */
5106
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5107
			DRM_DEBUG_KMS("Using SSC on panel\n");
5108
			val |= DREF_SSC1_ENABLE;
5109
		} else
5110
			val &= ~DREF_SSC1_ENABLE;
5111 5112

		/* Get SSC going before enabling the outputs */
5113
		I915_WRITE(PCH_DREF_CONTROL, val);
5114 5115 5116
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5117
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5118 5119

		/* Enable CPU source on CPU attached eDP */
5120
		if (has_cpu_edp) {
5121
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5122
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5123
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5124
			}
5125
			else
5126
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5127
		} else
5128
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5129

5130
		I915_WRITE(PCH_DREF_CONTROL, val);
5131 5132 5133 5134 5135
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5136
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5137 5138

		/* Turn off CPU output */
5139
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5140

5141
		I915_WRITE(PCH_DREF_CONTROL, val);
5142 5143 5144 5145
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5146 5147
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5148 5149

		/* Turn off SSC1 */
5150
		val &= ~DREF_SSC1_ENABLE;
5151

5152
		I915_WRITE(PCH_DREF_CONTROL, val);
5153 5154 5155
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5156 5157

	BUG_ON(val != final);
5158 5159
}

P
Paulo Zanoni 已提交
5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180
/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;
	bool is_sdv = false;
	u32 tmp;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

	if (!has_vga)
		return;

5181 5182
	mutex_lock(&dev_priv->dpio_lock);

P
Paulo Zanoni 已提交
5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317
	/* XXX: Rip out SDV support once Haswell ships for real. */
	if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
		is_sdv = true;

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	if (!is_sdv) {
		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
				       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
			DRM_ERROR("FDI mPHY reset assert timeout\n");

		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				        FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
				       100))
			DRM_ERROR("FDI mPHY reset de-assert timeout\n");
	}

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
		tmp |= 0x7FFF;
		intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
	}

	/* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
	tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
	tmp |= SBI_DBUFF0_ENABLE;
	intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
5318 5319

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332
}

/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5333 5334 5335 5336 5337 5338 5339 5340
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5341
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5342 5343 5344 5345 5346 5347 5348 5349 5350 5351
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5352 5353
			      dev_priv->vbt.lvds_ssc_freq);
		return dev_priv->vbt.lvds_ssc_freq * 1000;
5354 5355 5356 5357 5358
	}

	return 120000;
}

5359
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5360
{
5361
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5362 5363
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5364 5365
	uint32_t val;

5366
	val = 0;
5367

5368
	switch (intel_crtc->config.pipe_bpp) {
5369
	case 18:
5370
		val |= PIPECONF_6BPC;
5371 5372
		break;
	case 24:
5373
		val |= PIPECONF_8BPC;
5374 5375
		break;
	case 30:
5376
		val |= PIPECONF_10BPC;
5377 5378
		break;
	case 36:
5379
		val |= PIPECONF_12BPC;
5380 5381
		break;
	default:
5382 5383
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5384 5385
	}

5386
	if (intel_crtc->config.dither)
5387 5388
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

5389
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5390 5391 5392 5393
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5394
	if (intel_crtc->config.limited_color_range)
5395 5396
		val |= PIPECONF_COLOR_RANGE_SELECT;

5397 5398 5399 5400
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5401 5402 5403 5404 5405 5406 5407
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5408
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5423
	if (intel_crtc->config.limited_color_range)
5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5447
		if (intel_crtc->config.limited_color_range)
5448 5449 5450 5451 5452 5453 5454 5455 5456 5457
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5458
		if (intel_crtc->config.limited_color_range)
5459 5460 5461 5462 5463 5464
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

5465
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
5466 5467 5468
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5469
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5470 5471
	uint32_t val;

5472
	val = 0;
P
Paulo Zanoni 已提交
5473

5474
	if (intel_crtc->config.dither)
P
Paulo Zanoni 已提交
5475 5476
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

5477
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
5478 5479 5480 5481
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5482 5483
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
5484 5485 5486

	I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
	POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
P
Paulo Zanoni 已提交
5487 5488
}

5489 5490 5491 5492 5493 5494 5495 5496 5497
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5498
	const intel_limit_t *limit;
5499
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
5500

5501 5502
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5503 5504 5505 5506 5507 5508
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

5509
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5510

5511 5512 5513 5514 5515
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5516
	limit = intel_limit(crtc, refclk);
5517 5518
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
5519
					  refclk, NULL, clock);
5520 5521
	if (!ret)
		return false;
5522

5523
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5524 5525 5526 5527 5528 5529
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5530 5531 5532 5533 5534
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
5535
	}
5536

5537 5538 5539
	return true;
}

5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

5558
static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5559 5560 5561 5562 5563 5564
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
5565
		break;
5566
	case PIPE_B:
5567
		if (intel_crtc->config.fdi_lanes > 2)
5568 5569 5570 5571
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

5572
		break;
5573 5574 5575
	case PIPE_C:
		cpt_enable_fdi_bc_bifurcation(dev);

5576
		break;
5577 5578 5579 5580 5581
	default:
		BUG();
	}
}

5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5593
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5594
{
5595
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5596 5597
}

5598
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5599
				      u32 *fp,
5600
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
5601
{
5602
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5603 5604
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5605 5606
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5607
	int factor, num_connectors = 0;
5608
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
5609

5610 5611
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5612 5613 5614 5615
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5616
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5617 5618 5619
			is_sdvo = true;
			break;
		}
5620

5621
		num_connectors++;
J
Jesse Barnes 已提交
5622 5623
	}

5624
	/* Enable autotuning of the PLL clock (if permissible) */
5625 5626 5627
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
5628
		     dev_priv->vbt.lvds_ssc_freq == 100) ||
5629
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
5630
			factor = 25;
5631
	} else if (intel_crtc->config.sdvo_tv_clock)
5632
		factor = 20;
5633

5634
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
5635
		*fp |= FP_CB_TUNE;
5636

5637 5638 5639
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

5640
	dpll = 0;
5641

5642 5643 5644 5645
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5646

5647 5648
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5649 5650 5651

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;
5652
	if (intel_crtc->config.has_dp_encoder)
5653
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5654

5655
	/* compute bitmask from p1 value */
5656
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5657
	/* also FPA1 */
5658
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5659

5660
	switch (intel_crtc->config.dpll.p2) {
5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5673 5674
	}

5675
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5676
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5677 5678 5679
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5680
	return dpll | DPLL_VCO_ENABLE;
5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
5694
	u32 dpll = 0, fp = 0, fp2 = 0;
5695
	bool ok, has_reduced_clock = false;
5696
	bool is_lvds = false;
5697
	struct intel_encoder *encoder;
5698
	struct intel_shared_dpll *pll;
5699 5700 5701 5702 5703 5704 5705 5706 5707 5708
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
5709
	}
J
Jesse Barnes 已提交
5710

5711 5712
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5713

5714
	ok = ironlake_compute_clocks(crtc, &clock,
5715
				     &has_reduced_clock, &reduced_clock);
5716
	if (!ok && !intel_crtc->config.clock_set) {
5717 5718
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5719
	}
5720 5721 5722 5723 5724 5725 5726 5727
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
5728

5729 5730 5731
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5732
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5733
	if (intel_crtc->config.has_pch_encoder) {
5734
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
5735
		if (has_reduced_clock)
5736
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
5737

5738
		dpll = ironlake_compute_dpll(intel_crtc,
5739 5740 5741
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

5742
		intel_crtc->config.dpll_hw_state.dpll = dpll;
5743 5744 5745 5746 5747 5748
		intel_crtc->config.dpll_hw_state.fp0 = fp;
		if (has_reduced_clock)
			intel_crtc->config.dpll_hw_state.fp1 = fp2;
		else
			intel_crtc->config.dpll_hw_state.fp1 = fp;

5749
		pll = intel_get_shared_dpll(intel_crtc);
5750
		if (pll == NULL) {
5751 5752
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
5753 5754
			return -EINVAL;
		}
5755
	} else
D
Daniel Vetter 已提交
5756
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
5757

5758 5759
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
5760

5761 5762 5763 5764
	if (is_lvds && has_reduced_clock && i915_powersave)
		intel_crtc->lowfreq_avail = true;
	else
		intel_crtc->lowfreq_avail = false;
5765 5766 5767 5768

	if (intel_crtc->config.has_pch_encoder) {
		pll = intel_crtc_to_shared_dpll(intel_crtc);

5769 5770
	}

5771
	intel_set_pipe_timings(intel_crtc);
5772

5773 5774 5775 5776
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
5777

5778 5779
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);
J
Jesse Barnes 已提交
5780

5781
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
5782

5783 5784
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5785
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5786

5787
	ret = intel_pipe_set_base(crtc, x, y, fb);
5788 5789 5790

	intel_update_watermarks(dev);

5791
	return ret;
J
Jesse Barnes 已提交
5792 5793
}

5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = pipe_config->cpu_transcoder;

	pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
	pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
	pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
					& ~TU_SIZE_MASK;
	pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
	pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
				   & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
5822 5823 5824 5825 5826 5827 5828 5829

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
5830
	}
J
Jesse Barnes 已提交
5831 5832
}

5833 5834 5835 5836 5837 5838 5839
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5840
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5841
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5842

5843 5844 5845 5846
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5847
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
5848 5849
		struct intel_shared_dpll *pll;

5850 5851
		pipe_config->has_pch_encoder = true;

5852 5853 5854
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
5855 5856

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
5857

5858 5859 5860 5861 5862 5863 5864 5865 5866
		if (HAS_PCH_IBX(dev_priv->dev)) {
			pipe_config->shared_dpll = crtc->pipe;
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
5867 5868 5869 5870 5871

		pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];

		WARN_ON(!pll->get_hw_state(dev_priv, pll,
					   &pipe_config->dpll_hw_state));
5872 5873 5874 5875 5876

		tmp = pipe_config->dpll_hw_state.dpll;
		pipe_config->pixel_multiplier =
			((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
			 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
5877 5878
	} else {
		pipe_config->pixel_multiplier = 1;
5879 5880
	}

5881 5882
	intel_get_pipe_timings(crtc, pipe_config);

5883 5884
	ironlake_get_pfit_config(crtc, pipe_config);

5885 5886 5887
	return true;
}

5888 5889 5890 5891 5892 5893
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	bool enable = false;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5894 5895
		if (!crtc->base.enabled)
			continue;
5896

5897 5898
		if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
		    crtc->config.cpu_transcoder != TRANSCODER_EDP)
5899 5900 5901 5902 5903 5904
			enable = true;
	}

	intel_set_power_well(dev, enable);
}

P
Paulo Zanoni 已提交
5905 5906 5907 5908 5909 5910 5911 5912 5913 5914
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

5915
	if (!intel_ddi_pll_mode_set(crtc))
5916 5917
		return -EINVAL;

P
Paulo Zanoni 已提交
5918 5919 5920
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5921 5922
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
5923 5924 5925

	intel_crtc->lowfreq_avail = false;

5926
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
5927

5928 5929 5930 5931
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
5932

5933
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
5934

5935
	intel_set_pipe_csc(crtc);
5936

P
Paulo Zanoni 已提交
5937
	/* Set up the display plane register */
5938
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
5939 5940 5941 5942 5943 5944
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

5945
	return ret;
J
Jesse Barnes 已提交
5946 5947
}

5948 5949 5950 5951 5952
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5953
	enum intel_display_power_domain pfit_domain;
5954 5955
	uint32_t tmp;

5956
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5957 5958
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

5981
	if (!intel_display_power_enabled(dev,
5982
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
5983 5984
		return false;

5985
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
5986 5987 5988
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5989
	/*
5990
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
5991 5992 5993
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
5994
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
5995
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
5996
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
5997 5998
		pipe_config->has_pch_encoder = true;

5999 6000 6001
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6002 6003

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6004 6005
	}

6006 6007
	intel_get_pipe_timings(crtc, pipe_config);

6008 6009 6010
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);
6011

P
Paulo Zanoni 已提交
6012 6013 6014
	pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
				   (I915_READ(IPS_CTL) & IPS_ENABLE);

6015 6016
	pipe_config->pixel_multiplier = 1;

6017 6018 6019
	return true;
}

6020 6021
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
6022
			       struct drm_framebuffer *fb)
6023 6024 6025
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6026 6027
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
6028
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6029 6030 6031
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6032
	int pipe = intel_crtc->pipe;
6033 6034
	int ret;

6035
	drm_vblank_pre_modeset(dev, pipe);
6036

6037 6038
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6039
	drm_vblank_post_modeset(dev, pipe);
6040

6041 6042 6043 6044 6045 6046 6047 6048
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6049 6050 6051 6052 6053 6054
		if (encoder->mode_set) {
			encoder->mode_set(encoder);
		} else {
			encoder_funcs = encoder->base.helper_private;
			encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
		}
6055 6056 6057
	}

	return 0;
J
Jesse Barnes 已提交
6058 6059
}

6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6105 6106 6107 6108 6109 6110
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

6129 6130 6131 6132 6133 6134
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
6135
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6177
	intel_crtc->eld_vld = true;
6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6216 6217 6218 6219 6220 6221 6222 6223 6224
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6225
	int aud_config;
6226 6227
	int aud_cntl_st;
	int aud_cntrl_st2;
6228
	int pipe = to_intel_crtc(crtc)->pipe;
6229

6230
	if (HAS_PCH_IBX(connector->dev)) {
6231 6232 6233
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6234
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6235
	} else {
6236 6237 6238
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6239
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6240 6241
	}

6242
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6243 6244

	i = I915_READ(aud_cntl_st);
6245
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6246 6247 6248
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6249 6250 6251
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6252
	} else {
6253
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
6254
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6255 6256
	}

6257 6258 6259
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6260 6261 6262
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6263

6264 6265 6266 6267 6268 6269
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6270 6271 6272 6273 6274 6275 6276 6277
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6278
	i &= ~IBX_ELD_ADDRESS;
6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6315 6316 6317 6318 6319 6320
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
P
Paulo Zanoni 已提交
6321 6322
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
J
Jesse Barnes 已提交
6323
	int i;
P
Paulo Zanoni 已提交
6324
	bool reenable_ips = false;
J
Jesse Barnes 已提交
6325 6326

	/* The clocks have to be on to load the palette. */
6327
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6328 6329
		return;

6330 6331 6332
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);

6333
	/* use legacy palette for Ironlake */
6334
	if (HAS_PCH_SPLIT(dev))
P
Paulo Zanoni 已提交
6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
	if (intel_crtc->config.ips_enabled &&
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}
6346

J
Jesse Barnes 已提交
6347 6348 6349 6350 6351 6352
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
P
Paulo Zanoni 已提交
6353 6354 6355

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
J
Jesse Barnes 已提交
6356 6357
}

6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6369
	cntl = I915_READ(_CURACNTR);
6370 6371 6372 6373
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6374
		I915_WRITE(_CURABASE, base);
6375 6376 6377 6378 6379 6380 6381 6382

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6383
	I915_WRITE(_CURACNTR, cntl);
6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6397
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6398 6399 6400 6401 6402 6403 6404 6405
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6406
		I915_WRITE(CURCNTR(pipe), cntl);
6407 6408 6409 6410

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6411
	I915_WRITE(CURBASE(pipe), base);
6412 6413
}

J
Jesse Barnes 已提交
6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6431 6432
		if (IS_HASWELL(dev))
			cntl |= CURSOR_PIPE_CSC_ENABLE;
J
Jesse Barnes 已提交
6433 6434 6435 6436 6437 6438 6439 6440
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6441
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6442 6443
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6444 6445 6446 6447 6448 6449 6450
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6451
	u32 base, pos;
6452 6453 6454 6455
	bool visible;

	pos = 0;

6456
	if (on && crtc->enabled && crtc->fb) {
6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6485
	if (!visible && !intel_crtc->cursor_visible)
6486 6487
		return;

6488
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6489 6490 6491 6492 6493 6494 6495 6496 6497
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6498 6499
}

J
Jesse Barnes 已提交
6500
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6501
				 struct drm_file *file,
J
Jesse Barnes 已提交
6502 6503 6504 6505 6506 6507
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6508
	struct drm_i915_gem_object *obj;
6509
	uint32_t addr;
6510
	int ret;
J
Jesse Barnes 已提交
6511 6512 6513

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6514
		DRM_DEBUG_KMS("cursor off\n");
6515
		addr = 0;
6516
		obj = NULL;
6517
		mutex_lock(&dev->struct_mutex);
6518
		goto finish;
J
Jesse Barnes 已提交
6519 6520 6521 6522 6523 6524 6525 6526
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6527
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6528
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6529 6530
		return -ENOENT;

6531
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6532
		DRM_ERROR("buffer is to small\n");
6533 6534
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6535 6536
	}

6537
	/* we only need to pin inside GTT if cursor is non-phy */
6538
	mutex_lock(&dev->struct_mutex);
6539
	if (!dev_priv->info->cursor_needs_physical) {
6540 6541
		unsigned alignment;

6542 6543 6544 6545 6546 6547
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6548 6549 6550 6551 6552 6553 6554 6555 6556 6557
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
6558 6559
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6560
			goto fail_locked;
6561 6562
		}

6563 6564
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6565
			DRM_ERROR("failed to release fence for cursor");
6566 6567 6568
			goto fail_unpin;
		}

6569
		addr = obj->gtt_offset;
6570
	} else {
6571
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6572
		ret = i915_gem_attach_phys_object(dev, obj,
6573 6574
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6575 6576
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6577
			goto fail_locked;
6578
		}
6579
		addr = obj->phys_obj->handle->busaddr;
6580 6581
	}

6582
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6583 6584
		I915_WRITE(CURSIZE, (height << 12) | width);

6585 6586
 finish:
	if (intel_crtc->cursor_bo) {
6587
		if (dev_priv->info->cursor_needs_physical) {
6588
			if (intel_crtc->cursor_bo != obj)
6589 6590 6591
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6592
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6593
	}
6594

6595
	mutex_unlock(&dev->struct_mutex);
6596 6597

	intel_crtc->cursor_addr = addr;
6598
	intel_crtc->cursor_bo = obj;
6599 6600 6601
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6602
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
6603

J
Jesse Barnes 已提交
6604
	return 0;
6605
fail_unpin:
6606
	i915_gem_object_unpin(obj);
6607
fail_locked:
6608
	mutex_unlock(&dev->struct_mutex);
6609
fail:
6610
	drm_gem_object_unreference_unlocked(&obj->base);
6611
	return ret;
J
Jesse Barnes 已提交
6612 6613 6614 6615 6616 6617
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6618 6619
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6620

6621
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6637 6638 6639 6640 6641 6642 6643 6644 6645 6646
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6647
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6648
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6649
{
J
James Simmons 已提交
6650
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6651 6652
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6653
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6668 6669
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6670
			 struct drm_mode_fb_cmd2 *mode_cmd,
6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6712
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
6713 6714 6715 6716 6717 6718 6719 6720

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6721 6722
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6723
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6744 6745
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6746 6747
		return NULL;

6748
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6749 6750 6751 6752 6753
		return NULL;

	return fb;
}

6754
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6755
				struct drm_display_mode *mode,
6756
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6757 6758
{
	struct intel_crtc *intel_crtc;
6759 6760
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6761
	struct drm_crtc *possible_crtc;
6762
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6763 6764
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6765
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6766 6767
	int i = -1;

6768 6769 6770 6771
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6772 6773
	/*
	 * Algorithm gets a little messy:
6774
	 *
J
Jesse Barnes 已提交
6775 6776
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6777
	 *
J
Jesse Barnes 已提交
6778 6779 6780 6781 6782 6783 6784
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6785

6786 6787
		mutex_lock(&crtc->mutex);

6788
		old->dpms_mode = connector->dpms;
6789 6790 6791
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6792 6793
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6794

6795
		return true;
J
Jesse Barnes 已提交
6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6813 6814
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6815 6816
	}

6817
	mutex_lock(&crtc->mutex);
6818 6819
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6820 6821

	intel_crtc = to_intel_crtc(crtc);
6822
	old->dpms_mode = connector->dpms;
6823
	old->load_detect_temp = true;
6824
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6825

6826 6827
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6828

6829 6830 6831 6832 6833 6834 6835
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6836 6837
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6838
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6839 6840
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6841 6842
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6843
	if (IS_ERR(fb)) {
6844
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6845
		mutex_unlock(&crtc->mutex);
6846
		return false;
J
Jesse Barnes 已提交
6847 6848
	}

6849
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6850
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6851 6852
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6853
		mutex_unlock(&crtc->mutex);
6854
		return false;
J
Jesse Barnes 已提交
6855
	}
6856

J
Jesse Barnes 已提交
6857
	/* let the connector get through one full cycle before testing */
6858
	intel_wait_for_vblank(dev, intel_crtc->pipe);
6859
	return true;
J
Jesse Barnes 已提交
6860 6861
}

6862
void intel_release_load_detect_pipe(struct drm_connector *connector,
6863
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6864
{
6865 6866
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6867
	struct drm_encoder *encoder = &intel_encoder->base;
6868
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
6869

6870 6871 6872 6873
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6874
	if (old->load_detect_temp) {
6875 6876 6877
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6878

6879 6880 6881 6882
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
6883

6884
		mutex_unlock(&crtc->mutex);
6885
		return;
J
Jesse Barnes 已提交
6886 6887
	}

6888
	/* Switch crtc and encoder back off if necessary */
6889 6890
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
6891 6892

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
6893 6894 6895
}

/* Returns the clock of the currently programmed mode of the given pipe. */
6896 6897
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
6898
{
6899
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
6900
	struct drm_i915_private *dev_priv = dev->dev_private;
6901
	int pipe = pipe_config->cpu_transcoder;
6902
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6903 6904 6905 6906
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6907
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6908
	else
6909
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6910 6911

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6912 6913 6914
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6915 6916 6917 6918 6919
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6920
	if (!IS_GEN2(dev)) {
6921 6922 6923
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6924 6925
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6938
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6939
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
6940 6941
			pipe_config->adjusted_mode.clock = 0;
			return;
J
Jesse Barnes 已提交
6942 6943
		}

6944 6945 6946 6947
		if (IS_PINEVIEW(dev))
			pineview_clock(96000, &clock);
		else
			i9xx_clock(96000, &clock);
J
Jesse Barnes 已提交
6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6959
				i9xx_clock(66000, &clock);
J
Jesse Barnes 已提交
6960
			} else
6961
				i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

6974
			i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
6975 6976 6977
		}
	}

6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010
	pipe_config->adjusted_mode.clock = clock.dot *
		pipe_config->pixel_multiplier;
}

static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	int link_freq, repeat;
	u64 clock;
	u32 link_m, link_n;

	repeat = pipe_config->pixel_multiplier;

	/*
	 * The calculation for the data clock is:
	 * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
	 * But we want to avoid losing precison if possible, so:
	 * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
	 *
	 * and the link clock is simpler:
	 * link_clock = (m * link_clock * repeat) / n
	 */

	/*
	 * We need to get the FDI or DP link clock here to derive
	 * the M/N dividers.
	 *
	 * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
	 * For DP, it's either 1.62GHz or 2.7GHz.
	 * We do our calculations in 10*MHz since we don't need much precison.
J
Jesse Barnes 已提交
7011
	 */
7012 7013 7014 7015 7016 7017 7018 7019 7020 7021
	if (pipe_config->has_pch_encoder)
		link_freq = intel_fdi_link_freq(dev) * 10000;
	else
		link_freq = pipe_config->port_clock;

	link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
	link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));

	if (!link_m || !link_n)
		return;
J
Jesse Barnes 已提交
7022

7023 7024 7025 7026
	clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
	do_div(clock, link_n);

	pipe_config->adjusted_mode.clock = clock;
J
Jesse Barnes 已提交
7027 7028 7029 7030 7031 7032
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
7033
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7034
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7035
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
7036
	struct drm_display_mode *mode;
7037
	struct intel_crtc_config pipe_config;
7038 7039 7040 7041
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
7042 7043 7044 7045 7046

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

7047 7048 7049 7050 7051 7052 7053
	/*
	 * Construct a pipe_config sufficient for getting the clock info
	 * back out of crtc_clock_get.
	 *
	 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
	 * to use a real value here instead.
	 */
7054
	pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
7055 7056 7057 7058
	pipe_config.pixel_multiplier = 1;
	i9xx_crtc_clock_get(intel_crtc, &pipe_config);

	mode->clock = pipe_config.adjusted_mode.clock;
J
Jesse Barnes 已提交
7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

7073
static void intel_increase_pllclock(struct drm_crtc *crtc)
7074 7075 7076 7077 7078
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7079 7080
	int dpll_reg = DPLL(pipe);
	int dpll;
7081

7082
	if (HAS_PCH_SPLIT(dev))
7083 7084 7085 7086 7087
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7088
	dpll = I915_READ(dpll_reg);
7089
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7090
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7091

7092
		assert_panel_unlocked(dev_priv, pipe);
7093 7094 7095

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7096
		intel_wait_for_vblank(dev, pipe);
7097

7098 7099
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7100
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7101 7102 7103 7104 7105 7106 7107 7108 7109
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7110
	if (HAS_PCH_SPLIT(dev))
7111 7112 7113 7114 7115 7116 7117 7118 7119 7120
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7121 7122 7123
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
7124

7125
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7126

7127
		assert_panel_unlocked(dev_priv, pipe);
7128

7129
		dpll = I915_READ(dpll_reg);
7130 7131
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7132
		intel_wait_for_vblank(dev, pipe);
7133 7134
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7135
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7136 7137 7138 7139
	}

}

7140 7141 7142 7143 7144 7145
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
7146 7147 7148 7149 7150 7151 7152 7153 7154 7155
{
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7156
		intel_decrease_pllclock(crtc);
7157 7158 7159
	}
}

7160 7161
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
7162
{
7163 7164
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
7165

7166
	if (!i915_powersave)
7167 7168
		return;

7169 7170 7171 7172
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7173 7174 7175 7176 7177 7178
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
7179 7180 7181
	}
}

J
Jesse Barnes 已提交
7182 7183 7184
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7198

7199 7200
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
7201
	drm_crtc_cleanup(crtc);
7202

J
Jesse Barnes 已提交
7203 7204 7205
	kfree(intel_crtc);
}

7206 7207 7208 7209
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
7210
	struct drm_device *dev = work->crtc->dev;
7211

7212
	mutex_lock(&dev->struct_mutex);
7213
	intel_unpin_fb_obj(work->old_fb_obj);
7214 7215
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7216

7217 7218 7219 7220 7221 7222
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

7223 7224 7225
	kfree(work);
}

7226
static void do_intel_finish_page_flip(struct drm_device *dev,
7227
				      struct drm_crtc *crtc)
7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
7240 7241 7242 7243 7244

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
7245 7246 7247 7248
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

7249 7250 7251
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

7252 7253
	intel_crtc->unpin_work = NULL;

7254 7255
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
7256

7257 7258
	drm_vblank_put(dev, intel_crtc->pipe);

7259 7260
	spin_unlock_irqrestore(&dev->event_lock, flags);

7261
	wake_up_all(&dev_priv->pending_flip_queue);
7262 7263

	queue_work(dev_priv->wq, &work->work);
7264 7265

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7266 7267
}

7268 7269 7270 7271 7272
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7273
	do_intel_finish_page_flip(dev, crtc);
7274 7275 7276 7277 7278 7279 7280
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7281
	do_intel_finish_page_flip(dev, crtc);
7282 7283
}

7284 7285 7286 7287 7288 7289 7290
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7291 7292 7293 7294
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7295
	spin_lock_irqsave(&dev->event_lock, flags);
7296 7297
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7298 7299 7300
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7301 7302 7303 7304 7305 7306 7307 7308 7309
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7310 7311 7312 7313 7314 7315 7316 7317
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7318
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7319 7320
	int ret;

7321
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7322
	if (ret)
7323
		goto err;
7324

7325
	ret = intel_ring_begin(ring, 6);
7326
	if (ret)
7327
		goto err_unpin;
7328 7329 7330 7331 7332 7333 7334 7335

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7336 7337 7338 7339 7340
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7341
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7342
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7343 7344

	intel_mark_page_flip_active(intel_crtc);
7345
	intel_ring_advance(ring);
7346 7347 7348 7349 7350
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7362
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7363 7364
	int ret;

7365
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7366
	if (ret)
7367
		goto err;
7368

7369
	ret = intel_ring_begin(ring, 6);
7370
	if (ret)
7371
		goto err_unpin;
7372 7373 7374 7375 7376

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7377 7378 7379 7380 7381
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7382
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7383 7384
	intel_ring_emit(ring, MI_NOOP);

7385
	intel_mark_page_flip_active(intel_crtc);
7386
	intel_ring_advance(ring);
7387 7388 7389 7390 7391
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7403
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7404 7405
	int ret;

7406
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7407
	if (ret)
7408
		goto err;
7409

7410
	ret = intel_ring_begin(ring, 4);
7411
	if (ret)
7412
		goto err_unpin;
7413 7414 7415 7416 7417

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7418 7419 7420
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7421 7422 7423
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7424 7425 7426 7427 7428 7429 7430

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7431
	intel_ring_emit(ring, pf | pipesrc);
7432 7433

	intel_mark_page_flip_active(intel_crtc);
7434
	intel_ring_advance(ring);
7435 7436 7437 7438 7439
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7440 7441 7442 7443 7444 7445 7446 7447 7448 7449
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7450
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7451 7452 7453
	uint32_t pf, pipesrc;
	int ret;

7454
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7455
	if (ret)
7456
		goto err;
7457

7458
	ret = intel_ring_begin(ring, 4);
7459
	if (ret)
7460
		goto err_unpin;
7461

7462 7463 7464
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7465
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7466

7467 7468 7469 7470 7471 7472 7473
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7474
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7475
	intel_ring_emit(ring, pf | pipesrc);
7476 7477

	intel_mark_page_flip_active(intel_crtc);
7478
	intel_ring_advance(ring);
7479 7480 7481 7482 7483
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7484 7485 7486
	return ret;
}

7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7501
	uint32_t plane_bit = 0;
7502 7503 7504 7505
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7506
		goto err;
7507

7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7521
		goto err_unpin;
7522 7523
	}

7524 7525
	ret = intel_ring_begin(ring, 4);
	if (ret)
7526
		goto err_unpin;
7527

7528
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7529
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7530
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7531
	intel_ring_emit(ring, (MI_NOOP));
7532 7533

	intel_mark_page_flip_active(intel_crtc);
7534
	intel_ring_advance(ring);
7535 7536 7537 7538 7539
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7540 7541 7542
	return ret;
}

7543 7544 7545 7546 7547 7548 7549 7550
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7551 7552 7553 7554 7555 7556
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7557 7558
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
7559 7560
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7561
	unsigned long flags;
7562
	int ret;
7563

7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7577 7578 7579 7580 7581
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
7582
	work->crtc = crtc;
7583
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
7584 7585
	INIT_WORK(&work->work, intel_unpin_work_fn);

7586 7587 7588 7589
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7590 7591 7592 7593 7594
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7595
		drm_vblank_put(dev, intel_crtc->pipe);
7596 7597

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7598 7599 7600 7601 7602
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7603 7604 7605
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

7606 7607 7608
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7609

7610
	/* Reference the objects for the scheduled work. */
7611 7612
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7613 7614

	crtc->fb = fb;
7615

7616 7617
	work->pending_flip_obj = obj;

7618 7619
	work->enable_stall_check = true;

7620
	atomic_inc(&intel_crtc->unpin_work_count);
7621
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
7622

7623 7624 7625
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7626

7627
	intel_disable_fbc(dev);
7628
	intel_mark_fb_busy(obj, NULL);
7629 7630
	mutex_unlock(&dev->struct_mutex);

7631 7632
	trace_i915_flip_request(intel_crtc->plane, obj);

7633
	return 0;
7634

7635
cleanup_pending:
7636
	atomic_dec(&intel_crtc->unpin_work_count);
7637
	crtc->fb = old_fb;
7638 7639
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7640 7641
	mutex_unlock(&dev->struct_mutex);

7642
cleanup:
7643 7644 7645 7646
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7647 7648
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7649 7650 7651
	kfree(work);

	return ret;
7652 7653
}

7654 7655 7656 7657 7658
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

7659 7660 7661 7662 7663 7664
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7665

7666
	WARN(!crtc, "checking null crtc?\n");
7667

7668
	dev = crtc->dev;
7669

7670 7671 7672 7673 7674
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7675

7676 7677 7678
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7679
}
J
Jesse Barnes 已提交
7680

7681 7682 7683 7684 7685 7686 7687
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7688
{
7689 7690
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7691

7692 7693 7694 7695 7696
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7697

7698 7699 7700 7701 7702
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7703 7704
}

7705 7706 7707 7708 7709 7710 7711 7712 7713
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7714

7715 7716 7717 7718
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7719

7720 7721 7722 7723 7724 7725
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

7752
static int
7753 7754 7755
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
7756
{
7757 7758
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
7759 7760
	int bpp;

7761 7762
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
7763 7764
		bpp = 8*3; /* since we go through a colormap */
		break;
7765 7766 7767 7768 7769 7770
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
7771 7772
		bpp = 6*3; /* min is 18bpp */
		break;
7773 7774 7775 7776 7777 7778 7779
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
7780 7781
		bpp = 8*3;
		break;
7782 7783 7784 7785 7786 7787
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7788
			return -EINVAL;
7789 7790
		bpp = 10*3;
		break;
7791
	/* TODO: gen4+ supports 16 bpc floating point, too. */
7792 7793 7794 7795 7796 7797 7798 7799 7800
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
7801
			    base.head) {
7802 7803
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
7804 7805
			continue;

7806
		connected_sink_compute_bpp(connector, pipe_config);
7807 7808 7809 7810 7811
	}

	return bpp;
}

7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
		      pipe_config->pch_pfit.pos,
		      pipe_config->pch_pfit.size);
P
Paulo Zanoni 已提交
7839
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
7840 7841
}

7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

7861 7862
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
7863
			  struct drm_framebuffer *fb,
7864
			  struct drm_display_mode *mode)
7865
{
7866 7867 7868
	struct drm_device *dev = crtc->dev;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7869
	struct intel_crtc_config *pipe_config;
7870 7871
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
7872

7873 7874 7875 7876 7877
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

7878 7879
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
7880 7881
		return ERR_PTR(-ENOMEM);

7882 7883
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
7884 7885
	pipe_config->cpu_transcoder =
		(enum transcoder) to_intel_crtc(crtc)->pipe;
7886
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7887

7888 7889 7890 7891 7892 7893
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
7894 7895 7896
	if (plane_bpp < 0)
		goto fail;

7897
encoder_retry:
7898
	/* Ensure the port clock defaults are reset when retrying. */
7899
	pipe_config->port_clock = 0;
7900
	pipe_config->pixel_multiplier = 1;
7901

7902 7903 7904
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
7905
	 */
7906 7907
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
7908

7909 7910
		if (&encoder->new_crtc->base != crtc)
			continue;
7911 7912 7913 7914 7915 7916 7917 7918 7919 7920

		if (encoder->compute_config) {
			if (!(encoder->compute_config(encoder, pipe_config))) {
				DRM_DEBUG_KMS("Encoder config failure\n");
				goto fail;
			}

			continue;
		}

7921
		encoder_funcs = encoder->base.helper_private;
7922 7923 7924
		if (!(encoder_funcs->mode_fixup(&encoder->base,
						&pipe_config->requested_mode,
						&pipe_config->adjusted_mode))) {
7925 7926 7927
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7928
	}
7929

7930 7931 7932 7933 7934
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
		pipe_config->port_clock = pipe_config->adjusted_mode.clock;

7935
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
7936
	if (ret < 0) {
7937 7938
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7939
	}
7940 7941 7942 7943 7944 7945 7946 7947 7948 7949 7950 7951

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

7952 7953 7954 7955
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

7956
	return pipe_config;
7957
fail:
7958
	kfree(pipe_config);
7959
	return ERR_PTR(ret);
7960
}
7961

7962 7963 7964 7965 7966
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7967 7968
{
	struct intel_crtc *intel_crtc;
7969 7970 7971 7972
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7973

7974
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7975

7976 7977 7978 7979 7980 7981 7982 7983
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7984

7985 7986 7987 7988 7989 7990 7991 7992 7993
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7994 7995
	}

7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
8009 8010
	}

8011 8012 8013 8014
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
8015

8016 8017 8018
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
8019

8020 8021 8022 8023 8024 8025 8026 8027
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
8028 8029
	}

8030 8031 8032 8033 8034 8035

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

8036 8037 8038 8039 8040
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
8041 8042 8043 8044 8045 8046
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
8047 8048 8049 8050 8051 8052 8053 8054

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
8055 8056 8057

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
8058
}
J
Jesse Barnes 已提交
8059

8060
static bool intel_crtc_in_use(struct drm_crtc *crtc)
8061
{
8062
	struct drm_encoder *encoder;
8063 8064
	struct drm_device *dev = crtc->dev;

8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
8105 8106 8107
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

8108
			connector->dpms = DRM_MODE_DPMS_ON;
8109
			drm_object_property_set_value(&connector->base,
8110 8111
							 dpms_property,
							 DRM_MODE_DPMS_ON);
8112 8113 8114 8115 8116 8117 8118 8119

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141
static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
				    struct intel_crtc_config *new)
{
	int clock1, clock2, diff;

	clock1 = cur->adjusted_mode.clock;
	clock2 = new->adjusted_mode.clock;

	if (clock1 == clock2)
		return true;

	if (!clock1 || !clock2)
		return false;

	diff = abs(clock1 - clock2);

	if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
		return true;

	return false;
}

8142 8143 8144 8145
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
8146
		if (mask & (1 <<(intel_crtc)->pipe))
8147

8148
static bool
8149 8150
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
8151 8152
			  struct intel_crtc_config *pipe_config)
{
8153 8154 8155 8156 8157 8158 8159 8160 8161
#define PIPE_CONF_CHECK_X(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected 0x%08x, found 0x%08x)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

8162 8163 8164 8165 8166 8167 8168
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
8169 8170
	}

8171 8172
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
8173
		DRM_ERROR("mismatch in " #name "(" #mask ") "	   \
8174 8175 8176 8177 8178 8179
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

8180 8181 8182
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

8183 8184
	PIPE_CONF_CHECK_I(cpu_transcoder);

8185 8186
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
8187 8188 8189 8190 8191
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
8192

8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

8207
	PIPE_CONF_CHECK_I(pixel_multiplier);
8208

8209 8210 8211
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

8212 8213 8214 8215 8216 8217 8218 8219 8220 8221
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
8222

8223 8224 8225
	PIPE_CONF_CHECK_I(requested_mode.hdisplay);
	PIPE_CONF_CHECK_I(requested_mode.vdisplay);

8226 8227 8228 8229 8230 8231 8232 8233
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
	PIPE_CONF_CHECK_I(pch_pfit.pos);
	PIPE_CONF_CHECK_I(pch_pfit.size);

P
Paulo Zanoni 已提交
8234 8235
	PIPE_CONF_CHECK_I(ips_enabled);

8236
	PIPE_CONF_CHECK_I(shared_dpll);
8237
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8238
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
8239 8240
	PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
	PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
8241

8242
#undef PIPE_CONF_CHECK_X
8243
#undef PIPE_CONF_CHECK_I
8244
#undef PIPE_CONF_CHECK_FLAGS
8245
#undef PIPE_CONF_QUIRK
8246

8247 8248
	if (!IS_HASWELL(dev)) {
		if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
8249
			DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
8250 8251 8252 8253 8254 8255
				  current_config->adjusted_mode.clock,
				  pipe_config->adjusted_mode.clock);
			return false;
		}
	}

8256 8257 8258
	return true;
}

8259 8260
static void
check_connector_state(struct drm_device *dev)
8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272
{
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}
8273 8274 8275 8276 8277 8278 8279
}

static void
check_encoder_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}
8331 8332 8333 8334 8335 8336 8337 8338 8339
}

static void
check_crtc_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_crtc_config pipe_config;
8340 8341 8342 8343 8344 8345

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

8346 8347
		memset(&pipe_config, 0, sizeof(pipe_config));

8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
8362

8363 8364 8365 8366 8367 8368 8369
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

8370 8371
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
8372 8373 8374 8375 8376

		/* hw state is inconsistent with the pipe A quirk */
		if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
			active = crtc->active;

8377 8378 8379 8380
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
8381
			if (encoder->get_config)
8382 8383 8384
				encoder->get_config(encoder, &pipe_config);
		}

8385 8386 8387
		if (dev_priv->display.get_clock)
			dev_priv->display.get_clock(crtc, &pipe_config);

8388 8389 8390 8391
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

8392 8393 8394 8395 8396 8397 8398 8399
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
8400 8401 8402
	}
}

8403 8404 8405 8406 8407 8408 8409
static void
check_shared_dpll_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_dpll_hw_state dpll_hw_state;
	int i;
8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443

	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
		int enabled_crtcs = 0, active_crtcs = 0;
		bool active;

		memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));

		DRM_DEBUG_KMS("%s\n", pll->name);

		active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);

		WARN(pll->active > pll->refcount,
		     "more active pll users than references: %i vs %i\n",
		     pll->active, pll->refcount);
		WARN(pll->active && !pll->on,
		     "pll in active use but not on in sw tracking\n");
		WARN(pll->on != active,
		     "pll on state mismatch (expected %i, found %i)\n",
		     pll->on, active);

		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
				enabled_crtcs++;
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				active_crtcs++;
		}
		WARN(pll->active != active_crtcs,
		     "pll active crtcs mismatch (expected %i, found %i)\n",
		     pll->active, active_crtcs);
		WARN(pll->refcount != enabled_crtcs,
		     "pll enabled crtcs mismatch (expected %i, found %i)\n",
		     pll->refcount, enabled_crtcs);
8444 8445 8446 8447

		WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
				       sizeof(dpll_hw_state)),
		     "pll hw state mismatch\n");
8448
	}
8449 8450
}

8451 8452 8453 8454 8455 8456 8457 8458 8459
void
intel_modeset_check_state(struct drm_device *dev)
{
	check_connector_state(dev);
	check_encoder_state(dev);
	check_crtc_state(dev);
	check_shared_dpll_state(dev);
}

8460 8461 8462
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
8463 8464
{
	struct drm_device *dev = crtc->dev;
8465
	drm_i915_private_t *dev_priv = dev->dev_private;
8466 8467
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
8468 8469
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
8470
	int ret = 0;
8471

8472
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
8473 8474
	if (!saved_mode)
		return -ENOMEM;
8475
	saved_hwmode = saved_mode + 1;
8476

8477
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
8478 8479
				     &prepare_pipes, &disable_pipes);

8480 8481
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
8482

8483 8484 8485 8486 8487 8488
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
8489
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
8490 8491 8492 8493
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

8494
			goto out;
8495
		}
8496 8497
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
8498
	}
8499

8500 8501 8502
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

8503 8504 8505 8506
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
8507

8508 8509
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
8510
	 */
8511
	if (modeset_pipes) {
8512
		crtc->mode = *mode;
8513 8514 8515 8516
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
8517

8518 8519 8520
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
8521

8522 8523 8524
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

8525 8526
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
8527
	 */
8528
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
8529 8530 8531 8532
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
8533 8534 8535
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
8536 8537
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
8538

8539 8540
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
8541
		crtc->hwmode = pipe_config->adjusted_mode;
8542

8543 8544 8545 8546 8547 8548
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
8549 8550 8551

	/* FIXME: add subpixel order */
done:
8552
	if (ret && crtc->enabled) {
8553 8554
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
8555 8556
	}

8557
out:
8558
	kfree(pipe_config);
8559
	kfree(saved_mode);
8560
	return ret;
8561 8562
}

8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576
int intel_set_mode(struct drm_crtc *crtc,
		     struct drm_display_mode *mode,
		     int x, int y, struct drm_framebuffer *fb)
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

8577 8578 8579 8580 8581
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

8582 8583
#undef for_each_intel_crtc_masked

8584 8585 8586 8587 8588
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

8589 8590
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
8591 8592 8593
	kfree(config);
}

8594 8595 8596 8597 8598 8599 8600
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

8601 8602 8603 8604
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
8605 8606
		return -ENOMEM;

8607 8608 8609 8610
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
8611 8612 8613 8614 8615 8616 8617 8618
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
8619
		config->save_encoder_crtcs[count++] = encoder->crtc;
8620 8621 8622 8623
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8624
		config->save_connector_encoders[count++] = connector->encoder;
8625 8626 8627 8628 8629 8630 8631 8632
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
8633 8634
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8635 8636 8637
	int count;

	count = 0;
8638 8639 8640
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
8641 8642 8643
	}

	count = 0;
8644 8645 8646
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
8647 8648 8649
	}
}

8650 8651 8652 8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664
static bool
is_crtc_connector_off(struct drm_crtc *crtc, struct drm_connector *connectors,
		      int num_connectors)
{
	int i;

	for (i = 0; i < num_connectors; i++)
		if (connectors[i].encoder &&
		    connectors[i].encoder->crtc == crtc &&
		    connectors[i].dpms != DRM_MODE_DPMS_ON)
			return true;

	return false;
}

8665 8666 8667 8668 8669 8670 8671
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
8672 8673 8674 8675 8676
	if (set->connectors != NULL &&
	    is_crtc_connector_off(set->crtc, *set->connectors,
				  set->num_connectors)) {
			config->mode_changed = true;
	} else if (set->crtc->fb != set->fb) {
8677 8678
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
8679 8680 8681 8682 8683 8684 8685 8686 8687 8688
			struct intel_crtc *intel_crtc =
				to_intel_crtc(set->crtc);

			if (intel_crtc->active && i915_fastboot) {
				DRM_DEBUG_KMS("crtc has no fb, will flip\n");
				config->fb_changed = true;
			} else {
				DRM_DEBUG_KMS("inactive crtc, full mode set\n");
				config->mode_changed = true;
			}
8689 8690
		} else if (set->fb == NULL) {
			config->mode_changed = true;
8691 8692
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
8693
			config->mode_changed = true;
8694
		} else {
8695
			config->fb_changed = true;
8696
		}
8697 8698
	}

8699
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
8700 8701 8702 8703 8704 8705 8706 8707 8708 8709
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

8710
static int
8711 8712 8713
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
8714
{
8715
	struct drm_crtc *new_crtc;
8716 8717
	struct intel_connector *connector;
	struct intel_encoder *encoder;
8718
	int count, ro;
8719

8720
	/* The upper layers ensure that we either disable a crtc or have a list
8721 8722 8723 8724
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

8725
	count = 0;
8726 8727 8728 8729
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
8730
		for (ro = 0; ro < set->num_connectors; ro++) {
8731 8732
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
8733 8734 8735 8736
				break;
			}
		}

8737 8738 8739 8740 8741 8742 8743 8744 8745 8746 8747 8748 8749 8750 8751
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
8752
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
8753
			config->mode_changed = true;
8754 8755
		}
	}
8756
	/* connector->new_encoder is now updated for all connectors. */
8757

8758
	/* Update crtc of enabled connectors. */
8759
	count = 0;
8760 8761 8762
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
8763 8764
			continue;

8765
		new_crtc = connector->new_encoder->base.crtc;
8766 8767

		for (ro = 0; ro < set->num_connectors; ro++) {
8768
			if (set->connectors[ro] == &connector->base)
8769 8770 8771 8772
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8773 8774
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8775
			return -EINVAL;
8776
		}
8777 8778 8779 8780 8781 8782 8783 8784 8785 8786 8787 8788 8789 8790 8791 8792 8793 8794 8795 8796 8797 8798 8799 8800 8801
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8802
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8803
			config->mode_changed = true;
8804 8805
		}
	}
8806
	/* Now we've also updated encoder->new_crtc for all encoders. */
8807

8808 8809 8810 8811 8812 8813 8814 8815 8816 8817
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8818 8819 8820
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8821

8822 8823 8824
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
8825

8826 8827 8828 8829 8830 8831 8832 8833 8834 8835 8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855 8856
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8857
	ret = intel_modeset_stage_output_state(dev, set, config);
8858 8859 8860
	if (ret)
		goto fail;

8861
	if (config->mode_changed) {
8862 8863
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
8864
	} else if (config->fb_changed) {
8865 8866
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
8867
		ret = intel_pipe_set_base(set->crtc,
8868
					  set->x, set->y, set->fb);
8869 8870
	}

8871
	if (ret) {
8872 8873
		DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
			      set->crtc->base.id, ret);
8874
fail:
8875
		intel_set_config_restore_state(dev, config);
8876

8877 8878 8879 8880 8881 8882
		/* Try to restore the config */
		if (config->mode_changed &&
		    intel_set_mode(save_set.crtc, save_set.mode,
				   save_set.x, save_set.y, save_set.fb))
			DRM_ERROR("failed to restore config after modeset failure\n");
	}
8883

8884 8885
out_config:
	intel_set_config_free(config);
8886 8887
	return ret;
}
8888 8889 8890 8891 8892

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8893
	.set_config = intel_crtc_set_config,
8894 8895 8896 8897
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8898 8899
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
8900
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
8901 8902 8903
		intel_ddi_pll_init(dev);
}

8904 8905 8906
static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
				      struct intel_shared_dpll *pll,
				      struct intel_dpll_hw_state *hw_state)
8907
{
8908
	uint32_t val;
8909

8910
	val = I915_READ(PCH_DPLL(pll->id));
8911 8912 8913
	hw_state->dpll = val;
	hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
	hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
8914 8915 8916 8917

	return val & DPLL_VCO_ENABLE;
}

8918 8919 8920 8921 8922 8923 8924
static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
				  struct intel_shared_dpll *pll)
{
	I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
	I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
}

8925 8926 8927 8928 8929 8930
static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
				struct intel_shared_dpll *pll)
{
	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

8931 8932 8933 8934 8935 8936 8937 8938 8939 8940 8941 8942 8943
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(PCH_DPLL(pll->id));
	udelay(150);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
	POSTING_READ(PCH_DPLL(pll->id));
8944 8945 8946 8947 8948 8949 8950 8951 8952 8953 8954 8955 8956
	udelay(200);
}

static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
				 struct intel_shared_dpll *pll)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;

	/* Make sure no transcoder isn't still depending on us. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (intel_crtc_to_shared_dpll(crtc) == pll)
			assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
8957 8958
	}

8959 8960
	I915_WRITE(PCH_DPLL(pll->id), 0);
	POSTING_READ(PCH_DPLL(pll->id));
8961 8962 8963
	udelay(200);
}

8964 8965 8966 8967 8968
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

8969
static void ibx_pch_dpll_init(struct drm_device *dev)
8970
{
8971
	struct drm_i915_private *dev_priv = dev->dev_private;
8972 8973
	int i;

8974
	dev_priv->num_shared_dpll = 2;
8975

D
Daniel Vetter 已提交
8976
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8977 8978
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
8979
		dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
8980 8981
		dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
		dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
8982 8983
		dev_priv->shared_dplls[i].get_hw_state =
			ibx_pch_dpll_get_hw_state;
8984 8985 8986
	}
}

8987 8988
static void intel_shared_dpll_init(struct drm_device *dev)
{
8989
	struct drm_i915_private *dev_priv = dev->dev_private;
8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
	DRM_DEBUG_KMS("%i shared PLLs initialized\n",
		      dev_priv->num_shared_dpll);
}

9001
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
9002
{
J
Jesse Barnes 已提交
9003
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
9004 9005 9006 9007 9008 9009 9010 9011 9012 9013 9014 9015 9016 9017 9018 9019
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

9020 9021 9022
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
9023
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
9024
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
9025
		intel_crtc->plane = !pipe;
9026 9027
	}

J
Jesse Barnes 已提交
9028 9029 9030 9031 9032
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
9033 9034 9035
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

9036
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
9037
				struct drm_file *file)
9038 9039
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
9040 9041
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
9042

9043 9044
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
9045

9046 9047
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
9048

9049
	if (!drmmode_obj) {
9050 9051 9052 9053
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

9054 9055
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
9056

9057
	return 0;
9058 9059
}

9060
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
9061
{
9062 9063
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
9064 9065 9066
	int index_mask = 0;
	int entry = 0;

9067 9068 9069 9070
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
9071
			index_mask |= (1 << entry);
9072 9073 9074 9075 9076

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
9077 9078
		entry++;
	}
9079

J
Jesse Barnes 已提交
9080 9081 9082
	return index_mask;
}

9083 9084 9085 9086 9087 9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098 9099
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
9100 9101
static void intel_setup_outputs(struct drm_device *dev)
{
9102
	struct drm_i915_private *dev_priv = dev->dev_private;
9103
	struct intel_encoder *encoder;
9104
	bool dpd_is_edp = false;
J
Jesse Barnes 已提交
9105

9106
	intel_lvds_init(dev);
J
Jesse Barnes 已提交
9107

9108
	if (!IS_ULT(dev))
9109
		intel_crt_init(dev);
9110

P
Paulo Zanoni 已提交
9111
	if (HAS_DDI(dev)) {
9112 9113 9114 9115 9116 9117 9118 9119 9120 9121 9122 9123 9124 9125 9126 9127 9128 9129 9130
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
9131
		int found;
9132 9133 9134 9135
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
9136

9137
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
9138
			/* PCH SDVOB multiplex with HDMIB */
9139
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
9140
			if (!found)
9141
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
9142
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
9143
				intel_dp_init(dev, PCH_DP_B, PORT_B);
9144 9145
		}

9146
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
9147
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
9148

9149
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
9150
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
9151

9152
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
9153
			intel_dp_init(dev, PCH_DP_C, PORT_C);
9154

9155
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
9156
			intel_dp_init(dev, PCH_DP_D, PORT_D);
9157
	} else if (IS_VALLEYVIEW(dev)) {
9158
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
9159 9160
		if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
			intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
9161

9162
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
9163 9164
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
9165 9166
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
9167
		}
9168
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
9169
		bool found = false;
9170

9171
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
9172
			DRM_DEBUG_KMS("probing SDVOB\n");
9173
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
9174 9175
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
9176
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
9177
			}
9178

9179
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
9180
				intel_dp_init(dev, DP_B, PORT_B);
9181
		}
9182 9183 9184

		/* Before G4X SDVOC doesn't have its own detect register */

9185
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
9186
			DRM_DEBUG_KMS("probing SDVOC\n");
9187
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
9188
		}
9189

9190
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
9191

9192 9193
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
9194
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
9195
			}
9196
			if (SUPPORTS_INTEGRATED_DP(dev))
9197
				intel_dp_init(dev, DP_C, PORT_C);
9198
		}
9199

9200
		if (SUPPORTS_INTEGRATED_DP(dev) &&
9201
		    (I915_READ(DP_D) & DP_DETECTED))
9202
			intel_dp_init(dev, DP_D, PORT_D);
9203
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
9204 9205
		intel_dvo_init(dev);

9206
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
9207 9208
		intel_tv_init(dev);

9209 9210 9211
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
9212
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
9213
	}
9214

P
Paulo Zanoni 已提交
9215
	intel_init_pch_refclk(dev);
9216 9217

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
9218 9219 9220 9221 9222 9223 9224
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
9225
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
9226 9227 9228 9229 9230

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
9231
						struct drm_file *file,
J
Jesse Barnes 已提交
9232 9233 9234
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9235
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
9236

9237
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
9238 9239 9240 9241 9242 9243 9244
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

9245 9246
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
9247
			   struct drm_mode_fb_cmd2 *mode_cmd,
9248
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
9249
{
9250
	int pitch_limit;
J
Jesse Barnes 已提交
9251 9252
	int ret;

9253 9254
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
9255
		return -EINVAL;
9256
	}
9257

9258 9259 9260
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
9261
		return -EINVAL;
9262
	}
9263

9264 9265 9266 9267 9268 9269 9270 9271 9272 9273 9274 9275 9276 9277 9278 9279 9280 9281 9282 9283
	if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
		pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 4) {
		if (obj->tiling_mode)
			pitch_limit = 16*1024;
		else
			pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 3) {
		if (obj->tiling_mode)
			pitch_limit = 8*1024;
		else
			pitch_limit = 16*1024;
	} else
		/* XXX DSPC is limited to 4k tiled */
		pitch_limit = 8*1024;

	if (mode_cmd->pitches[0] > pitch_limit) {
		DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
			  obj->tiling_mode ? "tiled" : "linear",
			  mode_cmd->pitches[0], pitch_limit);
9284
		return -EINVAL;
9285
	}
9286 9287

	if (obj->tiling_mode != I915_TILING_NONE &&
9288 9289 9290
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
9291
		return -EINVAL;
9292
	}
9293

9294
	/* Reject formats not supported by any plane early. */
9295
	switch (mode_cmd->pixel_format) {
9296
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
9297 9298 9299
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
9300 9301 9302
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
9303
		if (INTEL_INFO(dev)->gen > 3) {
9304 9305
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
9306
			return -EINVAL;
9307
		}
9308 9309 9310
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
9311 9312
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
9313 9314
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
9315
		if (INTEL_INFO(dev)->gen < 4) {
9316 9317
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
9318
			return -EINVAL;
9319
		}
9320
		break;
V
Ville Syrjälä 已提交
9321 9322 9323 9324
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
9325
		if (INTEL_INFO(dev)->gen < 5) {
9326 9327
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
9328
			return -EINVAL;
9329
		}
9330 9331
		break;
	default:
9332 9333
		DRM_DEBUG("unsupported pixel format: %s\n",
			  drm_get_format_name(mode_cmd->pixel_format));
9334 9335 9336
		return -EINVAL;
	}

9337 9338 9339 9340
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

9341 9342 9343
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
9344 9345 9346 9347 9348 9349 9350 9351 9352 9353 9354 9355
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
9356
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
9357
{
9358
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
9359

9360 9361
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
9362
	if (&obj->base == NULL)
9363
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
9364

9365
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
9366 9367 9368 9369
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
9370
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
9371 9372
};

9373 9374 9375 9376 9377
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

9378 9379 9380 9381 9382 9383 9384 9385 9386
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
9387
	if (HAS_DDI(dev)) {
9388
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
9389
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
9390 9391
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
9392
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
9393 9394
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
9395
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
9396
		dev_priv->display.get_clock = ironlake_crtc_clock_get;
9397
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
9398 9399
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
9400
		dev_priv->display.off = ironlake_crtc_off;
9401
		dev_priv->display.update_plane = ironlake_update_plane;
9402 9403
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9404
		dev_priv->display.get_clock = i9xx_crtc_clock_get;
9405 9406 9407 9408 9409
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
9410
	} else {
9411
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9412
		dev_priv->display.get_clock = i9xx_crtc_clock_get;
9413
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9414 9415
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
9416
		dev_priv->display.off = i9xx_crtc_off;
9417
		dev_priv->display.update_plane = i9xx_update_plane;
9418
	}
9419 9420

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
9421 9422 9423 9424
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
9425 9426 9427 9428 9429
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
9430
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
9431 9432 9433 9434 9435 9436 9437 9438
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
9439
	else if (IS_I85X(dev))
9440 9441 9442 9443 9444 9445
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

9446
	if (HAS_PCH_SPLIT(dev)) {
9447
		if (IS_GEN5(dev)) {
9448
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
9449
			dev_priv->display.write_eld = ironlake_write_eld;
9450
		} else if (IS_GEN6(dev)) {
9451
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
9452
			dev_priv->display.write_eld = ironlake_write_eld;
9453 9454 9455
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
9456
			dev_priv->display.write_eld = ironlake_write_eld;
9457 9458
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
9459 9460
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
9461
			dev_priv->display.write_eld = haswell_write_eld;
9462 9463
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
9464
		}
9465
	} else if (IS_G4X(dev)) {
9466
		dev_priv->display.write_eld = g4x_write_eld;
9467
	}
9468 9469 9470 9471 9472 9473 9474 9475 9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
9489 9490 9491
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
9492
	}
9493 9494
}

9495 9496 9497 9498 9499
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
9500
static void quirk_pipea_force(struct drm_device *dev)
9501 9502 9503 9504
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
9505
	DRM_INFO("applying pipe a force quirk\n");
9506 9507
}

9508 9509 9510 9511 9512 9513 9514
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9515
	DRM_INFO("applying lvds SSC disable quirk\n");
9516 9517
}

9518
/*
9519 9520
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
9521 9522 9523 9524 9525
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
9526
	DRM_INFO("applying inverted panel brightness quirk\n");
9527 9528
}

9529 9530 9531 9532 9533 9534 9535
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

9536 9537 9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558 9559 9560 9561 9562 9563
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

9564
static struct intel_quirk intel_quirks[] = {
9565
	/* HP Mini needs pipe A force quirk (LP: #322104) */
9566
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
9567 9568 9569 9570 9571 9572 9573

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

9574
	/* 830/845 need to leave pipe A & dpll A up */
9575
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9576
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9577 9578 9579

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
9580 9581 9582

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
9583 9584 9585

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
9586 9587 9588

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
9589 9590 9591

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
9592 9593 9594

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
9595 9596 9597

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
9598 9599 9600 9601 9602 9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613 9614
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
9615 9616 9617 9618
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
9619 9620
}

9621 9622 9623 9624 9625
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
9626
	u32 vga_reg = i915_vgacntrl_reg(dev);
9627 9628

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9629
	outb(SR01, VGA_SR_INDEX);
9630 9631 9632 9633 9634 9635 9636 9637 9638
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

9639 9640
void intel_modeset_init_hw(struct drm_device *dev)
{
9641
	intel_init_power_well(dev);
9642

9643 9644
	intel_prepare_ddi(dev);

9645 9646
	intel_init_clock_gating(dev);

9647
	mutex_lock(&dev->struct_mutex);
9648
	intel_enable_gt_powersave(dev);
9649
	mutex_unlock(&dev->struct_mutex);
9650 9651
}

9652 9653 9654 9655 9656
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
9657 9658
void intel_modeset_init(struct drm_device *dev)
{
9659
	struct drm_i915_private *dev_priv = dev->dev_private;
9660
	int i, j, ret;
J
Jesse Barnes 已提交
9661 9662 9663 9664 9665 9666

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

9667 9668 9669
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

9670
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
9671

9672 9673
	intel_init_quirks(dev);

9674 9675
	intel_init_pm(dev);

B
Ben Widawsky 已提交
9676 9677 9678
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

9679 9680
	intel_init_display(dev);

9681 9682 9683 9684
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
9685 9686
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
9687
	} else {
9688 9689
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
9690
	}
B
Ben Widawsky 已提交
9691
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
9692

9693
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
9694 9695
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
9696

9697
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
J
Jesse Barnes 已提交
9698
		intel_crtc_init(dev, i);
9699 9700 9701
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
9702 9703
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
9704
		}
J
Jesse Barnes 已提交
9705 9706
	}

P
Paulo Zanoni 已提交
9707
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
9708
	intel_shared_dpll_init(dev);
9709

9710 9711
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
9712
	intel_setup_outputs(dev);
9713 9714 9715

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
9716 9717
}

9718 9719 9720 9721 9722 9723 9724 9725 9726
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

9727 9728 9729 9730 9731 9732 9733 9734 9735 9736 9737 9738 9739 9740 9741 9742 9743 9744 9745 9746 9747 9748 9749 9750
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

9751

9752 9753
}

9754 9755 9756
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
9757 9758
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9759 9760
	u32 reg, val;

9761
	if (INTEL_INFO(dev)->num_pipes == 1)
9762 9763 9764 9765 9766 9767 9768 9769 9770 9771 9772 9773
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

9774 9775 9776 9777
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9778
	u32 reg;
9779 9780

	/* Clear any frame start delays used for debugging left by the BIOS */
9781
	reg = PIPECONF(crtc->config.cpu_transcoder);
9782 9783 9784
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
9785 9786 9787
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
9788 9789 9790 9791 9792 9793 9794 9795 9796 9797 9798 9799 9800 9801 9802 9803 9804 9805 9806 9807 9808 9809 9810 9811 9812 9813 9814
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

9815 9816 9817 9818 9819 9820 9821 9822 9823
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

9824 9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840 9841 9842 9843 9844 9845 9846 9847 9848 9849 9850 9851 9852 9853 9854 9855 9856 9857 9858 9859 9860 9861 9862 9863 9864 9865 9866 9867 9868 9869 9870 9871 9872 9873 9874 9875 9876 9877 9878 9879 9880 9881 9882 9883 9884 9885 9886 9887 9888 9889 9890 9891 9892 9893 9894 9895 9896 9897
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

9898
void i915_redisable_vga(struct drm_device *dev)
9899 9900
{
	struct drm_i915_private *dev_priv = dev->dev_private;
9901
	u32 vga_reg = i915_vgacntrl_reg(dev);
9902 9903 9904

	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
9905
		i915_disable_vga(dev);
9906 9907 9908
	}
}

9909
static void intel_modeset_readout_hw_state(struct drm_device *dev)
9910 9911 9912 9913 9914 9915
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9916
	int i;
9917

9918 9919
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
9920
		memset(&crtc->config, 0, sizeof(crtc->config));
9921

9922 9923
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
9924 9925 9926 9927 9928 9929 9930 9931

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

9932
	/* FIXME: Smash this into the new shared dpll infrastructure. */
P
Paulo Zanoni 已提交
9933
	if (HAS_DDI(dev))
9934 9935
		intel_ddi_setup_hw_pll_state(dev);

9936 9937 9938 9939 9940 9941 9942 9943 9944 9945 9946 9947 9948 9949 9950 9951
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
		pll->active = 0;
		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				pll->active++;
		}
		pll->refcount = pll->active;

		DRM_DEBUG_KMS("%s hw state readout: refcount %i\n",
			      pll->name, pll->refcount);
	}

9952 9953 9954 9955 9956
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
9957 9958
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
9959
			if (encoder->get_config)
9960
				encoder->get_config(encoder, &crtc->config);
9961 9962 9963 9964 9965 9966 9967 9968 9969 9970 9971 9972
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

9973 9974 9975 9976 9977 9978 9979 9980 9981
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (!crtc->active)
			continue;
		if (dev_priv->display.get_clock)
			dev_priv->display.get_clock(crtc,
						    &crtc->config);
	}

9982 9983 9984 9985 9986 9987 9988 9989 9990 9991 9992 9993 9994 9995 9996
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}
9997 9998 9999 10000 10001 10002 10003 10004 10005 10006 10007 10008 10009 10010
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct drm_plane *plane;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;

	intel_modeset_readout_hw_state(dev);
10011

10012 10013 10014 10015 10016 10017 10018 10019 10020 10021 10022 10023 10024 10025 10026 10027
	/*
	 * Now that we have the config, copy it to each CRTC struct
	 * Note that this could go away if we move to using crtc_config
	 * checking everywhere.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (crtc->active && i915_fastboot) {
			intel_crtc_mode_from_pipe_config(crtc, &crtc->config);

			DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
				      crtc->base.base.id);
			drm_mode_debug_printmodeline(&crtc->base.mode);
		}
	}

10028 10029 10030 10031 10032 10033 10034 10035 10036
	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
10037
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
10038
	}
10039

10040
	if (force_restore) {
10041 10042 10043 10044
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
10045
		for_each_pipe(pipe) {
10046 10047
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
10048 10049 10050

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
10051
		}
10052 10053
		list_for_each_entry(plane, &dev->mode_config.plane_list, head)
			intel_plane_restore(plane);
10054 10055

		i915_redisable_vga(dev);
10056 10057 10058
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
10059 10060

	intel_modeset_check_state(dev);
10061 10062

	drm_mode_config_reset(dev);
10063 10064 10065 10066
}

void intel_modeset_gem_init(struct drm_device *dev)
{
10067
	intel_modeset_init_hw(dev);
10068 10069

	intel_setup_overlay(dev);
10070

10071
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
10072 10073 10074 10075
}

void intel_modeset_cleanup(struct drm_device *dev)
{
10076 10077 10078 10079
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

10080 10081 10082 10083 10084 10085 10086 10087 10088 10089 10090
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
10091
	drm_kms_helper_poll_fini(dev);
10092

10093 10094
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
10095 10096
	intel_unregister_dsm_handler();

10097 10098 10099 10100 10101 10102
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
10103
		intel_increase_pllclock(crtc);
10104 10105
	}

10106
	intel_disable_fbc(dev);
10107

10108
	intel_disable_gt_powersave(dev);
10109

10110 10111
	ironlake_teardown_rc6(dev);

10112 10113
	mutex_unlock(&dev->struct_mutex);

10114 10115 10116
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

10117 10118 10119
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

J
Jesse Barnes 已提交
10120
	drm_mode_config_cleanup(dev);
10121 10122

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
10123 10124
}

10125 10126 10127
/*
 * Return which encoder is currently attached for connector.
 */
10128
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
10129
{
10130 10131
	return &intel_attached_encoder(connector)->base;
}
10132

10133 10134 10135 10136 10137 10138
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
10139
}
10140 10141 10142 10143 10144 10145 10146 10147 10148 10149 10150 10151 10152 10153 10154 10155 10156

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
10157 10158 10159 10160 10161

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
10162 10163 10164

	u32 power_well_driver;

10165 10166 10167 10168 10169
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
10170
	} cursor[I915_MAX_PIPES];
10171 10172

	struct intel_pipe_error_state {
10173
		enum transcoder cpu_transcoder;
10174 10175 10176 10177 10178 10179 10180 10181 10182
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
10183
	} pipe[I915_MAX_PIPES];
10184 10185 10186 10187 10188 10189 10190 10191 10192

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
10193
	} plane[I915_MAX_PIPES];
10194 10195 10196 10197 10198
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
10199
	drm_i915_private_t *dev_priv = dev->dev_private;
10200
	struct intel_display_error_state *error;
10201
	enum transcoder cpu_transcoder;
10202 10203 10204 10205 10206 10207
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

10208 10209 10210
	if (HAS_POWER_WELL(dev))
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

10211
	for_each_pipe(i) {
10212
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
10213
		error->pipe[i].cpu_transcoder = cpu_transcoder;
10214

10215 10216 10217 10218 10219 10220 10221 10222 10223
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
10224 10225 10226

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
10227
		if (INTEL_INFO(dev)->gen <= 3) {
10228
			error->plane[i].size = I915_READ(DSPSIZE(i));
10229 10230
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
10231 10232
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
10233 10234 10235 10236 10237
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

10238
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10239
		error->pipe[i].source = I915_READ(PIPESRC(i));
10240 10241 10242 10243 10244 10245
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
10246 10247
	}

10248 10249 10250 10251 10252 10253 10254
	/* In the code above we read the registers without checking if the power
	 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
	 * prevent the next I915_WRITE from detecting it and printing an error
	 * message. */
	if (HAS_POWER_WELL(dev))
		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

10255 10256 10257
	return error;
}

10258 10259
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

10260
void
10261
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
10262 10263 10264 10265 10266
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

10267
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
10268
	if (HAS_POWER_WELL(dev))
10269
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
10270
			   error->power_well_driver);
10271
	for_each_pipe(i) {
10272 10273
		err_printf(m, "Pipe [%d]:\n", i);
		err_printf(m, "  CPU transcoder: %c\n",
10274
			   transcoder_name(error->pipe[i].cpu_transcoder));
10275 10276 10277 10278 10279 10280 10281 10282 10283 10284 10285 10286
		err_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		err_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
10287
		if (INTEL_INFO(dev)->gen <= 3) {
10288 10289
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
10290
		}
P
Paulo Zanoni 已提交
10291
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10292
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
10293
		if (INTEL_INFO(dev)->gen >= 4) {
10294 10295
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
10296 10297
		}

10298 10299 10300 10301
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
10302 10303 10304
	}
}
#endif