intel_display.c 270.7 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47 48

typedef struct {
49
	int	min, max;
J
Jesse Barnes 已提交
50 51 52
} intel_range_t;

typedef struct {
53 54
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
55 56 57
} intel_p2_t;

#define INTEL_P2_NUM		      2
58 59
typedef struct intel_limit intel_limit_t;
struct intel_limit {
60 61
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
62
};
J
Jesse Barnes 已提交
63

J
Jesse Barnes 已提交
64 65 66
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

67 68 69 70 71 72 73 74 75 76
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

77 78 79
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
80 81 82 83 84
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
85 86
}

87
static const intel_limit_t intel_limits_i8xx_dvo = {
88 89 90 91 92 93 94 95
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
96 97
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
98 99 100
};

static const intel_limit_t intel_limits_i8xx_lvds = {
101 102 103 104 105 106 107 108
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
109 110
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
111
};
112

113
static const intel_limit_t intel_limits_i9xx_sdvo = {
114 115 116 117
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
118 119
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
120 121
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
122 123
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
124 125 126
};

static const intel_limit_t intel_limits_i9xx_lvds = {
127 128 129 130
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
131 132
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
133 134
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
135 136
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
137 138
};

139

140
static const intel_limit_t intel_limits_g4x_sdvo = {
141 142 143 144 145 146 147 148 149 150 151
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
152
	},
153 154 155
};

static const intel_limit_t intel_limits_g4x_hdmi = {
156 157 158 159 160 161 162 163 164 165
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
166 167 168
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
169 170 171 172 173 174 175 176 177 178
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
179
	},
180 181 182
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
183 184 185 186 187 188 189 190 191 192
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
193
	},
194 195
};

196
static const intel_limit_t intel_limits_pineview_sdvo = {
197 198
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
199
	/* Pineview's Ncounter is a ring counter */
200 201
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
202
	/* Pineview only has one combined m divider, which we treat as m2. */
203 204 205 206
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
207 208
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
209 210
};

211
static const intel_limit_t intel_limits_pineview_lvds = {
212 213 214 215 216 217 218 219
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
220 221
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
222 223
};

224 225 226 227 228
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
229
static const intel_limit_t intel_limits_ironlake_dac = {
230 231 232 233 234 235 236 237 238 239
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
240 241
};

242
static const intel_limit_t intel_limits_ironlake_single_lvds = {
243 244 245 246 247 248 249 250 251 252
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
253 254 255
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
256 257 258 259 260 261 262 263 264 265
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
266 267
};

268
/* LVDS 100mhz refclk limits. */
269
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
270 271 272 273 274 275 276
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
277
	.p1 = { .min = 2, .max = 8 },
278 279
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
280 281 282
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
283 284 285 286 287 288 289
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
290
	.p1 = { .min = 2, .max = 6 },
291 292
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
293 294
};

295 296 297 298 299 300 301 302
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
303
	.p1 = { .min = 1, .max = 3 },
304 305 306 307 308
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_hdmi = {
D
Daniel Vetter 已提交
309 310
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
311 312 313 314 315 316 317 318 319 320 321
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_dp = {
322 323
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
324
	.n = { .min = 1, .max = 7 },
325
	.m = { .min = 22, .max = 450 },
326 327 328
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
329
	.p1 = { .min = 1, .max = 3 },
330 331 332 333
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

334 335
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
336
{
337
	struct drm_device *dev = crtc->dev;
338
	const intel_limit_t *limit;
339 340

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
341
		if (intel_is_dual_link_lvds(dev)) {
342
			if (refclk == 100000)
343 344 345 346
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
347
			if (refclk == 100000)
348 349 350 351
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
352
	} else
353
		limit = &intel_limits_ironlake_dac;
354 355 356 357

	return limit;
}

358 359 360 361 362 363
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
364
		if (intel_is_dual_link_lvds(dev))
365
			limit = &intel_limits_g4x_dual_channel_lvds;
366
		else
367
			limit = &intel_limits_g4x_single_channel_lvds;
368 369
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
370
		limit = &intel_limits_g4x_hdmi;
371
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
372
		limit = &intel_limits_g4x_sdvo;
373
	} else /* The option is for other outputs */
374
		limit = &intel_limits_i9xx_sdvo;
375 376 377 378

	return limit;
}

379
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
380 381 382 383
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

384
	if (HAS_PCH_SPLIT(dev))
385
		limit = intel_ironlake_limit(crtc, refclk);
386
	else if (IS_G4X(dev)) {
387
		limit = intel_g4x_limit(crtc);
388
	} else if (IS_PINEVIEW(dev)) {
389
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
390
			limit = &intel_limits_pineview_lvds;
391
		else
392
			limit = &intel_limits_pineview_sdvo;
393 394 395 396 397 398 399
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
400 401 402 403 404
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
405 406
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
407
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
408
		else
409
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
410 411 412 413
	}
	return limit;
}

414 415
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
416
{
417 418 419 420 421 422
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

423 424 425 426 427
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

428
static void i9xx_clock(int refclk, intel_clock_t *clock)
429
{
430
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
431 432 433 434 435 436 437 438
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
439
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
440
{
441 442 443
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

444 445
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
446 447 448
			return true;

	return false;
J
Jesse Barnes 已提交
449 450
}

451
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
452 453 454 455 456
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

457 458 459
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
460 461
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
462
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
463
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
464
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
465
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
466
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
467
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
468
		INTELPllInvalid("m1 out of range\n");
469
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
470
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
471
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
472
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
473
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
474
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
475
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
476
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
477 478 479 480
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
481
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
482 483 484 485

	return true;
}

486
static bool
487
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
488 489
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		/*
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
		 */
		if (intel_is_dual_link_lvds(dev))
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));

	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
518
			if (clock.m2 >= clock.m1)
519 520 521 522 523 524
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
					int this_err;
525

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
548 549 550
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
551 552 553 554 555
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

556
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
557
		/*
558 559 560
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
561
		 */
562
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
563 564 565 566 567 568 569 570 571 572
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

573
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
574

575 576 577 578 579 580 581 582
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
583 584
					int this_err;

585
					pineview_clock(refclk, &clock);
586 587
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
588
						continue;
589 590 591
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
592 593 594 595 596 597 598 599 600 601 602 603 604 605

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

606
static bool
607 608 609
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
610 611 612 613 614
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
615 616
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
617 618 619
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
620
		if (intel_is_dual_link_lvds(dev))
621 622 623 624 625 626 627 628 629 630 631 632
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
633
	/* based on hardware requirement, prefer smaller n to precision */
634
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
635
		/* based on hardware requirement, prefere larger m1,m2 */
636 637 638 639 640 641 642 643
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

644
					i9xx_clock(refclk, &clock);
645 646
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
647
						continue;
648 649

					this_err = abs(clock.dot - target);
650 651 652 653 654 655 656 657 658 659
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
660 661 662
	return found;
}

663
static bool
664 665 666
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
667 668 669 670 671 672 673
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

674
	flag = 0;
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
731

P
Paulo Zanoni 已提交
732 733 734 735 736 737
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

738
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
739 740
}

741 742 743 744 745 746 747 748 749 750 751
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

752 753 754 755 756 757 758 759 760
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
761
{
762
	struct drm_i915_private *dev_priv = dev->dev_private;
763
	int pipestat_reg = PIPESTAT(pipe);
764

765 766 767 768 769
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

786
	/* Wait for vblank interrupt bit to set */
787 788 789
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
790 791 792
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

793 794
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
795 796 797 798 799 800 801
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
802 803 804 805 806 807
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
808
 *
809
 */
810
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
811 812
{
	struct drm_i915_private *dev_priv = dev->dev_private;
813 814
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
815 816

	if (INTEL_INFO(dev)->gen >= 4) {
817
		int reg = PIPECONF(cpu_transcoder);
818 819

		/* Wait for the Pipe State to go off */
820 821
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
822
			WARN(1, "pipe_off wait timed out\n");
823
	} else {
824
		u32 last_line, line_mask;
825
		int reg = PIPEDSL(pipe);
826 827
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

828 829 830 831 832
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

833 834
		/* Wait for the display line to settle */
		do {
835
			last_line = I915_READ(reg) & line_mask;
836
			mdelay(5);
837
		} while (((I915_READ(reg) & line_mask) != last_line) &&
838 839
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
840
			WARN(1, "pipe_off wait timed out\n");
841
	}
J
Jesse Barnes 已提交
842 843
}

844 845 846 847 848 849 850 851 852 853 854 855
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
884 885 886 887 888
	}

	return I915_READ(SDEISR) & bit;
}

889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

912 913 914 915 916
static struct intel_shared_dpll *
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

917
	if (crtc->config.shared_dpll < 0)
918 919
		return NULL;

920
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
921 922
}

923
/* For ILK+ */
D
Daniel Vetter 已提交
924 925 926 927
static void assert_shared_dpll(struct drm_i915_private *dev_priv,
			       struct intel_shared_dpll *pll,
			       struct intel_crtc *crtc,
			       bool state)
928 929 930 931
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
932 933 934 935 936
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

937
	if (WARN (!pll,
938
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
939 940
		return;

941
	val = I915_READ(PCH_DPLL(pll->id));
942 943
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
944 945
	     "%s assertion failure (expected %s, current %s), val=%08x\n",
	     pll->name, state_string(state), state_string(cur_state), val);
946 947 948

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
949 950 951
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
952
		cur_state = pll->id == DPLL_ID_PCH_PLL_B;
953
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
954 955
			  "PLL[%d] not attached to this transcoder %c: %08x\n",
			  cur_state, pipe_name(crtc->pipe), pch_dpll)) {
956 957
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
958
			     "PLL[%d] not %s on this transcoder %c: %08x\n",
959
			     pll->id == DPLL_ID_PCH_PLL_B,
960
			     state_string(state),
961
			     pipe_name(crtc->pipe),
962 963
			     val);
		}
964
	}
965
}
D
Daniel Vetter 已提交
966 967
#define assert_shared_dpll_enabled(d, p, c) assert_shared_dpll(d, p, c, true)
#define assert_shared_dpll_disabled(d, p, c) assert_shared_dpll(d, p, c, false)
968 969 970 971 972 973 974

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
975 976
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
977

P
Paulo Zanoni 已提交
978 979
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
980
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
981
		val = I915_READ(reg);
982
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
983 984 985 986 987
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1002 1003 1004
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1022
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1023
	if (HAS_DDI(dev_priv->dev))
1024 1025
		return;

1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1042 1043 1044 1045 1046 1047
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1048
	bool locked = true;
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1068
	     pipe_name(pipe));
1069 1070
}

1071 1072
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1073 1074 1075
{
	int reg;
	u32 val;
1076
	bool cur_state;
1077 1078
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1079

1080 1081 1082 1083
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1084 1085
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1086 1087 1088 1089 1090 1091 1092
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1093 1094
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1095
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1096 1097
}

1098 1099
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1100 1101 1102
{
	int reg;
	u32 val;
1103
	bool cur_state;
1104 1105 1106

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1107 1108 1109 1110
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1111 1112
}

1113 1114 1115
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1116 1117 1118
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1119
	struct drm_device *dev = dev_priv->dev;
1120 1121 1122 1123
	int reg, i;
	u32 val;
	int cur_pipe;

1124 1125
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1126 1127 1128 1129 1130
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1131
		return;
1132
	}
1133

1134
	/* Need to check both planes against the pipe */
1135
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
1136 1137 1138 1139 1140
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1141 1142
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1143 1144 1145
	}
}

1146 1147 1148
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1149
	struct drm_device *dev = dev_priv->dev;
1150 1151 1152
	int reg, i;
	u32 val;

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	if (IS_VALLEYVIEW(dev)) {
		for (i = 0; i < dev_priv->num_plane; i++) {
			reg = SPCNTR(pipe, i);
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
			     sprite_name(pipe, i), pipe_name(pipe));
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
		val = I915_READ(reg);
		WARN((val & SPRITE_ENABLE),
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1169
		val = I915_READ(reg);
1170
		WARN((val & DVS_ENABLE),
1171
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1172
		     plane_name(pipe), pipe_name(pipe));
1173 1174 1175
	}
}

1176 1177 1178 1179 1180
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1181 1182 1183 1184 1185
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1186 1187 1188 1189 1190 1191
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1192 1193
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1194 1195 1196 1197 1198
{
	int reg;
	u32 val;
	bool enabled;

1199
	reg = PCH_TRANSCONF(pipe);
1200 1201
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1202 1203 1204
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1205 1206
}

1207 1208
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1225 1226 1227
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1228
	if ((val & SDVO_ENABLE) == 0)
1229 1230 1231
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1232
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1233 1234
			return false;
	} else {
1235
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1272
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1273
				   enum pipe pipe, int reg, u32 port_sel)
1274
{
1275
	u32 val = I915_READ(reg);
1276
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1277
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1278
	     reg, pipe_name(pipe));
1279

1280 1281
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1282
	     "IBX PCH dp port still using transcoder B\n");
1283 1284 1285 1286 1287
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1288
	u32 val = I915_READ(reg);
1289
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1290
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1291
	     reg, pipe_name(pipe));
1292

1293
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1294
	     && (val & SDVO_PIPE_B_SELECT),
1295
	     "IBX PCH hdmi port still using transcoder B\n");
1296 1297 1298 1299 1300 1301 1302 1303
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1304 1305 1306
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1307 1308 1309

	reg = PCH_ADPA;
	val = I915_READ(reg);
1310
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1311
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1312
	     pipe_name(pipe));
1313 1314 1315

	reg = PCH_LVDS;
	val = I915_READ(reg);
1316
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1317
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1318
	     pipe_name(pipe));
1319

1320 1321 1322
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1323 1324
}

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1335 1336
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1337 1338 1339 1340 1341 1342
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

1343 1344
	assert_pipe_disabled(dev_priv, pipe);

1345
	/* No really, not for ILK+ */
1346
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1410
/**
D
Daniel Vetter 已提交
1411
 * ironlake_enable_shared_dpll - enable PCH PLL
1412 1413 1414 1415 1416 1417
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1418
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1419
{
1420 1421
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1422 1423 1424
	int reg;
	u32 val;

1425
	/* PCH PLLs only available on ILK, SNB and IVB */
1426
	BUG_ON(dev_priv->info->gen < 5);
1427 1428 1429 1430 1431
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1432

1433 1434
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1435
		      crtc->base.base.id);
1436 1437 1438 1439

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1440 1441
	if (pll->active++) {
		WARN_ON(!pll->on);
D
Daniel Vetter 已提交
1442
		assert_shared_dpll_enabled(dev_priv, pll, NULL);
1443 1444
		return;
	}
1445
	WARN_ON(pll->on);
1446

1447
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1448

1449
	reg = PCH_DPLL(pll->id);
1450 1451 1452 1453 1454
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1455 1456

	pll->on = true;
1457 1458
}

1459
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1460
{
1461 1462
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1463
	int reg;
1464
	u32 val;
1465

1466 1467
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1468 1469
	if (pll == NULL)
	       return;
1470

1471 1472
	if (WARN_ON(pll->refcount == 0))
		return;
1473

1474 1475
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1476
		      crtc->base.base.id);
1477

1478
	if (WARN_ON(pll->active == 0)) {
D
Daniel Vetter 已提交
1479
		assert_shared_dpll_disabled(dev_priv, pll, NULL);
1480 1481 1482
		return;
	}

D
Daniel Vetter 已提交
1483
	assert_shared_dpll_enabled(dev_priv, pll, NULL);
1484
	WARN_ON(!pll->on);
1485
	if (--pll->active)
1486
		return;
1487

1488
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1489 1490

	/* Make sure transcoder isn't still depending on us */
1491
	assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
1492

1493
	reg = PCH_DPLL(pll->id);
1494 1495 1496 1497 1498
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1499 1500

	pll->on = false;
1501 1502
}

1503 1504
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1505
{
1506
	struct drm_device *dev = dev_priv->dev;
1507
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1508
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1509
	uint32_t reg, val, pipeconf_val;
1510 1511 1512 1513 1514

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1515
	assert_shared_dpll_enabled(dev_priv,
1516 1517
				   intel_crtc_to_shared_dpll(intel_crtc),
				   intel_crtc);
1518 1519 1520 1521 1522

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1523 1524 1525 1526 1527 1528 1529
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1530
	}
1531

1532
	reg = PCH_TRANSCONF(pipe);
1533
	val = I915_READ(reg);
1534
	pipeconf_val = I915_READ(PIPECONF(pipe));
1535 1536 1537 1538 1539 1540

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1541 1542
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1543
	}
1544 1545 1546

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1547 1548 1549 1550 1551
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1552 1553 1554
	else
		val |= TRANS_PROGRESSIVE;

1555 1556
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1557
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1558 1559
}

1560
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1561
				      enum transcoder cpu_transcoder)
1562
{
1563 1564 1565 1566 1567 1568
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1569
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1570
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1571

1572 1573
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1574
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1575 1576
	I915_WRITE(_TRANSA_CHICKEN2, val);

1577
	val = TRANS_ENABLE;
1578
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1579

1580 1581
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1582
		val |= TRANS_INTERLACED;
1583 1584 1585
	else
		val |= TRANS_PROGRESSIVE;

1586 1587
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1588
		DRM_ERROR("Failed to enable PCH transcoder\n");
1589 1590
}

1591 1592
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1593
{
1594 1595
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1596 1597 1598 1599 1600

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1601 1602 1603
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1604
	reg = PCH_TRANSCONF(pipe);
1605 1606 1607 1608 1609
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1610
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1611 1612 1613 1614 1615 1616 1617 1618

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1619 1620
}

1621
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1622 1623 1624
{
	u32 val;

1625
	val = I915_READ(LPT_TRANSCONF);
1626
	val &= ~TRANS_ENABLE;
1627
	I915_WRITE(LPT_TRANSCONF, val);
1628
	/* wait for PCH transcoder off, transcoder state */
1629
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1630
		DRM_ERROR("Failed to disable PCH transcoder\n");
1631 1632 1633

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1634
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1635
	I915_WRITE(_TRANSA_CHICKEN2, val);
1636 1637
}

1638
/**
1639
 * intel_enable_pipe - enable a pipe, asserting requirements
1640 1641
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1642
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1643 1644 1645 1646 1647 1648 1649 1650 1651
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1652 1653
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1654
{
1655 1656
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1657
	enum pipe pch_transcoder;
1658 1659 1660
	int reg;
	u32 val;

1661 1662 1663
	assert_planes_disabled(dev_priv, pipe);
	assert_sprites_disabled(dev_priv, pipe);

1664
	if (HAS_PCH_LPT(dev_priv->dev))
1665 1666 1667 1668
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1669 1670 1671 1672 1673 1674 1675
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1676 1677 1678
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1679
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1680 1681
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1682 1683 1684
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1685

1686
	reg = PIPECONF(cpu_transcoder);
1687
	val = I915_READ(reg);
1688 1689 1690 1691
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1692 1693 1694 1695
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1696
 * intel_disable_pipe - disable a pipe, asserting requirements
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1710 1711
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1712 1713 1714 1715 1716 1717 1718 1719
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1720
	assert_sprites_disabled(dev_priv, pipe);
1721 1722 1723 1724 1725

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1726
	reg = PIPECONF(cpu_transcoder);
1727
	val = I915_READ(reg);
1728 1729 1730 1731
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1732 1733 1734
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1735 1736 1737 1738
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1739
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1740 1741
				      enum plane plane)
{
1742 1743 1744 1745
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1746 1747
}

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1767 1768 1769 1770
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1771
	intel_flush_display_plane(dev_priv, plane);
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1791 1792 1793 1794
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1795 1796 1797 1798
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1799 1800 1801 1802 1803 1804 1805 1806 1807
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1808
int
1809
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1810
			   struct drm_i915_gem_object *obj,
1811
			   struct intel_ring_buffer *pipelined)
1812
{
1813
	struct drm_i915_private *dev_priv = dev->dev_private;
1814 1815 1816
	u32 alignment;
	int ret;

1817
	switch (obj->tiling_mode) {
1818
	case I915_TILING_NONE:
1819 1820
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1821
		else if (INTEL_INFO(dev)->gen >= 4)
1822 1823 1824
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1825 1826 1827 1828 1829 1830
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1831 1832 1833 1834
		/* Despite that we check this in framebuffer_init userspace can
		 * screw us over and change the tiling after the fact. Only
		 * pinned buffers can't change their tiling. */
		DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
1835 1836 1837 1838 1839
		return -EINVAL;
	default:
		BUG();
	}

1840 1841 1842 1843 1844 1845 1846 1847
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1848
	dev_priv->mm.interruptible = false;
1849
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1850
	if (ret)
1851
		goto err_interruptible;
1852 1853 1854 1855 1856 1857

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1858
	ret = i915_gem_object_get_fence(obj);
1859 1860
	if (ret)
		goto err_unpin;
1861

1862
	i915_gem_object_pin_fence(obj);
1863

1864
	dev_priv->mm.interruptible = true;
1865
	return 0;
1866 1867 1868

err_unpin:
	i915_gem_object_unpin(obj);
1869 1870
err_interruptible:
	dev_priv->mm.interruptible = true;
1871
	return ret;
1872 1873
}

1874 1875 1876 1877 1878 1879
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

1880 1881
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
1882 1883 1884 1885
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
1886
{
1887 1888
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
1889

1890 1891
		tile_rows = *y / 8;
		*y %= 8;
1892

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
1905 1906
}

1907 1908
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1909 1910 1911 1912 1913
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1914
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1915
	int plane = intel_crtc->plane;
1916
	unsigned long linear_offset;
J
Jesse Barnes 已提交
1917
	u32 dspcntr;
1918
	u32 reg;
J
Jesse Barnes 已提交
1919 1920 1921 1922 1923 1924

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
1925
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
1926 1927 1928 1929 1930 1931
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1932 1933
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1934 1935
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1936 1937
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
1938 1939
		dspcntr |= DISPPLANE_8BPP;
		break;
1940 1941 1942
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
1943
		break;
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
1962 1963
		break;
	default:
1964
		BUG();
J
Jesse Barnes 已提交
1965
	}
1966

1967
	if (INTEL_INFO(dev)->gen >= 4) {
1968
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
1969 1970 1971 1972 1973
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

1974 1975 1976
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

1977
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
1978

1979
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
1980

1981 1982
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
1983 1984 1985
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
1986 1987
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
1988
		intel_crtc->dspaddr_offset = linear_offset;
1989
	}
1990 1991 1992

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
1993
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
1994
	if (INTEL_INFO(dev)->gen >= 4) {
1995 1996
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
1997
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1998
		I915_WRITE(DSPLINOFF(plane), linear_offset);
1999
	} else
2000
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2001
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2002

2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2015
	unsigned long linear_offset;
2016 2017 2018 2019 2020 2021
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2022
	case 2:
2023 2024
		break;
	default:
2025
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2036 2037
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2038 2039
		dspcntr |= DISPPLANE_8BPP;
		break;
2040 2041
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2042
		break;
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2058 2059
		break;
	default:
2060
		BUG();
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2073
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2074
	intel_crtc->dspaddr_offset =
2075 2076 2077
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2078
	linear_offset -= intel_crtc->dspaddr_offset;
2079

2080 2081
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2082
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2083 2084
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2085 2086 2087 2088 2089 2090
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2104 2105
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2106
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2107

2108
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2109 2110
}

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2199
static int
2200
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2201
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2202 2203
{
	struct drm_device *dev = crtc->dev;
2204
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2205
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2206
	struct drm_framebuffer *old_fb;
2207
	int ret;
J
Jesse Barnes 已提交
2208 2209

	/* no fb bound */
2210
	if (!fb) {
2211
		DRM_ERROR("No FB bound\n");
2212 2213 2214
		return 0;
	}

2215
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2216 2217 2218
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2219
		return -EINVAL;
J
Jesse Barnes 已提交
2220 2221
	}

2222
	mutex_lock(&dev->struct_mutex);
2223
	ret = intel_pin_and_fence_fb_obj(dev,
2224
					 to_intel_framebuffer(fb)->obj,
2225
					 NULL);
2226 2227
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2228
		DRM_ERROR("pin & fence failed\n");
2229 2230
		return ret;
	}
J
Jesse Barnes 已提交
2231

2232
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2233
	if (ret) {
2234
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2235
		mutex_unlock(&dev->struct_mutex);
2236
		DRM_ERROR("failed to update base address\n");
2237
		return ret;
J
Jesse Barnes 已提交
2238
	}
2239

2240 2241
	old_fb = crtc->fb;
	crtc->fb = fb;
2242 2243
	crtc->x = x;
	crtc->y = y;
2244

2245
	if (old_fb) {
2246 2247
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2248
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2249
	}
2250

2251
	intel_update_fbc(dev);
2252
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2253

2254
	intel_crtc_update_sarea_pos(crtc, x, y);
2255 2256

	return 0;
J
Jesse Barnes 已提交
2257 2258
}

2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2270
	if (IS_IVYBRIDGE(dev)) {
2271 2272
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2273 2274 2275
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2276
	}
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2293 2294 2295 2296 2297

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2298 2299
}

2300 2301 2302 2303 2304
static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
{
	return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
}

2305 2306 2307 2308 2309 2310 2311 2312 2313
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2314 2315 2316 2317 2318 2319 2320
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2331 2332 2333 2334 2335 2336 2337
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2338
	int plane = intel_crtc->plane;
2339
	u32 reg, temp, tries;
2340

2341 2342 2343 2344
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2345 2346
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2347 2348
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2349 2350
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2351 2352
	I915_WRITE(reg, temp);
	I915_READ(reg);
2353 2354
	udelay(150);

2355
	/* enable CPU FDI TX and PCH FDI RX */
2356 2357
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2358 2359
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2360 2361
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2362
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2363

2364 2365
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2366 2367
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2368 2369 2370
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2371 2372
	udelay(150);

2373
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2374 2375 2376
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2377

2378
	reg = FDI_RX_IIR(pipe);
2379
	for (tries = 0; tries < 5; tries++) {
2380
		temp = I915_READ(reg);
2381 2382 2383 2384
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2385
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2386 2387 2388
			break;
		}
	}
2389
	if (tries == 5)
2390
		DRM_ERROR("FDI train 1 fail!\n");
2391 2392

	/* Train 2 */
2393 2394
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2395 2396
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2397
	I915_WRITE(reg, temp);
2398

2399 2400
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2401 2402
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2403
	I915_WRITE(reg, temp);
2404

2405 2406
	POSTING_READ(reg);
	udelay(150);
2407

2408
	reg = FDI_RX_IIR(pipe);
2409
	for (tries = 0; tries < 5; tries++) {
2410
		temp = I915_READ(reg);
2411 2412 2413
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2414
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2415 2416 2417 2418
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2419
	if (tries == 5)
2420
		DRM_ERROR("FDI train 2 fail!\n");
2421 2422

	DRM_DEBUG_KMS("FDI train done\n");
2423

2424 2425
}

2426
static const int snb_b_fdi_train_param[] = {
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2440
	u32 reg, temp, i, retry;
2441

2442 2443
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2444 2445
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2446 2447
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2448 2449 2450
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2451 2452
	udelay(150);

2453
	/* enable CPU FDI TX and PCH FDI RX */
2454 2455
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2456 2457
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2458 2459 2460 2461 2462
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2463
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2464

2465 2466 2467
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2468 2469
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2470 2471 2472 2473 2474 2475 2476
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2477 2478 2479
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2480 2481
	udelay(150);

2482
	for (i = 0; i < 4; i++) {
2483 2484
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2485 2486
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2487 2488 2489
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2490 2491
		udelay(500);

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2502
		}
2503 2504
		if (retry < 5)
			break;
2505 2506
	}
	if (i == 4)
2507
		DRM_ERROR("FDI train 1 fail!\n");
2508 2509

	/* Train 2 */
2510 2511
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2512 2513 2514 2515 2516 2517 2518
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2519
	I915_WRITE(reg, temp);
2520

2521 2522
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2523 2524 2525 2526 2527 2528 2529
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2530 2531 2532
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2533 2534
	udelay(150);

2535
	for (i = 0; i < 4; i++) {
2536 2537
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2538 2539
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2540 2541 2542
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2543 2544
		udelay(500);

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2555
		}
2556 2557
		if (retry < 5)
			break;
2558 2559
	}
	if (i == 4)
2560
		DRM_ERROR("FDI train 2 fail!\n");
2561 2562 2563 2564

	DRM_DEBUG_KMS("FDI train done.\n");
}

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2585 2586 2587
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2588 2589 2590
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2591 2592
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2593 2594 2595 2596
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2597
	temp |= FDI_COMPOSITE_SYNC;
2598 2599
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2600 2601 2602
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2603 2604 2605 2606 2607
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2608
	temp |= FDI_COMPOSITE_SYNC;
2609 2610 2611 2612 2613
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2614
	for (i = 0; i < 4; i++) {
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2631
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2656
	for (i = 0; i < 4; i++) {
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2672
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2673 2674 2675 2676 2677 2678 2679 2680 2681
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2682
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2683
{
2684
	struct drm_device *dev = intel_crtc->base.dev;
2685 2686
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2687
	u32 reg, temp;
J
Jesse Barnes 已提交
2688

2689

2690
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2691 2692
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2693 2694
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2695
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2696 2697 2698
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2699 2700 2701
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2702 2703 2704 2705
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2706 2707
	udelay(200);

2708 2709 2710 2711 2712
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2713

2714 2715
		POSTING_READ(reg);
		udelay(100);
2716
	}
2717 2718
}

2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2765
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2766 2767 2768 2769 2770 2771
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2772 2773 2774
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2794
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2795 2796 2797 2798 2799 2800
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2801 2802 2803 2804
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2805
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2806 2807 2808
	unsigned long flags;
	bool pending;

2809 2810
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2811 2812 2813 2814 2815 2816 2817 2818 2819
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2820 2821
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2822
	struct drm_device *dev = crtc->dev;
2823
	struct drm_i915_private *dev_priv = dev->dev_private;
2824 2825 2826 2827

	if (crtc->fb == NULL)
		return;

2828 2829
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2830 2831 2832
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2833 2834 2835
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2836 2837
}

2838 2839 2840 2841 2842 2843 2844 2845
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2846 2847
	mutex_lock(&dev_priv->dpio_lock);

2848 2849 2850 2851 2852 2853 2854
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2855 2856 2857
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
2898
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
2899 2900 2901 2902 2903 2904
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2905
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
2906 2907

	/* Program SSCAUXDIV */
2908
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
2909 2910
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2911
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
2912 2913

	/* Enable modulator and associated divider */
2914
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
2915
	temp &= ~SBI_SSCCTL_DISABLE;
2916
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
2917 2918 2919 2920 2921

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2922 2923

	mutex_unlock(&dev_priv->dpio_lock);
2924 2925
}

2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

2950 2951 2952 2953 2954 2955 2956 2957 2958
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2959 2960 2961 2962 2963
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2964
	u32 reg, temp;
2965

2966
	assert_pch_transcoder_disabled(dev_priv, pipe);
2967

2968 2969 2970 2971 2972
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

2973
	/* For PCH output, training FDI link */
2974
	dev_priv->display.fdi_link_train(crtc);
2975

2976 2977 2978 2979
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
D
Daniel Vetter 已提交
2980 2981 2982 2983
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);
2984

2985
	if (HAS_PCH_CPT(dev)) {
2986
		u32 sel;
2987

2988
		temp = I915_READ(PCH_DPLL_SEL);
2989 2990
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
2991
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
2992 2993 2994
			temp |= sel;
		else
			temp &= ~sel;
2995 2996
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2997

2998 2999
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3000
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3001

3002
	intel_fdi_normal_train(crtc);
3003

3004 3005
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3006 3007
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3008
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3009 3010 3011
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3012 3013
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3014 3015
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3016
		temp |= bpc << 9; /* same format but at 11:9 */
3017 3018

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3019
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3020
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3021
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3022 3023 3024

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3025
			temp |= TRANS_DP_PORT_SEL_B;
3026 3027
			break;
		case PCH_DP_C:
3028
			temp |= TRANS_DP_PORT_SEL_C;
3029 3030
			break;
		case PCH_DP_D:
3031
			temp |= TRANS_DP_PORT_SEL_D;
3032 3033
			break;
		default:
3034
			BUG();
3035
		}
3036

3037
		I915_WRITE(reg, temp);
3038
	}
3039

3040
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3041 3042
}

P
Paulo Zanoni 已提交
3043 3044 3045 3046 3047
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3048
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3049

3050
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3051

3052
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3053

3054
	/* Set transcoder timing. */
3055
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3056

3057
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3058 3059
}

3060
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3061
{
3062
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3063 3064 3065 3066 3067

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3068
		WARN(1, "bad %s refcount\n", pll->name);
3069 3070 3071
		return;
	}

3072 3073 3074 3075 3076
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3077
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3078 3079
}

3080
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
3081
{
3082 3083 3084
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3085 3086

	if (pll) {
3087 3088
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3089
		intel_put_shared_dpll(crtc);
3090 3091
	}

3092 3093
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3094
		i = crtc->pipe;
D
Daniel Vetter 已提交
3095
		pll = &dev_priv->shared_dplls[i];
3096

3097 3098
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3099 3100 3101 3102

		goto found;
	}

D
Daniel Vetter 已提交
3103 3104
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3105 3106 3107 3108 3109

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3110 3111
		if (dpll == (I915_READ(PCH_DPLL(pll->id)) & 0x7fffffff) &&
		    fp == I915_READ(PCH_FP0(pll->id))) {
3112
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3113
				      crtc->base.base.id,
3114
				      pll->name, pll->refcount, pll->active);
3115 3116 3117 3118 3119 3120

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3121 3122
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3123
		if (pll->refcount == 0) {
3124 3125
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3126 3127 3128 3129 3130 3131 3132
			goto found;
		}
	}

	return NULL;

found:
3133
	crtc->config.shared_dpll = i;
3134 3135
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3136
	if (pll->active == 0) {
3137
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3138
		WARN_ON(pll->on);
D
Daniel Vetter 已提交
3139
		assert_shared_dpll_disabled(dev_priv, pll, NULL);
3140

3141
		/* Wait for the clocks to stabilize before rewriting the regs */
3142 3143
		I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
		POSTING_READ(PCH_DPLL(pll->id));
3144 3145
		udelay(150);

3146 3147
		I915_WRITE(PCH_FP0(pll->id), fp);
		I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
3148 3149
	}
	pll->refcount++;
3150

3151 3152 3153
	return pll;
}

3154
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3155 3156
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3157
	int dslreg = PIPEDSL(pipe);
3158 3159 3160 3161 3162 3163
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3164
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3165 3166 3167
	}
}

3168 3169 3170 3171 3172 3173
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3174
	if (crtc->config.pch_pfit.size) {
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
	}
}

3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3211 3212 3213 3214 3215
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3216
	struct intel_encoder *encoder;
3217 3218 3219 3220
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;

3221 3222
	WARN_ON(!crtc->enabled);

3223 3224 3225 3226
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3227 3228 3229 3230

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3231 3232 3233 3234 3235 3236 3237 3238 3239
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}


3240
	if (intel_crtc->config.has_pch_encoder) {
3241 3242 3243
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3244
		ironlake_fdi_pll_enable(intel_crtc);
3245 3246 3247 3248
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3249

3250 3251 3252
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3253 3254

	/* Enable panel fitting for LVDS */
3255
	ironlake_pfit_enable(intel_crtc);
3256

3257 3258 3259 3260 3261 3262
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3263 3264
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3265
	intel_enable_plane(dev_priv, plane, pipe);
3266
	intel_enable_planes(crtc);
3267
	intel_crtc_update_cursor(crtc, true);
3268

3269
	if (intel_crtc->config.has_pch_encoder)
3270
		ironlake_pch_enable(crtc);
3271

3272
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3273
	intel_update_fbc(dev);
3274 3275
	mutex_unlock(&dev->struct_mutex);

3276 3277
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3278 3279

	if (HAS_PCH_CPT(dev))
3280
		cpt_verify_modeset(dev, intel_crtc->pipe);
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3291 3292
}

P
Paulo Zanoni 已提交
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
	return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
}

static void hsw_enable_ips(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, IPS_ENABLE);
}

static void hsw_disable_ips(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, 0);

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3344 3345 3346 3347 3348

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3349 3350
	intel_update_watermarks(dev);

3351
	if (intel_crtc->config.has_pch_encoder)
3352
		dev_priv->display.fdi_link_train(crtc);
3353 3354 3355 3356 3357

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3358
	intel_ddi_enable_pipe_clock(intel_crtc);
3359

3360
	/* Enable panel fitting for eDP */
3361
	ironlake_pfit_enable(intel_crtc);
3362 3363 3364 3365 3366 3367 3368

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3369
	intel_ddi_set_pipe_settings(crtc);
3370
	intel_ddi_enable_transcoder_func(crtc);
3371

3372 3373
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3374
	intel_enable_plane(dev_priv, plane, pipe);
3375
	intel_enable_planes(crtc);
3376
	intel_crtc_update_cursor(crtc, true);
3377

P
Paulo Zanoni 已提交
3378 3379
	hsw_enable_ips(intel_crtc);

3380
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3381
		lpt_pch_enable(crtc);
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
	if (crtc->config.pch_pfit.size) {
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3416 3417 3418 3419 3420
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3421
	struct intel_encoder *encoder;
3422 3423
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3424
	u32 reg, temp;
3425

3426

3427 3428 3429
	if (!intel_crtc->active)
		return;

3430 3431 3432
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3433
	intel_crtc_wait_for_pending_flips(crtc);
3434
	drm_vblank_off(dev, pipe);
3435

3436 3437
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3438

3439
	intel_crtc_update_cursor(crtc, false);
3440
	intel_disable_planes(crtc);
3441 3442
	intel_disable_plane(dev_priv, plane, pipe);

3443 3444 3445
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3446
	intel_disable_pipe(dev_priv, pipe);
3447

3448
	ironlake_pfit_disable(intel_crtc);
3449

3450 3451 3452
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3453

3454 3455
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3456

3457 3458
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3459

3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3471
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3472
			I915_WRITE(PCH_DPLL_SEL, temp);
3473
		}
3474

3475
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3476
		intel_disable_shared_dpll(intel_crtc);
3477

3478 3479
		ironlake_fdi_pll_disable(intel_crtc);
	}
3480

3481
	intel_crtc->active = false;
3482
	intel_update_watermarks(dev);
3483 3484

	mutex_lock(&dev->struct_mutex);
3485
	intel_update_fbc(dev);
3486
	mutex_unlock(&dev->struct_mutex);
3487
}
3488

3489
static void haswell_crtc_disable(struct drm_crtc *crtc)
3490
{
3491 3492
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3493
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3494 3495 3496
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3497
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3498

3499 3500 3501 3502 3503 3504 3505 3506 3507
	if (!intel_crtc->active)
		return;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

R
Rodrigo Vivi 已提交
3508
	/* FBC must be disabled before disabling the plane on HSW. */
3509 3510 3511
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);

P
Paulo Zanoni 已提交
3512 3513
	hsw_disable_ips(intel_crtc);

3514
	intel_crtc_update_cursor(crtc, false);
3515
	intel_disable_planes(crtc);
R
Rodrigo Vivi 已提交
3516 3517
	intel_disable_plane(dev_priv, plane, pipe);

3518 3519
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3520 3521
	intel_disable_pipe(dev_priv, pipe);

3522
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3523

3524
	ironlake_pfit_disable(intel_crtc);
3525

3526
	intel_ddi_disable_pipe_clock(intel_crtc);
3527 3528 3529 3530 3531

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3532
	if (intel_crtc->config.has_pch_encoder) {
3533
		lpt_disable_pch_transcoder(dev_priv);
3534
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3535
		intel_ddi_fdi_disable(crtc);
3536
	}
3537 3538 3539 3540 3541 3542 3543 3544 3545

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3546 3547 3548
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3549
	intel_put_shared_dpll(intel_crtc);
3550 3551
}

3552 3553 3554 3555 3556
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3557 3558 3559
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3560
		struct drm_device *dev = intel_crtc->base.dev;
3561
		struct drm_i915_private *dev_priv = dev->dev_private;
3562

3563
		mutex_lock(&dev->struct_mutex);
3564 3565 3566
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3567
		mutex_unlock(&dev->struct_mutex);
3568 3569
	}

3570 3571 3572
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3573 3574
}

3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3599 3600 3601 3602 3603 3604
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3605
	if (!crtc->config.gmch_pfit.control)
3606 3607 3608
		return;

	/*
3609 3610
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3611
	 */
3612 3613
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3614

3615 3616
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3617 3618 3619 3620

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3621 3622
}

3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	mutex_lock(&dev_priv->dpio_lock);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

	intel_enable_pll(dev_priv, pipe);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

	/* VLV wants encoder enabling _before_ the pipe is up. */
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

3656 3657 3658
	/* Enable panel fitting for eDP */
	i9xx_pfit_enable(intel_crtc);

3659 3660
	intel_crtc_load_lut(crtc);

3661 3662
	intel_enable_pipe(dev_priv, pipe, false);
	intel_enable_plane(dev_priv, plane, pipe);
3663
	intel_enable_planes(crtc);
3664
	intel_crtc_update_cursor(crtc, true);
3665

3666 3667
	intel_update_fbc(dev);

3668 3669 3670
	mutex_unlock(&dev_priv->dpio_lock);
}

3671
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3672 3673 3674 3675
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3676
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3677
	int pipe = intel_crtc->pipe;
3678
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3679

3680 3681
	WARN_ON(!crtc->enabled);

3682 3683 3684 3685
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3686 3687
	intel_update_watermarks(dev);

3688
	intel_enable_pll(dev_priv, pipe);
3689 3690 3691 3692 3693

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3694 3695 3696
	/* Enable panel fitting for LVDS */
	i9xx_pfit_enable(intel_crtc);

3697 3698
	intel_crtc_load_lut(crtc);

3699
	intel_enable_pipe(dev_priv, pipe, false);
3700
	intel_enable_plane(dev_priv, plane, pipe);
3701
	intel_enable_planes(crtc);
3702
	/* The fixup needs to happen before cursor is enabled */
3703 3704
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
3705
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
3706

3707 3708
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3709

3710 3711
	intel_update_fbc(dev);

3712 3713
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3714
}
J
Jesse Barnes 已提交
3715

3716 3717 3718 3719 3720
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3721 3722
	if (!crtc->config.gmch_pfit.control)
		return;
3723

3724
	assert_pipe_disabled(dev_priv, crtc->pipe);
3725

3726 3727 3728
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
3729 3730
}

3731 3732 3733 3734 3735
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3736
	struct intel_encoder *encoder;
3737 3738
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3739

3740 3741 3742
	if (!intel_crtc->active)
		return;

3743 3744 3745
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3746
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3747 3748
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3749

3750 3751
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3752

3753 3754
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
3755
	intel_disable_planes(crtc);
3756
	intel_disable_plane(dev_priv, plane, pipe);
3757

3758
	intel_disable_pipe(dev_priv, pipe);
3759

3760
	i9xx_pfit_disable(intel_crtc);
3761

3762 3763 3764 3765
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3766
	intel_disable_pll(dev_priv, pipe);
3767

3768
	intel_crtc->active = false;
3769 3770
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3771 3772
}

3773 3774 3775 3776
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3777 3778
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3779 3780 3781 3782 3783
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3802
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3803 3804 3805 3806
		break;
	}
}

3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3828 3829 3830
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3831
	struct drm_connector *connector;
3832
	struct drm_i915_private *dev_priv = dev->dev_private;
3833
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3834

3835 3836 3837 3838
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
3839
	intel_crtc->eld_vld = false;
3840
	intel_crtc_update_sarea(crtc, false);
3841 3842
	dev_priv->display.off(crtc);

3843 3844
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3845 3846 3847

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3848
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3849
		mutex_unlock(&dev->struct_mutex);
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3863 3864 3865
	}
}

3866
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3867
{
3868 3869 3870 3871 3872 3873
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3874 3875
}

C
Chris Wilson 已提交
3876
void intel_encoder_destroy(struct drm_encoder *encoder)
3877
{
3878
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3879 3880 3881

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3882 3883
}

3884 3885 3886 3887
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3888
{
3889 3890 3891
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3892
		intel_crtc_update_dpms(encoder->base.crtc);
3893 3894 3895
	} else {
		encoder->connectors_active = false;

3896
		intel_crtc_update_dpms(encoder->base.crtc);
3897
	}
J
Jesse Barnes 已提交
3898 3899
}

3900 3901
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3902
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3903
{
3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3933 3934
}

3935 3936 3937
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3938
{
3939
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3940

3941 3942 3943
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3944

3945 3946 3947 3948 3949 3950 3951 3952 3953
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3954
		WARN_ON(encoder->connectors_active != false);
3955

3956
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3957 3958
}

3959 3960 3961 3962
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3963
{
3964
	enum pipe pipe = 0;
3965
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3966

3967
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3968 3969
}

3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

	if (IS_HASWELL(dev)) {
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4011
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4028 4029 4030
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4031
{
4032
	struct drm_device *dev = intel_crtc->base.dev;
4033
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4034
	int lane, link_bw, fdi_dotclock;
4035
	bool setup_ok, needs_recompute = false;
4036

4037
retry:
4038 4039 4040 4041 4042 4043 4044 4045 4046
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4047
	fdi_dotclock = adjusted_mode->clock;
4048
	fdi_dotclock /= pipe_config->pixel_multiplier;
4049 4050

	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4051 4052 4053 4054
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4055
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4056
			       link_bw, &pipe_config->fdi_m_n);
4057

4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4074 4075
}

P
Paulo Zanoni 已提交
4076 4077 4078
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4079 4080
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
P
Paulo Zanoni 已提交
4081 4082 4083
				   pipe_config->pipe_bpp == 24;
}

4084
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4085
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4086
{
4087
	struct drm_device *dev = crtc->base.dev;
4088
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4089

4090
	if (HAS_PCH_SPLIT(dev)) {
4091
		/* FDI link clock is fixed at 2.7G */
4092 4093
		if (pipe_config->requested_mode.clock * 3
		    > IRONLAKE_FDI_FREQ * 4)
4094
			return -EINVAL;
4095
	}
4096

4097 4098 4099
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
4100
	if (!pipe_config->timings_set)
4101
		drm_mode_set_crtcinfo(adjusted_mode, 0);
4102

4103 4104
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4105 4106 4107
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4108
		return -EINVAL;
4109

4110
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4111
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4112
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4113 4114 4115 4116 4117
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

P
Paulo Zanoni 已提交
4118
	if (IS_HASWELL(dev))
4119 4120 4121 4122 4123 4124
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4125

4126
	if (pipe_config->has_pch_encoder)
4127
		return ironlake_fdi_compute_config(crtc, pipe_config);
4128

4129
	return 0;
J
Jesse Barnes 已提交
4130 4131
}

J
Jesse Barnes 已提交
4132 4133 4134 4135 4136
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4137 4138 4139 4140
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4141

4142
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4143
{
4144 4145
	return 333000;
}
J
Jesse Barnes 已提交
4146

4147 4148 4149 4150
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4151

4152 4153 4154
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4155

4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4167
		}
4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4189
		return 133000;
4190
	}
J
Jesse Barnes 已提交
4191

4192 4193 4194
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4195

4196 4197 4198
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4199 4200
}

4201
static void
4202
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4203
{
4204 4205
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4206 4207 4208 4209 4210
		*num >>= 1;
		*den >>= 1;
	}
}

4211 4212 4213 4214 4215 4216 4217 4218
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4219 4220 4221 4222
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4223
{
4224
	m_n->tu = 64;
4225 4226 4227 4228 4229 4230 4231

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4232 4233
}

4234 4235
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4236 4237
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4238
	return dev_priv->vbt.lvds_use_ssc
4239
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4240 4241
}

4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4264 4265 4266 4267 4268 4269
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4270 4271 4272
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4273
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4274
		refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
{
	return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
}

static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
}

4296
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4297 4298
				     intel_clock_t *reduced_clock)
{
4299
	struct drm_device *dev = crtc->base.dev;
4300
	struct drm_i915_private *dev_priv = dev->dev_private;
4301
	int pipe = crtc->pipe;
4302 4303 4304
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4305
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4306
		if (reduced_clock)
4307
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4308
	} else {
4309
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4310
		if (reduced_clock)
4311
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4312 4313 4314 4315
	}

	I915_WRITE(FP0(pipe), fp);

4316 4317
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4318 4319
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4320
		crtc->lowfreq_avail = true;
4321 4322 4323 4324 4325
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4326 4327 4328 4329 4330 4331 4332 4333
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4334
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4335 4336
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4337
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4338

4339
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4340 4341
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4342
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4343

4344
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4345
	reg_val &= 0xffffff00;
4346
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4347

4348
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4349 4350
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4351
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4352 4353
}

4354 4355 4356 4357 4358 4359 4360
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4361 4362 4363 4364
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4381 4382 4383 4384
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4385 4386 4387
	}
}

4388 4389 4390 4391 4392 4393 4394 4395
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4396
static void vlv_update_pll(struct intel_crtc *crtc)
4397
{
4398
	struct drm_device *dev = crtc->base.dev;
4399
	struct drm_i915_private *dev_priv = dev->dev_private;
4400
	struct intel_encoder *encoder;
4401
	int pipe = crtc->pipe;
4402
	u32 dpll, mdiv;
4403
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4404
	bool is_hdmi;
4405
	u32 coreclk, reg_val, dpll_md;
4406

4407 4408
	mutex_lock(&dev_priv->dpio_lock);

4409
	is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4410

4411 4412 4413 4414 4415
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4416

4417 4418 4419 4420 4421 4422 4423
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
		vlv_pllb_recal_opamp(dev_priv);

	/* Set up Tx target for periodic Rcomp update */
4424
	vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4425 4426

	/* Disable target IRef on PLL */
4427
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4428
	reg_val &= 0x00ffffff;
4429
	vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4430 4431

	/* Disable fast lock */
4432
	vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4433 4434

	/* Set idtafcrecal before PLL is enabled */
4435 4436 4437 4438
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4439 4440 4441 4442 4443 4444 4445

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4446
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4447

4448
	mdiv |= DPIO_ENABLE_CALIBRATION;
4449
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4450

4451
	/* Set HBR and RBR LPF coefficients */
4452
	if (crtc->config.port_clock == 162000 ||
4453
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4454
		vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4455 4456
				 0x005f0021);
	else
4457
		vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4458 4459 4460 4461 4462 4463
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4464
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4465 4466
					 0x0df40000);
		else
4467
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4468 4469 4470 4471
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4472
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4473 4474
					 0x0df70000);
		else
4475
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4476 4477
					 0x0df40000);
	}
4478

4479
	coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4480 4481 4482 4483
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4484
	vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4485

4486
	vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4487

4488 4489 4490
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4491

4492 4493 4494 4495 4496
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	if (pipe)
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4497

4498
	dpll |= DPLL_VCO_ENABLE;
4499 4500 4501
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	udelay(150);
4502

4503 4504 4505
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

4506 4507
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4508 4509
	I915_WRITE(DPLL_MD(pipe), dpll_md);
	POSTING_READ(DPLL_MD(pipe));
4510

4511 4512
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4513 4514

	mutex_unlock(&dev_priv->dpio_lock);
4515 4516
}

4517 4518
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4519 4520
			    int num_connectors)
{
4521
	struct drm_device *dev = crtc->base.dev;
4522
	struct drm_i915_private *dev_priv = dev->dev_private;
4523
	struct intel_encoder *encoder;
4524
	int pipe = crtc->pipe;
4525 4526
	u32 dpll;
	bool is_sdvo;
4527
	struct dpll *clock = &crtc->config.dpll;
4528

4529
	i9xx_update_pll_dividers(crtc, reduced_clock);
4530

4531 4532
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4533 4534 4535

	dpll = DPLL_VGA_MODE_DIS;

4536
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4537 4538 4539
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4540

4541
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4542 4543
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
4544
	}
4545 4546 4547 4548

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;

4549
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

4577
	if (crtc->config.sdvo_tv_clock)
4578
		dpll |= PLL_REF_INPUT_TVCLKINBC;
4579
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4580 4581 4582 4583 4584 4585 4586 4587 4588 4589
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4590
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4591 4592
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4593

4594 4595
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4596 4597 4598 4599 4600 4601 4602 4603

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
4604 4605
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4606
		I915_WRITE(DPLL_MD(pipe), dpll_md);
4607 4608 4609 4610 4611 4612 4613 4614 4615 4616
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

4617 4618
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4619 4620
			    int num_connectors)
{
4621
	struct drm_device *dev = crtc->base.dev;
4622
	struct drm_i915_private *dev_priv = dev->dev_private;
4623
	struct intel_encoder *encoder;
4624
	int pipe = crtc->pipe;
4625
	u32 dpll;
4626
	struct dpll *clock = &crtc->config.dpll;
4627

4628
	i9xx_update_pll_dividers(crtc, reduced_clock);
4629

4630 4631
	dpll = DPLL_VGA_MODE_DIS;

4632
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4643
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4644 4645 4646 4647 4648 4649 4650 4651 4652 4653
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4654
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4655 4656
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4657

4658 4659 4660 4661 4662 4663
	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

4664 4665 4666 4667 4668 4669 4670 4671
	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4672
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
4673 4674 4675 4676
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4677
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4678 4679 4680
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
4681 4682 4683 4684 4685 4686
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
4687 4688 4689

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
4690 4691
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
4692 4693 4694 4695 4696 4697 4698
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4699
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4700

4701
	I915_WRITE(HTOTAL(cpu_transcoder),
4702 4703
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4704
	I915_WRITE(HBLANK(cpu_transcoder),
4705 4706
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4707
	I915_WRITE(HSYNC(cpu_transcoder),
4708 4709 4710
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4711
	I915_WRITE(VTOTAL(cpu_transcoder),
4712
		   (adjusted_mode->crtc_vdisplay - 1) |
4713
		   ((crtc_vtotal - 1) << 16));
4714
	I915_WRITE(VBLANK(cpu_transcoder),
4715
		   (adjusted_mode->crtc_vblank_start - 1) |
4716
		   ((crtc_vblank_end - 1) << 16));
4717
	I915_WRITE(VSYNC(cpu_transcoder),
4718 4719 4720
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4721 4722 4723 4724 4725 4726 4727 4728
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4729 4730 4731 4732 4733 4734 4735
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
	pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
	pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
}

4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

	pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));

	if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
		if (intel_crtc->config.requested_mode.clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
			pipeconf |= PIPECONF_DOUBLE_WIDE;
		else
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
	}

4797 4798 4799 4800 4801 4802 4803 4804
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		pipeconf &= ~(PIPECONF_BPC_MASK |
			      PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);

		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
4805 4806
				    PIPECONF_DITHER_TYPE_SP;

4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

	pipeconf &= ~PIPECONF_INTERLACE_MASK;
	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

4840 4841 4842 4843 4844 4845 4846
	if (IS_VALLEYVIEW(dev)) {
		if (intel_crtc->config.limited_color_range)
			pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
		else
			pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
	}

4847 4848 4849 4850
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

4851 4852
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
4853
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4854 4855 4856 4857
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4858
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
J
Jesse Barnes 已提交
4859
	int pipe = intel_crtc->pipe;
4860
	int plane = intel_crtc->plane;
4861
	int refclk, num_connectors = 0;
4862
	intel_clock_t clock, reduced_clock;
4863
	u32 dspcntr;
4864 4865
	bool ok, has_reduced_clock = false;
	bool is_lvds = false;
4866
	struct intel_encoder *encoder;
4867
	const intel_limit_t *limit;
4868
	int ret;
J
Jesse Barnes 已提交
4869

4870
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4871
		switch (encoder->type) {
J
Jesse Barnes 已提交
4872 4873 4874 4875
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
4876

4877
		num_connectors++;
J
Jesse Barnes 已提交
4878 4879
	}

4880
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4881

4882 4883 4884 4885 4886
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4887
	limit = intel_limit(crtc, refclk);
4888 4889
	ok = dev_priv->display.find_dpll(limit, crtc,
					 intel_crtc->config.port_clock,
4890 4891
					 refclk, NULL, &clock);
	if (!ok && !intel_crtc->config.clock_set) {
J
Jesse Barnes 已提交
4892
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4893
		return -EINVAL;
J
Jesse Barnes 已提交
4894 4895
	}

4896
	/* Ensure that the cursor is valid for the new mode before changing... */
4897
	intel_crtc_update_cursor(crtc, true);
4898

4899
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4900 4901 4902 4903 4904 4905
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4906 4907
		has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
4908
						    dev_priv->lvds_downclock,
4909
						    refclk, &clock,
4910
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4911
	}
4912 4913 4914 4915 4916 4917 4918 4919
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
4920

4921
	if (IS_GEN2(dev))
4922
		i8xx_update_pll(intel_crtc,
4923 4924
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4925
	else if (IS_VALLEYVIEW(dev))
4926
		vlv_update_pll(intel_crtc);
J
Jesse Barnes 已提交
4927
	else
4928
		i9xx_update_pll(intel_crtc,
4929
				has_reduced_clock ? &reduced_clock : NULL,
4930
                                num_connectors);
J
Jesse Barnes 已提交
4931 4932 4933 4934

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4935 4936 4937 4938 4939 4940
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4941

4942
	intel_set_pipe_timings(intel_crtc);
4943 4944 4945

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4946
	 */
4947 4948 4949 4950
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4951

4952 4953
	i9xx_set_pipeconf(intel_crtc);

4954 4955 4956
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4957
	ret = intel_pipe_set_base(crtc, x, y, fb);
4958 4959 4960 4961 4962 4963

	intel_update_watermarks(dev);

	return ret;
}

4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PFIT_CONTROL);

	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;

		/* gen2/3 store dither state in pfit control, needs to match */
		pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

	if (!(tmp & PFIT_ENABLE))
		return;

	pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

4994 4995 4996 4997 4998 4999 5000
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5001
	pipe_config->cpu_transcoder = crtc->pipe;
5002
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5003

5004 5005 5006 5007
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5008 5009
	intel_get_pipe_timings(crtc, pipe_config);

5010 5011
	i9xx_get_pfit_config(crtc, pipe_config);

5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}

5029 5030 5031
	return true;
}

P
Paulo Zanoni 已提交
5032
static void ironlake_init_pch_refclk(struct drm_device *dev)
5033 5034 5035 5036
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5037
	u32 val, final;
5038
	bool has_lvds = false;
5039 5040
	bool has_cpu_edp = false;
	bool has_panel = false;
5041 5042
	bool has_ck505 = false;
	bool can_ssc = false;
5043 5044

	/* We need to take the global config into account */
5045 5046 5047 5048 5049 5050 5051 5052 5053
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5054
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5055 5056
				has_cpu_edp = true;
			break;
5057 5058 5059
		}
	}

5060
	if (HAS_PCH_IBX(dev)) {
5061
		has_ck505 = dev_priv->vbt.display_clock_mode;
5062 5063 5064 5065 5066 5067
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5068 5069
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5070 5071 5072 5073 5074 5075

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5114
	/* Always enable nonspread source */
5115
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5116

5117
	if (has_ck505)
5118
		val |= DREF_NONSPREAD_CK505_ENABLE;
5119
	else
5120
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5121

5122
	if (has_panel) {
5123 5124
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5125

5126
		/* SSC must be turned on before enabling the CPU output  */
5127
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5128
			DRM_DEBUG_KMS("Using SSC on panel\n");
5129
			val |= DREF_SSC1_ENABLE;
5130
		} else
5131
			val &= ~DREF_SSC1_ENABLE;
5132 5133

		/* Get SSC going before enabling the outputs */
5134
		I915_WRITE(PCH_DREF_CONTROL, val);
5135 5136 5137
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5138
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5139 5140

		/* Enable CPU source on CPU attached eDP */
5141
		if (has_cpu_edp) {
5142
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5143
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5144
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5145
			}
5146
			else
5147
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5148
		} else
5149
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5150

5151
		I915_WRITE(PCH_DREF_CONTROL, val);
5152 5153 5154 5155 5156
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5157
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5158 5159

		/* Turn off CPU output */
5160
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5161

5162
		I915_WRITE(PCH_DREF_CONTROL, val);
5163 5164 5165 5166
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5167 5168
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5169 5170

		/* Turn off SSC1 */
5171
		val &= ~DREF_SSC1_ENABLE;
5172

5173
		I915_WRITE(PCH_DREF_CONTROL, val);
5174 5175 5176
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5177 5178

	BUG_ON(val != final);
5179 5180
}

P
Paulo Zanoni 已提交
5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201
/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;
	bool is_sdv = false;
	u32 tmp;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

	if (!has_vga)
		return;

5202 5203
	mutex_lock(&dev_priv->dpio_lock);

P
Paulo Zanoni 已提交
5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338
	/* XXX: Rip out SDV support once Haswell ships for real. */
	if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
		is_sdv = true;

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	if (!is_sdv) {
		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
				       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
			DRM_ERROR("FDI mPHY reset assert timeout\n");

		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				        FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
				       100))
			DRM_ERROR("FDI mPHY reset de-assert timeout\n");
	}

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
		tmp |= 0x7FFF;
		intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
	}

	/* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
	tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
	tmp |= SBI_DBUFF0_ENABLE;
	intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
5339 5340

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353
}

/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5354 5355 5356 5357 5358 5359 5360 5361
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5362
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5363 5364 5365 5366 5367 5368 5369 5370 5371 5372
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5373 5374
			      dev_priv->vbt.lvds_ssc_freq);
		return dev_priv->vbt.lvds_ssc_freq * 1000;
5375 5376 5377 5378 5379
	}

	return 120000;
}

5380
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5381
{
5382
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5383 5384
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5385 5386 5387 5388
	uint32_t val;

	val = I915_READ(PIPECONF(pipe));

5389
	val &= ~PIPECONF_BPC_MASK;
5390
	switch (intel_crtc->config.pipe_bpp) {
5391
	case 18:
5392
		val |= PIPECONF_6BPC;
5393 5394
		break;
	case 24:
5395
		val |= PIPECONF_8BPC;
5396 5397
		break;
	case 30:
5398
		val |= PIPECONF_10BPC;
5399 5400
		break;
	case 36:
5401
		val |= PIPECONF_12BPC;
5402 5403
		break;
	default:
5404 5405
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5406 5407 5408
	}

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5409
	if (intel_crtc->config.dither)
5410 5411 5412
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK;
5413
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5414 5415 5416 5417
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5418
	if (intel_crtc->config.limited_color_range)
5419 5420 5421 5422
		val |= PIPECONF_COLOR_RANGE_SELECT;
	else
		val &= ~PIPECONF_COLOR_RANGE_SELECT;

5423 5424 5425 5426
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5427 5428 5429 5430 5431 5432 5433
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5434
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5449
	if (intel_crtc->config.limited_color_range)
5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5473
		if (intel_crtc->config.limited_color_range)
5474 5475 5476 5477 5478 5479 5480 5481 5482 5483
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5484
		if (intel_crtc->config.limited_color_range)
5485 5486 5487 5488 5489 5490
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

5491
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
5492 5493 5494
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5495
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5496 5497
	uint32_t val;

5498
	val = I915_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5499 5500

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5501
	if (intel_crtc->config.dither)
P
Paulo Zanoni 已提交
5502 5503 5504
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK_HSW;
5505
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
5506 5507 5508 5509
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5510 5511
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5512 5513
}

5514 5515 5516 5517 5518 5519 5520 5521 5522
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5523
	const intel_limit_t *limit;
5524
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
5525

5526 5527
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5528 5529 5530 5531 5532 5533
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

5534
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5535

5536 5537 5538 5539 5540
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5541
	limit = intel_limit(crtc, refclk);
5542 5543
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
5544
					  refclk, NULL, clock);
5545 5546
	if (!ret)
		return false;
5547

5548
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5549 5550 5551 5552 5553 5554
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5555 5556 5557 5558 5559
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
5560
	}
5561

5562 5563 5564
	return true;
}

5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598
static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		break;
	case PIPE_B:
		if (intel_crtc->config.fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		break;
	case PIPE_C:
5599 5600
		cpt_enable_fdi_bc_bifurcation(dev);

5601
		break;
5602 5603 5604 5605 5606
	default:
		BUG();
	}
}

5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5618 5619 5620 5621 5622
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
{
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
}

5623
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5624
				      u32 *fp,
5625
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
5626
{
5627
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5628 5629
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5630 5631
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5632
	int factor, num_connectors = 0;
5633
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
5634

5635 5636
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5637 5638 5639 5640
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5641
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5642 5643 5644
			is_sdvo = true;
			break;
		}
5645

5646
		num_connectors++;
J
Jesse Barnes 已提交
5647 5648
	}

5649
	/* Enable autotuning of the PLL clock (if permissible) */
5650 5651 5652
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
5653
		     dev_priv->vbt.lvds_ssc_freq == 100) ||
5654
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
5655
			factor = 25;
5656
	} else if (intel_crtc->config.sdvo_tv_clock)
5657
		factor = 20;
5658

5659
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
5660
		*fp |= FP_CB_TUNE;
5661

5662 5663 5664
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

5665
	dpll = 0;
5666

5667 5668 5669 5670
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5671

5672 5673
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5674 5675 5676

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;
5677
	if (intel_crtc->config.has_dp_encoder)
5678
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5679

5680
	/* compute bitmask from p1 value */
5681
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5682
	/* also FPA1 */
5683
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5684

5685
	switch (intel_crtc->config.dpll.p2) {
5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5698 5699
	}

5700
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5701
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5702 5703 5704
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718
	return dpll;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
5719
	u32 dpll = 0, fp = 0, fp2 = 0;
5720
	bool ok, has_reduced_clock = false;
5721
	bool is_lvds = false;
5722
	struct intel_encoder *encoder;
5723
	struct intel_shared_dpll *pll;
5724 5725 5726 5727 5728 5729 5730 5731 5732 5733
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
5734
	}
J
Jesse Barnes 已提交
5735

5736 5737
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5738

5739
	ok = ironlake_compute_clocks(crtc, &clock,
5740
				     &has_reduced_clock, &reduced_clock);
5741
	if (!ok && !intel_crtc->config.clock_set) {
5742 5743
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5744
	}
5745 5746 5747 5748 5749 5750 5751 5752
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
5753

5754 5755 5756
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5757
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5758
	if (intel_crtc->config.has_pch_encoder) {
5759
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
5760
		if (has_reduced_clock)
5761
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
5762

5763
		dpll = ironlake_compute_dpll(intel_crtc,
5764 5765 5766
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

D
Daniel Vetter 已提交
5767
		pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
5768
		if (pll == NULL) {
5769 5770
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
5771 5772
			return -EINVAL;
		}
5773
	} else
D
Daniel Vetter 已提交
5774
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
5775

5776 5777
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
5778

5779 5780 5781
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
J
Jesse Barnes 已提交
5782

5783 5784 5785 5786 5787
	intel_crtc->lowfreq_avail = false;

	if (intel_crtc->config.has_pch_encoder) {
		pll = intel_crtc_to_shared_dpll(intel_crtc);

5788
		I915_WRITE(PCH_DPLL(pll->id), dpll);
5789

5790
		/* Wait for the clocks to stabilize. */
5791
		POSTING_READ(PCH_DPLL(pll->id));
5792 5793
		udelay(150);

5794 5795 5796 5797 5798
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5799
		I915_WRITE(PCH_DPLL(pll->id), dpll);
J
Jesse Barnes 已提交
5800

5801
		if (is_lvds && has_reduced_clock && i915_powersave) {
5802
			I915_WRITE(PCH_FP1(pll->id), fp2);
5803 5804
			intel_crtc->lowfreq_avail = true;
		} else {
5805
			I915_WRITE(PCH_FP1(pll->id), fp);
5806 5807 5808
		}
	}

5809
	intel_set_pipe_timings(intel_crtc);
5810

5811 5812 5813 5814
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
5815

5816 5817
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);
5818

5819
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
5820

5821 5822
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5823
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5824

5825
	ret = intel_pipe_set_base(crtc, x, y, fb);
5826 5827 5828

	intel_update_watermarks(dev);

5829
	return ret;
J
Jesse Barnes 已提交
5830 5831
}

5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = pipe_config->cpu_transcoder;

	pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
	pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
	pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
					& ~TU_SIZE_MASK;
	pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
	pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
				   & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
5860 5861 5862 5863 5864 5865 5866 5867

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
5868 5869 5870
	}
}

5871 5872 5873 5874 5875 5876 5877
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5878
	pipe_config->cpu_transcoder = crtc->pipe;
5879
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5880

5881 5882 5883 5884
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5885
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
5886 5887
		pipe_config->has_pch_encoder = true;

5888 5889 5890
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
5891 5892

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
5893 5894 5895 5896

		/* XXX: Can't properly read out the pch dpll pixel multiplier
		 * since we don't have state tracking for pch clocks yet. */
		pipe_config->pixel_multiplier = 1;
5897 5898 5899 5900 5901 5902 5903 5904 5905 5906

		if (HAS_PCH_IBX(dev_priv->dev)) {
			pipe_config->shared_dpll = crtc->pipe;
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
5907 5908
	} else {
		pipe_config->pixel_multiplier = 1;
5909 5910
	}

5911 5912
	intel_get_pipe_timings(crtc, pipe_config);

5913 5914
	ironlake_get_pfit_config(crtc, pipe_config);

5915 5916 5917
	return true;
}

5918 5919 5920 5921 5922 5923
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	bool enable = false;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5924 5925
		if (!crtc->base.enabled)
			continue;
5926

5927 5928
		if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
		    crtc->config.cpu_transcoder != TRANSCODER_EDP)
5929 5930 5931 5932 5933 5934
			enable = true;
	}

	intel_set_power_well(dev, enable);
}

P
Paulo Zanoni 已提交
5935 5936 5937 5938 5939 5940 5941 5942 5943 5944
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

5945
	if (!intel_ddi_pll_mode_set(crtc))
5946 5947
		return -EINVAL;

P
Paulo Zanoni 已提交
5948 5949 5950
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5951 5952
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
5953 5954 5955

	intel_crtc->lowfreq_avail = false;

5956
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
5957

5958 5959 5960 5961
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
5962

5963
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
5964

5965
	intel_set_pipe_csc(crtc);
5966

P
Paulo Zanoni 已提交
5967
	/* Set up the display plane register */
5968
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
5969 5970 5971 5972 5973 5974
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

5975
	return ret;
J
Jesse Barnes 已提交
5976 5977
}

5978 5979 5980 5981 5982
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5983
	enum intel_display_power_domain pfit_domain;
5984 5985
	uint32_t tmp;

5986
	pipe_config->cpu_transcoder = crtc->pipe;
5987 5988
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

6011
	if (!intel_display_power_enabled(dev,
6012
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6013 6014
		return false;

6015
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6016 6017 6018
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6019
	/*
6020
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6021 6022 6023
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
6024
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6025
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6026
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6027 6028
		pipe_config->has_pch_encoder = true;

6029 6030 6031
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6032 6033

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6034 6035
	}

6036 6037
	intel_get_pipe_timings(crtc, pipe_config);

6038 6039 6040 6041
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);

P
Paulo Zanoni 已提交
6042 6043 6044
	pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
				   (I915_READ(IPS_CTL) & IPS_ENABLE);

6045 6046
	pipe_config->pixel_multiplier = 1;

6047 6048 6049
	return true;
}

6050 6051
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
6052
			       struct drm_framebuffer *fb)
6053 6054 6055
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6056 6057
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
6058
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6059 6060 6061
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6062
	int pipe = intel_crtc->pipe;
6063 6064
	int ret;

6065
	drm_vblank_pre_modeset(dev, pipe);
6066

6067 6068
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6069
	drm_vblank_post_modeset(dev, pipe);
6070

6071 6072 6073 6074 6075 6076 6077 6078
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6079 6080 6081 6082 6083 6084
		if (encoder->mode_set) {
			encoder->mode_set(encoder);
		} else {
			encoder_funcs = encoder->base.helper_private;
			encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
		}
6085 6086 6087
	}

	return 0;
J
Jesse Barnes 已提交
6088 6089
}

6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6135 6136 6137 6138 6139 6140
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

6159 6160 6161 6162 6163 6164
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
6165
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6207
	intel_crtc->eld_vld = true;
6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6246 6247 6248 6249 6250 6251 6252 6253 6254
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6255
	int aud_config;
6256 6257
	int aud_cntl_st;
	int aud_cntrl_st2;
6258
	int pipe = to_intel_crtc(crtc)->pipe;
6259

6260
	if (HAS_PCH_IBX(connector->dev)) {
6261 6262 6263
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6264
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6265
	} else {
6266 6267 6268
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6269
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6270 6271
	}

6272
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6273 6274

	i = I915_READ(aud_cntl_st);
6275
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6276 6277 6278
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6279 6280 6281
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6282
	} else {
6283
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
6284
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6285 6286
	}

6287 6288 6289
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6290 6291 6292
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6293

6294 6295 6296 6297 6298 6299
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6300 6301 6302 6303 6304 6305 6306 6307
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6308
	i &= ~IBX_ELD_ADDRESS;
6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6345 6346 6347 6348 6349 6350
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
P
Paulo Zanoni 已提交
6351 6352
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
J
Jesse Barnes 已提交
6353
	int i;
P
Paulo Zanoni 已提交
6354
	bool reenable_ips = false;
J
Jesse Barnes 已提交
6355 6356

	/* The clocks have to be on to load the palette. */
6357
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6358 6359
		return;

6360 6361 6362
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);

6363
	/* use legacy palette for Ironlake */
6364
	if (HAS_PCH_SPLIT(dev))
P
Paulo Zanoni 已提交
6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
	if (intel_crtc->config.ips_enabled &&
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}
6376

J
Jesse Barnes 已提交
6377 6378 6379 6380 6381 6382
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
P
Paulo Zanoni 已提交
6383 6384 6385

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
J
Jesse Barnes 已提交
6386 6387
}

6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6399
	cntl = I915_READ(_CURACNTR);
6400 6401 6402 6403
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6404
		I915_WRITE(_CURABASE, base);
6405 6406 6407 6408 6409 6410 6411 6412

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6413
	I915_WRITE(_CURACNTR, cntl);
6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6427
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6428 6429 6430 6431 6432 6433 6434 6435
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6436
		I915_WRITE(CURCNTR(pipe), cntl);
6437 6438 6439 6440

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6441
	I915_WRITE(CURBASE(pipe), base);
6442 6443
}

J
Jesse Barnes 已提交
6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6461 6462
		if (IS_HASWELL(dev))
			cntl |= CURSOR_PIPE_CSC_ENABLE;
J
Jesse Barnes 已提交
6463 6464 6465 6466 6467 6468 6469 6470
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6471
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6472 6473
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6474 6475 6476 6477 6478 6479 6480
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6481
	u32 base, pos;
6482 6483 6484 6485
	bool visible;

	pos = 0;

6486
	if (on && crtc->enabled && crtc->fb) {
6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6515
	if (!visible && !intel_crtc->cursor_visible)
6516 6517
		return;

6518
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6519 6520 6521 6522 6523 6524 6525 6526 6527
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6528 6529
}

J
Jesse Barnes 已提交
6530
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6531
				 struct drm_file *file,
J
Jesse Barnes 已提交
6532 6533 6534 6535 6536 6537
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6538
	struct drm_i915_gem_object *obj;
6539
	uint32_t addr;
6540
	int ret;
J
Jesse Barnes 已提交
6541 6542 6543

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6544
		DRM_DEBUG_KMS("cursor off\n");
6545
		addr = 0;
6546
		obj = NULL;
6547
		mutex_lock(&dev->struct_mutex);
6548
		goto finish;
J
Jesse Barnes 已提交
6549 6550 6551 6552 6553 6554 6555 6556
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6557
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6558
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6559 6560
		return -ENOENT;

6561
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6562
		DRM_ERROR("buffer is to small\n");
6563 6564
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6565 6566
	}

6567
	/* we only need to pin inside GTT if cursor is non-phy */
6568
	mutex_lock(&dev->struct_mutex);
6569
	if (!dev_priv->info->cursor_needs_physical) {
6570 6571
		unsigned alignment;

6572 6573 6574 6575 6576 6577
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6578 6579 6580 6581 6582 6583 6584 6585 6586 6587
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
6588 6589
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6590
			goto fail_locked;
6591 6592
		}

6593 6594
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6595
			DRM_ERROR("failed to release fence for cursor");
6596 6597 6598
			goto fail_unpin;
		}

6599
		addr = obj->gtt_offset;
6600
	} else {
6601
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6602
		ret = i915_gem_attach_phys_object(dev, obj,
6603 6604
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6605 6606
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6607
			goto fail_locked;
6608
		}
6609
		addr = obj->phys_obj->handle->busaddr;
6610 6611
	}

6612
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6613 6614
		I915_WRITE(CURSIZE, (height << 12) | width);

6615 6616
 finish:
	if (intel_crtc->cursor_bo) {
6617
		if (dev_priv->info->cursor_needs_physical) {
6618
			if (intel_crtc->cursor_bo != obj)
6619 6620 6621
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6622
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6623
	}
6624

6625
	mutex_unlock(&dev->struct_mutex);
6626 6627

	intel_crtc->cursor_addr = addr;
6628
	intel_crtc->cursor_bo = obj;
6629 6630 6631
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6632
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
6633

J
Jesse Barnes 已提交
6634
	return 0;
6635
fail_unpin:
6636
	i915_gem_object_unpin(obj);
6637
fail_locked:
6638
	mutex_unlock(&dev->struct_mutex);
6639
fail:
6640
	drm_gem_object_unreference_unlocked(&obj->base);
6641
	return ret;
J
Jesse Barnes 已提交
6642 6643 6644 6645 6646 6647
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6648 6649
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6650

6651
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6667 6668 6669 6670 6671 6672 6673 6674 6675 6676
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6677
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6678
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6679
{
J
James Simmons 已提交
6680
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6681 6682
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6683
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6698 6699
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6700
			 struct drm_mode_fb_cmd2 *mode_cmd,
6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6742
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
6743 6744 6745 6746 6747 6748 6749 6750

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6751 6752
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6753
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6774 6775
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6776 6777
		return NULL;

6778
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6779 6780 6781 6782 6783
		return NULL;

	return fb;
}

6784
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6785
				struct drm_display_mode *mode,
6786
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6787 6788
{
	struct intel_crtc *intel_crtc;
6789 6790
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6791
	struct drm_crtc *possible_crtc;
6792
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6793 6794
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6795
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6796 6797
	int i = -1;

6798 6799 6800 6801
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6802 6803
	/*
	 * Algorithm gets a little messy:
6804
	 *
J
Jesse Barnes 已提交
6805 6806
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6807
	 *
J
Jesse Barnes 已提交
6808 6809 6810 6811 6812 6813 6814
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6815

6816 6817
		mutex_lock(&crtc->mutex);

6818
		old->dpms_mode = connector->dpms;
6819 6820 6821
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6822 6823
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6824

6825
		return true;
J
Jesse Barnes 已提交
6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6843 6844
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6845 6846
	}

6847
	mutex_lock(&crtc->mutex);
6848 6849
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6850 6851

	intel_crtc = to_intel_crtc(crtc);
6852
	old->dpms_mode = connector->dpms;
6853
	old->load_detect_temp = true;
6854
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6855

6856 6857
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6858

6859 6860 6861 6862 6863 6864 6865
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6866 6867
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6868
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6869 6870
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6871 6872
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6873
	if (IS_ERR(fb)) {
6874
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6875
		mutex_unlock(&crtc->mutex);
6876
		return false;
J
Jesse Barnes 已提交
6877 6878
	}

6879
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6880
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6881 6882
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6883
		mutex_unlock(&crtc->mutex);
6884
		return false;
J
Jesse Barnes 已提交
6885
	}
6886

J
Jesse Barnes 已提交
6887
	/* let the connector get through one full cycle before testing */
6888
	intel_wait_for_vblank(dev, intel_crtc->pipe);
6889
	return true;
J
Jesse Barnes 已提交
6890 6891
}

6892
void intel_release_load_detect_pipe(struct drm_connector *connector,
6893
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6894
{
6895 6896
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6897
	struct drm_encoder *encoder = &intel_encoder->base;
6898
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
6899

6900 6901 6902 6903
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6904
	if (old->load_detect_temp) {
6905 6906 6907
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6908

6909 6910 6911 6912
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
6913

6914
		mutex_unlock(&crtc->mutex);
6915
		return;
J
Jesse Barnes 已提交
6916 6917
	}

6918
	/* Switch crtc and encoder back off if necessary */
6919 6920
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
6921 6922

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
6923 6924 6925 6926 6927 6928 6929 6930
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6931
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6932 6933 6934 6935
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6936
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6937
	else
6938
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6939 6940

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6941 6942 6943
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6944 6945 6946 6947 6948
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6949
	if (!IS_GEN2(dev)) {
6950 6951 6952
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6953 6954
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6967
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6968 6969 6970 6971
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

6972 6973 6974 6975
		if (IS_PINEVIEW(dev))
			pineview_clock(96000, &clock);
		else
			i9xx_clock(96000, &clock);
J
Jesse Barnes 已提交
6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6987
				i9xx_clock(66000, &clock);
J
Jesse Barnes 已提交
6988
			} else
6989
				i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

7002
			i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
7018
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7019
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7020
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
7021
	struct drm_display_mode *mode;
7022 7023 7024 7025
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

7046
static void intel_increase_pllclock(struct drm_crtc *crtc)
7047 7048 7049 7050 7051
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7052 7053
	int dpll_reg = DPLL(pipe);
	int dpll;
7054

7055
	if (HAS_PCH_SPLIT(dev))
7056 7057 7058 7059 7060
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7061
	dpll = I915_READ(dpll_reg);
7062
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7063
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7064

7065
		assert_panel_unlocked(dev_priv, pipe);
7066 7067 7068

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7069
		intel_wait_for_vblank(dev, pipe);
7070

7071 7072
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7073
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7074 7075 7076 7077 7078 7079 7080 7081 7082
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7083
	if (HAS_PCH_SPLIT(dev))
7084 7085 7086 7087 7088 7089 7090 7091 7092 7093
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7094 7095 7096
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
7097

7098
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7099

7100
		assert_panel_unlocked(dev_priv, pipe);
7101

7102
		dpll = I915_READ(dpll_reg);
7103 7104
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7105
		intel_wait_for_vblank(dev, pipe);
7106 7107
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7108
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7109 7110 7111 7112
	}

}

7113 7114 7115 7116 7117 7118
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
7119 7120 7121 7122 7123 7124 7125 7126 7127 7128
{
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7129
		intel_decrease_pllclock(crtc);
7130 7131 7132
	}
}

7133 7134
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
7135
{
7136 7137
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
7138

7139
	if (!i915_powersave)
7140 7141
		return;

7142 7143 7144 7145
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7146 7147 7148 7149 7150 7151
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
7152 7153 7154
	}
}

J
Jesse Barnes 已提交
7155 7156 7157
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7171

7172 7173
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
7174
	drm_crtc_cleanup(crtc);
7175

J
Jesse Barnes 已提交
7176 7177 7178
	kfree(intel_crtc);
}

7179 7180 7181 7182
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
7183
	struct drm_device *dev = work->crtc->dev;
7184

7185
	mutex_lock(&dev->struct_mutex);
7186
	intel_unpin_fb_obj(work->old_fb_obj);
7187 7188
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7189

7190 7191 7192 7193 7194 7195
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

7196 7197 7198
	kfree(work);
}

7199
static void do_intel_finish_page_flip(struct drm_device *dev,
7200
				      struct drm_crtc *crtc)
7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
7213 7214 7215 7216 7217

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
7218 7219 7220 7221
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

7222 7223 7224
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

7225 7226
	intel_crtc->unpin_work = NULL;

7227 7228
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
7229

7230 7231
	drm_vblank_put(dev, intel_crtc->pipe);

7232 7233
	spin_unlock_irqrestore(&dev->event_lock, flags);

7234
	wake_up_all(&dev_priv->pending_flip_queue);
7235 7236

	queue_work(dev_priv->wq, &work->work);
7237 7238

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7239 7240
}

7241 7242 7243 7244 7245
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7246
	do_intel_finish_page_flip(dev, crtc);
7247 7248 7249 7250 7251 7252 7253
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7254
	do_intel_finish_page_flip(dev, crtc);
7255 7256
}

7257 7258 7259 7260 7261 7262 7263
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7264 7265 7266 7267
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7268
	spin_lock_irqsave(&dev->event_lock, flags);
7269 7270
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7271 7272 7273
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7274 7275 7276 7277 7278 7279 7280 7281 7282
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7283 7284 7285 7286 7287 7288 7289 7290
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7291
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7292 7293
	int ret;

7294
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7295
	if (ret)
7296
		goto err;
7297

7298
	ret = intel_ring_begin(ring, 6);
7299
	if (ret)
7300
		goto err_unpin;
7301 7302 7303 7304 7305 7306 7307 7308

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7309 7310 7311 7312 7313
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7314
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7315
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7316 7317

	intel_mark_page_flip_active(intel_crtc);
7318
	intel_ring_advance(ring);
7319 7320 7321 7322 7323
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7335
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7336 7337
	int ret;

7338
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7339
	if (ret)
7340
		goto err;
7341

7342
	ret = intel_ring_begin(ring, 6);
7343
	if (ret)
7344
		goto err_unpin;
7345 7346 7347 7348 7349

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7350 7351 7352 7353 7354
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7355
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7356 7357
	intel_ring_emit(ring, MI_NOOP);

7358
	intel_mark_page_flip_active(intel_crtc);
7359
	intel_ring_advance(ring);
7360 7361 7362 7363 7364
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7376
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7377 7378
	int ret;

7379
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7380
	if (ret)
7381
		goto err;
7382

7383
	ret = intel_ring_begin(ring, 4);
7384
	if (ret)
7385
		goto err_unpin;
7386 7387 7388 7389 7390

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7391 7392 7393
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7394 7395 7396
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7397 7398 7399 7400 7401 7402 7403

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7404
	intel_ring_emit(ring, pf | pipesrc);
7405 7406

	intel_mark_page_flip_active(intel_crtc);
7407
	intel_ring_advance(ring);
7408 7409 7410 7411 7412
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7413 7414 7415 7416 7417 7418 7419 7420 7421 7422
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7423
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7424 7425 7426
	uint32_t pf, pipesrc;
	int ret;

7427
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7428
	if (ret)
7429
		goto err;
7430

7431
	ret = intel_ring_begin(ring, 4);
7432
	if (ret)
7433
		goto err_unpin;
7434

7435 7436 7437
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7438
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7439

7440 7441 7442 7443 7444 7445 7446
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7447
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7448
	intel_ring_emit(ring, pf | pipesrc);
7449 7450

	intel_mark_page_flip_active(intel_crtc);
7451
	intel_ring_advance(ring);
7452 7453 7454 7455 7456
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7457 7458 7459
	return ret;
}

7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7474
	uint32_t plane_bit = 0;
7475 7476 7477 7478
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7479
		goto err;
7480

7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7494
		goto err_unpin;
7495 7496
	}

7497 7498
	ret = intel_ring_begin(ring, 4);
	if (ret)
7499
		goto err_unpin;
7500

7501
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7502
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7503
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7504
	intel_ring_emit(ring, (MI_NOOP));
7505 7506

	intel_mark_page_flip_active(intel_crtc);
7507
	intel_ring_advance(ring);
7508 7509 7510 7511 7512
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7513 7514 7515
	return ret;
}

7516 7517 7518 7519 7520 7521 7522 7523
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7524 7525 7526 7527 7528 7529
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7530 7531
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
7532 7533
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7534
	unsigned long flags;
7535
	int ret;
7536

7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7550 7551 7552 7553 7554
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
7555
	work->crtc = crtc;
7556
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
7557 7558
	INIT_WORK(&work->work, intel_unpin_work_fn);

7559 7560 7561 7562
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7563 7564 7565 7566 7567
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7568
		drm_vblank_put(dev, intel_crtc->pipe);
7569 7570

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7571 7572 7573 7574 7575
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7576 7577 7578
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

7579 7580 7581
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7582

7583
	/* Reference the objects for the scheduled work. */
7584 7585
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7586 7587

	crtc->fb = fb;
7588

7589 7590
	work->pending_flip_obj = obj;

7591 7592
	work->enable_stall_check = true;

7593
	atomic_inc(&intel_crtc->unpin_work_count);
7594
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
7595

7596 7597 7598
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7599

7600
	intel_disable_fbc(dev);
7601
	intel_mark_fb_busy(obj, NULL);
7602 7603
	mutex_unlock(&dev->struct_mutex);

7604 7605
	trace_i915_flip_request(intel_crtc->plane, obj);

7606
	return 0;
7607

7608
cleanup_pending:
7609
	atomic_dec(&intel_crtc->unpin_work_count);
7610
	crtc->fb = old_fb;
7611 7612
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7613 7614
	mutex_unlock(&dev->struct_mutex);

7615
cleanup:
7616 7617 7618 7619
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7620 7621
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7622 7623 7624
	kfree(work);

	return ret;
7625 7626
}

7627 7628 7629 7630 7631
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

7632 7633 7634 7635 7636 7637
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7638

7639
	WARN(!crtc, "checking null crtc?\n");
7640

7641
	dev = crtc->dev;
7642

7643 7644 7645 7646 7647
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7648

7649 7650 7651
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7652
}
J
Jesse Barnes 已提交
7653

7654 7655 7656 7657 7658 7659 7660
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7661
{
7662 7663
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7664

7665 7666 7667 7668 7669
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7670

7671 7672 7673 7674 7675
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7676 7677
}

7678 7679 7680 7681 7682 7683 7684 7685 7686
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7687

7688 7689 7690 7691
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7692

7693 7694 7695 7696 7697 7698
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

7725
static int
7726 7727 7728
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
7729
{
7730 7731
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
7732 7733
	int bpp;

7734 7735
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
7736 7737
		bpp = 8*3; /* since we go through a colormap */
		break;
7738 7739 7740 7741 7742 7743
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
7744 7745
		bpp = 6*3; /* min is 18bpp */
		break;
7746 7747 7748 7749 7750 7751 7752
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
7753 7754
		bpp = 8*3;
		break;
7755 7756 7757 7758 7759 7760
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7761
			return -EINVAL;
7762 7763
		bpp = 10*3;
		break;
7764
	/* TODO: gen4+ supports 16 bpc floating point, too. */
7765 7766 7767 7768 7769 7770 7771 7772 7773
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
7774
			    base.head) {
7775 7776
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
7777 7778
			continue;

7779
		connected_sink_compute_bpp(connector, pipe_config);
7780 7781 7782 7783 7784
	}

	return bpp;
}

7785 7786 7787 7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
		      pipe_config->pch_pfit.pos,
		      pipe_config->pch_pfit.size);
P
Paulo Zanoni 已提交
7812
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
7813 7814
}

7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

7834 7835
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
7836
			  struct drm_framebuffer *fb,
7837
			  struct drm_display_mode *mode)
7838
{
7839 7840 7841
	struct drm_device *dev = crtc->dev;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7842
	struct intel_crtc_config *pipe_config;
7843 7844
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
7845

7846 7847 7848 7849 7850
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

7851 7852
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
7853 7854
		return ERR_PTR(-ENOMEM);

7855 7856
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
7857
	pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
7858
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7859

7860 7861 7862 7863 7864 7865
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
7866 7867 7868
	if (plane_bpp < 0)
		goto fail;

7869
encoder_retry:
7870
	/* Ensure the port clock defaults are reset when retrying. */
7871
	pipe_config->port_clock = 0;
7872
	pipe_config->pixel_multiplier = 1;
7873

7874 7875 7876
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
7877
	 */
7878 7879
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
7880

7881 7882
		if (&encoder->new_crtc->base != crtc)
			continue;
7883 7884 7885 7886 7887 7888 7889 7890 7891 7892

		if (encoder->compute_config) {
			if (!(encoder->compute_config(encoder, pipe_config))) {
				DRM_DEBUG_KMS("Encoder config failure\n");
				goto fail;
			}

			continue;
		}

7893
		encoder_funcs = encoder->base.helper_private;
7894 7895 7896
		if (!(encoder_funcs->mode_fixup(&encoder->base,
						&pipe_config->requested_mode,
						&pipe_config->adjusted_mode))) {
7897 7898 7899
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7900
	}
7901

7902 7903 7904 7905 7906
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
		pipe_config->port_clock = pipe_config->adjusted_mode.clock;

7907
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
7908
	if (ret < 0) {
7909 7910
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7911
	}
7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

7924 7925 7926 7927
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

7928
	return pipe_config;
7929
fail:
7930
	kfree(pipe_config);
7931
	return ERR_PTR(ret);
7932
}
7933

7934 7935 7936 7937 7938
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7939 7940
{
	struct intel_crtc *intel_crtc;
7941 7942 7943 7944
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7945

7946
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7947

7948 7949 7950 7951 7952 7953 7954 7955
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7956

7957 7958 7959 7960 7961 7962 7963 7964 7965
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7966 7967
	}

7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
7981 7982
	}

7983 7984 7985 7986
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
7987

7988 7989 7990
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
7991

7992 7993 7994 7995 7996 7997 7998 7999
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
8000 8001
	}

8002 8003 8004 8005 8006 8007

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

8008 8009 8010 8011 8012
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
8013 8014 8015 8016 8017 8018
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
8019 8020 8021 8022 8023 8024 8025 8026

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
8027 8028 8029

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
8030
}
J
Jesse Barnes 已提交
8031

8032
static bool intel_crtc_in_use(struct drm_crtc *crtc)
8033
{
8034
	struct drm_encoder *encoder;
8035 8036
	struct drm_device *dev = crtc->dev;

8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
8077 8078 8079
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

8080
			connector->dpms = DRM_MODE_DPMS_ON;
8081
			drm_object_property_set_value(&connector->base,
8082 8083
							 dpms_property,
							 DRM_MODE_DPMS_ON);
8084 8085 8086 8087 8088 8089 8090 8091

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

8092 8093 8094 8095
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
8096
		if (mask & (1 <<(intel_crtc)->pipe))
8097

8098
static bool
8099 8100
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
8101 8102
			  struct intel_crtc_config *pipe_config)
{
8103 8104 8105 8106 8107 8108 8109
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
8110 8111
	}

8112 8113 8114 8115 8116 8117 8118 8119 8120
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

8121 8122 8123
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

8124 8125
	PIPE_CONF_CHECK_I(cpu_transcoder);

8126 8127
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
8128 8129 8130 8131 8132
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
8133

8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

8148 8149 8150
	if (!HAS_PCH_SPLIT(dev))
		PIPE_CONF_CHECK_I(pixel_multiplier);

8151 8152 8153
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

8154 8155 8156 8157 8158 8159 8160 8161 8162 8163
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
8164

8165 8166 8167
	PIPE_CONF_CHECK_I(requested_mode.hdisplay);
	PIPE_CONF_CHECK_I(requested_mode.vdisplay);

8168 8169 8170 8171 8172 8173 8174 8175
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
	PIPE_CONF_CHECK_I(pch_pfit.pos);
	PIPE_CONF_CHECK_I(pch_pfit.size);

P
Paulo Zanoni 已提交
8176 8177
	PIPE_CONF_CHECK_I(ips_enabled);

8178 8179
	PIPE_CONF_CHECK_I(shared_dpll);

8180
#undef PIPE_CONF_CHECK_I
8181
#undef PIPE_CONF_CHECK_FLAGS
8182
#undef PIPE_CONF_QUIRK
8183

8184 8185 8186
	return true;
}

8187
void
8188 8189
intel_modeset_check_state(struct drm_device *dev)
{
8190
	drm_i915_private_t *dev_priv = dev->dev_private;
8191 8192 8193
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8194
	struct intel_crtc_config pipe_config;
8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

8262 8263
		memset(&pipe_config, 0, sizeof(pipe_config));

8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
8278

8279 8280 8281 8282 8283 8284 8285
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

8286 8287
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
8288 8289 8290 8291 8292 8293 8294 8295
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			if (encoder->get_config)
				encoder->get_config(encoder, &pipe_config);
		}

8296 8297 8298 8299
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

8300 8301 8302 8303 8304 8305 8306 8307
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
8308 8309 8310
	}
}

8311 8312 8313
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
8314 8315
{
	struct drm_device *dev = crtc->dev;
8316
	drm_i915_private_t *dev_priv = dev->dev_private;
8317 8318
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
8319 8320
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
8321
	int ret = 0;
8322

8323
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
8324 8325
	if (!saved_mode)
		return -ENOMEM;
8326
	saved_hwmode = saved_mode + 1;
8327

8328
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
8329 8330
				     &prepare_pipes, &disable_pipes);

8331 8332
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
8333

8334 8335 8336 8337 8338 8339
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
8340
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
8341 8342 8343 8344
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

8345
			goto out;
8346
		}
8347 8348
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
8349
	}
8350

8351 8352 8353
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

8354 8355 8356 8357
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
8358

8359 8360
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
8361
	 */
8362
	if (modeset_pipes) {
8363
		crtc->mode = *mode;
8364 8365 8366 8367
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
8368

8369 8370 8371
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
8372

8373 8374 8375
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

8376 8377
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
8378
	 */
8379
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
8380 8381 8382 8383
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
8384 8385 8386
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
8387 8388
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
8389

8390 8391
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
8392
		crtc->hwmode = pipe_config->adjusted_mode;
8393

8394 8395 8396 8397 8398 8399
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
8400 8401 8402

	/* FIXME: add subpixel order */
done:
8403
	if (ret && crtc->enabled) {
8404 8405
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
8406 8407
	}

8408
out:
8409
	kfree(pipe_config);
8410
	kfree(saved_mode);
8411
	return ret;
8412 8413
}

8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427
int intel_set_mode(struct drm_crtc *crtc,
		     struct drm_display_mode *mode,
		     int x, int y, struct drm_framebuffer *fb)
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

8428 8429 8430 8431 8432
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

8433 8434
#undef for_each_intel_crtc_masked

8435 8436 8437 8438 8439
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

8440 8441
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
8442 8443 8444
	kfree(config);
}

8445 8446 8447 8448 8449 8450 8451
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

8452 8453 8454 8455
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
8456 8457
		return -ENOMEM;

8458 8459 8460 8461
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
8462 8463 8464 8465 8466 8467 8468 8469
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
8470
		config->save_encoder_crtcs[count++] = encoder->crtc;
8471 8472 8473 8474
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8475
		config->save_connector_encoders[count++] = connector->encoder;
8476 8477 8478 8479 8480 8481 8482 8483
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
8484 8485
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8486 8487 8488
	int count;

	count = 0;
8489 8490 8491
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
8492 8493 8494
	}

	count = 0;
8495 8496 8497
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
8498 8499 8500
	}
}

8501 8502 8503 8504 8505 8506 8507 8508 8509 8510 8511 8512 8513 8514
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
8515 8516
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
8517 8518 8519 8520 8521
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

8522
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
8523 8524 8525 8526 8527 8528 8529 8530 8531 8532
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

8533
static int
8534 8535 8536
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
8537
{
8538
	struct drm_crtc *new_crtc;
8539 8540
	struct intel_connector *connector;
	struct intel_encoder *encoder;
8541
	int count, ro;
8542

8543
	/* The upper layers ensure that we either disable a crtc or have a list
8544 8545 8546 8547
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

8548
	count = 0;
8549 8550 8551 8552
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
8553
		for (ro = 0; ro < set->num_connectors; ro++) {
8554 8555
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
8556 8557 8558 8559
				break;
			}
		}

8560 8561 8562 8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
8575
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
8576
			config->mode_changed = true;
8577 8578
		}
	}
8579
	/* connector->new_encoder is now updated for all connectors. */
8580

8581
	/* Update crtc of enabled connectors. */
8582
	count = 0;
8583 8584 8585
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
8586 8587
			continue;

8588
		new_crtc = connector->new_encoder->base.crtc;
8589 8590

		for (ro = 0; ro < set->num_connectors; ro++) {
8591
			if (set->connectors[ro] == &connector->base)
8592 8593 8594 8595
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8596 8597
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8598
			return -EINVAL;
8599
		}
8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615 8616 8617 8618 8619 8620 8621 8622 8623 8624
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8625
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8626
			config->mode_changed = true;
8627 8628
		}
	}
8629
	/* Now we've also updated encoder->new_crtc for all encoders. */
8630

8631 8632 8633 8634 8635 8636 8637 8638 8639 8640
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8641 8642 8643
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8644

8645 8646 8647
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
8648

8649 8650 8651 8652 8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678 8679
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8680
	ret = intel_modeset_stage_output_state(dev, set, config);
8681 8682 8683
	if (ret)
		goto fail;

8684
	if (config->mode_changed) {
8685 8686 8687 8688 8689
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
		if (ret) {
			DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
				  set->crtc->base.id, ret);
8690 8691
			goto fail;
		}
8692
	} else if (config->fb_changed) {
8693 8694
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
8695
		ret = intel_pipe_set_base(set->crtc,
8696
					  set->x, set->y, set->fb);
8697 8698
	}

8699 8700
	intel_set_config_free(config);

8701 8702 8703
	return 0;

fail:
8704
	intel_set_config_restore_state(dev, config);
8705 8706

	/* Try to restore the config */
8707
	if (config->mode_changed &&
8708 8709
	    intel_set_mode(save_set.crtc, save_set.mode,
			   save_set.x, save_set.y, save_set.fb))
8710 8711
		DRM_ERROR("failed to restore config after modeset failure\n");

8712 8713
out_config:
	intel_set_config_free(config);
8714 8715
	return ret;
}
8716 8717 8718 8719 8720

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8721
	.set_config = intel_crtc_set_config,
8722 8723 8724 8725
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8726 8727
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
8728
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
8729 8730 8731
		intel_ddi_pll_init(dev);
}

8732 8733 8734 8735 8736
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

8737
static void ibx_pch_dpll_init(struct drm_device *dev)
8738 8739 8740 8741
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

8742
	dev_priv->num_shared_dpll = 2;
8743

D
Daniel Vetter 已提交
8744
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8745 8746
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
8747 8748 8749
	}
}

8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761 8762 8763
static void intel_shared_dpll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
	DRM_DEBUG_KMS("%i shared PLLs initialized\n",
		      dev_priv->num_shared_dpll);
}

8764
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
8765
{
J
Jesse Barnes 已提交
8766
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8767 8768 8769 8770 8771 8772 8773 8774 8775 8776 8777 8778 8779 8780 8781 8782
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

8783 8784 8785
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
8786
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
8787
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
8788
		intel_crtc->plane = !pipe;
8789 8790
	}

J
Jesse Barnes 已提交
8791 8792 8793 8794 8795
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
8796 8797 8798
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

8799
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
8800
				struct drm_file *file)
8801 8802
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
8803 8804
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
8805

8806 8807
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
8808

8809 8810
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
8811

8812
	if (!drmmode_obj) {
8813 8814 8815 8816
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

8817 8818
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
8819

8820
	return 0;
8821 8822
}

8823
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
8824
{
8825 8826
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
8827 8828 8829
	int index_mask = 0;
	int entry = 0;

8830 8831 8832 8833
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
8834
			index_mask |= (1 << entry);
8835 8836 8837 8838 8839

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
8840 8841
		entry++;
	}
8842

J
Jesse Barnes 已提交
8843 8844 8845
	return index_mask;
}

8846 8847 8848 8849 8850 8851 8852 8853 8854 8855 8856 8857 8858 8859 8860 8861 8862
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
8863 8864
static void intel_setup_outputs(struct drm_device *dev)
{
8865
	struct drm_i915_private *dev_priv = dev->dev_private;
8866
	struct intel_encoder *encoder;
8867
	bool dpd_is_edp = false;
8868
	bool has_lvds;
J
Jesse Barnes 已提交
8869

8870
	has_lvds = intel_lvds_init(dev);
8871 8872 8873 8874
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
8875

8876
	if (!IS_ULT(dev))
8877
		intel_crt_init(dev);
8878

P
Paulo Zanoni 已提交
8879
	if (HAS_DDI(dev)) {
8880 8881 8882 8883 8884 8885 8886 8887 8888 8889 8890 8891 8892 8893 8894 8895 8896 8897 8898
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
8899
		int found;
8900 8901 8902 8903
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
8904

8905
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
8906
			/* PCH SDVOB multiplex with HDMIB */
8907
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8908
			if (!found)
8909
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
8910
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8911
				intel_dp_init(dev, PCH_DP_B, PORT_B);
8912 8913
		}

8914
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
8915
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
8916

8917
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
8918
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
8919

8920
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
8921
			intel_dp_init(dev, PCH_DP_C, PORT_C);
8922

8923
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
8924
			intel_dp_init(dev, PCH_DP_D, PORT_D);
8925
	} else if (IS_VALLEYVIEW(dev)) {
8926
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8927 8928
		if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
			intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
8929

8930
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
8931 8932
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
8933 8934
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
8935
		}
8936
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8937
		bool found = false;
8938

8939
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8940
			DRM_DEBUG_KMS("probing SDVOB\n");
8941
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
8942 8943
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8944
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
8945
			}
8946

8947
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
8948
				intel_dp_init(dev, DP_B, PORT_B);
8949
		}
8950 8951 8952

		/* Before G4X SDVOC doesn't have its own detect register */

8953
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8954
			DRM_DEBUG_KMS("probing SDVOC\n");
8955
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
8956
		}
8957

8958
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
8959

8960 8961
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8962
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
8963
			}
8964
			if (SUPPORTS_INTEGRATED_DP(dev))
8965
				intel_dp_init(dev, DP_C, PORT_C);
8966
		}
8967

8968
		if (SUPPORTS_INTEGRATED_DP(dev) &&
8969
		    (I915_READ(DP_D) & DP_DETECTED))
8970
			intel_dp_init(dev, DP_D, PORT_D);
8971
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8972 8973
		intel_dvo_init(dev);

8974
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8975 8976
		intel_tv_init(dev);

8977 8978 8979
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
8980
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
8981
	}
8982

P
Paulo Zanoni 已提交
8983
	intel_init_pch_refclk(dev);
8984 8985

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
8986 8987 8988 8989 8990 8991 8992
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8993
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8994 8995 8996 8997 8998

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8999
						struct drm_file *file,
J
Jesse Barnes 已提交
9000 9001 9002
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9003
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
9004

9005
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
9006 9007 9008 9009 9010 9011 9012
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

9013 9014
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
9015
			   struct drm_mode_fb_cmd2 *mode_cmd,
9016
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
9017 9018 9019
{
	int ret;

9020 9021
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
9022
		return -EINVAL;
9023
	}
9024

9025 9026 9027
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
9028
		return -EINVAL;
9029
	}
9030

9031
	/* FIXME <= Gen4 stride limits are bit unclear */
9032 9033 9034
	if (mode_cmd->pitches[0] > 32768) {
		DRM_DEBUG("pitch (%d) must be at less than 32768\n",
			  mode_cmd->pitches[0]);
9035
		return -EINVAL;
9036
	}
9037 9038

	if (obj->tiling_mode != I915_TILING_NONE &&
9039 9040 9041
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
9042
		return -EINVAL;
9043
	}
9044

9045
	/* Reject formats not supported by any plane early. */
9046
	switch (mode_cmd->pixel_format) {
9047
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
9048 9049 9050
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
9051 9052 9053
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
9054 9055
		if (INTEL_INFO(dev)->gen > 3) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9056
			return -EINVAL;
9057
		}
9058 9059 9060
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
9061 9062
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
9063 9064
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
9065 9066
		if (INTEL_INFO(dev)->gen < 4) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9067
			return -EINVAL;
9068
		}
9069
		break;
V
Ville Syrjälä 已提交
9070 9071 9072 9073
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
9074 9075
		if (INTEL_INFO(dev)->gen < 5) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9076
			return -EINVAL;
9077
		}
9078 9079
		break;
	default:
9080
		DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
9081 9082 9083
		return -EINVAL;
	}

9084 9085 9086 9087
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

9088 9089 9090
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
9091 9092 9093 9094 9095 9096 9097 9098 9099 9100 9101 9102
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
9103
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
9104
{
9105
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
9106

9107 9108
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
9109
	if (&obj->base == NULL)
9110
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
9111

9112
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
9113 9114 9115 9116
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
9117
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
9118 9119
};

9120 9121 9122 9123 9124
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

9125 9126 9127 9128 9129 9130 9131 9132 9133
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
9134
	if (HAS_DDI(dev)) {
9135
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
9136
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
9137 9138
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
9139
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
9140 9141
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
9142
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
9143
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
9144 9145
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
9146
		dev_priv->display.off = ironlake_crtc_off;
9147
		dev_priv->display.update_plane = ironlake_update_plane;
9148 9149 9150 9151 9152 9153 9154
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
9155
	} else {
9156
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9157
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9158 9159
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
9160
		dev_priv->display.off = i9xx_crtc_off;
9161
		dev_priv->display.update_plane = i9xx_update_plane;
9162
	}
9163 9164

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
9165 9166 9167 9168
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
9169 9170 9171 9172 9173
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
9174
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
9175 9176 9177 9178 9179 9180 9181 9182
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
9183
	else if (IS_I85X(dev))
9184 9185 9186 9187 9188 9189
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

9190
	if (HAS_PCH_SPLIT(dev)) {
9191
		if (IS_GEN5(dev)) {
9192
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
9193
			dev_priv->display.write_eld = ironlake_write_eld;
9194
		} else if (IS_GEN6(dev)) {
9195
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
9196
			dev_priv->display.write_eld = ironlake_write_eld;
9197 9198 9199
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
9200
			dev_priv->display.write_eld = ironlake_write_eld;
9201 9202
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
9203 9204
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
9205
			dev_priv->display.write_eld = haswell_write_eld;
9206 9207
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
9208
		}
9209
	} else if (IS_G4X(dev)) {
9210
		dev_priv->display.write_eld = g4x_write_eld;
9211
	}
9212 9213 9214 9215 9216 9217 9218 9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230 9231 9232

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
9233 9234 9235
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
9236
	}
9237 9238
}

9239 9240 9241 9242 9243
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
9244
static void quirk_pipea_force(struct drm_device *dev)
9245 9246 9247 9248
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
9249
	DRM_INFO("applying pipe a force quirk\n");
9250 9251
}

9252 9253 9254 9255 9256 9257 9258
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9259
	DRM_INFO("applying lvds SSC disable quirk\n");
9260 9261
}

9262
/*
9263 9264
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
9265 9266 9267 9268 9269
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
9270
	DRM_INFO("applying inverted panel brightness quirk\n");
9271 9272
}

9273 9274 9275 9276 9277 9278 9279
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

9280 9281 9282 9283 9284 9285 9286 9287 9288 9289 9290 9291 9292 9293 9294 9295 9296 9297 9298 9299 9300 9301 9302 9303 9304 9305 9306 9307
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

9308
static struct intel_quirk intel_quirks[] = {
9309
	/* HP Mini needs pipe A force quirk (LP: #322104) */
9310
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
9311 9312 9313 9314 9315 9316 9317

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

9318
	/* 830/845 need to leave pipe A & dpll A up */
9319
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9320
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9321 9322 9323

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
9324 9325 9326

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
9327 9328 9329

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
9330 9331 9332

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
9333 9334 9335

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
9336 9337 9338

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
9339 9340 9341

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352 9353 9354 9355 9356 9357 9358
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
9359 9360 9361 9362
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
9363 9364
}

9365 9366 9367 9368 9369
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
9370
	u32 vga_reg = i915_vgacntrl_reg(dev);
9371 9372

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9373
	outb(SR01, VGA_SR_INDEX);
9374 9375 9376 9377 9378 9379 9380 9381 9382
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

9383 9384
void intel_modeset_init_hw(struct drm_device *dev)
{
9385
	intel_init_power_well(dev);
9386

9387 9388
	intel_prepare_ddi(dev);

9389 9390
	intel_init_clock_gating(dev);

9391
	mutex_lock(&dev->struct_mutex);
9392
	intel_enable_gt_powersave(dev);
9393
	mutex_unlock(&dev->struct_mutex);
9394 9395
}

9396 9397 9398 9399 9400
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
9401 9402
void intel_modeset_init(struct drm_device *dev)
{
9403
	struct drm_i915_private *dev_priv = dev->dev_private;
9404
	int i, j, ret;
J
Jesse Barnes 已提交
9405 9406 9407 9408 9409 9410

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

9411 9412 9413
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

9414
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
9415

9416 9417
	intel_init_quirks(dev);

9418 9419
	intel_init_pm(dev);

B
Ben Widawsky 已提交
9420 9421 9422
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

9423 9424
	intel_init_display(dev);

9425 9426 9427 9428
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
9429 9430
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
9431
	} else {
9432 9433
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
9434
	}
B
Ben Widawsky 已提交
9435
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
9436

9437
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
9438 9439
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
9440

9441
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
J
Jesse Barnes 已提交
9442
		intel_crtc_init(dev, i);
9443 9444 9445
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
9446 9447
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
9448
		}
J
Jesse Barnes 已提交
9449 9450
	}

P
Paulo Zanoni 已提交
9451
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
9452
	intel_shared_dpll_init(dev);
9453

9454 9455
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
9456
	intel_setup_outputs(dev);
9457 9458 9459

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
9460 9461
}

9462 9463 9464 9465 9466 9467 9468 9469 9470
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

9471 9472 9473 9474 9475 9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488 9489 9490 9491 9492 9493 9494
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

9495

9496 9497
}

9498 9499 9500
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
9501 9502
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9503 9504
	u32 reg, val;

9505
	if (INTEL_INFO(dev)->num_pipes == 1)
9506 9507 9508 9509 9510 9511 9512 9513 9514 9515 9516 9517
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

9518 9519 9520 9521
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9522
	u32 reg;
9523 9524

	/* Clear any frame start delays used for debugging left by the BIOS */
9525
	reg = PIPECONF(crtc->config.cpu_transcoder);
9526 9527 9528
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
9529 9530 9531
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
9532 9533 9534 9535 9536 9537 9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

9559 9560 9561 9562 9563 9564 9565 9566 9567
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

9568 9569 9570 9571 9572 9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583 9584 9585 9586 9587 9588 9589 9590 9591 9592 9593 9594 9595 9596 9597 9598 9599 9600 9601 9602 9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613 9614 9615 9616 9617 9618 9619 9620 9621 9622 9623 9624 9625 9626 9627 9628 9629 9630 9631 9632 9633 9634 9635 9636 9637 9638 9639 9640 9641
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

9642
void i915_redisable_vga(struct drm_device *dev)
9643 9644
{
	struct drm_i915_private *dev_priv = dev->dev_private;
9645
	u32 vga_reg = i915_vgacntrl_reg(dev);
9646 9647 9648

	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
9649
		i915_disable_vga(dev);
9650 9651 9652
	}
}

9653 9654
/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
9655 9656
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
9657 9658 9659
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
9660
	struct drm_plane *plane;
9661 9662 9663 9664
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

9665 9666
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
9667
		memset(&crtc->config, 0, sizeof(crtc->config));
9668

9669 9670
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
9671 9672 9673 9674 9675 9676 9677 9678

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

P
Paulo Zanoni 已提交
9679
	if (HAS_DDI(dev))
9680 9681
		intel_ddi_setup_hw_pll_state(dev);

9682 9683 9684 9685 9686
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
9687 9688 9689 9690
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
			if (encoder->get_config)
				encoder->get_config(encoder, &crtc->config);
9691 9692 9693 9694 9695 9696 9697 9698 9699 9700 9701 9702 9703 9704 9705 9706 9707 9708 9709 9710 9711 9712 9713 9714 9715 9716 9717 9718 9719 9720 9721 9722 9723 9724 9725 9726 9727
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
9728
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
9729
	}
9730

9731
	if (force_restore) {
9732 9733 9734 9735
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
9736
		for_each_pipe(pipe) {
9737 9738
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
9739 9740 9741

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
9742
		}
9743 9744
		list_for_each_entry(plane, &dev->mode_config.plane_list, head)
			intel_plane_restore(plane);
9745 9746

		i915_redisable_vga(dev);
9747 9748 9749
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
9750 9751

	intel_modeset_check_state(dev);
9752 9753

	drm_mode_config_reset(dev);
9754 9755 9756 9757
}

void intel_modeset_gem_init(struct drm_device *dev)
{
9758
	intel_modeset_init_hw(dev);
9759 9760

	intel_setup_overlay(dev);
9761

9762
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
9763 9764 9765 9766
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9767 9768 9769 9770
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9771 9772 9773 9774 9775 9776 9777 9778 9779 9780 9781
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
9782
	drm_kms_helper_poll_fini(dev);
9783

9784 9785
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9786 9787
	intel_unregister_dsm_handler();

9788 9789 9790 9791 9792 9793
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9794
		intel_increase_pllclock(crtc);
9795 9796
	}

9797
	intel_disable_fbc(dev);
9798

9799
	intel_disable_gt_powersave(dev);
9800

9801 9802
	ironlake_teardown_rc6(dev);

9803 9804
	mutex_unlock(&dev->struct_mutex);

9805 9806 9807
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

9808 9809 9810
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

J
Jesse Barnes 已提交
9811
	drm_mode_config_cleanup(dev);
9812 9813

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
9814 9815
}

9816 9817 9818
/*
 * Return which encoder is currently attached for connector.
 */
9819
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9820
{
9821 9822
	return &intel_attached_encoder(connector)->base;
}
9823

9824 9825 9826 9827 9828 9829
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9830
}
9831 9832 9833 9834 9835 9836 9837 9838 9839 9840 9841 9842 9843 9844 9845 9846 9847

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9848 9849 9850 9851 9852

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
9853 9854 9855

	u32 power_well_driver;

9856 9857 9858 9859 9860
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
9861
	} cursor[I915_MAX_PIPES];
9862 9863

	struct intel_pipe_error_state {
9864
		enum transcoder cpu_transcoder;
9865 9866 9867 9868 9869 9870 9871 9872 9873
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
9874
	} pipe[I915_MAX_PIPES];
9875 9876 9877 9878 9879 9880 9881 9882 9883

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
9884
	} plane[I915_MAX_PIPES];
9885 9886 9887 9888 9889
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9890
	drm_i915_private_t *dev_priv = dev->dev_private;
9891
	struct intel_display_error_state *error;
9892
	enum transcoder cpu_transcoder;
9893 9894 9895 9896 9897 9898
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

9899 9900 9901
	if (HAS_POWER_WELL(dev))
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

9902
	for_each_pipe(i) {
9903
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9904
		error->pipe[i].cpu_transcoder = cpu_transcoder;
9905

9906 9907 9908 9909 9910 9911 9912 9913 9914
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
9915 9916 9917

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9918
		if (INTEL_INFO(dev)->gen <= 3) {
9919
			error->plane[i].size = I915_READ(DSPSIZE(i));
9920 9921
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
9922 9923
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
9924 9925 9926 9927 9928
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

9929
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
9930
		error->pipe[i].source = I915_READ(PIPESRC(i));
9931 9932 9933 9934 9935 9936
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
9937 9938
	}

9939 9940 9941 9942 9943 9944 9945
	/* In the code above we read the registers without checking if the power
	 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
	 * prevent the next I915_WRITE from detecting it and printing an error
	 * message. */
	if (HAS_POWER_WELL(dev))
		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

9946 9947 9948
	return error;
}

9949 9950
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

9951
void
9952
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
9953 9954 9955 9956 9957
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

9958
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
9959
	if (HAS_POWER_WELL(dev))
9960
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
9961
			   error->power_well_driver);
9962
	for_each_pipe(i) {
9963 9964
		err_printf(m, "Pipe [%d]:\n", i);
		err_printf(m, "  CPU transcoder: %c\n",
9965
			   transcoder_name(error->pipe[i].cpu_transcoder));
9966 9967 9968 9969 9970 9971 9972 9973 9974 9975 9976 9977
		err_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		err_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
9978
		if (INTEL_INFO(dev)->gen <= 3) {
9979 9980
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
9981
		}
P
Paulo Zanoni 已提交
9982
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9983
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
9984
		if (INTEL_INFO(dev)->gen >= 4) {
9985 9986
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
9987 9988
		}

9989 9990 9991 9992
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
9993 9994 9995
	}
}
#endif