intel_display.c 251.3 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47 48

typedef struct {
49 50 51 52 53 54 55 56 57
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
J
Jesse Barnes 已提交
58 59 60
} intel_clock_t;

typedef struct {
61
	int	min, max;
J
Jesse Barnes 已提交
62 63 64
} intel_range_t;

typedef struct {
65 66
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
67 68 69
} intel_p2_t;

#define INTEL_P2_NUM		      2
70 71
typedef struct intel_limit intel_limit_t;
struct intel_limit {
72 73
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
	/**
	 * find_pll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_pll)(const intel_limit_t *limit,
			 struct drm_crtc *crtc,
			 int target, int refclk,
			 intel_clock_t *match_clock,
			 intel_clock_t *best_clock);
92
};
J
Jesse Barnes 已提交
93

J
Jesse Barnes 已提交
94 95 96
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

97 98 99 100 101 102 103 104 105 106
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

107 108
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
109 110
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
111 112
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
113 114
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
115

116 117
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
118 119
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
120
static bool
121
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
122 123
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
124

125 126 127 128 129
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);

130 131 132
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
133 134 135 136 137
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
138 139
}

140
static const intel_limit_t intel_limits_i8xx_dvo = {
141 142 143 144 145 146 147 148
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
149 150
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
151
	.find_pll = intel_find_best_PLL,
152 153 154
};

static const intel_limit_t intel_limits_i8xx_lvds = {
155 156 157 158 159 160 161 162
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
163 164
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
165
	.find_pll = intel_find_best_PLL,
166
};
167

168
static const intel_limit_t intel_limits_i9xx_sdvo = {
169 170 171 172
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
173 174
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
175 176
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
177 178
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
179
	.find_pll = intel_find_best_PLL,
180 181 182
};

static const intel_limit_t intel_limits_i9xx_lvds = {
183 184 185 186
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
187 188
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
189 190
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
191 192
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
193
	.find_pll = intel_find_best_PLL,
194 195
};

196

197
static const intel_limit_t intel_limits_g4x_sdvo = {
198 199 200 201 202 203 204 205 206 207 208
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
209
	},
210
	.find_pll = intel_g4x_find_best_PLL,
211 212 213
};

static const intel_limit_t intel_limits_g4x_hdmi = {
214 215 216 217 218 219 220 221 222 223
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
224
	.find_pll = intel_g4x_find_best_PLL,
225 226 227
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
228 229 230 231 232 233 234 235 236 237
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
238
	},
239
	.find_pll = intel_g4x_find_best_PLL,
240 241 242
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
243 244 245 246 247 248 249 250 251 252
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
253
	},
254
	.find_pll = intel_g4x_find_best_PLL,
255 256 257
};

static const intel_limit_t intel_limits_g4x_display_port = {
258 259 260 261 262 263 264 265 266
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
267
		.p2_slow = 10, .p2_fast = 10 },
268
	.find_pll = intel_find_pll_g4x_dp,
269 270
};

271
static const intel_limit_t intel_limits_pineview_sdvo = {
272 273
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
274
	/* Pineview's Ncounter is a ring counter */
275 276
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
277
	/* Pineview only has one combined m divider, which we treat as m2. */
278 279 280 281
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
282 283
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
284
	.find_pll = intel_find_best_PLL,
285 286
};

287
static const intel_limit_t intel_limits_pineview_lvds = {
288 289 290 291 292 293 294 295
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
296 297
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
298
	.find_pll = intel_find_best_PLL,
299 300
};

301 302 303 304 305
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
306
static const intel_limit_t intel_limits_ironlake_dac = {
307 308 309 310 311 312 313 314 315 316
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
317
	.find_pll = intel_g4x_find_best_PLL,
318 319
};

320
static const intel_limit_t intel_limits_ironlake_single_lvds = {
321 322 323 324 325 326 327 328 329 330
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
331 332 333 334
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
335 336 337 338 339 340 341 342 343 344
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
345 346 347
	.find_pll = intel_g4x_find_best_PLL,
};

348
/* LVDS 100mhz refclk limits. */
349
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
350 351 352 353 354 355 356
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
357
	.p1 = { .min = 2, .max = 8 },
358 359
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
360 361 362 363
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
364 365 366 367 368 369 370
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
371
	.p1 = { .min = 2, .max = 6 },
372 373
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
374 375 376 377
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
378 379 380 381 382 383 384 385 386
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
387
		.p2_slow = 10, .p2_fast = 10 },
388
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
389 390
};

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_hdmi = {
	.dot = { .min = 20000, .max = 165000 },
407
	.vco = { .min = 4000000, .max = 5994000},
408 409 410 411 412 413 414 415 416 417 418 419
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_dp = {
420 421
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
422
	.n = { .min = 1, .max = 7 },
423
	.m = { .min = 22, .max = 450 },
424 425 426 427 428 429 430 431 432
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

J
Jesse Barnes 已提交
433 434
u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
{
435
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
J
Jesse Barnes 已提交
436 437 438

	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
439
		return 0;
J
Jesse Barnes 已提交
440 441 442 443 444 445 446
	}

	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO read wait timed out\n");
447
		return 0;
J
Jesse Barnes 已提交
448 449
	}

450
	return I915_READ(DPIO_DATA);
J
Jesse Barnes 已提交
451 452
}

453 454 455
static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
			     u32 val)
{
456
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
457 458 459

	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
460
		return;
461 462 463 464 465 466 467 468 469 470
	}

	I915_WRITE(DPIO_DATA, val);
	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
		DRM_ERROR("DPIO write wait timed out\n");
}

J
Jesse Barnes 已提交
471 472 473 474 475 476 477 478 479 480 481
static void vlv_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Reset the DPIO config */
	I915_WRITE(DPIO_CTL, 0);
	POSTING_READ(DPIO_CTL);
	I915_WRITE(DPIO_CTL, 1);
	POSTING_READ(DPIO_CTL);
}

482 483
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
484
{
485
	struct drm_device *dev = crtc->dev;
486
	const intel_limit_t *limit;
487 488

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
489
		if (intel_is_dual_link_lvds(dev)) {
490
			if (refclk == 100000)
491 492 493 494
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
495
			if (refclk == 100000)
496 497 498 499 500
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
501
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
502
		limit = &intel_limits_ironlake_display_port;
503
	else
504
		limit = &intel_limits_ironlake_dac;
505 506 507 508

	return limit;
}

509 510 511 512 513 514
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
515
		if (intel_is_dual_link_lvds(dev))
516
			limit = &intel_limits_g4x_dual_channel_lvds;
517
		else
518
			limit = &intel_limits_g4x_single_channel_lvds;
519 520
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
521
		limit = &intel_limits_g4x_hdmi;
522
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
523
		limit = &intel_limits_g4x_sdvo;
524
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
525
		limit = &intel_limits_g4x_display_port;
526
	} else /* The option is for other outputs */
527
		limit = &intel_limits_i9xx_sdvo;
528 529 530 531

	return limit;
}

532
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
533 534 535 536
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

537
	if (HAS_PCH_SPLIT(dev))
538
		limit = intel_ironlake_limit(crtc, refclk);
539
	else if (IS_G4X(dev)) {
540
		limit = intel_g4x_limit(crtc);
541
	} else if (IS_PINEVIEW(dev)) {
542
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
543
			limit = &intel_limits_pineview_lvds;
544
		else
545
			limit = &intel_limits_pineview_sdvo;
546 547 548 549 550 551 552
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
553 554 555 556 557
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
558 559
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
560
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
561
		else
562
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
563 564 565 566
	}
	return limit;
}

567 568
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
569
{
570 571 572 573 574 575 576 577
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
578 579
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
580 581
		return;
	}
J
Jesse Barnes 已提交
582 583 584 585 586 587 588 589 590
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
591
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
592
{
593 594 595
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

596 597
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
598 599 600
			return true;

	return false;
J
Jesse Barnes 已提交
601 602
}

603
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
604 605 606 607 608
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

609 610 611
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
612 613
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
614
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
615
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
616
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
617
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
618
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
619
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
620
		INTELPllInvalid("m1 out of range\n");
621
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
622
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
623
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
624
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
625
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
626
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
627
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
628
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
629 630 631 632
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
633
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
634 635 636 637

	return true;
}

638 639
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
640 641
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
642

J
Jesse Barnes 已提交
643 644 645 646 647
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

648
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
649
		/*
650 651 652
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
653
		 */
654
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
655 656 657 658 659 660 661 662 663 664
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

665
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
666

667 668 669 670
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
671 672
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
673 674 675 676 677
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
678 679
					int this_err;

680
					intel_clock(dev, refclk, &clock);
681 682
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
683
						continue;
684 685 686
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
687 688 689 690 691 692 693 694 695 696 697 698 699 700

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

701 702
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
703 704
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
705 706 707 708 709
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
710 711
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
712 713 714
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
715 716
		int lvds_reg;

717
		if (HAS_PCH_SPLIT(dev))
718 719 720
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
721
		if (intel_is_dual_link_lvds(dev))
722 723 724 725 726 727 728 729 730 731 732 733
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
734
	/* based on hardware requirement, prefer smaller n to precision */
735
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
736
		/* based on hardware requirement, prefere larger m1,m2 */
737 738 739 740 741 742 743 744
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

745
					intel_clock(dev, refclk, &clock);
746 747
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
748
						continue;
749 750 751
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
752 753

					this_err = abs(clock.dot - target);
754 755 756 757 758 759 760 761 762 763
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
764 765 766
	return found;
}

767
static bool
768
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
769 770
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
771 772 773
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
774

775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

793 794 795
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
796 797
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
798
{
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
819
}
820 821 822 823 824 825 826 827 828 829 830
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

831
	flag = 0;
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
888

P
Paulo Zanoni 已提交
889 890 891 892 893 894 895 896 897
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return intel_crtc->cpu_transcoder;
}

898 899 900 901 902 903 904 905 906 907 908
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

909 910 911 912 913 914 915 916 917
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
918
{
919
	struct drm_i915_private *dev_priv = dev->dev_private;
920
	int pipestat_reg = PIPESTAT(pipe);
921

922 923 924 925 926
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

943
	/* Wait for vblank interrupt bit to set */
944 945 946
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
947 948 949
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

950 951
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
952 953 954 955 956 957 958
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
959 960 961 962 963 964
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
965
 *
966
 */
967
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
968 969
{
	struct drm_i915_private *dev_priv = dev->dev_private;
970 971
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
972 973

	if (INTEL_INFO(dev)->gen >= 4) {
974
		int reg = PIPECONF(cpu_transcoder);
975 976

		/* Wait for the Pipe State to go off */
977 978
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
979
			WARN(1, "pipe_off wait timed out\n");
980
	} else {
981
		u32 last_line, line_mask;
982
		int reg = PIPEDSL(pipe);
983 984
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

985 986 987 988 989
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

990 991
		/* Wait for the display line to settle */
		do {
992
			last_line = I915_READ(reg) & line_mask;
993
			mdelay(5);
994
		} while (((I915_READ(reg) & line_mask) != last_line) &&
995 996
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
997
			WARN(1, "pipe_off wait timed out\n");
998
	}
J
Jesse Barnes 已提交
999 1000
}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
1041 1042 1043 1044 1045
	}

	return I915_READ(SDEISR) & bit;
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

1069 1070
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
1071 1072 1073
			   struct intel_pch_pll *pll,
			   struct intel_crtc *crtc,
			   bool state)
1074 1075 1076 1077
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
1078 1079 1080 1081 1082
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

1083 1084
	if (WARN (!pll,
		  "asserting PCH PLL %s with no PLL\n", state_string(state)))
1085 1086
		return;

1087 1088 1089 1090 1091 1092 1093 1094
	val = I915_READ(pll->pll_reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
	     pll->pll_reg, state_string(state), state_string(cur_state), val);

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
1095 1096 1097
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
		cur_state = pll->pll_reg == _PCH_DPLL_B;
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
			  "PLL[%d] not attached to this transcoder %d: %08x\n",
			  cur_state, crtc->pipe, pch_dpll)) {
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
			     "PLL[%d] not %s on this transcoder %d: %08x\n",
			     pll->pll_reg == _PCH_DPLL_B,
			     state_string(state),
			     crtc->pipe,
			     val);
		}
1110
	}
1111
}
1112 1113
#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
1114 1115 1116 1117 1118 1119 1120

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
1121 1122
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1123

P
Paulo Zanoni 已提交
1124 1125
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
1126
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1127
		val = I915_READ(reg);
1128
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1129 1130 1131 1132 1133
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1148 1149 1150
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1168
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1169
	if (HAS_DDI(dev_priv->dev))
1170 1171
		return;

1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1188 1189 1190 1191 1192 1193
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1194
	bool locked = true;
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1214
	     pipe_name(pipe));
1215 1216
}

1217 1218
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1219 1220 1221
{
	int reg;
	u32 val;
1222
	bool cur_state;
1223 1224
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1225

1226 1227 1228 1229
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1230 1231 1232 1233 1234 1235 1236 1237 1238
	if (IS_HASWELL(dev_priv->dev) && cpu_transcoder != TRANSCODER_EDP &&
	    !(I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_ENABLE)) {
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1239 1240
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1241
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1242 1243
}

1244 1245
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1246 1247 1248
{
	int reg;
	u32 val;
1249
	bool cur_state;
1250 1251 1252

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1253 1254 1255 1256
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1257 1258
}

1259 1260 1261
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1262 1263 1264 1265 1266 1267 1268
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1269
	/* Planes are fixed to pipes on ILK+ */
1270
	if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
1271 1272 1273 1274 1275
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1276
		return;
1277
	}
1278

1279 1280 1281 1282 1283 1284 1285
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1286 1287
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1288 1289 1290
	}
}

1291 1292 1293 1294 1295
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1296 1297 1298 1299 1300
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1317 1318 1319
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1320 1321
}

1322 1323
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1340 1341 1342
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1343
	if ((val & SDVO_ENABLE) == 0)
1344 1345 1346
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1347
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1348 1349
			return false;
	} else {
1350
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1387
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1388
				   enum pipe pipe, int reg, u32 port_sel)
1389
{
1390
	u32 val = I915_READ(reg);
1391
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1392
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1393
	     reg, pipe_name(pipe));
1394

1395 1396
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1397
	     "IBX PCH dp port still using transcoder B\n");
1398 1399 1400 1401 1402
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1403
	u32 val = I915_READ(reg);
1404
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1405
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1406
	     reg, pipe_name(pipe));
1407

1408
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1409
	     && (val & SDVO_PIPE_B_SELECT),
1410
	     "IBX PCH hdmi port still using transcoder B\n");
1411 1412 1413 1414 1415 1416 1417 1418
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1419 1420 1421
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1422 1423 1424

	reg = PCH_ADPA;
	val = I915_READ(reg);
1425
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1426
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1427
	     pipe_name(pipe));
1428 1429 1430

	reg = PCH_LVDS;
	val = I915_READ(reg);
1431
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1432
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1433
	     pipe_name(pipe));
1434

1435 1436 1437
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1438 1439
}

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1450 1451
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1452 1453 1454 1455 1456 1457 1458
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
1459
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1509 1510
/* SBI access */
static void
1511 1512
intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		enum intel_sbi_destination destination)
1513
{
1514
	u32 tmp;
1515

1516
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1517

1518
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1519 1520
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
1521
		return;
1522 1523
	}

1524 1525 1526 1527 1528 1529 1530 1531
	I915_WRITE(SBI_ADDR, (reg << 16));
	I915_WRITE(SBI_DATA, value);

	if (destination == SBI_ICLK)
		tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
	else
		tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
	I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
1532

1533
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1534 1535
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1536
		return;
1537 1538 1539 1540
	}
}

static u32
1541 1542
intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
	       enum intel_sbi_destination destination)
1543
{
1544
	u32 value = 0;
1545
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1546

1547
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1548 1549
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
1550
		return 0;
1551 1552
	}

1553 1554 1555 1556 1557 1558 1559
	I915_WRITE(SBI_ADDR, (reg << 16));

	if (destination == SBI_ICLK)
		value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
	else
		value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
	I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
1560

1561
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1562 1563
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1564
		return 0;
1565 1566
	}

1567
	return I915_READ(SBI_DATA);
1568 1569
}

1570
/**
1571
 * ironlake_enable_pch_pll - enable PCH PLL
1572 1573 1574 1575 1576 1577
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1578
static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
1579
{
1580
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1581
	struct intel_pch_pll *pll;
1582 1583 1584
	int reg;
	u32 val;

1585
	/* PCH PLLs only available on ILK, SNB and IVB */
1586
	BUG_ON(dev_priv->info->gen < 5);
1587 1588 1589 1590 1591 1592
	pll = intel_crtc->pch_pll;
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1593 1594 1595 1596

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1597 1598 1599 1600

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1601
	if (pll->active++ && pll->on) {
1602
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1603 1604 1605 1606 1607 1608
		return;
	}

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1609 1610 1611 1612 1613
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1614 1615

	pll->on = true;
1616 1617
}

1618
static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1619
{
1620 1621
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1622
	int reg;
1623
	u32 val;
1624

1625 1626
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1627 1628
	if (pll == NULL)
	       return;
1629

1630 1631
	if (WARN_ON(pll->refcount == 0))
		return;
1632

1633 1634 1635
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1636

1637
	if (WARN_ON(pll->active == 0)) {
1638
		assert_pch_pll_disabled(dev_priv, pll, NULL);
1639 1640 1641
		return;
	}

1642
	if (--pll->active) {
1643
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1644
		return;
1645 1646 1647 1648 1649 1650
	}

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
1651

1652
	reg = pll->pll_reg;
1653 1654 1655 1656 1657
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1658 1659

	pll->on = false;
1660 1661
}

1662 1663
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1664
{
1665
	struct drm_device *dev = dev_priv->dev;
1666
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1667
	uint32_t reg, val, pipeconf_val;
1668 1669 1670 1671 1672

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
1673 1674 1675
	assert_pch_pll_enabled(dev_priv,
			       to_intel_crtc(crtc)->pch_pll,
			       to_intel_crtc(crtc));
1676 1677 1678 1679 1680

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1681 1682 1683 1684 1685 1686 1687
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1688
	}
1689

1690 1691
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1692
	pipeconf_val = I915_READ(PIPECONF(pipe));
1693 1694 1695 1696 1697 1698

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1699 1700
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1701
	}
1702 1703 1704

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1705 1706 1707 1708 1709
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1710 1711 1712
	else
		val |= TRANS_PROGRESSIVE;

1713 1714 1715 1716 1717
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

1718
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1719
				      enum transcoder cpu_transcoder)
1720
{
1721 1722 1723 1724 1725 1726
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1727
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1728
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1729

1730 1731
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1732
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1733 1734
	I915_WRITE(_TRANSA_CHICKEN2, val);

1735
	val = TRANS_ENABLE;
1736
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1737

1738 1739
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1740
		val |= TRANS_INTERLACED;
1741 1742 1743
	else
		val |= TRANS_PROGRESSIVE;

1744
	I915_WRITE(TRANSCONF(TRANSCODER_A), val);
1745 1746
	if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("Failed to enable PCH transcoder\n");
1747 1748
}

1749 1750
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1751
{
1752 1753
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1754 1755 1756 1757 1758

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1759 1760 1761
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1762 1763 1764 1765 1766 1767
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1768
		DRM_ERROR("failed to disable transcoder %d\n", pipe);
1769 1770 1771 1772 1773 1774 1775 1776

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1777 1778
}

1779
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1780 1781 1782
{
	u32 val;

1783
	val = I915_READ(_TRANSACONF);
1784
	val &= ~TRANS_ENABLE;
1785
	I915_WRITE(_TRANSACONF, val);
1786
	/* wait for PCH transcoder off, transcoder state */
1787 1788
	if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
		DRM_ERROR("Failed to disable PCH transcoder\n");
1789 1790 1791

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1792
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1793
	I915_WRITE(_TRANSA_CHICKEN2, val);
1794 1795
}

1796
/**
1797
 * intel_enable_pipe - enable a pipe, asserting requirements
1798 1799
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1800
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1801 1802 1803 1804 1805 1806 1807 1808 1809
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1810 1811
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1812
{
1813 1814
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1815
	enum pipe pch_transcoder;
1816 1817 1818
	int reg;
	u32 val;

1819
	if (HAS_PCH_LPT(dev_priv->dev))
1820 1821 1822 1823
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1824 1825 1826 1827 1828 1829 1830
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1831 1832 1833
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1834
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1835 1836
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1837 1838 1839
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1840

1841
	reg = PIPECONF(cpu_transcoder);
1842
	val = I915_READ(reg);
1843 1844 1845 1846
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1847 1848 1849 1850
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1851
 * intel_disable_pipe - disable a pipe, asserting requirements
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1865 1866
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1880
	reg = PIPECONF(cpu_transcoder);
1881
	val = I915_READ(reg);
1882 1883 1884 1885
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1886 1887 1888
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1889 1890 1891 1892
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1893
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1894 1895
				      enum plane plane)
{
1896 1897 1898 1899
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1900 1901
}

1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1921 1922 1923 1924
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1925
	intel_flush_display_plane(dev_priv, plane);
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1945 1946 1947 1948
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1949 1950 1951 1952
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1953 1954 1955 1956 1957 1958 1959 1960 1961
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1962
int
1963
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1964
			   struct drm_i915_gem_object *obj,
1965
			   struct intel_ring_buffer *pipelined)
1966
{
1967
	struct drm_i915_private *dev_priv = dev->dev_private;
1968 1969 1970
	u32 alignment;
	int ret;

1971
	switch (obj->tiling_mode) {
1972
	case I915_TILING_NONE:
1973 1974
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1975
		else if (INTEL_INFO(dev)->gen >= 4)
1976 1977 1978
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

1992 1993 1994 1995 1996 1997 1998 1999
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

2000
	dev_priv->mm.interruptible = false;
2001
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
2002
	if (ret)
2003
		goto err_interruptible;
2004 2005 2006 2007 2008 2009

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
2010
	ret = i915_gem_object_get_fence(obj);
2011 2012
	if (ret)
		goto err_unpin;
2013

2014
	i915_gem_object_pin_fence(obj);
2015

2016
	dev_priv->mm.interruptible = true;
2017
	return 0;
2018 2019 2020

err_unpin:
	i915_gem_object_unpin(obj);
2021 2022
err_interruptible:
	dev_priv->mm.interruptible = true;
2023
	return ret;
2024 2025
}

2026 2027 2028 2029 2030 2031
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

2032 2033
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
2034 2035 2036 2037
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
2038
{
2039 2040
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
2041

2042 2043
		tile_rows = *y / 8;
		*y %= 8;
2044

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
2057 2058
}

2059 2060
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
2061 2062 2063 2064 2065
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2066
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2067
	int plane = intel_crtc->plane;
2068
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2069
	u32 dspcntr;
2070
	u32 reg;
J
Jesse Barnes 已提交
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2084 2085
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2086 2087
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2088 2089
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2090 2091
		dspcntr |= DISPPLANE_8BPP;
		break;
2092 2093 2094
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2095
		break;
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2114 2115
		break;
	default:
2116
		BUG();
J
Jesse Barnes 已提交
2117
	}
2118

2119
	if (INTEL_INFO(dev)->gen >= 4) {
2120
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2121 2122 2123 2124 2125
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2126
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2127

2128
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2129

2130 2131
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2132 2133 2134
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2135 2136
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2137
		intel_crtc->dspaddr_offset = linear_offset;
2138
	}
2139 2140 2141

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2142
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2143
	if (INTEL_INFO(dev)->gen >= 4) {
2144 2145
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
2146
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2147
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2148
	} else
2149
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2150
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2151

2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2164
	unsigned long linear_offset;
2165 2166 2167 2168 2169 2170
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2171
	case 2:
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2185 2186
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2187 2188
		dspcntr |= DISPPLANE_8BPP;
		break;
2189 2190
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2191
		break;
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2207 2208
		break;
	default:
2209
		BUG();
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2222
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2223
	intel_crtc->dspaddr_offset =
2224 2225 2226
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2227
	linear_offset -= intel_crtc->dspaddr_offset;
2228

2229 2230
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2231
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2232 2233
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2234 2235 2236 2237 2238 2239
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2253 2254
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2255
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2256

2257
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2258 2259
}

2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2348
static int
2349
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2350
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2351 2352
{
	struct drm_device *dev = crtc->dev;
2353
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2354
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2355
	struct drm_framebuffer *old_fb;
2356
	int ret;
J
Jesse Barnes 已提交
2357 2358

	/* no fb bound */
2359
	if (!fb) {
2360
		DRM_ERROR("No FB bound\n");
2361 2362 2363
		return 0;
	}

2364
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2365 2366
		DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
				intel_crtc->plane,
2367
				INTEL_INFO(dev)->num_pipes);
2368
		return -EINVAL;
J
Jesse Barnes 已提交
2369 2370
	}

2371
	mutex_lock(&dev->struct_mutex);
2372
	ret = intel_pin_and_fence_fb_obj(dev,
2373
					 to_intel_framebuffer(fb)->obj,
2374
					 NULL);
2375 2376
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2377
		DRM_ERROR("pin & fence failed\n");
2378 2379
		return ret;
	}
J
Jesse Barnes 已提交
2380

2381
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2382
	if (ret) {
2383
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2384
		mutex_unlock(&dev->struct_mutex);
2385
		DRM_ERROR("failed to update base address\n");
2386
		return ret;
J
Jesse Barnes 已提交
2387
	}
2388

2389 2390
	old_fb = crtc->fb;
	crtc->fb = fb;
2391 2392
	crtc->x = x;
	crtc->y = y;
2393

2394 2395
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2396
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2397
	}
2398

2399
	intel_update_fbc(dev);
2400
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2401

2402
	intel_crtc_update_sarea_pos(crtc, x, y);
2403 2404

	return 0;
J
Jesse Barnes 已提交
2405 2406
}

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2418
	if (IS_IVYBRIDGE(dev)) {
2419 2420
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2421 2422 2423
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2424
	}
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2441 2442 2443 2444 2445

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2446 2447
}

2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

	/* When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. XXX: This misses the case where a pipe is not using
	 * any pch resources and so doesn't need any fdi lanes. */
	if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2471 2472 2473 2474 2475 2476 2477
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2478
	int plane = intel_crtc->plane;
2479
	u32 reg, temp, tries;
2480

2481 2482 2483 2484
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2485 2486
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2487 2488
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2489 2490
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2491 2492
	I915_WRITE(reg, temp);
	I915_READ(reg);
2493 2494
	udelay(150);

2495
	/* enable CPU FDI TX and PCH FDI RX */
2496 2497
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2498 2499
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2500 2501
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2502
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2503

2504 2505
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2506 2507
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2508 2509 2510
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2511 2512
	udelay(150);

2513
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2514 2515 2516
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2517

2518
	reg = FDI_RX_IIR(pipe);
2519
	for (tries = 0; tries < 5; tries++) {
2520
		temp = I915_READ(reg);
2521 2522 2523 2524
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2525
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2526 2527 2528
			break;
		}
	}
2529
	if (tries == 5)
2530
		DRM_ERROR("FDI train 1 fail!\n");
2531 2532

	/* Train 2 */
2533 2534
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2535 2536
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2537
	I915_WRITE(reg, temp);
2538

2539 2540
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2541 2542
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2543
	I915_WRITE(reg, temp);
2544

2545 2546
	POSTING_READ(reg);
	udelay(150);
2547

2548
	reg = FDI_RX_IIR(pipe);
2549
	for (tries = 0; tries < 5; tries++) {
2550
		temp = I915_READ(reg);
2551 2552 2553
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2554
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2555 2556 2557 2558
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2559
	if (tries == 5)
2560
		DRM_ERROR("FDI train 2 fail!\n");
2561 2562

	DRM_DEBUG_KMS("FDI train done\n");
2563

2564 2565
}

2566
static const int snb_b_fdi_train_param[] = {
2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2580
	u32 reg, temp, i, retry;
2581

2582 2583
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2584 2585
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2586 2587
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2588 2589 2590
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2591 2592
	udelay(150);

2593
	/* enable CPU FDI TX and PCH FDI RX */
2594 2595
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2596 2597
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2598 2599 2600 2601 2602
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2603
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2604

2605 2606 2607
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2608 2609
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2610 2611 2612 2613 2614 2615 2616
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2617 2618 2619
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2620 2621
	udelay(150);

2622
	for (i = 0; i < 4; i++) {
2623 2624
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2625 2626
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2627 2628 2629
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2630 2631
		udelay(500);

2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2642
		}
2643 2644
		if (retry < 5)
			break;
2645 2646
	}
	if (i == 4)
2647
		DRM_ERROR("FDI train 1 fail!\n");
2648 2649

	/* Train 2 */
2650 2651
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2652 2653 2654 2655 2656 2657 2658
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2659
	I915_WRITE(reg, temp);
2660

2661 2662
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2663 2664 2665 2666 2667 2668 2669
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2670 2671 2672
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2673 2674
	udelay(150);

2675
	for (i = 0; i < 4; i++) {
2676 2677
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2678 2679
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2680 2681 2682
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2683 2684
		udelay(500);

2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2695
		}
2696 2697
		if (retry < 5)
			break;
2698 2699
	}
	if (i == 4)
2700
		DRM_ERROR("FDI train 2 fail!\n");
2701 2702 2703 2704

	DRM_DEBUG_KMS("FDI train done.\n");
}

2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2725 2726 2727
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2728 2729 2730 2731 2732 2733 2734 2735 2736
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2737
	temp |= FDI_COMPOSITE_SYNC;
2738 2739
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2740 2741 2742
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2743 2744 2745 2746 2747
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2748
	temp |= FDI_COMPOSITE_SYNC;
2749 2750 2751 2752 2753
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2754
	for (i = 0; i < 4; i++) {
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2771
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2796
	for (i = 0; i < 4; i++) {
2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2812
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2813 2814 2815 2816 2817 2818 2819 2820 2821
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2822
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2823
{
2824
	struct drm_device *dev = intel_crtc->base.dev;
2825 2826
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2827
	u32 reg, temp;
J
Jesse Barnes 已提交
2828

2829

2830
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2831 2832 2833
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2834
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2835
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2836 2837 2838
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2839 2840 2841
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2842 2843 2844 2845
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2846 2847
	udelay(200);

2848 2849 2850 2851 2852
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2853

2854 2855
		POSTING_READ(reg);
		udelay(100);
2856
	}
2857 2858
}

2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2905
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2906 2907 2908 2909 2910 2911
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2912 2913 2914
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2934
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2935 2936 2937 2938 2939 2940
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2941 2942 2943 2944
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2945
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2946 2947 2948
	unsigned long flags;
	bool pending;

2949 2950
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2951 2952 2953 2954 2955 2956 2957 2958 2959
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2960 2961
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2962
	struct drm_device *dev = crtc->dev;
2963
	struct drm_i915_private *dev_priv = dev->dev_private;
2964 2965 2966 2967

	if (crtc->fb == NULL)
		return;

2968 2969
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2970 2971 2972
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2973 2974 2975
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2976 2977
}

2978 2979 2980 2981 2982
static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
{
	return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
}

2983 2984 2985 2986 2987 2988 2989 2990
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2991 2992
	mutex_lock(&dev_priv->dpio_lock);

2993 2994 2995 2996 2997 2998 2999
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
3000 3001 3002
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
3043
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3044 3045 3046 3047 3048 3049
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3050
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3051 3052

	/* Program SSCAUXDIV */
3053
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3054 3055
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3056
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3057 3058

	/* Enable modulator and associated divider */
3059
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3060
	temp &= ~SBI_SSCCTL_DISABLE;
3061
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3062 3063 3064 3065 3066

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3067 3068

	mutex_unlock(&dev_priv->dpio_lock);
3069 3070
}

3071 3072 3073 3074 3075 3076 3077 3078 3079
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3080 3081 3082 3083 3084
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3085
	u32 reg, temp;
3086

3087 3088
	assert_transcoder_disabled(dev_priv, pipe);

3089 3090 3091 3092 3093
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3094
	/* For PCH output, training FDI link */
3095
	dev_priv->display.fdi_link_train(crtc);
3096

3097 3098 3099 3100 3101 3102 3103
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
	 * unconditionally resets the pll - we need that to have the right LVDS
	 * enable sequence. */
3104
	ironlake_enable_pch_pll(intel_crtc);
3105

3106
	if (HAS_PCH_CPT(dev)) {
3107
		u32 sel;
3108

3109
		temp = I915_READ(PCH_DPLL_SEL);
3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
3124
		}
3125 3126 3127 3128
		if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
			temp |= sel;
		else
			temp &= ~sel;
3129 3130
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3131

3132 3133
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3134 3135 3136
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
3137

3138 3139 3140
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
3141
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
3142

3143
	intel_fdi_normal_train(crtc);
3144

3145 3146
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3147 3148
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3149
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3150 3151 3152
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3153 3154
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3155 3156
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3157
		temp |= bpc << 9; /* same format but at 11:9 */
3158 3159

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3160
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3161
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3162
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3163 3164 3165

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3166
			temp |= TRANS_DP_PORT_SEL_B;
3167 3168
			break;
		case PCH_DP_C:
3169
			temp |= TRANS_DP_PORT_SEL_C;
3170 3171
			break;
		case PCH_DP_D:
3172
			temp |= TRANS_DP_PORT_SEL_D;
3173 3174
			break;
		default:
3175
			BUG();
3176
		}
3177

3178
		I915_WRITE(reg, temp);
3179
	}
3180

3181
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3182 3183
}

P
Paulo Zanoni 已提交
3184 3185 3186 3187 3188
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3189
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
P
Paulo Zanoni 已提交
3190

3191
	assert_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3192

3193
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3194

3195
	/* Set transcoder timing. */
3196 3197 3198
	I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(_TRANS_HSYNC_A,  I915_READ(HSYNC(cpu_transcoder)));
P
Paulo Zanoni 已提交
3199

3200 3201 3202 3203
	I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(_TRANS_VSYNC_A,  I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
P
Paulo Zanoni 已提交
3204

3205
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3206 3207
}

3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236
static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
{
	struct intel_pch_pll *pll = intel_crtc->pch_pll;

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

	--pll->refcount;
	intel_crtc->pch_pll = NULL;
}

static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
{
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll;
	int i;

	pll = intel_crtc->pch_pll;
	if (pll) {
		DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);
		goto prepare;
	}

3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
		i = intel_crtc->pipe;
		pll = &dev_priv->pch_plls[i];

		DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);

		goto found;
	}

3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
				      intel_crtc->base.base.id,
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
				      intel_crtc->base.base.id, pll->pll_reg);
			goto found;
		}
	}

	return NULL;

found:
	intel_crtc->pch_pll = pll;
	pll->refcount++;
	DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
prepare: /* separate function? */
	DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);

3284 3285
	/* Wait for the clocks to stabilize before rewriting the regs */
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3286 3287
	POSTING_READ(pll->pll_reg);
	udelay(150);
3288 3289 3290

	I915_WRITE(pll->fp0_reg, fp);
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3291 3292 3293 3294
	pll->on = false;
	return pll;
}

3295 3296 3297
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3298
	int dslreg = PIPEDSL(pipe);
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
			DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
	}
}

3309 3310 3311 3312 3313
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3314
	struct intel_encoder *encoder;
3315 3316 3317 3318
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;

3319 3320
	WARN_ON(!crtc->enabled);

3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}


3334
	if (intel_crtc->config.has_pch_encoder) {
3335 3336 3337
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3338
		ironlake_fdi_pll_enable(intel_crtc);
3339 3340 3341 3342
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3343

3344 3345 3346
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3347 3348 3349

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
3350 3351
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3352 3353 3354 3355
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3356 3357 3358 3359 3360
		if (IS_IVYBRIDGE(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3361 3362
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3363 3364
	}

3365 3366 3367 3368 3369 3370
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3371 3372
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3373 3374
	intel_enable_plane(dev_priv, plane, pipe);

3375
	if (intel_crtc->config.has_pch_encoder)
3376
		ironlake_pch_enable(crtc);
3377

3378
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3379
	intel_update_fbc(dev);
3380 3381
	mutex_unlock(&dev->struct_mutex);

3382
	intel_crtc_update_cursor(crtc, true);
3383

3384 3385
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3386 3387 3388

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3399 3400
}

3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

3418
	if (intel_crtc->config.has_pch_encoder)
3419
		dev_priv->display.fdi_link_train(crtc);
3420 3421 3422 3423 3424

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3425
	intel_ddi_enable_pipe_clock(intel_crtc);
3426

3427
	/* Enable panel fitting for eDP */
3428 3429
	if (dev_priv->pch_pf_size &&
	    intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3430 3431 3432 3433
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3434 3435
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
					 PF_PIPE_SEL_IVB(pipe));
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
	}

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3446
	intel_ddi_set_pipe_settings(crtc);
3447
	intel_ddi_enable_transcoder_func(crtc);
3448

3449 3450
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3451 3452
	intel_enable_plane(dev_priv, plane, pipe);

3453
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3454
		lpt_pch_enable(crtc);
3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	intel_crtc_update_cursor(crtc, true);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3476 3477 3478 3479 3480
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3481
	struct intel_encoder *encoder;
3482 3483
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3484
	u32 reg, temp;
3485

3486

3487 3488 3489
	if (!intel_crtc->active)
		return;

3490 3491 3492
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3493
	intel_crtc_wait_for_pending_flips(crtc);
3494
	drm_vblank_off(dev, pipe);
3495
	intel_crtc_update_cursor(crtc, false);
3496

3497
	intel_disable_plane(dev_priv, plane, pipe);
3498

3499 3500
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3501

3502
	intel_disable_pipe(dev_priv, pipe);
3503

3504
	/* Disable PF */
3505 3506
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
3507

3508 3509 3510
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3511

3512
	ironlake_fdi_disable(crtc);
3513

3514
	ironlake_disable_pch_transcoder(dev_priv, pipe);
3515

3516 3517
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3518 3519 3520
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3521
		temp |= TRANS_DP_PORT_SEL_NONE;
3522
		I915_WRITE(reg, temp);
3523 3524 3525

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3526 3527
		switch (pipe) {
		case 0:
3528
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3529 3530
			break;
		case 1:
3531
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3532 3533
			break;
		case 2:
3534
			/* C shares PLL A or B */
3535
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3536 3537 3538 3539
			break;
		default:
			BUG(); /* wtf */
		}
3540 3541
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3542

3543
	/* disable PCH DPLL */
3544
	intel_disable_pch_pll(intel_crtc);
3545

3546
	ironlake_fdi_pll_disable(intel_crtc);
3547

3548
	intel_crtc->active = false;
3549
	intel_update_watermarks(dev);
3550 3551

	mutex_lock(&dev->struct_mutex);
3552
	intel_update_fbc(dev);
3553
	mutex_unlock(&dev->struct_mutex);
3554
}
3555

3556
static void haswell_crtc_disable(struct drm_crtc *crtc)
3557
{
3558 3559
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3560
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3561 3562 3563
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3564
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
3565
	bool is_pch_port;
3566

3567 3568 3569
	if (!intel_crtc->active)
		return;

3570 3571
	is_pch_port = haswell_crtc_driving_pch(crtc);

3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
	intel_crtc_update_cursor(crtc, false);

	intel_disable_plane(dev_priv, plane, pipe);

	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);

	intel_disable_pipe(dev_priv, pipe);

3586
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3587 3588 3589 3590 3591

	/* Disable PF */
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);

3592
	intel_ddi_disable_pipe_clock(intel_crtc);
3593 3594 3595 3596 3597

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3598
	if (is_pch_port) {
3599
		lpt_disable_pch_transcoder(dev_priv);
3600
		intel_ddi_fdi_disable(crtc);
3601
	}
3602 3603 3604 3605 3606 3607 3608 3609 3610

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3611 3612 3613 3614 3615 3616
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	intel_put_pch_pll(intel_crtc);
}

3617 3618
static void haswell_crtc_off(struct drm_crtc *crtc)
{
P
Paulo Zanoni 已提交
3619 3620 3621 3622
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Stop saying we're using TRANSCODER_EDP because some other CRTC might
	 * start using it. */
D
Daniel Vetter 已提交
3623
	intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
P
Paulo Zanoni 已提交
3624

3625 3626 3627
	intel_ddi_put_crtc_pll(crtc);
}

3628 3629 3630
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3631
		struct drm_device *dev = intel_crtc->base.dev;
3632
		struct drm_i915_private *dev_priv = dev->dev_private;
3633

3634
		mutex_lock(&dev->struct_mutex);
3635 3636 3637
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3638
		mutex_unlock(&dev->struct_mutex);
3639 3640
	}

3641 3642 3643
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3644 3645
}

3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3670
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3671 3672 3673 3674
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3675
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3676
	int pipe = intel_crtc->pipe;
3677
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3678

3679 3680
	WARN_ON(!crtc->enabled);

3681 3682 3683 3684
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3685 3686
	intel_update_watermarks(dev);

3687
	intel_enable_pll(dev_priv, pipe);
3688 3689 3690 3691 3692

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3693
	intel_enable_pipe(dev_priv, pipe, false);
3694
	intel_enable_plane(dev_priv, plane, pipe);
3695 3696
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
J
Jesse Barnes 已提交
3697

3698
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3699
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3700

3701 3702
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3703
	intel_crtc_update_cursor(crtc, true);
3704

3705 3706
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3707
}
J
Jesse Barnes 已提交
3708

3709 3710 3711 3712 3713
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3714
	struct intel_encoder *encoder;
3715 3716
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3717
	u32 pctl;
3718

3719

3720 3721 3722
	if (!intel_crtc->active)
		return;

3723 3724 3725
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3726
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3727 3728
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3729
	intel_crtc_dpms_overlay(intel_crtc, false);
3730
	intel_crtc_update_cursor(crtc, false);
3731

3732 3733
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3734

3735 3736
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3737 3738 3739 3740 3741 3742 3743

	/* Disable pannel fitter if it is on this pipe. */
	pctl = I915_READ(PFIT_CONTROL);
	if ((pctl & PFIT_ENABLE) &&
	    ((pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT) == pipe)
		I915_WRITE(PFIT_CONTROL, 0);

3744
	intel_disable_pll(dev_priv, pipe);
3745

3746
	intel_crtc->active = false;
3747 3748
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3749 3750
}

3751 3752 3753 3754
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3755 3756
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3757 3758 3759 3760 3761
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3780
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3781 3782 3783 3784
		break;
	}
}

3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3806 3807 3808
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3809
	struct drm_connector *connector;
3810
	struct drm_i915_private *dev_priv = dev->dev_private;
3811
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3812

3813 3814 3815
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

3816
	intel_crtc->eld_vld = false;
3817 3818
	dev_priv->display.crtc_disable(crtc);
	intel_crtc_update_sarea(crtc, false);
3819 3820
	dev_priv->display.off(crtc);

3821 3822
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3823 3824 3825

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3826
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3827
		mutex_unlock(&dev->struct_mutex);
3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3841 3842 3843
	}
}

3844
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3845
{
3846 3847 3848 3849 3850 3851
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3852 3853
}

C
Chris Wilson 已提交
3854
void intel_encoder_destroy(struct drm_encoder *encoder)
3855
{
3856
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3857 3858 3859

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3860 3861
}

3862 3863 3864 3865
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3866
{
3867 3868 3869
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3870
		intel_crtc_update_dpms(encoder->base.crtc);
3871 3872 3873
	} else {
		encoder->connectors_active = false;

3874
		intel_crtc_update_dpms(encoder->base.crtc);
3875
	}
J
Jesse Barnes 已提交
3876 3877
}

3878 3879
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3880
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3881
{
3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3911 3912
}

3913 3914 3915
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3916
{
3917
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3918

3919 3920 3921
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3922

3923 3924 3925 3926 3927 3928 3929 3930 3931
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3932
		WARN_ON(encoder->connectors_active != false);
3933

3934
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3935 3936
}

3937 3938 3939 3940
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3941
{
3942
	enum pipe pipe = 0;
3943
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3944

3945
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3946 3947
}

3948 3949
static bool intel_crtc_compute_config(struct drm_crtc *crtc,
				      struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
3950
{
3951
	struct drm_device *dev = crtc->dev;
3952
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
3953

3954
	if (HAS_PCH_SPLIT(dev)) {
3955
		/* FDI link clock is fixed at 2.7G */
3956 3957
		if (pipe_config->requested_mode.clock * 3
		    > IRONLAKE_FDI_FREQ * 4)
J
Jesse Barnes 已提交
3958
			return false;
3959
	}
3960

3961 3962 3963
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
3964
	if (!pipe_config->timings_set)
3965
		drm_mode_set_crtcinfo(adjusted_mode, 0);
3966

3967 3968 3969 3970 3971 3972 3973
	/* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
	 * with a hsync front porch of 0.
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
		return false;

J
Jesse Barnes 已提交
3974 3975 3976
	return true;
}

J
Jesse Barnes 已提交
3977 3978 3979 3980 3981
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

3982 3983 3984 3985
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3986

3987
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
3988
{
3989 3990
	return 333000;
}
J
Jesse Barnes 已提交
3991

3992 3993 3994 3995
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
3996

3997 3998 3999
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4000

4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4012
		}
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4034
		return 133000;
4035
	}
J
Jesse Barnes 已提交
4036

4037 4038 4039
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4040

4041 4042 4043
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4044 4045
}

4046
static void
4047
intel_reduce_ratio(uint32_t *num, uint32_t *den)
4048 4049 4050 4051 4052 4053 4054
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

4055 4056 4057 4058
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4059
{
4060
	m_n->tu = 64;
4061 4062
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
4063
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4064 4065
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
4066
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
4067 4068
}

4069 4070
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4071 4072 4073
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
4074
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4075 4076
}

4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4099 4100 4101 4102 4103 4104
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4105 4106 4107
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock)
{
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (adjusted_mode->clock >= 100000
	    && adjusted_mode->clock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (adjusted_mode->clock >= 140500
		   && adjusted_mode->clock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
}

4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176
static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
				     intel_clock_t *clock,
				     intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

	intel_crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
		intel_crtc->lowfreq_avail = true;
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4177 4178
static void vlv_update_pll(struct drm_crtc *crtc,
			   intel_clock_t *clock, intel_clock_t *reduced_clock,
4179
			   int num_connectors)
4180 4181 4182 4183
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4184 4185 4186
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
4187 4188 4189
	int pipe = intel_crtc->pipe;
	u32 dpll, mdiv, pdiv;
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4190 4191
	bool is_sdvo;
	u32 temp;
4192

4193 4194
	mutex_lock(&dev_priv->dpio_lock);

4195 4196
	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4197

4198 4199 4200 4201 4202 4203 4204
	dpll = DPLL_VGA_MODE_DIS;
	dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
	dpll |= DPLL_REFA_CLK_ENABLE_VLV;
	dpll |= DPLL_INTEGRATED_CLOCK_VLV;

	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
4205 4206 4207 4208 4209 4210 4211

	bestn = clock->n;
	bestm1 = clock->m1;
	bestm2 = clock->m2;
	bestp1 = clock->p1;
	bestp2 = clock->p2;

4212 4213 4214 4215
	/*
	 * In Valleyview PLL and program lane counter registers are exposed
	 * through DPIO interface
	 */
4216 4217 4218 4219 4220 4221 4222 4223 4224 4225
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_POST_DIV_SHIFT);
	mdiv |= (1 << DPIO_K_SHIFT);
	mdiv |= DPIO_ENABLE_CALIBRATION;
	intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);

	intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);

4226
	pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
4227
		(3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4228 4229
		(7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
		(5 << DPIO_CLK_BIAS_CTL_SHIFT);
4230 4231
	intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);

4232
	intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
4233 4234 4235 4236 4237 4238 4239

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

4240 4241 4242 4243 4244 4245 4246 4247 4248 4249
	intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);
4250

4251 4252
	temp = 0;
	if (is_sdvo) {
4253 4254 4255 4256 4257
		temp = 0;
		if (intel_crtc->config.pixel_multiplier > 1) {
			temp = (intel_crtc->config.pixel_multiplier - 1)
				<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
		}
4258
	}
4259 4260
	I915_WRITE(DPLL_MD(pipe), temp);
	POSTING_READ(DPLL_MD(pipe));
4261

4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277
	/* Now program lane control registers */
	if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
			|| intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
	{
		temp = 0x1000C4;
		if(pipe == 1)
			temp |= (1 << 21);
		intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
	}
	if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
	{
		temp = 0x1000C4;
		if(pipe == 1)
			temp |= (1 << 21);
		intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
	}
4278 4279

	mutex_unlock(&dev_priv->dpio_lock);
4280 4281
}

4282 4283 4284 4285 4286 4287 4288
static void i9xx_update_pll(struct drm_crtc *crtc,
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4289 4290 4291
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
4292
	struct intel_encoder *encoder;
4293 4294 4295 4296
	int pipe = intel_crtc->pipe;
	u32 dpll;
	bool is_sdvo;

4297 4298
	i9xx_update_pll_dividers(crtc, clock, reduced_clock);

4299 4300 4301 4302 4303 4304 4305 4306 4307
	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4308

4309
	if (is_sdvo) {
4310 4311 4312 4313
		if ((intel_crtc->config.pixel_multiplier > 1) &&
		    (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
			dpll |= (intel_crtc->config.pixel_multiplier - 1)
				<< SDVO_MULTIPLIER_SHIFT_HIRES;
4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
		}
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

	if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4362 4363 4364
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		u32 temp = 0;
		if (is_sdvo) {
4378 4379 4380 4381 4382
			temp = 0;
			if (intel_crtc->config.pixel_multiplier > 1) {
				temp = (intel_crtc->config.pixel_multiplier - 1)
					<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
			}
4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396
		}
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

static void i8xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *adjusted_mode,
4397
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
4398 4399 4400 4401 4402
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4403
	struct intel_encoder *encoder;
4404 4405 4406
	int pipe = intel_crtc->pipe;
	u32 dpll;

4407 4408
	i9xx_update_pll_dividers(crtc, clock, reduced_clock);

4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4422
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4423 4424 4425 4426 4427 4428 4429 4430 4431 4432
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4433 4434 4435
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4436

4437 4438 4439 4440 4441 4442
	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

4443 4444 4445 4446 4447 4448 4449 4450
	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4451 4452 4453 4454 4455 4456 4457
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
				   struct drm_display_mode *mode,
				   struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4458
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471
	uint32_t vsyncshift;

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4472
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4473

4474
	I915_WRITE(HTOTAL(cpu_transcoder),
4475 4476
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4477
	I915_WRITE(HBLANK(cpu_transcoder),
4478 4479
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4480
	I915_WRITE(HSYNC(cpu_transcoder),
4481 4482 4483
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4484
	I915_WRITE(VTOTAL(cpu_transcoder),
4485 4486
		   (adjusted_mode->crtc_vdisplay - 1) |
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4487
	I915_WRITE(VBLANK(cpu_transcoder),
4488 4489
		   (adjusted_mode->crtc_vblank_start - 1) |
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4490
	I915_WRITE(VSYNC(cpu_transcoder),
4491 4492 4493
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4494 4495 4496 4497 4498 4499 4500 4501
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4502 4503 4504 4505 4506 4507 4508
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4509 4510
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
4511
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4512 4513 4514 4515
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4516 4517 4518
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
J
Jesse Barnes 已提交
4519
	int pipe = intel_crtc->pipe;
4520
	int plane = intel_crtc->plane;
4521
	int refclk, num_connectors = 0;
4522
	intel_clock_t clock, reduced_clock;
4523
	u32 dspcntr, pipeconf;
4524 4525
	bool ok, has_reduced_clock = false, is_sdvo = false;
	bool is_lvds = false, is_tv = false, is_dp = false;
4526
	struct intel_encoder *encoder;
4527
	const intel_limit_t *limit;
4528
	int ret;
J
Jesse Barnes 已提交
4529

4530
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4531
		switch (encoder->type) {
J
Jesse Barnes 已提交
4532 4533 4534 4535
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4536
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4537
			is_sdvo = true;
4538
			if (encoder->needs_tv_clock)
4539
				is_tv = true;
J
Jesse Barnes 已提交
4540 4541 4542 4543
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
4544 4545 4546
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
4547
		}
4548

4549
		num_connectors++;
J
Jesse Barnes 已提交
4550 4551
	}

4552
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4553

4554 4555 4556 4557 4558
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4559
	limit = intel_limit(crtc, refclk);
4560 4561
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4562 4563
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4564
		return -EINVAL;
J
Jesse Barnes 已提交
4565 4566
	}

4567
	/* Ensure that the cursor is valid for the new mode before changing... */
4568
	intel_crtc_update_cursor(crtc, true);
4569

4570
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4571 4572 4573 4574 4575 4576
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4577
		has_reduced_clock = limit->find_pll(limit, crtc,
4578 4579
						    dev_priv->lvds_downclock,
						    refclk,
4580
						    &clock,
4581
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4582 4583
	}

4584 4585
	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Z
Zhenyu Wang 已提交
4586

4587
	if (IS_GEN2(dev))
4588 4589 4590
		i8xx_update_pll(crtc, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4591
	else if (IS_VALLEYVIEW(dev))
4592
		vlv_update_pll(crtc, &clock,
4593 4594
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
4595
	else
4596
		i9xx_update_pll(crtc, &clock,
4597 4598
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
4599 4600

	/* setup pipeconf */
4601
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4602 4603 4604 4605

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4606 4607 4608 4609 4610 4611
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4612

4613
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
4614 4615 4616 4617 4618 4619
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
4620 4621
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4622
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4623
		else
4624
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4625 4626
	}

4627
	/* default to 8bpc */
4628
	pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
4629
	if (is_dp) {
4630
		if (intel_crtc->config.dither) {
4631
			pipeconf |= PIPECONF_6BPC |
4632 4633 4634 4635 4636
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

4637
	if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4638
		if (intel_crtc->config.dither) {
4639
			pipeconf |= PIPECONF_6BPC |
4640 4641 4642 4643 4644
					PIPECONF_ENABLE |
					I965_PIPECONF_ACTIVE;
		}
	}

4645
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
4646 4647
	drm_mode_debug_printmodeline(mode);

4648 4649
	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
4650
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4651
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4652
		} else {
4653
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4654 4655 4656 4657
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

4658
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
4659
	if (!IS_GEN2(dev) &&
4660
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4661
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4662
	else
4663
		pipeconf |= PIPECONF_PROGRESSIVE;
4664

4665
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
4666 4667 4668

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4669
	 */
4670 4671 4672 4673
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4674

4675 4676
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
4677
	intel_enable_pipe(dev_priv, pipe, false);
4678 4679 4680 4681 4682 4683

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4684
	ret = intel_pipe_set_base(crtc, x, y, fb);
4685 4686 4687 4688 4689 4690

	intel_update_watermarks(dev);

	return ret;
}

P
Paulo Zanoni 已提交
4691
static void ironlake_init_pch_refclk(struct drm_device *dev)
4692 4693 4694 4695 4696 4697
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	u32 temp;
	bool has_lvds = false;
4698 4699 4700
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
4701 4702
	bool has_ck505 = false;
	bool can_ssc = false;
4703 4704

	/* We need to take the global config into account */
4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
4719 4720 4721
		}
	}

4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
4733 4734 4735 4736 4737 4738 4739 4740 4741 4742

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;

4743 4744 4745 4746
	if (has_ck505)
		temp |= DREF_NONSPREAD_CK505_ENABLE;
	else
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4747

4748 4749 4750
	if (has_panel) {
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
4751

4752
		/* SSC must be turned on before enabling the CPU output  */
4753
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4754
			DRM_DEBUG_KMS("Using SSC on panel\n");
4755
			temp |= DREF_SSC1_ENABLE;
4756 4757
		} else
			temp &= ~DREF_SSC1_ENABLE;
4758 4759 4760 4761 4762 4763

		/* Get SSC going before enabling the outputs */
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

4764 4765 4766
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
4767
		if (has_cpu_edp) {
4768
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4769
				DRM_DEBUG_KMS("Using SSC on eDP\n");
4770
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4771
			}
4772 4773
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798
		} else
			temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Turn off CPU output */
		temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_DISABLE;

		/* Turn off SSC1 */
		temp &= ~ DREF_SSC1_ENABLE;

4799 4800 4801 4802 4803 4804
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
}

P
Paulo Zanoni 已提交
4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825
/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;
	bool is_sdv = false;
	u32 tmp;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

	if (!has_vga)
		return;

4826 4827
	mutex_lock(&dev_priv->dpio_lock);

P
Paulo Zanoni 已提交
4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969
	/* XXX: Rip out SDV support once Haswell ships for real. */
	if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
		is_sdv = true;

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	if (!is_sdv) {
		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
				       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
			DRM_ERROR("FDI mPHY reset assert timeout\n");

		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				        FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
				       100))
			DRM_ERROR("FDI mPHY reset de-assert timeout\n");
	}

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
		tmp &= ~(0x3 << 6);
		tmp |= (1 << 6) | (1 << 0);
		intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
	}

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
		tmp |= 0x7FFF;
		intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
	}

	/* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
	tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
	tmp |= SBI_DBUFF0_ENABLE;
	intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
4970 4971

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984
}

/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

4985 4986 4987 4988 4989 4990 4991 4992 4993
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

4994
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

5015
static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5016
				  struct drm_display_mode *adjusted_mode,
5017
				  bool dither)
J
Jesse Barnes 已提交
5018
{
5019
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5020 5021
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5022 5023 5024 5025
	uint32_t val;

	val = I915_READ(PIPECONF(pipe));

5026
	val &= ~PIPECONF_BPC_MASK;
5027
	switch (intel_crtc->config.pipe_bpp) {
5028
	case 18:
5029
		val |= PIPECONF_6BPC;
5030 5031
		break;
	case 24:
5032
		val |= PIPECONF_8BPC;
5033 5034
		break;
	case 30:
5035
		val |= PIPECONF_10BPC;
5036 5037
		break;
	case 36:
5038
		val |= PIPECONF_12BPC;
5039 5040
		break;
	default:
5041 5042
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054
	}

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
	if (dither)
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5055
	if (intel_crtc->config.limited_color_range)
5056 5057 5058 5059
		val |= PIPECONF_COLOR_RANGE_SELECT;
	else
		val &= ~PIPECONF_COLOR_RANGE_SELECT;

5060 5061 5062 5063
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5064 5065 5066 5067 5068 5069 5070
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5071
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5086
	if (intel_crtc->config.limited_color_range)
5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5110
		if (intel_crtc->config.limited_color_range)
5111 5112 5113 5114 5115 5116 5117 5118 5119 5120
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5121
		if (intel_crtc->config.limited_color_range)
5122 5123 5124 5125 5126 5127
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

P
Paulo Zanoni 已提交
5128 5129 5130 5131 5132 5133
static void haswell_set_pipeconf(struct drm_crtc *crtc,
				 struct drm_display_mode *adjusted_mode,
				 bool dither)
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5134
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
P
Paulo Zanoni 已提交
5135 5136
	uint32_t val;

5137
	val = I915_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
	if (dither)
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK_HSW;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5149 5150
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5151 5152
}

5153 5154 5155 5156 5157 5158 5159 5160 5161 5162
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    struct drm_display_mode *adjusted_mode,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5163
	const intel_limit_t *limit;
5164
	bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
J
Jesse Barnes 已提交
5165

5166 5167
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5168 5169 5170 5171
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5172
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5173
			is_sdvo = true;
5174
			if (intel_encoder->needs_tv_clock)
5175
				is_tv = true;
J
Jesse Barnes 已提交
5176 5177 5178 5179 5180 5181 5182
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		}
	}

5183
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5184

5185 5186 5187 5188 5189
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5190
	limit = intel_limit(crtc, refclk);
5191 5192 5193 5194
	ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			      clock);
	if (!ret)
		return false;
5195

5196
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5197 5198 5199 5200 5201 5202
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5203 5204 5205 5206 5207
		*has_reduced_clock = limit->find_pll(limit, crtc,
						     dev_priv->lvds_downclock,
						     refclk,
						     clock,
						     reduced_clock);
5208
	}
5209 5210

	if (is_sdvo && is_tv)
5211 5212 5213 5214 5215
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);

	return true;
}

5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
		      intel_crtc->pipe, intel_crtc->fdi_lanes);
	if (intel_crtc->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
			      intel_crtc->pipe, intel_crtc->fdi_lanes);
		/* Clamp lanes to avoid programming the hw with bogus values. */
		intel_crtc->fdi_lanes = 4;

		return false;
	}

5252
	if (INTEL_INFO(dev)->num_pipes == 2)
5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297
		return true;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    intel_crtc->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
				      intel_crtc->pipe, intel_crtc->fdi_lanes);
			/* Clamp lanes to avoid programming the hw with bogus values. */
			intel_crtc->fdi_lanes = 2;

			return false;
		}

		if (intel_crtc->fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		return true;
	case PIPE_C:
		if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
			if (intel_crtc->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
					      intel_crtc->pipe, intel_crtc->fdi_lanes);
				/* Clamp lanes to avoid programming the hw with bogus values. */
				intel_crtc->fdi_lanes = 2;

				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}

		cpt_enable_fdi_bc_bifurcation(dev);

		return true;
	default:
		BUG();
	}
}

5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5309
static void ironlake_set_m_n(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5310 5311 5312 5313
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5314 5315 5316
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
5317
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
5318
	struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5319
	struct intel_link_m_n m_n = {0};
5320
	int target_clock, lane, link_bw;
5321
	bool is_dp = false, is_cpu_edp = false;
J
Jesse Barnes 已提交
5322

5323 5324
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
5325 5326 5327
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
5328
		case INTEL_OUTPUT_EDP:
5329
			is_dp = true;
5330
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5331
				is_cpu_edp = true;
5332
			edp_encoder = intel_encoder;
5333
			break;
J
Jesse Barnes 已提交
5334 5335
		}
	}
5336

5337
	/* FDI link */
5338 5339 5340
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
5341 5342
	if (is_cpu_edp) {
		intel_edp_link_config(edp_encoder, &lane, &link_bw);
5343 5344 5345 5346 5347 5348 5349 5350 5351 5352
	} else {
		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}
5353

5354 5355 5356 5357 5358 5359 5360 5361
	/* [e]DP over FDI requires target mode clock instead of link clock. */
	if (edp_encoder)
		target_clock = intel_edp_target_clock(edp_encoder, mode);
	else if (is_dp)
		target_clock = mode->clock;
	else
		target_clock = adjusted_mode->clock;

5362 5363
	if (!lane)
		lane = ironlake_get_lanes_required(target_clock, link_bw,
5364
						   intel_crtc->config.pipe_bpp);
5365

5366 5367
	intel_crtc->fdi_lanes = lane;

5368 5369
	if (intel_crtc->config.pixel_multiplier > 1)
		link_bw *= intel_crtc->config.pixel_multiplier;
5370 5371
	intel_link_compute_m_n(intel_crtc->config.pipe_bpp, lane, target_clock,
			       link_bw, &m_n);
5372

5373 5374 5375 5376
	I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
5377 5378
}

5379 5380
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
				      intel_clock_t *clock, u32 fp)
J
Jesse Barnes 已提交
5381
{
5382
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5383 5384
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5385 5386
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5387
	int factor, num_connectors = 0;
5388 5389
	bool is_lvds = false, is_sdvo = false, is_tv = false;
	bool is_dp = false, is_cpu_edp = false;
J
Jesse Barnes 已提交
5390

5391 5392
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5393 5394 5395 5396
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5397
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5398
			is_sdvo = true;
5399
			if (intel_encoder->needs_tv_clock)
5400
				is_tv = true;
J
Jesse Barnes 已提交
5401 5402 5403 5404
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
5405 5406 5407
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
5408
		case INTEL_OUTPUT_EDP:
5409
			is_dp = true;
5410
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5411
				is_cpu_edp = true;
5412
			break;
J
Jesse Barnes 已提交
5413
		}
5414

5415
		num_connectors++;
J
Jesse Barnes 已提交
5416 5417
	}

5418
	/* Enable autotuning of the PLL clock (if permissible) */
5419 5420 5421 5422
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
5423
		    intel_is_dual_link_lvds(dev))
5424 5425 5426
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
5427

5428
	if (clock->m < factor * clock->n)
5429
		fp |= FP_CB_TUNE;
5430

5431
	dpll = 0;
5432

5433 5434 5435 5436 5437
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
5438 5439 5440
		if (intel_crtc->config.pixel_multiplier > 1) {
			dpll |= (intel_crtc->config.pixel_multiplier - 1)
				<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
5441
		}
5442 5443
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
5444
	if (is_dp && !is_cpu_edp)
5445
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5446

5447
	/* compute bitmask from p1 value */
5448
	dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5449
	/* also FPA1 */
5450
	dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5451

5452
	switch (clock->p2) {
5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5465 5466
	}

5467 5468 5469
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
5470
		/* XXX: just matching BIOS for now */
5471
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
5472
		dpll |= 3;
5473
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5474
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5475 5476 5477
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5478 5479 5480 5481 5482 5483 5484 5485 5486 5487
	return dpll;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5488 5489 5490
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
5491 5492 5493 5494 5495
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
	u32 dpll, fp = 0, fp2 = 0;
5496 5497
	bool ok, has_reduced_clock = false;
	bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5498 5499
	struct intel_encoder *encoder;
	int ret;
5500
	bool dither, fdi_config_ok;
5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
		case INTEL_OUTPUT_EDP:
			is_dp = true;
5512
			if (!intel_encoder_is_pch_edp(&encoder->base))
5513 5514 5515 5516 5517
				is_cpu_edp = true;
			break;
		}

		num_connectors++;
5518
	}
J
Jesse Barnes 已提交
5519

5520 5521
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5522

5523 5524 5525 5526 5527
	ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
				     &has_reduced_clock, &reduced_clock);
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5528 5529
	}

5530 5531 5532 5533
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

	/* determine panel color depth */
5534
	dither = intel_crtc->config.dither;
5535 5536 5537 5538 5539 5540 5541 5542
	if (is_lvds && dev_priv->lvds_dither)
		dither = true;

	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;

5543
	dpll = ironlake_compute_dpll(intel_crtc, &clock, fp);
J
Jesse Barnes 已提交
5544

5545
	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
J
Jesse Barnes 已提交
5546 5547
	drm_mode_debug_printmodeline(mode);

5548 5549
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
	if (!is_cpu_edp) {
5550
		struct intel_pch_pll *pll;
5551

5552 5553 5554 5555
		pll = intel_get_pch_pll(intel_crtc, dpll, fp);
		if (pll == NULL) {
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
					 pipe);
5556 5557
			return -EINVAL;
		}
5558 5559
	} else
		intel_put_pch_pll(intel_crtc);
J
Jesse Barnes 已提交
5560

5561
	if (is_dp && !is_cpu_edp)
5562
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
J
Jesse Barnes 已提交
5563

5564 5565 5566
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
J
Jesse Barnes 已提交
5567

5568 5569
	if (intel_crtc->pch_pll) {
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5570

5571
		/* Wait for the clocks to stabilize. */
5572
		POSTING_READ(intel_crtc->pch_pll->pll_reg);
5573 5574
		udelay(150);

5575 5576 5577 5578 5579
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5580
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
J
Jesse Barnes 已提交
5581 5582
	}

5583
	intel_crtc->lowfreq_avail = false;
5584
	if (intel_crtc->pch_pll) {
5585
		if (is_lvds && has_reduced_clock && i915_powersave) {
5586
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5587 5588
			intel_crtc->lowfreq_avail = true;
		} else {
5589
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5590 5591 5592
		}
	}

5593
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5594

5595 5596
	/* Note, this also computes intel_crtc->fdi_lanes which is used below in
	 * ironlake_check_fdi_lanes. */
5597
	ironlake_set_m_n(crtc);
5598

5599
	fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
5600

5601
	ironlake_set_pipeconf(crtc, adjusted_mode, dither);
J
Jesse Barnes 已提交
5602

5603
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
5604

5605 5606
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5607
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5608

5609
	ret = intel_pipe_set_base(crtc, x, y, fb);
5610 5611 5612

	intel_update_watermarks(dev);

5613 5614
	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

5615
	return fdi_config_ok ? ret : -EINVAL;
J
Jesse Barnes 已提交
5616 5617
}

5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool enable = false;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (crtc->pipe != PIPE_A && crtc->base.enabled)
			enable = true;
		/* XXX: Should check for edp transcoder here, but thanks to init
		 * sequence that's not yet available. Just in case desktop eDP
		 * on PORT D is possible on haswell, too. */
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->connectors_active)
			enable = true;
	}

	/* Even the eDP panel fitter is outside the always-on well. */
	if (dev_priv->pch_pf_size)
		enable = true;

	intel_set_power_well(dev, enable);
}

P
Paulo Zanoni 已提交
5647 5648 5649 5650 5651 5652 5653
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5654 5655 5656
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
P
Paulo Zanoni 已提交
5657 5658 5659
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
5660
	bool is_dp = false, is_cpu_edp = false;
P
Paulo Zanoni 已提交
5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679
	struct intel_encoder *encoder;
	int ret;
	bool dither;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
		case INTEL_OUTPUT_EDP:
			is_dp = true;
			if (!intel_encoder_is_pch_edp(&encoder->base))
				is_cpu_edp = true;
			break;
		}

		num_connectors++;
	}

5680 5681 5682 5683 5684 5685 5686
	/* We are not sure yet this won't happen. */
	WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
	     INTEL_PCH_TYPE(dev));

	WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
	     num_connectors, pipe_name(pipe));

5687
	WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
5688 5689 5690 5691
		(PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));

	WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);

5692 5693 5694
	if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
		return -EINVAL;

P
Paulo Zanoni 已提交
5695 5696 5697 5698
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

	/* determine panel color depth */
5699
	dither = intel_crtc->config.dither;
P
Paulo Zanoni 已提交
5700 5701 5702 5703

	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
	drm_mode_debug_printmodeline(mode);

5704
	if (is_dp && !is_cpu_edp)
P
Paulo Zanoni 已提交
5705 5706 5707 5708 5709 5710
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	intel_crtc->lowfreq_avail = false;

	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);

5711
	if (!is_dp || is_cpu_edp)
5712
		ironlake_set_m_n(crtc);
P
Paulo Zanoni 已提交
5713

P
Paulo Zanoni 已提交
5714
	haswell_set_pipeconf(crtc, adjusted_mode, dither);
P
Paulo Zanoni 已提交
5715

5716
	intel_set_pipe_csc(crtc);
5717

P
Paulo Zanoni 已提交
5718
	/* Set up the display plane register */
5719
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
5720 5721 5722 5723 5724 5725 5726 5727
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

5728
	return ret;
J
Jesse Barnes 已提交
5729 5730
}

5731 5732
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
5733
			       struct drm_framebuffer *fb)
5734 5735 5736
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5737 5738
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
5739
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5740 5741 5742
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
5743
	int pipe = intel_crtc->pipe;
5744 5745
	int ret;

5746 5747 5748 5749 5750
	if (IS_HASWELL(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
		intel_crtc->cpu_transcoder = TRANSCODER_EDP;
	else
		intel_crtc->cpu_transcoder = pipe;

5751
	drm_vblank_pre_modeset(dev, pipe);
5752

5753 5754
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
5755
	drm_vblank_post_modeset(dev, pipe);
5756

5757 5758 5759 5760 5761 5762 5763 5764
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
5765 5766 5767 5768 5769 5770
		if (encoder->mode_set) {
			encoder->mode_set(encoder);
		} else {
			encoder_funcs = encoder->base.helper_private;
			encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
		}
5771 5772 5773
	}

	return 0;
J
Jesse Barnes 已提交
5774 5775
}

5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

5821 5822 5823 5824 5825 5826
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

5845 5846 5847 5848 5849 5850
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
5851
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5893
	intel_crtc->eld_vld = true;
5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

5932 5933 5934 5935 5936 5937 5938 5939 5940
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
5941
	int aud_config;
5942 5943
	int aud_cntl_st;
	int aud_cntrl_st2;
5944
	int pipe = to_intel_crtc(crtc)->pipe;
5945

5946
	if (HAS_PCH_IBX(connector->dev)) {
5947 5948 5949
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
5950
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
5951
	} else {
5952 5953 5954
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
5955
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
5956 5957
	}

5958
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5959 5960

	i = I915_READ(aud_cntl_st);
5961
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
5962 5963 5964
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
5965 5966 5967
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
5968 5969
	} else {
		DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
5970
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
5971 5972
	}

5973 5974 5975
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
5976 5977 5978
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
5979

5980 5981 5982 5983 5984 5985
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

5986 5987 5988 5989 5990 5991 5992 5993
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
5994
	i &= ~IBX_ELD_ADDRESS;
5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6031 6032 6033 6034 6035 6036
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6037
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
6038 6039 6040
	int i;

	/* The clocks have to be on to load the palette. */
6041
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6042 6043
		return;

6044
	/* use legacy palette for Ironlake */
6045
	if (HAS_PCH_SPLIT(dev))
6046
		palreg = LGC_PALETTE(intel_crtc->pipe);
6047

J
Jesse Barnes 已提交
6048 6049 6050 6051 6052 6053 6054 6055
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6067
	cntl = I915_READ(_CURACNTR);
6068 6069 6070 6071
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6072
		I915_WRITE(_CURABASE, base);
6073 6074 6075 6076 6077 6078 6079 6080

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6081
	I915_WRITE(_CURACNTR, cntl);
6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6095
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6096 6097 6098 6099 6100 6101 6102 6103
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6104
		I915_WRITE(CURCNTR(pipe), cntl);
6105 6106 6107 6108

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6109
	I915_WRITE(CURBASE(pipe), base);
6110 6111
}

J
Jesse Barnes 已提交
6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6129 6130
		if (IS_HASWELL(dev))
			cntl |= CURSOR_PIPE_CSC_ENABLE;
J
Jesse Barnes 已提交
6131 6132 6133 6134 6135 6136 6137 6138
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6139
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6140 6141
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6142 6143 6144 6145 6146 6147 6148
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6149
	u32 base, pos;
6150 6151 6152 6153
	bool visible;

	pos = 0;

6154
	if (on && crtc->enabled && crtc->fb) {
6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6183
	if (!visible && !intel_crtc->cursor_visible)
6184 6185
		return;

6186
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6187 6188 6189 6190 6191 6192 6193 6194 6195
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6196 6197
}

J
Jesse Barnes 已提交
6198
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6199
				 struct drm_file *file,
J
Jesse Barnes 已提交
6200 6201 6202 6203 6204 6205
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6206
	struct drm_i915_gem_object *obj;
6207
	uint32_t addr;
6208
	int ret;
J
Jesse Barnes 已提交
6209 6210 6211

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6212
		DRM_DEBUG_KMS("cursor off\n");
6213
		addr = 0;
6214
		obj = NULL;
6215
		mutex_lock(&dev->struct_mutex);
6216
		goto finish;
J
Jesse Barnes 已提交
6217 6218 6219 6220 6221 6222 6223 6224
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6225
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6226
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6227 6228
		return -ENOENT;

6229
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6230
		DRM_ERROR("buffer is to small\n");
6231 6232
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6233 6234
	}

6235
	/* we only need to pin inside GTT if cursor is non-phy */
6236
	mutex_lock(&dev->struct_mutex);
6237
	if (!dev_priv->info->cursor_needs_physical) {
6238 6239
		unsigned alignment;

6240 6241 6242 6243 6244 6245
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6246 6247 6248 6249 6250 6251 6252 6253 6254 6255
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
6256 6257
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6258
			goto fail_locked;
6259 6260
		}

6261 6262
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6263
			DRM_ERROR("failed to release fence for cursor");
6264 6265 6266
			goto fail_unpin;
		}

6267
		addr = obj->gtt_offset;
6268
	} else {
6269
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6270
		ret = i915_gem_attach_phys_object(dev, obj,
6271 6272
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6273 6274
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6275
			goto fail_locked;
6276
		}
6277
		addr = obj->phys_obj->handle->busaddr;
6278 6279
	}

6280
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6281 6282
		I915_WRITE(CURSIZE, (height << 12) | width);

6283 6284
 finish:
	if (intel_crtc->cursor_bo) {
6285
		if (dev_priv->info->cursor_needs_physical) {
6286
			if (intel_crtc->cursor_bo != obj)
6287 6288 6289
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6290
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6291
	}
6292

6293
	mutex_unlock(&dev->struct_mutex);
6294 6295

	intel_crtc->cursor_addr = addr;
6296
	intel_crtc->cursor_bo = obj;
6297 6298 6299
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6300
	intel_crtc_update_cursor(crtc, true);
6301

J
Jesse Barnes 已提交
6302
	return 0;
6303
fail_unpin:
6304
	i915_gem_object_unpin(obj);
6305
fail_locked:
6306
	mutex_unlock(&dev->struct_mutex);
6307
fail:
6308
	drm_gem_object_unreference_unlocked(&obj->base);
6309
	return ret;
J
Jesse Barnes 已提交
6310 6311 6312 6313 6314 6315
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6316 6317
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6318

6319
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6335 6336 6337 6338 6339 6340 6341 6342 6343 6344
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6345
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6346
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6347
{
J
James Simmons 已提交
6348
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6349 6350
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6351
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6366 6367
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6368
			 struct drm_mode_fb_cmd2 *mode_cmd,
6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6410
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
6411 6412 6413 6414 6415 6416 6417 6418

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6419 6420
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6421
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6442 6443
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6444 6445
		return NULL;

6446
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6447 6448 6449 6450 6451
		return NULL;

	return fb;
}

6452
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6453
				struct drm_display_mode *mode,
6454
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6455 6456
{
	struct intel_crtc *intel_crtc;
6457 6458
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6459
	struct drm_crtc *possible_crtc;
6460
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6461 6462
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6463
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6464 6465
	int i = -1;

6466 6467 6468 6469
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6470 6471
	/*
	 * Algorithm gets a little messy:
6472
	 *
J
Jesse Barnes 已提交
6473 6474
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6475
	 *
J
Jesse Barnes 已提交
6476 6477 6478 6479 6480 6481 6482
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6483

6484 6485
		mutex_lock(&crtc->mutex);

6486
		old->dpms_mode = connector->dpms;
6487 6488 6489
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6490 6491
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6492

6493
		return true;
J
Jesse Barnes 已提交
6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6511 6512
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6513 6514
	}

6515
	mutex_lock(&crtc->mutex);
6516 6517
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6518 6519

	intel_crtc = to_intel_crtc(crtc);
6520
	old->dpms_mode = connector->dpms;
6521
	old->load_detect_temp = true;
6522
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6523

6524 6525
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6526

6527 6528 6529 6530 6531 6532 6533
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6534 6535
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6536
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6537 6538
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6539 6540
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6541
	if (IS_ERR(fb)) {
6542
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6543
		mutex_unlock(&crtc->mutex);
6544
		return false;
J
Jesse Barnes 已提交
6545 6546
	}

6547
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6548
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6549 6550
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6551
		mutex_unlock(&crtc->mutex);
6552
		return false;
J
Jesse Barnes 已提交
6553
	}
6554

J
Jesse Barnes 已提交
6555
	/* let the connector get through one full cycle before testing */
6556
	intel_wait_for_vblank(dev, intel_crtc->pipe);
6557
	return true;
J
Jesse Barnes 已提交
6558 6559
}

6560
void intel_release_load_detect_pipe(struct drm_connector *connector,
6561
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6562
{
6563 6564
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6565
	struct drm_encoder *encoder = &intel_encoder->base;
6566
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
6567

6568 6569 6570 6571
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6572
	if (old->load_detect_temp) {
6573 6574 6575
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6576

6577 6578 6579 6580
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
6581

6582
		mutex_unlock(&crtc->mutex);
6583
		return;
J
Jesse Barnes 已提交
6584 6585
	}

6586
	/* Switch crtc and encoder back off if necessary */
6587 6588
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
6589 6590

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
6591 6592 6593 6594 6595 6596 6597 6598
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6599
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6600 6601 6602 6603
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6604
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6605
	else
6606
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6607 6608

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6609 6610 6611
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6612 6613 6614 6615 6616
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6617
	if (!IS_GEN2(dev)) {
6618 6619 6620
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6621 6622
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6635
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6636 6637 6638 6639 6640
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
6641
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6653
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
6654
			} else
6655
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

6668
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
6684
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6685
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6686
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
J
Jesse Barnes 已提交
6687
	struct drm_display_mode *mode;
6688 6689 6690 6691
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

6712
static void intel_increase_pllclock(struct drm_crtc *crtc)
6713 6714 6715 6716 6717
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6718 6719
	int dpll_reg = DPLL(pipe);
	int dpll;
6720

6721
	if (HAS_PCH_SPLIT(dev))
6722 6723 6724 6725 6726
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

6727
	dpll = I915_READ(dpll_reg);
6728
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
6729
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
6730

6731
		assert_panel_unlocked(dev_priv, pipe);
6732 6733 6734

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6735
		intel_wait_for_vblank(dev, pipe);
6736

6737 6738
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
6739
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
6740 6741 6742 6743 6744 6745 6746 6747 6748
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6749
	if (HAS_PCH_SPLIT(dev))
6750 6751 6752 6753 6754 6755 6756 6757 6758 6759
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
6760 6761 6762
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
6763

6764
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
6765

6766
		assert_panel_unlocked(dev_priv, pipe);
6767

6768
		dpll = I915_READ(dpll_reg);
6769 6770
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6771
		intel_wait_for_vblank(dev, pipe);
6772 6773
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
6774
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
6775 6776 6777 6778
	}

}

6779 6780 6781 6782 6783 6784
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
6785 6786 6787 6788 6789 6790 6791 6792 6793 6794
{
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

6795
		intel_decrease_pllclock(crtc);
6796 6797 6798
	}
}

6799
void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6800
{
6801 6802
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
6803

6804
	if (!i915_powersave)
6805 6806
		return;

6807 6808 6809 6810
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

6811
		if (to_intel_framebuffer(crtc->fb)->obj == obj)
6812
			intel_increase_pllclock(crtc);
6813 6814 6815
	}
}

J
Jesse Barnes 已提交
6816 6817 6818
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
6832 6833

	drm_crtc_cleanup(crtc);
6834

J
Jesse Barnes 已提交
6835 6836 6837
	kfree(intel_crtc);
}

6838 6839 6840 6841
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
6842
	struct drm_device *dev = work->crtc->dev;
6843

6844
	mutex_lock(&dev->struct_mutex);
6845
	intel_unpin_fb_obj(work->old_fb_obj);
6846 6847
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
6848

6849 6850 6851 6852 6853 6854
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

6855 6856 6857
	kfree(work);
}

6858
static void do_intel_finish_page_flip(struct drm_device *dev,
6859
				      struct drm_crtc *crtc)
6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
6872 6873 6874 6875 6876

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6877 6878 6879 6880
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

6881 6882 6883
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

6884 6885
	intel_crtc->unpin_work = NULL;

6886 6887
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6888

6889 6890
	drm_vblank_put(dev, intel_crtc->pipe);

6891 6892
	spin_unlock_irqrestore(&dev->event_lock, flags);

6893
	wake_up_all(&dev_priv->pending_flip_queue);
6894 6895

	queue_work(dev_priv->wq, &work->work);
6896 6897

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6898 6899
}

6900 6901 6902 6903 6904
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

6905
	do_intel_finish_page_flip(dev, crtc);
6906 6907 6908 6909 6910 6911 6912
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

6913
	do_intel_finish_page_flip(dev, crtc);
6914 6915
}

6916 6917 6918 6919 6920 6921 6922
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

6923 6924 6925 6926
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
6927
	spin_lock_irqsave(&dev->event_lock, flags);
6928 6929
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6930 6931 6932
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

6933 6934 6935 6936 6937 6938 6939 6940 6941
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

6942 6943 6944 6945 6946 6947 6948 6949
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
6950
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6951 6952
	int ret;

6953
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6954
	if (ret)
6955
		goto err;
6956

6957
	ret = intel_ring_begin(ring, 6);
6958
	if (ret)
6959
		goto err_unpin;
6960 6961 6962 6963 6964 6965 6966 6967

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6968 6969 6970 6971 6972
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
6973
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6974
	intel_ring_emit(ring, 0); /* aux display base address, unused */
6975 6976

	intel_mark_page_flip_active(intel_crtc);
6977
	intel_ring_advance(ring);
6978 6979 6980 6981 6982
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
6994
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6995 6996
	int ret;

6997
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6998
	if (ret)
6999
		goto err;
7000

7001
	ret = intel_ring_begin(ring, 6);
7002
	if (ret)
7003
		goto err_unpin;
7004 7005 7006 7007 7008

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7009 7010 7011 7012 7013
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7014
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7015 7016
	intel_ring_emit(ring, MI_NOOP);

7017
	intel_mark_page_flip_active(intel_crtc);
7018
	intel_ring_advance(ring);
7019 7020 7021 7022 7023
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7035
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7036 7037
	int ret;

7038
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7039
	if (ret)
7040
		goto err;
7041

7042
	ret = intel_ring_begin(ring, 4);
7043
	if (ret)
7044
		goto err_unpin;
7045 7046 7047 7048 7049

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7050 7051 7052
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7053 7054 7055
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7056 7057 7058 7059 7060 7061 7062

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7063
	intel_ring_emit(ring, pf | pipesrc);
7064 7065

	intel_mark_page_flip_active(intel_crtc);
7066
	intel_ring_advance(ring);
7067 7068 7069 7070 7071
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7072 7073 7074 7075 7076 7077 7078 7079 7080 7081
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7082
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7083 7084 7085
	uint32_t pf, pipesrc;
	int ret;

7086
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7087
	if (ret)
7088
		goto err;
7089

7090
	ret = intel_ring_begin(ring, 4);
7091
	if (ret)
7092
		goto err_unpin;
7093

7094 7095 7096
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7097
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7098

7099 7100 7101 7102 7103 7104 7105
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7106
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7107
	intel_ring_emit(ring, pf | pipesrc);
7108 7109

	intel_mark_page_flip_active(intel_crtc);
7110
	intel_ring_advance(ring);
7111 7112 7113 7114 7115
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7116 7117 7118
	return ret;
}

7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7133
	uint32_t plane_bit = 0;
7134 7135 7136 7137
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7138
		goto err;
7139

7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7153
		goto err_unpin;
7154 7155
	}

7156 7157
	ret = intel_ring_begin(ring, 4);
	if (ret)
7158
		goto err_unpin;
7159

7160
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7161
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7162
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7163
	intel_ring_emit(ring, (MI_NOOP));
7164 7165

	intel_mark_page_flip_active(intel_crtc);
7166
	intel_ring_advance(ring);
7167 7168 7169 7170 7171
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7172 7173 7174
	return ret;
}

7175 7176 7177 7178 7179 7180 7181 7182
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7183 7184 7185 7186 7187 7188
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7189 7190
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
7191 7192
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7193
	unsigned long flags;
7194
	int ret;
7195

7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7209 7210 7211 7212 7213
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
7214
	work->crtc = crtc;
7215
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
7216 7217
	INIT_WORK(&work->work, intel_unpin_work_fn);

7218 7219 7220 7221
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7222 7223 7224 7225 7226
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7227
		drm_vblank_put(dev, intel_crtc->pipe);
7228 7229

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7230 7231 7232 7233 7234
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7235 7236 7237
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

7238 7239 7240
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7241

7242
	/* Reference the objects for the scheduled work. */
7243 7244
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7245 7246

	crtc->fb = fb;
7247

7248 7249
	work->pending_flip_obj = obj;

7250 7251
	work->enable_stall_check = true;

7252
	atomic_inc(&intel_crtc->unpin_work_count);
7253
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
7254

7255 7256 7257
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7258

7259
	intel_disable_fbc(dev);
7260
	intel_mark_fb_busy(obj);
7261 7262
	mutex_unlock(&dev->struct_mutex);

7263 7264
	trace_i915_flip_request(intel_crtc->plane, obj);

7265
	return 0;
7266

7267
cleanup_pending:
7268
	atomic_dec(&intel_crtc->unpin_work_count);
7269
	crtc->fb = old_fb;
7270 7271
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7272 7273
	mutex_unlock(&dev->struct_mutex);

7274
cleanup:
7275 7276 7277 7278
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7279 7280
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7281 7282 7283
	kfree(work);

	return ret;
7284 7285
}

7286 7287 7288 7289 7290
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

7291
bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7292
{
7293 7294
	struct intel_encoder *other_encoder;
	struct drm_crtc *crtc = &encoder->new_crtc->base;
7295

7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307
	if (WARN_ON(!crtc))
		return false;

	list_for_each_entry(other_encoder,
			    &crtc->dev->mode_config.encoder_list,
			    base.head) {

		if (&other_encoder->new_crtc->base != crtc ||
		    encoder == other_encoder)
			continue;
		else
			return true;
7308 7309
	}

7310 7311
	return false;
}
7312

7313 7314 7315 7316 7317 7318
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7319

7320
	WARN(!crtc, "checking null crtc?\n");
7321

7322
	dev = crtc->dev;
7323

7324 7325 7326 7327 7328
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7329

7330 7331 7332
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7333
}
J
Jesse Barnes 已提交
7334

7335 7336 7337 7338 7339 7340 7341
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7342
{
7343 7344
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7345

7346 7347 7348 7349 7350
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7351

7352 7353 7354 7355 7356
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7357 7358
}

7359 7360 7361 7362 7363 7364 7365 7366 7367
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7368

7369 7370 7371 7372
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7373

7374 7375 7376 7377 7378 7379
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400
static int
pipe_config_set_bpp(struct drm_crtc *crtc,
		    struct drm_framebuffer *fb,
		    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->dev;
	struct drm_connector *connector;
	int bpp;

	switch (fb->depth) {
	case 8:
		bpp = 8*3; /* since we go through a colormap */
		break;
	case 15:
	case 16:
		bpp = 6*3; /* min is 18bpp */
		break;
	case 24:
		bpp = 8*3;
		break;
	case 30:
7401 7402 7403 7404 7405
		if (INTEL_INFO(dev)->gen < 4) {
			DRM_DEBUG_KMS("10 bpc not supported on gen2/3\n");
			return -EINVAL;
		}

7406 7407
		bpp = 10*3;
		break;
7408
	/* TODO: gen4+ supports 16 bpc floating point, too. */
7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    head) {
		if (connector->encoder && connector->encoder->crtc != crtc)
			continue;

		/* Don't use an invalid EDID bpc value */
		if (connector->display_info.bpc &&
		    connector->display_info.bpc * 3 < bpp) {
			DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
				      bpp, connector->display_info.bpc*3);
			pipe_config->pipe_bpp = connector->display_info.bpc*3;
		}
	}

	return bpp;
}

7434 7435
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
7436
			  struct drm_framebuffer *fb,
7437
			  struct drm_display_mode *mode)
7438
{
7439 7440 7441
	struct drm_device *dev = crtc->dev;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7442
	struct intel_crtc_config *pipe_config;
7443
	int plane_bpp;
7444

7445 7446
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
7447 7448
		return ERR_PTR(-ENOMEM);

7449 7450 7451
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);

7452 7453 7454 7455
	plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
	if (plane_bpp < 0)
		goto fail;

7456 7457 7458
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
7459
	 */
7460 7461
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
7462

7463 7464
		if (&encoder->new_crtc->base != crtc)
			continue;
7465 7466 7467 7468 7469 7470 7471 7472 7473 7474

		if (encoder->compute_config) {
			if (!(encoder->compute_config(encoder, pipe_config))) {
				DRM_DEBUG_KMS("Encoder config failure\n");
				goto fail;
			}

			continue;
		}

7475
		encoder_funcs = encoder->base.helper_private;
7476 7477 7478
		if (!(encoder_funcs->mode_fixup(&encoder->base,
						&pipe_config->requested_mode,
						&pipe_config->adjusted_mode))) {
7479 7480 7481
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7482
	}
7483

7484
	if (!(intel_crtc_compute_config(crtc, pipe_config))) {
7485 7486
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7487
	}
7488
	DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7489

7490 7491 7492 7493
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

7494
	return pipe_config;
7495
fail:
7496
	kfree(pipe_config);
7497
	return ERR_PTR(-EINVAL);
7498
}
7499

7500 7501 7502 7503 7504
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7505 7506
{
	struct intel_crtc *intel_crtc;
7507 7508 7509 7510
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7511

7512
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7513

7514 7515 7516 7517 7518 7519 7520 7521
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7522

7523 7524 7525 7526 7527 7528 7529 7530 7531
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7532 7533
	}

7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
7547 7548
	}

7549 7550 7551 7552
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
7553

7554 7555 7556
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
7557

7558 7559 7560 7561 7562 7563 7564 7565
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
7566 7567
	}

7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

	/* We only support modeset on one single crtc, hence we need to do that
	 * only for the passed in crtc iff we change anything else than just
	 * disable crtcs.
	 *
	 * This is actually not true, to be fully compatible with the old crtc
	 * helper we automatically disable _any_ output (i.e. doesn't need to be
	 * connected to the crtc we're modesetting on) if it's disconnected.
	 * Which is a rather nutty api (since changed the output configuration
	 * without userspace's explicit request can lead to confusion), but
	 * alas. Hence we currently need to modeset on all pipes we prepare. */
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
7590
}
J
Jesse Barnes 已提交
7591

7592
static bool intel_crtc_in_use(struct drm_crtc *crtc)
7593
{
7594
	struct drm_encoder *encoder;
7595 7596
	struct drm_device *dev = crtc->dev;

7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
7637 7638 7639
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

7640
			connector->dpms = DRM_MODE_DPMS_ON;
7641
			drm_object_property_set_value(&connector->base,
7642 7643
							 dpms_property,
							 DRM_MODE_DPMS_ON);
7644 7645 7646 7647 7648 7649 7650 7651

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

7652 7653 7654 7655 7656 7657
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
		if (mask & (1 <<(intel_crtc)->pipe)) \

7658
void
7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755
intel_modeset_check_state(struct drm_device *dev)
{
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

		assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
	}
}

7756 7757 7758
int intel_set_mode(struct drm_crtc *crtc,
		   struct drm_display_mode *mode,
		   int x, int y, struct drm_framebuffer *fb)
7759 7760
{
	struct drm_device *dev = crtc->dev;
7761
	drm_i915_private_t *dev_priv = dev->dev_private;
7762 7763
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
7764 7765
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
7766
	int ret = 0;
7767

7768
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
7769 7770
	if (!saved_mode)
		return -ENOMEM;
7771
	saved_hwmode = saved_mode + 1;
7772

7773
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
7774 7775
				     &prepare_pipes, &disable_pipes);

7776 7777
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
7778

7779 7780 7781 7782 7783 7784
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
7785
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
7786 7787 7788 7789
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

7790
			goto out;
7791 7792
		}
	}
7793

7794 7795 7796 7797 7798 7799
	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      modeset_pipes, prepare_pipes, disable_pipes);

	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

7800 7801 7802 7803
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
7804

7805 7806
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
7807
	 */
7808
	if (modeset_pipes) {
7809
		crtc->mode = *mode;
7810 7811 7812 7813
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
7814

7815 7816 7817
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
7818

7819 7820 7821
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

7822 7823
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
7824
	 */
7825
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7826 7827 7828 7829
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
7830 7831 7832
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
7833 7834
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
7835

7836 7837
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
7838
		crtc->hwmode = pipe_config->adjusted_mode;
7839

7840 7841 7842 7843 7844 7845
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
7846 7847 7848

	/* FIXME: add subpixel order */
done:
7849
	if (ret && crtc->enabled) {
7850 7851
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
7852 7853
	} else {
		intel_modeset_check_state(dev);
7854 7855
	}

7856
out:
7857
	kfree(pipe_config);
7858
	kfree(saved_mode);
7859
	return ret;
7860 7861
}

7862 7863 7864 7865 7866
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

7867 7868
#undef for_each_intel_crtc_masked

7869 7870 7871 7872 7873
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

7874 7875
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
7876 7877 7878
	kfree(config);
}

7879 7880 7881 7882 7883 7884 7885
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

7886 7887 7888 7889
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
7890 7891
		return -ENOMEM;

7892 7893 7894 7895
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
7896 7897 7898 7899 7900 7901 7902 7903
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
7904
		config->save_encoder_crtcs[count++] = encoder->crtc;
7905 7906 7907 7908
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7909
		config->save_connector_encoders[count++] = connector->encoder;
7910 7911 7912 7913 7914 7915 7916 7917
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
7918 7919
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7920 7921 7922
	int count;

	count = 0;
7923 7924 7925
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
7926 7927 7928
	}

	count = 0;
7929 7930 7931
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
7932 7933 7934
	}
}

7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949 7950 7951 7952 7953 7954 7955 7956 7957
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
		} else if (set->fb->depth != set->crtc->fb->depth) {
			config->mode_changed = true;
		} else if (set->fb->bits_per_pixel !=
			   set->crtc->fb->bits_per_pixel) {
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

7958
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
7959 7960 7961 7962 7963 7964 7965 7966 7967 7968
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

7969
static int
7970 7971 7972
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
7973
{
7974
	struct drm_crtc *new_crtc;
7975 7976
	struct intel_connector *connector;
	struct intel_encoder *encoder;
7977
	int count, ro;
7978

7979
	/* The upper layers ensure that we either disable a crtc or have a list
7980 7981 7982 7983
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

7984
	count = 0;
7985 7986 7987 7988
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
7989
		for (ro = 0; ro < set->num_connectors; ro++) {
7990 7991
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
7992 7993 7994 7995
				break;
			}
		}

7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
8011
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
8012
			config->mode_changed = true;
8013 8014
		}
	}
8015
	/* connector->new_encoder is now updated for all connectors. */
8016

8017
	/* Update crtc of enabled connectors. */
8018
	count = 0;
8019 8020 8021
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
8022 8023
			continue;

8024
		new_crtc = connector->new_encoder->base.crtc;
8025 8026

		for (ro = 0; ro < set->num_connectors; ro++) {
8027
			if (set->connectors[ro] == &connector->base)
8028 8029 8030 8031
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8032 8033
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8034
			return -EINVAL;
8035
		}
8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059 8060
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8061
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8062
			config->mode_changed = true;
8063 8064
		}
	}
8065
	/* Now we've also updated encoder->new_crtc for all encoders. */
8066

8067 8068 8069 8070 8071 8072 8073 8074 8075 8076
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8077 8078 8079
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8080

8081 8082 8083
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
8084

8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8116
	ret = intel_modeset_stage_output_state(dev, set, config);
8117 8118 8119
	if (ret)
		goto fail;

8120
	if (config->mode_changed) {
8121
		if (set->mode) {
8122 8123 8124
			DRM_DEBUG_KMS("attempting to set mode from"
					" userspace\n");
			drm_mode_debug_printmodeline(set->mode);
8125 8126
		}

8127 8128 8129 8130 8131
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
		if (ret) {
			DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
				  set->crtc->base.id, ret);
8132 8133
			goto fail;
		}
8134
	} else if (config->fb_changed) {
8135 8136
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
8137
		ret = intel_pipe_set_base(set->crtc,
8138
					  set->x, set->y, set->fb);
8139 8140
	}

8141 8142
	intel_set_config_free(config);

8143 8144 8145
	return 0;

fail:
8146
	intel_set_config_restore_state(dev, config);
8147 8148

	/* Try to restore the config */
8149
	if (config->mode_changed &&
8150 8151
	    intel_set_mode(save_set.crtc, save_set.mode,
			   save_set.x, save_set.y, save_set.fb))
8152 8153
		DRM_ERROR("failed to restore config after modeset failure\n");

8154 8155
out_config:
	intel_set_config_free(config);
8156 8157
	return ret;
}
8158 8159 8160 8161 8162

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8163
	.set_config = intel_crtc_set_config,
8164 8165 8166 8167
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8168 8169
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
8170
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
8171 8172 8173
		intel_ddi_pll_init(dev);
}

8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190
static void intel_pch_pll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

	if (dev_priv->num_pch_pll == 0) {
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
	}
}

8191
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
8192
{
J
Jesse Barnes 已提交
8193
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

8210 8211 8212
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
P
Paulo Zanoni 已提交
8213
	intel_crtc->cpu_transcoder = pipe;
8214
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
8215
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
8216
		intel_crtc->plane = !pipe;
8217 8218
	}

J
Jesse Barnes 已提交
8219 8220 8221 8222 8223
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
8224 8225 8226
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

8227
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
8228
				struct drm_file *file)
8229 8230
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
8231 8232
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
8233

8234 8235
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
8236

8237 8238
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
8239

8240
	if (!drmmode_obj) {
8241 8242 8243 8244
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

8245 8246
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
8247

8248
	return 0;
8249 8250
}

8251
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
8252
{
8253 8254
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
8255 8256 8257
	int index_mask = 0;
	int entry = 0;

8258 8259 8260 8261
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
8262
			index_mask |= (1 << entry);
8263 8264 8265 8266 8267

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
8268 8269
		entry++;
	}
8270

J
Jesse Barnes 已提交
8271 8272 8273
	return index_mask;
}

8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
8291 8292
static void intel_setup_outputs(struct drm_device *dev)
{
8293
	struct drm_i915_private *dev_priv = dev->dev_private;
8294
	struct intel_encoder *encoder;
8295
	bool dpd_is_edp = false;
8296
	bool has_lvds;
J
Jesse Barnes 已提交
8297

8298
	has_lvds = intel_lvds_init(dev);
8299 8300 8301 8302
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
8303

P
Paulo Zanoni 已提交
8304
	if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
8305
		intel_crt_init(dev);
8306

P
Paulo Zanoni 已提交
8307
	if (HAS_DDI(dev)) {
8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
8327
		int found;
8328 8329 8330 8331
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
8332

8333
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
8334
			/* PCH SDVOB multiplex with HDMIB */
8335
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8336
			if (!found)
8337
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
8338
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8339
				intel_dp_init(dev, PCH_DP_B, PORT_B);
8340 8341
		}

8342
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
8343
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
8344

8345
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
8346
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
8347

8348
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
8349
			intel_dp_init(dev, PCH_DP_C, PORT_C);
8350

8351
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
8352
			intel_dp_init(dev, PCH_DP_D, PORT_D);
8353
	} else if (IS_VALLEYVIEW(dev)) {
8354
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8355 8356
		if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
			intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
8357

8358
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
8359 8360
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
8361 8362
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
8363
		}
8364
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8365
		bool found = false;
8366

8367
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8368
			DRM_DEBUG_KMS("probing SDVOB\n");
8369
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
8370 8371
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8372
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
8373
			}
8374

8375 8376
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
8377
				intel_dp_init(dev, DP_B, PORT_B);
8378
			}
8379
		}
8380 8381 8382

		/* Before G4X SDVOC doesn't have its own detect register */

8383
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8384
			DRM_DEBUG_KMS("probing SDVOC\n");
8385
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
8386
		}
8387

8388
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
8389

8390 8391
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8392
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
8393 8394 8395
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
8396
				intel_dp_init(dev, DP_C, PORT_C);
8397
			}
8398
		}
8399

8400 8401 8402
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
8403
			intel_dp_init(dev, DP_D, PORT_D);
8404
		}
8405
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8406 8407
		intel_dvo_init(dev);

8408
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8409 8410
		intel_tv_init(dev);

8411 8412 8413
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
8414
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
8415
	}
8416

P
Paulo Zanoni 已提交
8417
	intel_init_pch_refclk(dev);
8418 8419

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
8420 8421 8422 8423 8424 8425 8426
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8427
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8428 8429 8430 8431 8432

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8433
						struct drm_file *file,
J
Jesse Barnes 已提交
8434 8435 8436
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8437
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
8438

8439
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
8440 8441 8442 8443 8444 8445 8446
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

8447 8448
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
8449
			   struct drm_mode_fb_cmd2 *mode_cmd,
8450
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
8451 8452 8453
{
	int ret;

8454 8455
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
8456
		return -EINVAL;
8457
	}
8458

8459 8460 8461
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
8462
		return -EINVAL;
8463
	}
8464

8465
	/* FIXME <= Gen4 stride limits are bit unclear */
8466 8467 8468
	if (mode_cmd->pitches[0] > 32768) {
		DRM_DEBUG("pitch (%d) must be at less than 32768\n",
			  mode_cmd->pitches[0]);
8469
		return -EINVAL;
8470
	}
8471 8472

	if (obj->tiling_mode != I915_TILING_NONE &&
8473 8474 8475
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
8476
		return -EINVAL;
8477
	}
8478

8479
	/* Reject formats not supported by any plane early. */
8480
	switch (mode_cmd->pixel_format) {
8481
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
8482 8483 8484
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
8485 8486 8487
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
8488 8489
		if (INTEL_INFO(dev)->gen > 3) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8490
			return -EINVAL;
8491
		}
8492 8493 8494
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
8495 8496
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
8497 8498
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
8499 8500
		if (INTEL_INFO(dev)->gen < 4) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8501
			return -EINVAL;
8502
		}
8503
		break;
V
Ville Syrjälä 已提交
8504 8505 8506 8507
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
8508 8509
		if (INTEL_INFO(dev)->gen < 5) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8510
			return -EINVAL;
8511
		}
8512 8513
		break;
	default:
8514
		DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
8515 8516 8517
		return -EINVAL;
	}

8518 8519 8520 8521
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

8522 8523 8524
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
8525 8526 8527 8528 8529 8530 8531 8532 8533 8534 8535 8536
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
8537
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
8538
{
8539
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
8540

8541 8542
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
8543
	if (&obj->base == NULL)
8544
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
8545

8546
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
8547 8548 8549 8550
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
8551
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
8552 8553
};

8554 8555 8556 8557 8558
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
8559
	if (HAS_DDI(dev)) {
P
Paulo Zanoni 已提交
8560
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
8561 8562
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
8563
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
8564 8565
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
8566
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
8567 8568
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
8569
		dev_priv->display.off = ironlake_crtc_off;
8570
		dev_priv->display.update_plane = ironlake_update_plane;
8571 8572
	} else {
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8573 8574
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
8575
		dev_priv->display.off = i9xx_crtc_off;
8576
		dev_priv->display.update_plane = i9xx_update_plane;
8577
	}
8578 8579

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
8580 8581 8582 8583
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
8584 8585 8586 8587 8588
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
8589
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
8590 8591 8592 8593 8594 8595 8596 8597
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
8598
	else if (IS_I85X(dev))
8599 8600 8601 8602 8603 8604
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

8605
	if (HAS_PCH_SPLIT(dev)) {
8606
		if (IS_GEN5(dev)) {
8607
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
8608
			dev_priv->display.write_eld = ironlake_write_eld;
8609
		} else if (IS_GEN6(dev)) {
8610
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
8611
			dev_priv->display.write_eld = ironlake_write_eld;
8612 8613 8614
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
8615
			dev_priv->display.write_eld = ironlake_write_eld;
8616 8617
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
8618 8619
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
8620
			dev_priv->display.write_eld = haswell_write_eld;
8621 8622
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
8623
		}
8624
	} else if (IS_G4X(dev)) {
8625
		dev_priv->display.write_eld = g4x_write_eld;
8626
	}
8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641 8642 8643 8644 8645 8646 8647

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
8648 8649 8650
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
8651
	}
8652 8653
}

8654 8655 8656 8657 8658
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
8659
static void quirk_pipea_force(struct drm_device *dev)
8660 8661 8662 8663
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8664
	DRM_INFO("applying pipe a force quirk\n");
8665 8666
}

8667 8668 8669 8670 8671 8672 8673
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8674
	DRM_INFO("applying lvds SSC disable quirk\n");
8675 8676
}

8677
/*
8678 8679
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
8680 8681 8682 8683 8684
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
8685
	DRM_INFO("applying inverted panel brightness quirk\n");
8686 8687
}

8688 8689 8690 8691 8692 8693 8694
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710 8711 8712 8713 8714 8715 8716 8717 8718 8719 8720 8721 8722
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

8723
static struct intel_quirk intel_quirks[] = {
8724
	/* HP Mini needs pipe A force quirk (LP: #322104) */
8725
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
8726 8727 8728 8729 8730 8731 8732

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

8733
	/* 830/845 need to leave pipe A & dpll A up */
8734
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8735
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8736 8737 8738

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
8739 8740 8741

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
8742 8743 8744

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
8745 8746 8747

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
8748 8749 8750

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
8751 8752 8753

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
8754 8755 8756

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
8757 8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
8774 8775 8776 8777
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
8778 8779
}

8780 8781 8782 8783 8784
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
8785
	u32 vga_reg = i915_vgacntrl_reg(dev);
8786 8787

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8788
	outb(SR01, VGA_SR_INDEX);
8789 8790 8791 8792 8793 8794 8795 8796 8797
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

8798 8799
void intel_modeset_init_hw(struct drm_device *dev)
{
8800
	intel_init_power_well(dev);
8801

8802 8803
	intel_prepare_ddi(dev);

8804 8805
	intel_init_clock_gating(dev);

8806
	mutex_lock(&dev->struct_mutex);
8807
	intel_enable_gt_powersave(dev);
8808
	mutex_unlock(&dev->struct_mutex);
8809 8810
}

J
Jesse Barnes 已提交
8811 8812
void intel_modeset_init(struct drm_device *dev)
{
8813
	struct drm_i915_private *dev_priv = dev->dev_private;
8814
	int i, ret;
J
Jesse Barnes 已提交
8815 8816 8817 8818 8819 8820

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

8821 8822 8823
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

8824
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
8825

8826 8827
	intel_init_quirks(dev);

8828 8829
	intel_init_pm(dev);

8830 8831
	intel_init_display(dev);

8832 8833 8834 8835
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
8836 8837
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
8838
	} else {
8839 8840
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
8841
	}
B
Ben Widawsky 已提交
8842
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
8843

8844
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
8845 8846
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
8847

8848
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
J
Jesse Barnes 已提交
8849
		intel_crtc_init(dev, i);
8850 8851 8852
		ret = intel_plane_init(dev, i);
		if (ret)
			DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
J
Jesse Barnes 已提交
8853 8854
	}

P
Paulo Zanoni 已提交
8855
	intel_cpu_pll_init(dev);
8856 8857
	intel_pch_pll_init(dev);

8858 8859
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
8860
	intel_setup_outputs(dev);
8861 8862 8863

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
8864 8865
}

8866 8867 8868 8869 8870 8871 8872 8873 8874
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

8875 8876 8877 8878 8879 8880 8881 8882 8883 8884 8885 8886 8887 8888 8889 8890 8891 8892 8893 8894 8895 8896 8897 8898
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

8899

8900 8901
}

8902 8903 8904
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
8905 8906
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8907 8908
	u32 reg, val;

8909
	if (INTEL_INFO(dev)->num_pipes == 1)
8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

8922 8923 8924 8925
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8926
	u32 reg;
8927 8928

	/* Clear any frame start delays used for debugging left by the BIOS */
8929
	reg = PIPECONF(crtc->cpu_transcoder);
8930 8931 8932
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
8933 8934 8935
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
8936 8937 8938 8939 8940 8941 8942 8943 8944 8945 8946 8947 8948 8949 8950 8951 8952 8953 8954 8955 8956 8957 8958 8959 8960 8961 8962
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

8963 8964 8965 8966 8967 8968 8969 8970 8971
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

8972 8973 8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009 9010 9011 9012 9013 9014 9015 9016 9017 9018 9019 9020 9021 9022 9023 9024 9025 9026 9027 9028 9029 9030 9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043 9044 9045
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

9046
void i915_redisable_vga(struct drm_device *dev)
9047 9048
{
	struct drm_i915_private *dev_priv = dev->dev_private;
9049
	u32 vga_reg = i915_vgacntrl_reg(dev);
9050 9051 9052

	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
9053
		i915_disable_vga(dev);
9054 9055 9056
	}
}

9057 9058
/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
9059 9060
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
9061 9062 9063 9064
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	u32 tmp;
9065
	struct drm_plane *plane;
9066 9067 9068 9069
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

P
Paulo Zanoni 已提交
9070
	if (HAS_DDI(dev)) {
9071 9072 9073 9074 9075 9076 9077 9078 9079 9080 9081 9082 9083 9084
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));

		if (tmp & TRANS_DDI_FUNC_ENABLE) {
			switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
			case TRANS_DDI_EDP_INPUT_A_ON:
			case TRANS_DDI_EDP_INPUT_A_ONOFF:
				pipe = PIPE_A;
				break;
			case TRANS_DDI_EDP_INPUT_B_ONOFF:
				pipe = PIPE_B;
				break;
			case TRANS_DDI_EDP_INPUT_C_ONOFF:
				pipe = PIPE_C;
				break;
9085 9086 9087 9088 9089 9090 9091
			default:
				/* A bogus value has been programmed, disable
				 * the transcoder */
				WARN(1, "Bogus eDP source %08x\n", tmp);
				intel_ddi_disable_transcoder_func(dev_priv,
						TRANSCODER_EDP);
				goto setup_pipes;
9092 9093 9094 9095 9096 9097 9098 9099 9100 9101
			}

			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			crtc->cpu_transcoder = TRANSCODER_EDP;

			DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
				      pipe_name(pipe));
		}
	}

9102
setup_pipes:
9103 9104 9105
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

9106
		tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
9107 9108 9109 9110 9111 9112 9113 9114 9115 9116 9117 9118
		if (tmp & PIPECONF_ENABLE)
			crtc->active = true;
		else
			crtc->active = false;

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

P
Paulo Zanoni 已提交
9119
	if (HAS_DDI(dev))
9120 9121
		intel_ddi_setup_hw_pll_state(dev);

9122 9123 9124 9125 9126 9127 9128 9129 9130 9131 9132 9133 9134 9135 9136 9137 9138 9139 9140 9141 9142 9143 9144 9145 9146 9147 9148 9149 9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164 9165 9166
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
			encoder->base.crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
	}
9167

9168 9169
	if (force_restore) {
		for_each_pipe(pipe) {
9170 9171 9172
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
			intel_crtc_restore_mode(crtc);
9173
		}
9174 9175
		list_for_each_entry(plane, &dev->mode_config.plane_list, head)
			intel_plane_restore(plane);
9176 9177

		i915_redisable_vga(dev);
9178 9179 9180
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
9181 9182

	intel_modeset_check_state(dev);
9183 9184

	drm_mode_config_reset(dev);
9185 9186 9187 9188
}

void intel_modeset_gem_init(struct drm_device *dev)
{
9189
	intel_modeset_init_hw(dev);
9190 9191

	intel_setup_overlay(dev);
9192

9193
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
9194 9195 9196 9197
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9198 9199 9200 9201
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9202
	drm_kms_helper_poll_fini(dev);
9203 9204
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9205 9206 9207
	intel_unregister_dsm_handler();


9208 9209 9210 9211 9212 9213
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9214
		intel_increase_pllclock(crtc);
9215 9216
	}

9217
	intel_disable_fbc(dev);
9218

9219
	intel_disable_gt_powersave(dev);
9220

9221 9222
	ironlake_teardown_rc6(dev);

J
Jesse Barnes 已提交
9223 9224 9225
	if (IS_VALLEYVIEW(dev))
		vlv_init_dpio(dev);

9226 9227
	mutex_unlock(&dev->struct_mutex);

9228 9229 9230 9231
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
9232
	cancel_work_sync(&dev_priv->rps.work);
9233

9234 9235 9236
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

J
Jesse Barnes 已提交
9237
	drm_mode_config_cleanup(dev);
9238 9239

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
9240 9241
}

9242 9243 9244
/*
 * Return which encoder is currently attached for connector.
 */
9245
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9246
{
9247 9248
	return &intel_attached_encoder(connector)->base;
}
9249

9250 9251 9252 9253 9254 9255
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9256
}
9257 9258 9259 9260 9261 9262 9263 9264 9265 9266 9267 9268 9269 9270 9271 9272 9273

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9274 9275 9276 9277 9278 9279 9280 9281 9282 9283

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
9284
	} cursor[I915_MAX_PIPES];
9285 9286 9287 9288 9289 9290 9291 9292 9293 9294 9295

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
9296
	} pipe[I915_MAX_PIPES];
9297 9298 9299 9300 9301 9302 9303 9304 9305

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
9306
	} plane[I915_MAX_PIPES];
9307 9308 9309 9310 9311
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9312
	drm_i915_private_t *dev_priv = dev->dev_private;
9313
	struct intel_display_error_state *error;
9314
	enum transcoder cpu_transcoder;
9315 9316 9317 9318 9319 9320
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

9321
	for_each_pipe(i) {
9322 9323
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);

9324 9325 9326 9327 9328 9329 9330 9331 9332
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
9333 9334 9335

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9336
		if (INTEL_INFO(dev)->gen <= 3) {
9337
			error->plane[i].size = I915_READ(DSPSIZE(i));
9338 9339
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
9340 9341
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
9342 9343 9344 9345 9346
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

9347
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
9348
		error->pipe[i].source = I915_READ(PIPESRC(i));
9349 9350 9351 9352 9353 9354
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
9355 9356 9357 9358 9359 9360 9361 9362 9363 9364 9365 9366
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

9367
	seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
9368
	for_each_pipe(i) {
9369 9370 9371 9372 9373 9374 9375 9376 9377 9378 9379 9380 9381
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
9382
		if (INTEL_INFO(dev)->gen <= 3) {
9383
			seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
9384 9385
			seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		}
P
Paulo Zanoni 已提交
9386
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9387
			seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
9388 9389 9390 9391 9392 9393 9394 9395 9396 9397 9398 9399
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif