cpu.c 119.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
P
Peter Maydell 已提交
19
#include "qemu/osdep.h"
20
#include "qemu/cutils.h"
21 22

#include "cpu.h"
23
#include "exec/exec-all.h"
24
#include "sysemu/kvm.h"
25
#include "sysemu/cpus.h"
26
#include "kvm_i386.h"
27

28
#include "qemu/error-report.h"
29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

S
Stefan Weil 已提交
38
#if defined(CONFIG_KVM)
39
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
40
#endif
41

42
#include "sysemu/sysemu.h"
43
#include "hw/qdev-properties.h"
44
#include "hw/i386/topology.h"
45
#ifndef CONFIG_USER_ONLY
46
#include "exec/address-spaces.h"
47
#include "hw/hw.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d
60
#define CPUID_2_L3_16MB_16WAY_64B 0x4d
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

135
/* Level 3 unified cache: */
136 137 138 139
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */
140 141 142 143 144 145 146
#define L3_N_LINE_SIZE         64
#define L3_N_ASSOCIATIVITY     16
#define L3_N_SETS           16384
#define L3_N_PARTITIONS         1
#define L3_N_DESCRIPTOR CPUID_2_L3_16MB_16WAY_64B
#define L3_N_LINES_PER_TAG      1
#define L3_N_SIZE_KB_AMD    16384
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



172 173 174 175 176 177 178 179 180 181 182 183
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
200
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
201 202 203 204 205 206 207
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
208
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
209 210 211 212 213
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
214 215
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
233 234
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
235 236
          CPUID_7_0_EBX_CLWB | CPUID_7_0_EBX_MPX | CPUID_7_0_EBX_FSGSBASE | \
          CPUID_7_0_EBX_ERMS)
237
          /* missing:
238
          CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
239
          CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
240
          CPUID_7_0_EBX_RDSEED */
241
#define TCG_7_0_ECX_FEATURES (CPUID_7_0_ECX_PKU | CPUID_7_0_ECX_OSPKE)
242
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
243
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
244 245 246
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
247

248
typedef struct FeatureWordInfo {
249 250 251 252 253 254
    /* feature flags names are taken from "Intel Processor Identification and
     * the CPUID Instruction" and AMD's "CPUID Specification".
     * In cases of disagreement between feature naming conventions,
     * aliases may be added.
     */
    const char *feat_names[32];
255 256 257 258
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
259
    uint32_t tcg_features; /* Feature flags supported by TCG */
260
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
261
    uint32_t migratable_flags; /* Feature flags known to be migratable */
262 263 264
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
265
    [FEAT_1_EDX] = {
266 267 268 269 270 271 272 273 274 275
        .feat_names = {
            "fpu", "vme", "de", "pse",
            "tsc", "msr", "pae", "mce",
            "cx8", "apic", NULL, "sep",
            "mtrr", "pge", "mca", "cmov",
            "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
            NULL, "ds" /* Intel dts */, "acpi", "mmx",
            "fxsr", "sse", "sse2", "ss",
            "ht" /* Intel htt */, "tm", "ia64", "pbe",
        },
276
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
277
        .tcg_features = TCG_FEATURES,
278 279
    },
    [FEAT_1_ECX] = {
280 281 282 283 284 285 286 287 288 289
        .feat_names = {
            "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
            "ds_cpl", "vmx", "smx", "est",
            "tm2", "ssse3", "cid", NULL,
            "fma", "cx16", "xtpr", "pdcm",
            NULL, "pcid", "dca", "sse4.1|sse4_1",
            "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
            "tsc-deadline", "aes", "xsave", "osxsave",
            "avx", "f16c", "rdrand", "hypervisor",
        },
290
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
291
        .tcg_features = TCG_EXT_FEATURES,
292
    },
293 294 295 296 297
    /* Feature names that are already defined on feature_name[] but
     * are set on CPUID[8000_0001].EDX on AMD CPUs don't have their
     * names on feat_names below. They are copied automatically
     * to features[FEAT_8000_0001_EDX] if and only if CPU vendor is AMD.
     */
298
    [FEAT_8000_0001_EDX] = {
299 300 301 302 303 304 305 306 307 308
        .feat_names = {
            NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
            NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
            NULL /* cx8 */, NULL /* apic */, NULL, "syscall",
            NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
            NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
            "nx|xd", NULL, "mmxext", NULL /* mmx */,
            NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb", "rdtscp",
            NULL, "lm|i64", "3dnowext", "3dnow",
        },
309
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
310
        .tcg_features = TCG_EXT2_FEATURES,
311 312
    },
    [FEAT_8000_0001_ECX] = {
313 314 315 316 317 318 319 320 321 322
        .feat_names = {
            "lahf_lm", "cmp_legacy", "svm", "extapic",
            "cr8legacy", "abm", "sse4a", "misalignsse",
            "3dnowprefetch", "osvw", "ibs", "xop",
            "skinit", "wdt", NULL, "lwp",
            "fma4", "tce", NULL, "nodeid_msr",
            NULL, "tbm", "topoext", "perfctr_core",
            "perfctr_nb", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
323
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
324
        .tcg_features = TCG_EXT3_FEATURES,
325
    },
326
    [FEAT_C000_0001_EDX] = {
327 328 329 330 331 332 333 334 335 336
        .feat_names = {
            NULL, NULL, "xstore", "xstore-en",
            NULL, NULL, "xcrypt", "xcrypt-en",
            "ace2", "ace2-en", "phe", "phe-en",
            "pmm", "pmm-en", NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
337
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
338
        .tcg_features = TCG_EXT4_FEATURES,
339
    },
340
    [FEAT_KVM] = {
341 342 343 344 345 346 347 348 349 350
        .feat_names = {
            "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
            "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            "kvmclock-stable-bit", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
351
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
352
        .tcg_features = TCG_KVM_FEATURES,
353
    },
354
    [FEAT_HYPERV_EAX] = {
355 356 357 358 359 360 361 362 363 364 365 366 367
        .feat_names = {
            NULL /* hv_msr_vp_runtime_access */, NULL /* hv_msr_time_refcount_access */,
            NULL /* hv_msr_synic_access */, NULL /* hv_msr_stimer_access */,
            NULL /* hv_msr_apic_access */, NULL /* hv_msr_hypercall_access */,
            NULL /* hv_vpindex_access */, NULL /* hv_msr_reset_access */,
            NULL /* hv_msr_stats_access */, NULL /* hv_reftsc_access */,
            NULL /* hv_msr_idle_access */, NULL /* hv_msr_frequency_access */,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
368 369 370
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EAX,
    },
    [FEAT_HYPERV_EBX] = {
371 372 373 374 375 376 377 378 379 380 381 382 383
        .feat_names = {
            NULL /* hv_create_partitions */, NULL /* hv_access_partition_id */,
            NULL /* hv_access_memory_pool */, NULL /* hv_adjust_message_buffers */,
            NULL /* hv_post_messages */, NULL /* hv_signal_events */,
            NULL /* hv_create_port */, NULL /* hv_connect_port */,
            NULL /* hv_access_stats */, NULL, NULL, NULL /* hv_debugging */,
            NULL /* hv_cpu_power_management */, NULL /* hv_configure_profiler */,
            NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
384 385 386
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EBX,
    },
    [FEAT_HYPERV_EDX] = {
387 388 389 390 391 392 393 394 395 396 397 398
        .feat_names = {
            NULL /* hv_mwait */, NULL /* hv_guest_debugging */,
            NULL /* hv_perf_monitor */, NULL /* hv_cpu_dynamic_part */,
            NULL /* hv_hypercall_params_xmm */, NULL /* hv_guest_idle_state */,
            NULL, NULL,
            NULL, NULL, NULL /* hv_guest_crash_msr */, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
399 400
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EDX,
    },
401
    [FEAT_SVM] = {
402 403 404 405 406 407 408 409 410 411
        .feat_names = {
            "npt", "lbrv", "svm_lock", "nrip_save",
            "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
            NULL, NULL, "pause_filter", NULL,
            "pfthreshold", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
412
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
413
        .tcg_features = TCG_SVM_FEATURES,
414 415
    },
    [FEAT_7_0_EBX] = {
416 417 418 419 420 421 422 423 424 425
        .feat_names = {
            "fsgsbase", "tsc_adjust", NULL, "bmi1",
            "hle", "avx2", NULL, "smep",
            "bmi2", "erms", "invpcid", "rtm",
            NULL, NULL, "mpx", NULL,
            "avx512f", "avx512dq", "rdseed", "adx",
            "smap", "avx512ifma", "pcommit", "clflushopt",
            "clwb", NULL, "avx512pf", "avx512er",
            "avx512cd", NULL, "avx512bw", "avx512vl",
        },
426 427 428
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
429
        .tcg_features = TCG_7_0_EBX_FEATURES,
430
    },
431
    [FEAT_7_0_ECX] = {
432 433 434 435 436 437 438 439 440 441
        .feat_names = {
            NULL, "avx512vbmi", "umip", "pku",
            "ospke", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, "rdpid", NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
442 443 444 445 446
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
447
    [FEAT_8000_0007_EDX] = {
448 449 450 451 452 453 454 455 456 457
        .feat_names = {
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            "invtsc", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
458 459 460 461 462
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
463
    [FEAT_XSAVE] = {
464 465 466 467 468 469 470 471 472 473
        .feat_names = {
            "xsaveopt", "xsavec", "xgetbv1", "xsaves",
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
474 475 476
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
477
        .tcg_features = TCG_XSAVE_FEATURES,
478
    },
J
Jan Kiszka 已提交
479
    [FEAT_6_EAX] = {
480 481 482 483 484 485 486 487 488 489
        .feat_names = {
            NULL, NULL, "arat", NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
J
Jan Kiszka 已提交
490 491 492
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
493 494 495 496 497
    [FEAT_XSAVE_COMP_LO] = {
        .cpuid_eax = 0xD,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EAX,
        .tcg_features = ~0U,
498 499 500 501
        .migratable_flags = XSTATE_FP_MASK | XSTATE_SSE_MASK |
            XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | XSTATE_BNDCSR_MASK |
            XSTATE_OPMASK_MASK | XSTATE_ZMM_Hi256_MASK | XSTATE_Hi16_ZMM_MASK |
            XSTATE_PKRU_MASK,
502 503 504 505 506 507 508
    },
    [FEAT_XSAVE_COMP_HI] = {
        .cpuid_eax = 0xD,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EDX,
        .tcg_features = ~0U,
    },
509 510
};

511 512 513 514 515 516 517 518
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
519
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
520
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
521 522 523 524 525 526 527 528 529 530 531
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

532 533 534 535 536 537
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea x86_ext_save_areas[] = {
538 539
    [XSTATE_YMM_BIT] =
          { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
540 541
            .offset = offsetof(X86XSaveArea, avx_state),
            .size = sizeof(XSaveAVX) },
542 543
    [XSTATE_BNDREGS_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
544 545
            .offset = offsetof(X86XSaveArea, bndreg_state),
            .size = sizeof(XSaveBNDREG)  },
546 547
    [XSTATE_BNDCSR_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
548 549
            .offset = offsetof(X86XSaveArea, bndcsr_state),
            .size = sizeof(XSaveBNDCSR)  },
550 551
    [XSTATE_OPMASK_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
552 553
            .offset = offsetof(X86XSaveArea, opmask_state),
            .size = sizeof(XSaveOpmask) },
554 555
    [XSTATE_ZMM_Hi256_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
556 557
            .offset = offsetof(X86XSaveArea, zmm_hi256_state),
            .size = sizeof(XSaveZMM_Hi256) },
558 559
    [XSTATE_Hi16_ZMM_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
560 561
            .offset = offsetof(X86XSaveArea, hi16_zmm_state),
            .size = sizeof(XSaveHi16_ZMM) },
562 563
    [XSTATE_PKRU_BIT] =
          { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
564 565
            .offset = offsetof(X86XSaveArea, pkru_state),
            .size = sizeof(XSavePKRU) },
566
};
567

568 569 570 571 572 573 574 575 576 577 578 579 580 581
static uint32_t xsave_area_size(uint64_t mask)
{
    int i;
    uint64_t ret = sizeof(X86LegacyXSaveArea) + sizeof(X86XSaveHeader);

    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if ((mask >> i) & 1) {
            ret = MAX(ret, esa->offset + esa->size);
        }
    }
    return ret;
}

582 583 584 585 586 587
static inline uint64_t x86_cpu_xsave_components(X86CPU *cpu)
{
    return ((uint64_t)cpu->env.features[FEAT_XSAVE_COMP_HI]) << 32 |
           cpu->env.features[FEAT_XSAVE_COMP_LO];
}

588 589
const char *get_register_name_32(unsigned int reg)
{
590
    if (reg >= CPU_NB_REGS32) {
591 592
        return NULL;
    }
593
    return x86_reg_info_32[reg].name;
594 595
}

596 597 598 599 600 601 602 603 604 605 606 607
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
608 609 610 611 612 613

        /* If the feature name is known, it is implicitly considered migratable,
         * unless it is explicitly set in unmigratable_flags */
        if ((wi->migratable_flags & f) ||
            (wi->feat_names[i] && !(wi->unmigratable_flags & f))) {
            r |= f;
614 615 616 617 618
        }
    }
    return r;
}

619 620
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
621
{
622 623 624 625 626 627 628
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
629
#elif defined(__i386__)
630 631 632 633 634 635 636 637 638
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
639 640
#else
    abort();
641 642
#endif

643
    if (eax)
644
        *eax = vec[0];
645
    if (ebx)
646
        *ebx = vec[1];
647
    if (ecx)
648
        *ecx = vec[2];
649
    if (edx)
650
        *edx = vec[3];
651
}
652 653 654 655 656 657 658 659

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
660 661
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
698
 * *pval and return true, otherwise return false
699
 */
700 701
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
702 703 704
{
    uint32_t mask;
    const char **ppc;
705
    bool found = false;
706

707
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
708 709
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
710
            found = true;
711
        }
712 713
    }
    return found;
714 715
}

716
static void add_flagname_to_bitmaps(const char *flagname,
717 718
                                    FeatureWordArray words,
                                    Error **errp)
719
{
720 721 722
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
723
        if (lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
724 725 726 727
            break;
        }
    }
    if (w == FEATURE_WORDS) {
728
        error_setg(errp, "CPU feature %s not found", flagname);
729
    }
730 731
}

732 733 734 735 736 737 738 739 740 741 742 743 744
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

745 746
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
747 748 749
    ObjectClass *oc;
    char *typename;

750 751 752 753
    if (cpu_model == NULL) {
        return NULL;
    }

754 755 756 757
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
758 759
}

760 761 762 763 764 765 766 767
static char *x86_cpu_class_get_model_name(X86CPUClass *cc)
{
    const char *class_name = object_class_get_name(OBJECT_CLASS(cc));
    assert(g_str_has_suffix(class_name, X86_CPU_TYPE_SUFFIX));
    return g_strndup(class_name,
                     strlen(class_name) - strlen(X86_CPU_TYPE_SUFFIX));
}

768
struct X86CPUDefinition {
769 770
    const char *name;
    uint32_t level;
771
    uint32_t xlevel;
772 773
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
774 775 776
    int family;
    int model;
    int stepping;
777
    FeatureWordArray features;
778
    char model_id[48];
779
};
780

781
static X86CPUDefinition builtin_x86_defs[] = {
782 783
    {
        .name = "qemu64",
784
        .level = 0xd,
785
        .vendor = CPUID_VENDOR_AMD,
786
        .family = 6,
787
        .model = 6,
788
        .stepping = 3,
789
        .features[FEAT_1_EDX] =
790
            PPRO_FEATURES |
791 792
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
793
        .features[FEAT_1_ECX] =
794
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
795
        .features[FEAT_8000_0001_EDX] =
796
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
797
        .features[FEAT_8000_0001_ECX] =
798
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
799
        .xlevel = 0x8000000A,
800
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
801 802 803 804
    },
    {
        .name = "phenom",
        .level = 5,
805
        .vendor = CPUID_VENDOR_AMD,
806 807 808
        .family = 16,
        .model = 2,
        .stepping = 3,
809
        /* Missing: CPUID_HT */
810
        .features[FEAT_1_EDX] =
811
            PPRO_FEATURES |
812
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
813
            CPUID_PSE36 | CPUID_VME,
814
        .features[FEAT_1_ECX] =
815
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
816
            CPUID_EXT_POPCNT,
817
        .features[FEAT_8000_0001_EDX] =
818 819
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
820
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
821 822 823 824
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
825
        .features[FEAT_8000_0001_ECX] =
826
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
827
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
828
        /* Missing: CPUID_SVM_LBRV */
829
        .features[FEAT_SVM] =
830
            CPUID_SVM_NPT,
831 832 833 834 835 836
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
837
        .vendor = CPUID_VENDOR_INTEL,
838 839 840
        .family = 6,
        .model = 15,
        .stepping = 11,
841
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
842
        .features[FEAT_1_EDX] =
843
            PPRO_FEATURES |
844
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
845 846
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
847
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
848
        .features[FEAT_1_ECX] =
849
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
850
            CPUID_EXT_CX16,
851
        .features[FEAT_8000_0001_EDX] =
852
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
853
        .features[FEAT_8000_0001_ECX] =
854
            CPUID_EXT3_LAHF_LM,
855 856 857 858 859
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
860
        .level = 0xd,
861
        .vendor = CPUID_VENDOR_INTEL,
862 863 864
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
865
        /* Missing: CPUID_HT */
866
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
867
            PPRO_FEATURES | CPUID_VME |
868 869 870
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
871
        .features[FEAT_1_ECX] =
872
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
873
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
874
        .features[FEAT_8000_0001_EDX] =
875 876 877 878 879
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
880
        .features[FEAT_8000_0001_ECX] =
881
            0,
882 883 884 885 886 887
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
888
        .vendor = CPUID_VENDOR_INTEL,
889
        .family = 6,
890
        .model = 6,
891
        .stepping = 3,
892
        .features[FEAT_1_EDX] =
893
            PPRO_FEATURES,
894
        .features[FEAT_1_ECX] =
895
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
896
        .xlevel = 0x80000004,
897
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
898
    },
899 900 901
    {
        .name = "kvm32",
        .level = 5,
902
        .vendor = CPUID_VENDOR_INTEL,
903 904 905
        .family = 15,
        .model = 6,
        .stepping = 1,
906
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
907
            PPRO_FEATURES | CPUID_VME |
908
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
909
        .features[FEAT_1_ECX] =
910
            CPUID_EXT_SSE3,
911
        .features[FEAT_8000_0001_ECX] =
912
            0,
913 914 915
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
916 917 918
    {
        .name = "coreduo",
        .level = 10,
919
        .vendor = CPUID_VENDOR_INTEL,
920 921 922
        .family = 6,
        .model = 14,
        .stepping = 8,
923
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
924
        .features[FEAT_1_EDX] =
925
            PPRO_FEATURES | CPUID_VME |
926 927 928
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
929
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
930
        .features[FEAT_1_ECX] =
931
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
932
        .features[FEAT_8000_0001_EDX] =
933
            CPUID_EXT2_NX,
934 935 936 937 938
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
939
        .level = 1,
940
        .vendor = CPUID_VENDOR_INTEL,
941
        .family = 4,
942
        .model = 8,
943
        .stepping = 0,
944
        .features[FEAT_1_EDX] =
945
            I486_FEATURES,
946 947 948 949 950
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
951
        .vendor = CPUID_VENDOR_INTEL,
952 953 954
        .family = 5,
        .model = 4,
        .stepping = 3,
955
        .features[FEAT_1_EDX] =
956
            PENTIUM_FEATURES,
957 958 959 960 961
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
962
        .vendor = CPUID_VENDOR_INTEL,
963 964 965
        .family = 6,
        .model = 5,
        .stepping = 2,
966
        .features[FEAT_1_EDX] =
967
            PENTIUM2_FEATURES,
968 969 970 971
        .xlevel = 0,
    },
    {
        .name = "pentium3",
972
        .level = 3,
973
        .vendor = CPUID_VENDOR_INTEL,
974 975 976
        .family = 6,
        .model = 7,
        .stepping = 3,
977
        .features[FEAT_1_EDX] =
978
            PENTIUM3_FEATURES,
979 980 981 982 983
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
984
        .vendor = CPUID_VENDOR_AMD,
985 986 987
        .family = 6,
        .model = 2,
        .stepping = 3,
988
        .features[FEAT_1_EDX] =
989
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
990
            CPUID_MCA,
991
        .features[FEAT_8000_0001_EDX] =
992
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
993
        .xlevel = 0x80000008,
994
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
995 996 997
    },
    {
        .name = "n270",
998
        .level = 10,
999
        .vendor = CPUID_VENDOR_INTEL,
1000 1001 1002
        .family = 6,
        .model = 28,
        .stepping = 2,
1003
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
1004
        .features[FEAT_1_EDX] =
1005
            PPRO_FEATURES |
1006 1007
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
1008
            /* Some CPUs got no CPUID_SEP */
1009 1010
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
1011
        .features[FEAT_1_ECX] =
1012
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
1013
            CPUID_EXT_MOVBE,
1014
        .features[FEAT_8000_0001_EDX] =
1015
            CPUID_EXT2_NX,
1016
        .features[FEAT_8000_0001_ECX] =
1017
            CPUID_EXT3_LAHF_LM,
1018
        .xlevel = 0x80000008,
1019 1020
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
1021 1022
    {
        .name = "Conroe",
1023
        .level = 10,
1024
        .vendor = CPUID_VENDOR_INTEL,
1025
        .family = 6,
1026
        .model = 15,
1027
        .stepping = 3,
1028
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1029
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1030 1031 1032 1033
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1034
        .features[FEAT_1_ECX] =
1035
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1036
        .features[FEAT_8000_0001_EDX] =
1037
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1038
        .features[FEAT_8000_0001_ECX] =
1039
            CPUID_EXT3_LAHF_LM,
1040
        .xlevel = 0x80000008,
1041 1042 1043 1044
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
1045
        .level = 10,
1046
        .vendor = CPUID_VENDOR_INTEL,
1047
        .family = 6,
1048
        .model = 23,
1049
        .stepping = 3,
1050
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1051
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1052 1053 1054 1055
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1056
        .features[FEAT_1_ECX] =
1057
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
1058
            CPUID_EXT_SSE3,
1059
        .features[FEAT_8000_0001_EDX] =
1060
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1061
        .features[FEAT_8000_0001_ECX] =
1062
            CPUID_EXT3_LAHF_LM,
1063
        .xlevel = 0x80000008,
1064 1065 1066 1067
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
1068
        .level = 11,
1069
        .vendor = CPUID_VENDOR_INTEL,
1070
        .family = 6,
1071
        .model = 26,
1072
        .stepping = 3,
1073
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1074
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1075 1076 1077 1078
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1079
        .features[FEAT_1_ECX] =
1080
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
1081
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1082
        .features[FEAT_8000_0001_EDX] =
1083
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1084
        .features[FEAT_8000_0001_ECX] =
1085
            CPUID_EXT3_LAHF_LM,
1086
        .xlevel = 0x80000008,
1087 1088 1089 1090 1091
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1092
        .vendor = CPUID_VENDOR_INTEL,
1093 1094 1095
        .family = 6,
        .model = 44,
        .stepping = 1,
1096
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1097
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1098 1099 1100 1101
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1102
        .features[FEAT_1_ECX] =
1103
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1104 1105
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1106
        .features[FEAT_8000_0001_EDX] =
1107
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1108
        .features[FEAT_8000_0001_ECX] =
1109
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1110 1111
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1112
        .xlevel = 0x80000008,
1113 1114 1115 1116 1117
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1118
        .vendor = CPUID_VENDOR_INTEL,
1119 1120 1121
        .family = 6,
        .model = 42,
        .stepping = 1,
1122
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1123
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1124 1125 1126 1127
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1128
        .features[FEAT_1_ECX] =
1129
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1130 1131 1132 1133
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1134
        .features[FEAT_8000_0001_EDX] =
1135
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1136
            CPUID_EXT2_SYSCALL,
1137
        .features[FEAT_8000_0001_ECX] =
1138
            CPUID_EXT3_LAHF_LM,
1139 1140
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1141 1142
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1143
        .xlevel = 0x80000008,
1144 1145
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1175 1176
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1177
        .xlevel = 0x80000008,
1178 1179
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1180
    {
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1204
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1205 1206 1207 1208 1209 1210
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1211 1212
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1213
        .xlevel = 0x80000008,
1214 1215
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1216 1217
        .name = "Haswell",
        .level = 0xd,
1218
        .vendor = CPUID_VENDOR_INTEL,
1219 1220 1221
        .family = 6,
        .model = 60,
        .stepping = 1,
1222
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1223
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1224 1225 1226 1227
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1228
        .features[FEAT_1_ECX] =
1229
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1230 1231 1232 1233
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1234
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1235
        .features[FEAT_8000_0001_EDX] =
1236
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1237
            CPUID_EXT2_SYSCALL,
1238
        .features[FEAT_8000_0001_ECX] =
1239
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1240
        .features[FEAT_7_0_EBX] =
1241
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1242 1243 1244
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1245 1246
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1247 1248
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1249
        .xlevel = 0x80000008,
1250 1251
        .model_id = "Intel Core Processor (Haswell)",
    },
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1276
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1277 1278 1279 1280 1281 1282 1283 1284
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1285 1286
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1287
        .xlevel = 0x80000008,
1288 1289
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1290 1291 1292 1293 1294 1295 1296 1297
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1298
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1309
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1310 1311 1312 1313
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1314
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1315 1316
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1317
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1318
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1319
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1320
            CPUID_7_0_EBX_SMAP,
1321 1322
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1323 1324
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1325
        .xlevel = 0x80000008,
1326 1327
        .model_id = "Intel Core Processor (Broadwell)",
    },
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
    {
        .name = "Skylake-Client",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 94,
        .stepping = 3,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP | CPUID_7_0_EBX_MPX,
        /* Missing: XSAVES (not supported by some Linux versions,
         * including v4.1 to v4.6).
         * KVM doesn't yet expose any XSAVES state save component,
         * and the only one defined in Skylake (processor tracing)
         * probably will block migration anyway.
         */
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XSAVEC |
            CPUID_XSAVE_XGETBV1,
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
        .xlevel = 0x80000008,
        .model_id = "Intel Core Processor (Skylake)",
    },
1373 1374 1375
    {
        .name = "Opteron_G1",
        .level = 5,
1376
        .vendor = CPUID_VENDOR_AMD,
1377 1378 1379
        .family = 15,
        .model = 6,
        .stepping = 1,
1380
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1381
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1382 1383 1384 1385
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1386
        .features[FEAT_1_ECX] =
1387
            CPUID_EXT_SSE3,
1388
        .features[FEAT_8000_0001_EDX] =
1389
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1390 1391 1392 1393 1394
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1395 1396 1397 1398 1399 1400
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1401
        .vendor = CPUID_VENDOR_AMD,
1402 1403 1404
        .family = 15,
        .model = 6,
        .stepping = 1,
1405
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1406
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1407 1408 1409 1410
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1411
        .features[FEAT_1_ECX] =
1412
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1413
        /* Missing: CPUID_EXT2_RDTSCP */
1414
        .features[FEAT_8000_0001_EDX] =
1415
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1416 1417 1418 1419 1420 1421
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1422
        .features[FEAT_8000_0001_ECX] =
1423
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1424 1425 1426 1427 1428 1429
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1430
        .vendor = CPUID_VENDOR_AMD,
1431 1432 1433
        .family = 16,
        .model = 2,
        .stepping = 3,
1434
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1435
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1436 1437 1438 1439
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1440
        .features[FEAT_1_ECX] =
1441
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1442
            CPUID_EXT_SSE3,
1443
        /* Missing: CPUID_EXT2_RDTSCP */
1444
        .features[FEAT_8000_0001_EDX] =
1445
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1446 1447 1448 1449 1450 1451
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1452
        .features[FEAT_8000_0001_ECX] =
1453
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1454
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1455 1456 1457 1458 1459 1460
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1461
        .vendor = CPUID_VENDOR_AMD,
1462 1463 1464
        .family = 21,
        .model = 1,
        .stepping = 2,
1465
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1466
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1467 1468 1469 1470
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1471
        .features[FEAT_1_ECX] =
1472
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1473 1474 1475
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1476
        /* Missing: CPUID_EXT2_RDTSCP */
1477
        .features[FEAT_8000_0001_EDX] =
1478
            CPUID_EXT2_LM |
1479 1480 1481 1482 1483 1484
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1485
        .features[FEAT_8000_0001_ECX] =
1486
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1487 1488 1489
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1490
        /* no xsaveopt! */
1491 1492 1493
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1494 1495 1496
    {
        .name = "Opteron_G5",
        .level = 0xd,
1497
        .vendor = CPUID_VENDOR_AMD,
1498 1499 1500
        .family = 21,
        .model = 2,
        .stepping = 0,
1501
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1502
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1503 1504 1505 1506
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1507
        .features[FEAT_1_ECX] =
1508
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1509 1510 1511
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1512
        /* Missing: CPUID_EXT2_RDTSCP */
1513
        .features[FEAT_8000_0001_EDX] =
1514
            CPUID_EXT2_LM |
1515 1516 1517 1518 1519 1520
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1521
        .features[FEAT_8000_0001_ECX] =
1522
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1523 1524 1525
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1526
        /* no xsaveopt! */
1527 1528 1529
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1530 1531
};

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1569 1570 1571
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1572 1573
#ifdef CONFIG_KVM

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
static bool lmce_supported(void)
{
    uint64_t mce_cap;

    if (kvm_ioctl(kvm_state, KVM_X86_GET_MCE_CAP_SUPPORTED, &mce_cap) < 0) {
        return false;
    }

    return !!(mce_cap & MCG_LMCE_P);
}

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1600 1601
static X86CPUDefinition host_cpudef;

1602
static Property host_x86_cpu_properties[] = {
1603
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1604
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1605 1606 1607
    DEFINE_PROP_END_OF_LIST()
};

1608
/* class_init for the "host" CPU model
1609
 *
1610
 * This function may be called before KVM is initialized.
1611
 */
1612
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1613
{
1614
    DeviceClass *dc = DEVICE_CLASS(oc);
1615
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1616 1617
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1618
    xcc->kvm_required = true;
1619

1620
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1621
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1622 1623

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1624 1625 1626
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1627

1628
    cpu_x86_fill_model_id(host_cpudef.model_id);
1629

1630 1631 1632 1633 1634
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1635 1636

    dc->props = host_x86_cpu_properties;
1637 1638
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1639 1640 1641 1642 1643 1644 1645 1646
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

1647 1648 1649 1650 1651
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1652
    /* If KVM is disabled, x86_cpu_realizefn() will report an error later */
1653
    if (kvm_enabled()) {
1654 1655 1656 1657 1658 1659
        env->cpuid_min_level =
            kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
        env->cpuid_min_xlevel =
            kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
        env->cpuid_min_xlevel2 =
            kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1660 1661 1662 1663

        if (lmce_supported()) {
            object_property_set_bool(OBJECT(cpu), true, "lmce", &error_abort);
        }
1664
    }
1665

1666
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1667 1668
}

1669 1670 1671 1672 1673 1674 1675 1676 1677
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1678
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1679
{
1680
    FeatureWordInfo *f = &feature_word_info[w];
1681 1682
    int i;

1683
    for (i = 0; i < 32; ++i) {
1684
        if ((1UL << i) & mask) {
1685
            const char *reg = get_register_name_32(f->cpuid_reg);
1686
            assert(reg);
1687
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1688
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1689
                kvm_enabled() ? "host" : "TCG",
1690 1691 1692
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1693
        }
1694
    }
1695 1696
}

1697 1698 1699
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1700 1701 1702 1703 1704 1705 1706 1707 1708
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1709
    visit_type_int(v, name, &value, errp);
1710 1711
}

1712 1713 1714
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1715
{
1716 1717 1718 1719
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1720
    Error *local_err = NULL;
1721 1722
    int64_t value;

1723
    visit_type_int(v, name, &value, &local_err);
1724 1725
    if (local_err) {
        error_propagate(errp, local_err);
1726 1727 1728
        return;
    }
    if (value < min || value > max) {
1729 1730
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1731 1732 1733
        return;
    }

1734
    env->cpuid_version &= ~0xff00f00;
1735 1736
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1737
    } else {
1738
        env->cpuid_version |= value << 8;
1739 1740 1741
    }
}

1742 1743 1744
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1745 1746 1747 1748 1749 1750 1751
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1752
    visit_type_int(v, name, &value, errp);
1753 1754
}

1755 1756 1757
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1758
{
1759 1760 1761 1762
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1763
    Error *local_err = NULL;
1764 1765
    int64_t value;

1766
    visit_type_int(v, name, &value, &local_err);
1767 1768
    if (local_err) {
        error_propagate(errp, local_err);
1769 1770 1771
        return;
    }
    if (value < min || value > max) {
1772 1773
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1774 1775 1776
        return;
    }

1777
    env->cpuid_version &= ~0xf00f0;
1778
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1779 1780
}

1781
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1782
                                           const char *name, void *opaque,
1783 1784 1785 1786 1787 1788 1789
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1790
    visit_type_int(v, name, &value, errp);
1791 1792
}

1793
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1794
                                           const char *name, void *opaque,
1795
                                           Error **errp)
1796
{
1797 1798 1799 1800
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1801
    Error *local_err = NULL;
1802 1803
    int64_t value;

1804
    visit_type_int(v, name, &value, &local_err);
1805 1806
    if (local_err) {
        error_propagate(errp, local_err);
1807 1808 1809
        return;
    }
    if (value < min || value > max) {
1810 1811
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1812 1813 1814
        return;
    }

1815
    env->cpuid_version &= ~0xf;
1816
    env->cpuid_version |= value & 0xf;
1817 1818
}

1819 1820 1821 1822 1823 1824
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1825
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1826 1827
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1838
    if (strlen(value) != CPUID_VENDOR_SZ) {
1839
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1868 1869
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1870
{
1871 1872
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1873 1874 1875 1876 1877 1878
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1879
    memset(env->cpuid_model, 0, 48);
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1890 1891
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1892 1893 1894 1895 1896
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1897
    visit_type_int(v, name, &value, errp);
1898 1899
}

1900 1901
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1902 1903 1904
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1905
    const int64_t max = INT64_MAX;
1906
    Error *local_err = NULL;
1907 1908
    int64_t value;

1909
    visit_type_int(v, name, &value, &local_err);
1910 1911
    if (local_err) {
        error_propagate(errp, local_err);
1912 1913 1914
        return;
    }
    if (value < min || value > max) {
1915 1916
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1917 1918 1919
        return;
    }

1920
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1921 1922
}

1923
/* Generic getter for "feature-words" and "filtered-features" properties */
1924 1925 1926
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1927
{
1928
    uint32_t *array = (uint32_t *)opaque;
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
    FeatureWord w;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1941
        qwi->features = array[w];
1942 1943 1944 1945 1946 1947 1948

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1949
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, errp);
1950 1951
}

1952 1953
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1954 1955 1956 1957
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1958
    visit_type_int(v, name, &value, errp);
1959 1960
}

1961 1962
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1963 1964 1965 1966 1967 1968 1969
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1970
    visit_type_int(v, name, &value, &err);
1971 1972 1973 1974 1975 1976 1977
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1978 1979 1980
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

2002 2003 2004 2005 2006 2007 2008 2009
/* Compatibily hack to maintain legacy +-feat semantic,
 * where +-feat overwrites any feature set by
 * feat=on|feat even if the later is parsed after +-feat
 * (i.e. "-x2apic,x2apic=on" will result in x2apic disabled)
 */
static FeatureWordArray plus_features = { 0 };
static FeatureWordArray minus_features = { 0 };

2010 2011
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
2012
static void x86_cpu_parse_featurestr(const char *typename, char *features,
2013
                                     Error **errp)
2014 2015
{
    char *featurestr; /* Single 'key=value" string being parsed */
2016
    Error *local_err = NULL;
2017 2018 2019 2020 2021 2022
    static bool cpu_globals_initialized;

    if (cpu_globals_initialized) {
        return;
    }
    cpu_globals_initialized = true;
2023

2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
    if (!features) {
        return;
    }

    for (featurestr = strtok(features, ",");
         featurestr  && !local_err;
         featurestr = strtok(NULL, ",")) {
        const char *name;
        const char *val = NULL;
        char *eq = NULL;
2034
        char num[32];
2035
        GlobalProperty *prop;
2036

2037
        /* Compatibility syntax: */
2038
        if (featurestr[0] == '+') {
2039
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
2040
            continue;
2041
        } else if (featurestr[0] == '-') {
2042
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
2043 2044 2045 2046 2047 2048 2049
            continue;
        }

        eq = strchr(featurestr, '=');
        if (eq) {
            *eq++ = 0;
            val = eq;
2050
        } else {
2051
            val = "on";
2052
        }
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

        feat2prop(featurestr);
        name = featurestr;

        /* Special case: */
        if (!strcmp(name, "tsc-freq")) {
            int64_t tsc_freq;
            char *err;

            tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                           QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
            if (tsc_freq < 0 || *err) {
                error_setg(errp, "bad numerical value %s", val);
                return;
            }
            snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
            val = num;
            name = "tsc-frequency";
2071
        }
2072

2073 2074 2075 2076 2077 2078
        prop = g_new0(typeof(*prop), 1);
        prop->driver = typename;
        prop->property = g_strdup(name);
        prop->value = g_strdup(val);
        prop->errp = &error_fatal;
        qdev_prop_register_global(prop);
2079 2080 2081 2082
    }

    if (local_err) {
        error_propagate(errp, local_err);
2083 2084 2085
    }
}

2086
/* Print all cpuid feature names in featureset
2087
 */
2088
static void listflags(FILE *f, fprintf_function print, const char **featureset)
2089
{
2090 2091 2092 2093 2094 2095 2096
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
2097
        }
2098
    }
2099 2100
}

P
Peter Maydell 已提交
2101 2102
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
2103
{
2104
    X86CPUDefinition *def;
2105
    char buf[256];
2106
    int i;
2107

2108 2109
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2110
        snprintf(buf, sizeof(buf), "%s", def->name);
2111
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2112
    }
2113 2114 2115 2116 2117 2118
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2119
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2120 2121 2122
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2123 2124 2125
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2126
    }
2127 2128
}

2129
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2130 2131
{
    CpuDefinitionInfoList *cpu_list = NULL;
2132
    X86CPUDefinition *def;
2133
    int i;
2134

2135
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2136 2137 2138
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2139
        def = &builtin_x86_defs[i];
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2152 2153
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2154 2155
{
    FeatureWordInfo *wi = &feature_word_info[w];
2156
    uint32_t r;
2157

2158
    if (kvm_enabled()) {
2159 2160 2161
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2162
    } else if (tcg_enabled()) {
2163
        r = wi->tcg_features;
2164 2165 2166
    } else {
        return ~0;
    }
2167 2168 2169 2170
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2171 2172
}

2173 2174 2175 2176 2177
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2178
static int x86_cpu_filter_features(X86CPU *cpu)
2179 2180
{
    CPUX86State *env = &cpu->env;
2181
    FeatureWord w;
2182 2183
    int rv = 0;

2184
    for (w = 0; w < FEATURE_WORDS; w++) {
2185 2186
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2187 2188 2189
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2190 2191
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2192
                report_unavailable_features(w, cpu->filtered_features[w]);
2193 2194 2195
            }
            rv = 1;
        }
2196
    }
2197 2198

    return rv;
2199 2200
}

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2213
/* Load data from X86CPUDefinition
2214
 */
2215
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2216
{
2217
    CPUX86State *env = &cpu->env;
2218 2219
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2220
    FeatureWord w;
2221

2222 2223 2224 2225
    /* CPU models only set _minimum_ values for level/xlevel: */
    object_property_set_int(OBJECT(cpu), def->level, "min-level", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "min-xlevel", errp);

2226 2227 2228 2229
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2230 2231 2232
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2233

2234
    /* Special cases not set in the X86CPUDefinition structs: */
2235
    if (kvm_enabled()) {
2236 2237 2238 2239
        if (!kvm_irqchip_in_kernel()) {
            x86_cpu_change_kvm_default("x2apic", "off");
        }

2240
        x86_cpu_apply_props(cpu, kvm_default_props);
2241
    }
2242

2243
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2244 2245 2246 2247 2248 2249 2250 2251

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2252
    vendor = def->vendor;
2253 2254 2255 2256 2257 2258 2259 2260 2261
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2262 2263
}

2264
X86CPU *cpu_x86_init(const char *cpu_model)
2265
{
2266
    return X86_CPU(cpu_generic_init(TYPE_X86_CPU, cpu_model));
2267 2268
}

2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2291 2292
#if !defined(CONFIG_USER_ONLY)

2293 2294
void cpu_clear_apic_feature(CPUX86State *env)
{
2295
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2296 2297
}

2298 2299 2300 2301 2302 2303
#endif /* !CONFIG_USER_ONLY */

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2304 2305
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);
2306
    uint32_t pkg_offset;
2307

2308 2309
    /* test if maximum index reached */
    if (index & 0x80000000) {
2310 2311 2312 2313 2314 2315 2316 2317 2318
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2319 2320 2321 2322 2323
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2324 2325
            }
        }
2326 2327 2328 2329 2330 2331 2332 2333
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2334 2335 2336
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2337 2338 2339
        break;
    case 1:
        *eax = env->cpuid_version;
2340 2341
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2342
        *ecx = env->features[FEAT_1_ECX];
2343 2344 2345
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2346
        *edx = env->features[FEAT_1_EDX];
2347 2348
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2349
            *edx |= CPUID_HT;
2350 2351 2352 2353
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2354 2355 2356 2357
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2358
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2359
        *ebx = 0;
2360 2361 2362 2363 2364
        if (!cpu->enable_l3_cache) {
            *ecx = 0;
        } else {
            *ecx = L3_N_DESCRIPTOR;
        }
2365 2366 2367
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2368 2369 2370
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2371 2372
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2373
            *eax &= ~0xFC000000;
2374
        } else {
A
Aurelien Jarno 已提交
2375
            *eax = 0;
2376
            switch (count) {
2377
            case 0: /* L1 dcache info */
2378 2379 2380 2381 2382 2383 2384 2385
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2386 2387
                break;
            case 1: /* L1 icache info */
2388 2389 2390 2391 2392 2393 2394 2395
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2396 2397
                break;
            case 2: /* L2 cache info */
2398 2399 2400
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2401 2402
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2403
                }
2404 2405 2406 2407 2408
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2409
                break;
2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
            case 3: /* L3 cache info */
                if (!cpu->enable_l3_cache) {
                    *eax = 0;
                    *ebx = 0;
                    *ecx = 0;
                    *edx = 0;
                    break;
                }
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(3) | \
                        CPUID_4_SELF_INIT_LEVEL;
                pkg_offset = apicid_pkg_offset(cs->nr_cores, cs->nr_threads);
                *eax |= ((1 << pkg_offset) - 1) << 14;
                *ebx = (L3_N_LINE_SIZE - 1) | \
                       ((L3_N_PARTITIONS - 1) << 12) | \
                       ((L3_N_ASSOCIATIVITY - 1) << 22);
                *ecx = L3_N_SETS - 1;
                *edx = CPUID_4_INCLUSIVE | CPUID_4_COMPLEX_IDX;
                break;
2429 2430 2431 2432 2433 2434
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2435 2436 2437 2438 2439 2440
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2452
        *eax = env->features[FEAT_6_EAX];
2453 2454 2455 2456
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2457
    case 7:
2458 2459 2460
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2461
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2462
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2463 2464 2465
            if ((*ecx & CPUID_7_0_ECX_PKU) && env->cr[4] & CR4_PKE_MASK) {
                *ecx |= CPUID_7_0_ECX_OSPKE;
            }
2466
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2467 2468 2469 2470 2471 2472 2473
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2474 2475 2476 2477 2478 2479 2480 2481 2482
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2483
        if (kvm_enabled() && cpu->enable_pmu) {
2484
            KVMState *s = cs->kvm_state;
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2496
        break;
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
    case 0xB:
        /* Extended Topology Enumeration Leaf */
        if (!cpu->enable_cpuid_0xb) {
                *eax = *ebx = *ecx = *edx = 0;
                break;
        }

        *ecx = count & 0xff;
        *edx = cpu->apic_id;

        switch (count) {
        case 0:
2509 2510
            *eax = apicid_core_offset(cs->nr_cores, cs->nr_threads);
            *ebx = cs->nr_threads;
2511 2512 2513
            *ecx |= CPUID_TOPOLOGY_LEVEL_SMT;
            break;
        case 1:
2514 2515
            *eax = apicid_pkg_offset(cs->nr_cores, cs->nr_threads);
            *ebx = cs->nr_cores * cs->nr_threads;
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
            *ecx |= CPUID_TOPOLOGY_LEVEL_CORE;
            break;
        default:
            *eax = 0;
            *ebx = 0;
            *ecx |= CPUID_TOPOLOGY_LEVEL_INVALID;
        }

        assert(!(*eax & ~0x1f));
        *ebx &= 0xffff; /* The count doesn't need to be reliable. */
        break;
2527
    case 0xD: {
S
Sheng Yang 已提交
2528
        /* Processor Extended State */
2529 2530 2531 2532
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2533
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2534 2535
            break;
        }
2536

2537
        if (count == 0) {
2538 2539 2540
            *ecx = xsave_area_size(x86_cpu_xsave_components(cpu));
            *eax = env->features[FEAT_XSAVE_COMP_LO];
            *edx = env->features[FEAT_XSAVE_COMP_HI];
2541 2542
            *ebx = *ecx;
        } else if (count == 1) {
2543
            *eax = env->features[FEAT_XSAVE];
2544
        } else if (count < ARRAY_SIZE(x86_ext_save_areas)) {
2545 2546
            if ((x86_cpu_xsave_components(cpu) >> count) & 1) {
                const ExtSaveArea *esa = &x86_ext_save_areas[count];
L
Liu Jinsong 已提交
2547 2548
                *eax = esa->size;
                *ebx = esa->offset;
2549
            }
S
Sheng Yang 已提交
2550 2551
        }
        break;
2552
    }
2553 2554 2555 2556 2557 2558 2559 2560 2561
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2562 2563
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2564 2565 2566

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
S
Stefan Weil 已提交
2567
         * So don't set it here for Intel to make Linux guests happy.
2568
         */
2569
        if (cs->nr_cores * cs->nr_threads > 1) {
2570 2571 2572
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2587 2588 2589 2590
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2591 2592 2593 2594 2595 2596 2597 2598
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2599 2600 2601
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2602 2603 2604 2605
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
2617 2618 2619 2620 2621 2622 2623 2624 2625
        if (!cpu->enable_l3_cache) {
            *edx = ((L3_SIZE_KB / 512) << 18) | \
                   (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
                   (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
        } else {
            *edx = ((L3_N_SIZE_KB_AMD / 512) << 18) | \
                   (AMD_ENC_ASSOC(L3_N_ASSOCIATIVITY) << 12) | \
                   (L3_N_LINES_PER_TAG << 8) | (L3_N_LINE_SIZE);
        }
2626
        break;
2627 2628 2629 2630 2631 2632
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2633 2634
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
2635
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2636 2637 2638 2639
            /* 64 bit processor, 48 bits virtual, configurable
             * physical bits.
             */
            *eax = 0x00003000 + cpu->phys_bits;
2640
        } else {
2641
            *eax = cpu->phys_bits;
2642 2643 2644 2645
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2646 2647
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2648 2649 2650
        }
        break;
    case 0x8000000A:
2651
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2652 2653 2654
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2655
            *edx = env->features[FEAT_SVM]; /* optional features */
2656 2657 2658 2659 2660 2661
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2662
        break;
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2674
        *edx = env->features[FEAT_C000_0001_EDX];
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2685 2686 2687 2688 2689 2690 2691 2692 2693
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2694 2695 2696 2697 2698 2699 2700

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
2701 2702
    target_ulong cr4;
    uint64_t xcr0;
A
Andreas Färber 已提交
2703 2704
    int i;

A
Andreas Färber 已提交
2705 2706
    xcc->parent_reset(s);

2707
    memset(env, 0, offsetof(CPUX86State, end_reset_fields));
A
Andreas Färber 已提交
2708

2709
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755

    env->old_exception = -1;

    /* init to reset state */

    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2756
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2757 2758

    env->mxcsr = 0x1f80;
2759 2760
    /* All units are in INIT state.  */
    env->xstate_bv = 0;
A
Andreas Färber 已提交
2761 2762 2763 2764 2765 2766 2767

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2768
    cpu_breakpoint_remove_all(s, BP_CPU);
2769
    cpu_watchpoint_remove_all(s, BP_CPU);
2770

2771
    cr4 = 0;
2772
    xcr0 = XSTATE_FP_MASK;
2773 2774 2775 2776

#ifdef CONFIG_USER_ONLY
    /* Enable all the features for user-mode.  */
    if (env->features[FEAT_1_EDX] & CPUID_SSE) {
2777
        xcr0 |= XSTATE_SSE_MASK;
2778
    }
2779 2780
    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
2781
        if (env->features[esa->feature] & esa->bits) {
2782 2783
            xcr0 |= 1ull << i;
        }
2784
    }
2785

2786 2787 2788
    if (env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) {
        cr4 |= CR4_OSFXSR_MASK | CR4_OSXSAVE_MASK;
    }
2789 2790 2791
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE) {
        cr4 |= CR4_FSGSBASE_MASK;
    }
2792 2793 2794 2795
#endif

    env->xcr0 = xcr0;
    cpu_x86_update_cr4(env, cr4);
2796

A
Alex Williamson 已提交
2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2807 2808
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2809
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2810

2811
    s->halted = !cpu_is_bsp(cpu);
2812 2813 2814 2815

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2816
#endif
A
Andreas Färber 已提交
2817 2818
}

2819 2820 2821
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2822
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2823
}
2824 2825 2826 2827 2828 2829 2830

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2831 2832
#endif

A
Andreas Färber 已提交
2833 2834 2835 2836 2837 2838
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2839
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2840
            (CPUID_MCE | CPUID_MCA)) {
2841 2842
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF |
                        (cpu->enable_lmce ? MCG_LMCE_P : 0);
A
Andreas Färber 已提交
2843 2844 2845 2846 2847 2848 2849
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2850
#ifndef CONFIG_USER_ONLY
2851
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2852
{
2853
    APICCommonState *apic;
2854 2855
    const char *apic_type = "apic";

2856
    if (kvm_apic_in_kernel()) {
2857 2858 2859 2860 2861
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2862
    cpu->apic_state = DEVICE(object_new(apic_type));
2863

2864 2865
    object_property_add_child(OBJECT(cpu), "lapic",
                              OBJECT(cpu->apic_state), &error_abort);
2866
    object_unref(OBJECT(cpu->apic_state));
2867

2868
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2869
    /* TODO: convert to link<> */
2870
    apic = APIC_COMMON(cpu->apic_state);
2871
    apic->cpu = cpu;
2872
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2873 2874 2875 2876
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2877 2878 2879
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2880
    if (cpu->apic_state == NULL) {
2881 2882
        return;
    }
2883 2884
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2896
}
2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2912 2913 2914 2915
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2916 2917
#endif

2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
/* Note: Only safe for use on x86(-64) hosts */
static uint32_t x86_host_phys_bits(void)
{
    uint32_t eax;
    uint32_t host_phys_bits;

    host_cpuid(0x80000000, 0, &eax, NULL, NULL, NULL);
    if (eax >= 0x80000008) {
        host_cpuid(0x80000008, 0, &eax, NULL, NULL, NULL);
        /* Note: According to AMD doc 25481 rev 2.34 they have a field
         * at 23:16 that can specify a maximum physical address bits for
         * the guest that can override this value; but I've not seen
         * anything with that set.
         */
        host_phys_bits = eax & 0xff;
    } else {
        /* It's an odd 64 bit machine that doesn't have the leaf for
         * physical address bits; fall back to 36 that's most older
         * Intel.
         */
        host_phys_bits = 36;
    }

    return host_phys_bits;
}
2943

2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975
static void x86_cpu_adjust_level(X86CPU *cpu, uint32_t *min, uint32_t value)
{
    if (*min < value) {
        *min = value;
    }
}

/* Increase cpuid_min_{level,xlevel,xlevel2} automatically, if appropriate */
static void x86_cpu_adjust_feat_level(X86CPU *cpu, FeatureWord w)
{
    CPUX86State *env = &cpu->env;
    FeatureWordInfo *fi = &feature_word_info[w];
    uint32_t eax = fi->cpuid_eax;
    uint32_t region = eax & 0xF0000000;

    if (!env->features[w]) {
        return;
    }

    switch (region) {
    case 0x00000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_level, eax);
    break;
    case 0x80000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel, eax);
    break;
    case 0xC0000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel2, eax);
    break;
    }
}

2976 2977 2978 2979 2980
/* Calculate XSAVE components based on the configured CPU feature flags */
static void x86_cpu_enable_xsave_components(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
    int i;
2981
    uint64_t mask;
2982 2983 2984 2985 2986

    if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
        return;
    }

2987
    mask = (XSTATE_FP_MASK | XSTATE_SSE_MASK);
2988 2989 2990
    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if (env->features[esa->feature] & esa->bits) {
2991
            mask |= (1ULL << i);
2992 2993 2994
        }
    }

2995 2996
    env->features[FEAT_XSAVE_COMP_LO] = mask;
    env->features[FEAT_XSAVE_COMP_HI] = mask >> 32;
2997 2998
}

2999 3000 3001 3002 3003 3004
#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
3005
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
3006
{
3007
    CPUState *cs = CPU(dev);
3008 3009
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
3010
    CPUX86State *env = &cpu->env;
3011
    Error *local_err = NULL;
3012
    static bool ht_warned;
3013
    FeatureWord w;
3014

3015 3016 3017 3018 3019 3020 3021
    if (xcc->kvm_required && !kvm_enabled()) {
        char *name = x86_cpu_class_get_model_name(xcc);
        error_setg(&local_err, "CPU model '%s' requires KVM", name);
        g_free(name);
        goto out;
    }

3022
    if (cpu->apic_id == UNASSIGNED_APIC_ID) {
3023 3024 3025 3026
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
    /*TODO: cpu->host_features incorrectly overwrites features
     * set using "feat=on|off". Once we fix this, we can convert
     * plus_features & minus_features to global properties
     * inside x86_cpu_parse_featurestr() too.
     */
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

    for (w = 0; w < FEATURE_WORDS; w++) {
        cpu->env.features[w] |= plus_features[w];
        cpu->env.features[w] &= ~minus_features[w];
    }

3044 3045 3046 3047
    if (!kvm_enabled() || !cpu->expose_kvm) {
        env->features[FEAT_KVM] = 0;
    }

3048
    x86_cpu_enable_xsave_components(cpu);
3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062

    /* CPUID[EAX=7,ECX=0].EBX always increased level automatically: */
    x86_cpu_adjust_feat_level(cpu, FEAT_7_0_EBX);
    if (cpu->full_cpuid_auto_level) {
        x86_cpu_adjust_feat_level(cpu, FEAT_1_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_1_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_6_EAX);
        x86_cpu_adjust_feat_level(cpu, FEAT_7_0_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0001_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0001_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0007_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_C000_0001_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_SVM);
        x86_cpu_adjust_feat_level(cpu, FEAT_XSAVE);
3063 3064 3065 3066
        /* SVM requires CPUID[0x8000000A] */
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
            x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel, 0x8000000A);
        }
3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
    }

    /* Set cpuid_*level* based on cpuid_min_*level, if not explicitly set */
    if (env->cpuid_level == UINT32_MAX) {
        env->cpuid_level = env->cpuid_min_level;
    }
    if (env->cpuid_xlevel == UINT32_MAX) {
        env->cpuid_xlevel = env->cpuid_min_xlevel;
    }
    if (env->cpuid_xlevel2 == UINT32_MAX) {
        env->cpuid_xlevel2 = env->cpuid_min_xlevel2;
3078
    }
A
Andreas Färber 已提交
3079

3080 3081 3082 3083 3084 3085 3086 3087
    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
    }

3088 3089 3090
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
3091
    if (IS_AMD_CPU(env)) {
3092 3093
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
3094 3095 3096
           & CPUID_EXT2_AMD_ALIASES);
    }

3097 3098 3099 3100 3101 3102
    /* For 64bit systems think about the number of physical bits to present.
     * ideally this should be the same as the host; anything other than matching
     * the host can cause incorrect guest behaviour.
     * QEMU used to pick the magic value of 40 bits that corresponds to
     * consumer AMD devices but nothing else.
     */
3103 3104
    if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
        if (kvm_enabled()) {
3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
            uint32_t host_phys_bits = x86_host_phys_bits();
            static bool warned;

            if (cpu->host_phys_bits) {
                /* The user asked for us to use the host physical bits */
                cpu->phys_bits = host_phys_bits;
            }

            /* Print a warning if the user set it to a value that's not the
             * host value.
             */
            if (cpu->phys_bits != host_phys_bits && cpu->phys_bits != 0 &&
                !warned) {
                error_report("Warning: Host physical bits (%u)"
                                 " does not match phys-bits property (%u)",
                                 host_phys_bits, cpu->phys_bits);
                warned = true;
            }

            if (cpu->phys_bits &&
                (cpu->phys_bits > TARGET_PHYS_ADDR_SPACE_BITS ||
                cpu->phys_bits < 32)) {
3127 3128 3129 3130 3131 3132
                error_setg(errp, "phys-bits should be between 32 and %u "
                                 " (but is %u)",
                                 TARGET_PHYS_ADDR_SPACE_BITS, cpu->phys_bits);
                return;
            }
        } else {
3133
            if (cpu->phys_bits && cpu->phys_bits != TCG_PHYS_ADDR_BITS) {
3134 3135 3136 3137 3138
                error_setg(errp, "TCG only supports phys-bits=%u",
                                  TCG_PHYS_ADDR_BITS);
                return;
            }
        }
3139 3140 3141 3142 3143 3144 3145
        /* 0 means it was not explicitly set by the user (or by machine
         * compat_props or by the host code above). In this case, the default
         * is the value used by TCG (40).
         */
        if (cpu->phys_bits == 0) {
            cpu->phys_bits = TCG_PHYS_ADDR_BITS;
        }
3146 3147 3148 3149 3150 3151 3152 3153
    } else {
        /* For 32 bit systems don't use the user set value, but keep
         * phys_bits consistent with what we tell the guest.
         */
        if (cpu->phys_bits != 0) {
            error_setg(errp, "phys-bits is not user-configurable in 32 bit");
            return;
        }
3154

3155 3156 3157 3158 3159 3160
        if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
            cpu->phys_bits = 36;
        } else {
            cpu->phys_bits = 32;
        }
    }
3161 3162
    cpu_exec_init(cs, &error_abort);

3163 3164 3165 3166
    if (tcg_enabled()) {
        tcg_x86_init();
    }

3167 3168
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
3169

3170
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
3171
        x86_cpu_apic_create(cpu, &local_err);
3172
        if (local_err != NULL) {
3173
            goto out;
3174 3175
        }
    }
3176 3177
#endif

A
Andreas Färber 已提交
3178
    mce_init(cpu);
3179 3180 3181

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
3182 3183
        AddressSpace *newas = g_new(AddressSpace, 1);

3184
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
3185
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
3186 3187 3188

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
3189
        memory_region_set_enabled(cpu->cpu_as_root, true);
3190 3191 3192 3193 3194 3195 3196 3197

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
3198
        address_space_init(newas, cpu->cpu_as_root, "CPU");
3199
        cs->num_ases = 1;
3200
        cpu_address_space_init(cs, newas, 0);
3201 3202 3203 3204

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
3205 3206 3207
    }
#endif

3208
    qemu_init_vcpu(cs);
3209

3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

3224 3225 3226 3227
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
3228
    cpu_reset(cs);
3229

3230
    xcc->parent_realize(dev, &local_err);
3231

3232 3233 3234 3235 3236
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
3237 3238
}

3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
static void x86_cpu_unrealizefn(DeviceState *dev, Error **errp)
{
    X86CPU *cpu = X86_CPU(dev);

#ifndef CONFIG_USER_ONLY
    cpu_remove_sync(CPU(dev));
    qemu_unregister_reset(x86_cpu_machine_reset_cb, dev);
#endif

    if (cpu->apic_state) {
        object_unparent(OBJECT(cpu->apic_state));
        cpu->apic_state = NULL;
    }
}

3254 3255 3256 3257 3258
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

3259 3260
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3261 3262 3263
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
3264
    visit_type_bool(v, name, &value, errp);
3265 3266
}

3267 3268
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

3280
    visit_type_bool(v, name, &value, &local_err);
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3351
        object_property_add_alias(obj, names[i], obj, names[0],
3352 3353 3354 3355 3356 3357
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3358 3359
static void x86_cpu_initfn(Object *obj)
{
3360
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3361
    X86CPU *cpu = X86_CPU(obj);
3362
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3363
    CPUX86State *env = &cpu->env;
3364
    FeatureWord w;
A
Andreas Färber 已提交
3365

3366
    cs->env_ptr = env;
3367 3368

    object_property_add(obj, "family", "int",
3369
                        x86_cpuid_version_get_family,
3370
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3371
    object_property_add(obj, "model", "int",
3372
                        x86_cpuid_version_get_model,
3373
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3374
    object_property_add(obj, "stepping", "int",
3375
                        x86_cpuid_version_get_stepping,
3376
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3377 3378 3379
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3380
    object_property_add_str(obj, "model-id",
3381
                            x86_cpuid_get_model_id,
3382
                            x86_cpuid_set_model_id, NULL);
3383 3384 3385
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3386 3387
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3388 3389 3390 3391
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3392

3393
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3394

3395 3396 3397 3398 3399 3400 3401 3402
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3403
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);
A
Andreas Färber 已提交
3404 3405
}

3406 3407 3408 3409
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3410
    return cpu->apic_id;
3411 3412
}

3413 3414 3415 3416 3417 3418 3419
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3420 3421 3422 3423 3424 3425 3426
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3427 3428 3429 3430 3431 3432 3433
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3434 3435 3436 3437 3438
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3439 3440
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3441 3442 3443 3444
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3445 3446 3447
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3448 3449
}

3450
static Property x86_cpu_properties[] = {
3451 3452 3453
#ifdef CONFIG_USER_ONLY
    /* apic_id = 0 by default for *-user, see commit 9886e834 */
    DEFINE_PROP_UINT32("apic-id", X86CPU, apic_id, 0),
3454 3455 3456
    DEFINE_PROP_INT32("thread-id", X86CPU, thread_id, 0),
    DEFINE_PROP_INT32("core-id", X86CPU, core_id, 0),
    DEFINE_PROP_INT32("socket-id", X86CPU, socket_id, 0),
3457 3458
#else
    DEFINE_PROP_UINT32("apic-id", X86CPU, apic_id, UNASSIGNED_APIC_ID),
3459 3460 3461
    DEFINE_PROP_INT32("thread-id", X86CPU, thread_id, -1),
    DEFINE_PROP_INT32("core-id", X86CPU, core_id, -1),
    DEFINE_PROP_INT32("socket-id", X86CPU, socket_id, -1),
3462
#endif
3463
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3464
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3465
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3466
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3467
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3468
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3469
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3470
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3471
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3472
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3473
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3474
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3475
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3476
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3477
    DEFINE_PROP_UINT32("phys-bits", X86CPU, phys_bits, 0),
3478
    DEFINE_PROP_BOOL("host-phys-bits", X86CPU, host_phys_bits, false),
3479
    DEFINE_PROP_BOOL("fill-mtrr-mask", X86CPU, fill_mtrr_mask, true),
3480 3481 3482 3483 3484 3485 3486
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, UINT32_MAX),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, UINT32_MAX),
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, UINT32_MAX),
    DEFINE_PROP_UINT32("min-level", X86CPU, env.cpuid_min_level, 0),
    DEFINE_PROP_UINT32("min-xlevel", X86CPU, env.cpuid_min_xlevel, 0),
    DEFINE_PROP_UINT32("min-xlevel2", X86CPU, env.cpuid_min_xlevel2, 0),
    DEFINE_PROP_BOOL("full-cpuid-auto-level", X86CPU, full_cpuid_auto_level, true),
3487
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3488
    DEFINE_PROP_BOOL("cpuid-0xb", X86CPU, enable_cpuid_0xb, true),
3489
    DEFINE_PROP_BOOL("lmce", X86CPU, enable_lmce, false),
3490
    DEFINE_PROP_BOOL("l3-cache", X86CPU, enable_l3_cache, true),
3491 3492 3493
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3494 3495 3496 3497
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3498 3499 3500 3501
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3502
    dc->unrealize = x86_cpu_unrealizefn;
3503
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3504 3505 3506

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3507
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3508

3509
    cc->class_by_name = x86_cpu_class_by_name;
3510
    cc->parse_features = x86_cpu_parse_featurestr;
3511
    cc->has_work = x86_cpu_has_work;
3512
    cc->do_interrupt = x86_cpu_do_interrupt;
3513
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3514
    cc->dump_state = x86_cpu_dump_state;
3515
    cc->set_pc = x86_cpu_set_pc;
3516
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3517 3518
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3519 3520
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3521 3522 3523
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3524
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3525
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3526 3527 3528 3529
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3530
    cc->vmsd = &vmstate_x86_cpu;
3531
#endif
3532
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3533 3534 3535
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3536 3537
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3538

3539
    dc->cannot_instantiate_with_device_add_yet = false;
3540 3541 3542 3543 3544
    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3545 3546 3547 3548 3549 3550
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3551
    .instance_init = x86_cpu_initfn,
3552
    .abstract = true,
A
Andreas Färber 已提交
3553 3554 3555 3556 3557 3558
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3559 3560
    int i;

A
Andreas Färber 已提交
3561
    type_register_static(&x86_cpu_type_info);
3562 3563 3564 3565 3566 3567
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3568 3569 3570
}

type_init(x86_cpu_register_types)