cpu.c 107.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28

29
#include "qemu/error-report.h"
30 31
#include "qemu/option.h"
#include "qemu/config-file.h"
32
#include "qapi/qmp/qerror.h"
33

34 35
#include "qapi-types.h"
#include "qapi-visit.h"
36
#include "qapi/visitor.h"
37
#include "sysemu/arch_init.h"
38

39
#include "hw/hw.h"
S
Stefan Weil 已提交
40
#if defined(CONFIG_KVM)
41
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
42
#endif
43

44
#include "sysemu/sysemu.h"
45
#include "hw/qdev-properties.h"
46
#ifndef CONFIG_USER_ONLY
47
#include "exec/address-spaces.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

J
Joerg Roedel 已提交
248 249 250 251 252 253 254 255 256 257 258
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
259
static const char *cpuid_7_0_ebx_feature_name[] = {
260
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
261
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
262 263
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, "pcommit", "clflushopt",
    "clwb", NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
264 265
};

266 267 268 269 270 271 272 273 274 275 276
static const char *cpuid_7_0_ecx_feature_name[] = {
    NULL, NULL, NULL, "pku",
    "ospke", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

277 278 279 280 281 282 283 284 285 286 287
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

288 289 290 291 292 293 294 295 296 297 298
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
299 300 301 302 303 304 305 306 307 308 309
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
326
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
          CPUID_EXT_RDRAND */

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
359 360 361
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
          CPUID_7_0_EBX_CLWB)
362 363 364 365
          /* missing:
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
366
#define TCG_7_0_ECX_FEATURES 0
367
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
368
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
369 370


371 372
typedef struct FeatureWordInfo {
    const char **feat_names;
373 374 375 376
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
377
    uint32_t tcg_features; /* Feature flags supported by TCG */
378
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
379 380 381
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
382 383 384
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
385
        .tcg_features = TCG_FEATURES,
386 387 388 389
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
390
        .tcg_features = TCG_EXT_FEATURES,
391 392 393 394
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
395
        .tcg_features = TCG_EXT2_FEATURES,
396 397 398 399
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
400
        .tcg_features = TCG_EXT3_FEATURES,
401
    },
402 403 404
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
405
        .tcg_features = TCG_EXT4_FEATURES,
406
    },
407 408 409
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
410
        .tcg_features = TCG_KVM_FEATURES,
411 412 413 414
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
415
        .tcg_features = TCG_SVM_FEATURES,
416 417 418
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
419 420 421
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
422
        .tcg_features = TCG_7_0_EBX_FEATURES,
423
    },
424 425 426 427 428 429 430
    [FEAT_7_0_ECX] = {
        .feat_names = cpuid_7_0_ecx_feature_name,
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
431 432 433 434 435 436 437
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
438 439 440 441 442 443 444
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
        .tcg_features = 0,
    },
J
Jan Kiszka 已提交
445 446 447 448 449
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
450 451
};

452 453 454 455 456 457 458 459
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
460
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
461
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
462 463 464 465 466 467 468 469 470 471 472
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

473 474 475 476 477 478 479
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
480
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
481 482 483
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
484
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
485 486 487 488 489 490
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
491 492
    [9] = { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
            .offset = 0xA80, .size = 0x8 },
493
};
494

495 496
const char *get_register_name_32(unsigned int reg)
{
497
    if (reg >= CPU_NB_REGS32) {
498 499
        return NULL;
    }
500
    return x86_reg_info_32[reg].name;
501 502
}

503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

528 529
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
530
{
531 532 533 534 535 536 537
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
538
#elif defined(__i386__)
539 540 541 542 543 544 545 546 547
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
548 549
#else
    abort();
550 551
#endif

552
    if (eax)
553
        *eax = vec[0];
554
    if (ebx)
555
        *ebx = vec[1];
556
    if (ecx)
557
        *ecx = vec[2];
558
    if (edx)
559
        *edx = vec[3];
560
}
561 562 563 564 565 566 567 568

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
569 570
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
607
 * *pval and return true, otherwise return false
608
 */
609 610
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
611 612 613
{
    uint32_t mask;
    const char **ppc;
614
    bool found = false;
615

616
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
617 618
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
619
            found = true;
620
        }
621 622
    }
    return found;
623 624
}

625
static void add_flagname_to_bitmaps(const char *flagname,
626 627
                                    FeatureWordArray words,
                                    Error **errp)
628
{
629 630 631 632 633 634 635 636 637
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
638
        error_setg(errp, "CPU feature %s not found", flagname);
639
    }
640 641
}

642 643 644 645 646 647 648 649 650 651 652 653 654
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

655 656
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
657 658 659
    ObjectClass *oc;
    char *typename;

660 661 662 663
    if (cpu_model == NULL) {
        return NULL;
    }

664 665 666 667
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
668 669
}

670
struct X86CPUDefinition {
671 672
    const char *name;
    uint32_t level;
673 674
    uint32_t xlevel;
    uint32_t xlevel2;
675 676
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
677 678 679
    int family;
    int model;
    int stepping;
680
    FeatureWordArray features;
681
    char model_id[48];
682
};
683

684
static X86CPUDefinition builtin_x86_defs[] = {
685 686
    {
        .name = "qemu64",
687
        .level = 0xd,
688
        .vendor = CPUID_VENDOR_AMD,
689
        .family = 6,
690
        .model = 6,
691
        .stepping = 3,
692
        .features[FEAT_1_EDX] =
693
            PPRO_FEATURES |
694 695
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
696
        .features[FEAT_1_ECX] =
697
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
698
        .features[FEAT_8000_0001_EDX] =
699
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
700
        .features[FEAT_8000_0001_ECX] =
701
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
702 703 704 705 706
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
707
        .vendor = CPUID_VENDOR_AMD,
708 709 710
        .family = 16,
        .model = 2,
        .stepping = 3,
711
        /* Missing: CPUID_HT */
712
        .features[FEAT_1_EDX] =
713
            PPRO_FEATURES |
714
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
715
            CPUID_PSE36 | CPUID_VME,
716
        .features[FEAT_1_ECX] =
717
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
718
            CPUID_EXT_POPCNT,
719
        .features[FEAT_8000_0001_EDX] =
720 721
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
722
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
723 724 725 726
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
727
        .features[FEAT_8000_0001_ECX] =
728
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
729
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
730
        /* Missing: CPUID_SVM_LBRV */
731
        .features[FEAT_SVM] =
732
            CPUID_SVM_NPT,
733 734 735 736 737 738
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
739
        .vendor = CPUID_VENDOR_INTEL,
740 741 742
        .family = 6,
        .model = 15,
        .stepping = 11,
743
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
744
        .features[FEAT_1_EDX] =
745
            PPRO_FEATURES |
746
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
747 748
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
749
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
750
        .features[FEAT_1_ECX] =
751
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
752
            CPUID_EXT_CX16,
753
        .features[FEAT_8000_0001_EDX] =
754
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
755
        .features[FEAT_8000_0001_ECX] =
756
            CPUID_EXT3_LAHF_LM,
757 758 759 760 761
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
762
        .level = 0xd,
763
        .vendor = CPUID_VENDOR_INTEL,
764 765 766
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
767
        /* Missing: CPUID_HT */
768
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
769
            PPRO_FEATURES | CPUID_VME |
770 771 772
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
773
        .features[FEAT_1_ECX] =
774
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
775
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
776
        .features[FEAT_8000_0001_EDX] =
777 778 779 780 781
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
782
        .features[FEAT_8000_0001_ECX] =
783
            0,
784 785 786 787 788 789
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
790
        .vendor = CPUID_VENDOR_INTEL,
791
        .family = 6,
792
        .model = 6,
793
        .stepping = 3,
794
        .features[FEAT_1_EDX] =
795
            PPRO_FEATURES,
796
        .features[FEAT_1_ECX] =
797
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
798
        .xlevel = 0x80000004,
799
    },
800 801 802
    {
        .name = "kvm32",
        .level = 5,
803
        .vendor = CPUID_VENDOR_INTEL,
804 805 806
        .family = 15,
        .model = 6,
        .stepping = 1,
807
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
808
            PPRO_FEATURES | CPUID_VME |
809
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
810
        .features[FEAT_1_ECX] =
811
            CPUID_EXT_SSE3,
812
        .features[FEAT_8000_0001_ECX] =
813
            0,
814 815 816
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
817 818 819
    {
        .name = "coreduo",
        .level = 10,
820
        .vendor = CPUID_VENDOR_INTEL,
821 822 823
        .family = 6,
        .model = 14,
        .stepping = 8,
824
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
825
        .features[FEAT_1_EDX] =
826
            PPRO_FEATURES | CPUID_VME |
827 828 829
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
830
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
831
        .features[FEAT_1_ECX] =
832
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
833
        .features[FEAT_8000_0001_EDX] =
834
            CPUID_EXT2_NX,
835 836 837 838 839
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
840
        .level = 1,
841
        .vendor = CPUID_VENDOR_INTEL,
842
        .family = 4,
843
        .model = 8,
844
        .stepping = 0,
845
        .features[FEAT_1_EDX] =
846
            I486_FEATURES,
847 848 849 850 851
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
852
        .vendor = CPUID_VENDOR_INTEL,
853 854 855
        .family = 5,
        .model = 4,
        .stepping = 3,
856
        .features[FEAT_1_EDX] =
857
            PENTIUM_FEATURES,
858 859 860 861 862
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
863
        .vendor = CPUID_VENDOR_INTEL,
864 865 866
        .family = 6,
        .model = 5,
        .stepping = 2,
867
        .features[FEAT_1_EDX] =
868
            PENTIUM2_FEATURES,
869 870 871 872
        .xlevel = 0,
    },
    {
        .name = "pentium3",
873
        .level = 3,
874
        .vendor = CPUID_VENDOR_INTEL,
875 876 877
        .family = 6,
        .model = 7,
        .stepping = 3,
878
        .features[FEAT_1_EDX] =
879
            PENTIUM3_FEATURES,
880 881 882 883 884
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
885
        .vendor = CPUID_VENDOR_AMD,
886 887 888
        .family = 6,
        .model = 2,
        .stepping = 3,
889
        .features[FEAT_1_EDX] =
890
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
891
            CPUID_MCA,
892
        .features[FEAT_8000_0001_EDX] =
893
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
894 895 896 897
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
898
        .level = 10,
899
        .vendor = CPUID_VENDOR_INTEL,
900 901 902
        .family = 6,
        .model = 28,
        .stepping = 2,
903
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
904
        .features[FEAT_1_EDX] =
905
            PPRO_FEATURES |
906 907
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
908
            /* Some CPUs got no CPUID_SEP */
909 910
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
911
        .features[FEAT_1_ECX] =
912
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
913
            CPUID_EXT_MOVBE,
914
        .features[FEAT_8000_0001_EDX] =
915
            CPUID_EXT2_NX,
916
        .features[FEAT_8000_0001_ECX] =
917
            CPUID_EXT3_LAHF_LM,
918
        .xlevel = 0x80000008,
919 920
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
921 922
    {
        .name = "Conroe",
923
        .level = 10,
924
        .vendor = CPUID_VENDOR_INTEL,
925
        .family = 6,
926
        .model = 15,
927
        .stepping = 3,
928
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
929
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
930 931 932 933
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
934
        .features[FEAT_1_ECX] =
935
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
936
        .features[FEAT_8000_0001_EDX] =
937
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
938
        .features[FEAT_8000_0001_ECX] =
939
            CPUID_EXT3_LAHF_LM,
940
        .xlevel = 0x80000008,
941 942 943 944
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
945
        .level = 10,
946
        .vendor = CPUID_VENDOR_INTEL,
947
        .family = 6,
948
        .model = 23,
949
        .stepping = 3,
950
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
951
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
952 953 954 955
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
956
        .features[FEAT_1_ECX] =
957
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
958
            CPUID_EXT_SSE3,
959
        .features[FEAT_8000_0001_EDX] =
960
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
961
        .features[FEAT_8000_0001_ECX] =
962
            CPUID_EXT3_LAHF_LM,
963
        .xlevel = 0x80000008,
964 965 966 967
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
968
        .level = 11,
969
        .vendor = CPUID_VENDOR_INTEL,
970
        .family = 6,
971
        .model = 26,
972
        .stepping = 3,
973
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
974
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
975 976 977 978
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
979
        .features[FEAT_1_ECX] =
980
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
981
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
982
        .features[FEAT_8000_0001_EDX] =
983
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
984
        .features[FEAT_8000_0001_ECX] =
985
            CPUID_EXT3_LAHF_LM,
986
        .xlevel = 0x80000008,
987 988 989 990 991
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
992
        .vendor = CPUID_VENDOR_INTEL,
993 994 995
        .family = 6,
        .model = 44,
        .stepping = 1,
996
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
997
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
998 999 1000 1001
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1002
        .features[FEAT_1_ECX] =
1003
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1004 1005
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1006
        .features[FEAT_8000_0001_EDX] =
1007
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1008
        .features[FEAT_8000_0001_ECX] =
1009
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1010 1011
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1012
        .xlevel = 0x80000008,
1013 1014 1015 1016 1017
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1018
        .vendor = CPUID_VENDOR_INTEL,
1019 1020 1021
        .family = 6,
        .model = 42,
        .stepping = 1,
1022
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1023
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1024 1025 1026 1027
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1028
        .features[FEAT_1_ECX] =
1029
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1030 1031 1032 1033
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1034
        .features[FEAT_8000_0001_EDX] =
1035
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1036
            CPUID_EXT2_SYSCALL,
1037
        .features[FEAT_8000_0001_ECX] =
1038
            CPUID_EXT3_LAHF_LM,
1039 1040
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1041 1042
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1043
        .xlevel = 0x80000008,
1044 1045
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1075 1076
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1077
        .xlevel = 0x80000008,
1078 1079
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1080
    {
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1104
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1105 1106 1107 1108 1109 1110
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1111 1112
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1113
        .xlevel = 0x80000008,
1114 1115
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1116 1117
        .name = "Haswell",
        .level = 0xd,
1118
        .vendor = CPUID_VENDOR_INTEL,
1119 1120 1121
        .family = 6,
        .model = 60,
        .stepping = 1,
1122
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1123
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1124 1125 1126 1127
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1128
        .features[FEAT_1_ECX] =
1129
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1130 1131 1132 1133
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1134
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1135
        .features[FEAT_8000_0001_EDX] =
1136
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1137
            CPUID_EXT2_SYSCALL,
1138
        .features[FEAT_8000_0001_ECX] =
1139
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1140
        .features[FEAT_7_0_EBX] =
1141
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1142 1143 1144
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1145 1146
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1147 1148
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1149
        .xlevel = 0x80000008,
1150 1151
        .model_id = "Intel Core Processor (Haswell)",
    },
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1176
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1177 1178 1179 1180 1181 1182 1183 1184
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1185 1186
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1187
        .xlevel = 0x80000008,
1188 1189
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1190 1191 1192 1193 1194 1195 1196 1197
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1198
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1209
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1210 1211 1212 1213
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1214
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1215 1216
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1217
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1218
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1219
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1220
            CPUID_7_0_EBX_SMAP,
1221 1222
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1223 1224
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1225
        .xlevel = 0x80000008,
1226 1227
        .model_id = "Intel Core Processor (Broadwell)",
    },
1228 1229 1230
    {
        .name = "Opteron_G1",
        .level = 5,
1231
        .vendor = CPUID_VENDOR_AMD,
1232 1233 1234
        .family = 15,
        .model = 6,
        .stepping = 1,
1235
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1236
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1237 1238 1239 1240
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1241
        .features[FEAT_1_ECX] =
1242
            CPUID_EXT_SSE3,
1243
        .features[FEAT_8000_0001_EDX] =
1244
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1245 1246 1247 1248 1249
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1250 1251 1252 1253 1254 1255
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1256
        .vendor = CPUID_VENDOR_AMD,
1257 1258 1259
        .family = 15,
        .model = 6,
        .stepping = 1,
1260
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1261
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1262 1263 1264 1265
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1266
        .features[FEAT_1_ECX] =
1267
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1268
        /* Missing: CPUID_EXT2_RDTSCP */
1269
        .features[FEAT_8000_0001_EDX] =
1270
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1271 1272 1273 1274 1275 1276
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1277
        .features[FEAT_8000_0001_ECX] =
1278
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1279 1280 1281 1282 1283 1284
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1285
        .vendor = CPUID_VENDOR_AMD,
1286 1287 1288
        .family = 15,
        .model = 6,
        .stepping = 1,
1289
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1290
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1291 1292 1293 1294
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1295
        .features[FEAT_1_ECX] =
1296
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1297
            CPUID_EXT_SSE3,
1298
        /* Missing: CPUID_EXT2_RDTSCP */
1299
        .features[FEAT_8000_0001_EDX] =
1300
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1301 1302 1303 1304 1305 1306
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1307
        .features[FEAT_8000_0001_ECX] =
1308
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1309
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1310 1311 1312 1313 1314 1315
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1316
        .vendor = CPUID_VENDOR_AMD,
1317 1318 1319
        .family = 21,
        .model = 1,
        .stepping = 2,
1320
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1321
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1322 1323 1324 1325
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1326
        .features[FEAT_1_ECX] =
1327
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1328 1329 1330
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1331
        /* Missing: CPUID_EXT2_RDTSCP */
1332
        .features[FEAT_8000_0001_EDX] =
1333
            CPUID_EXT2_LM |
1334 1335 1336 1337 1338 1339
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1340
        .features[FEAT_8000_0001_ECX] =
1341
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1342 1343 1344
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1345
        /* no xsaveopt! */
1346 1347 1348
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1349 1350 1351
    {
        .name = "Opteron_G5",
        .level = 0xd,
1352
        .vendor = CPUID_VENDOR_AMD,
1353 1354 1355
        .family = 21,
        .model = 2,
        .stepping = 0,
1356
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1357
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1358 1359 1360 1361
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1362
        .features[FEAT_1_ECX] =
1363
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1364 1365 1366
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1367
        /* Missing: CPUID_EXT2_RDTSCP */
1368
        .features[FEAT_8000_0001_EDX] =
1369
            CPUID_EXT2_LM |
1370 1371 1372 1373 1374 1375
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1376
        .features[FEAT_8000_0001_ECX] =
1377
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1378 1379 1380
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1381
        /* no xsaveopt! */
1382 1383 1384
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1385 1386
};

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1424 1425 1426
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1427 1428
#ifdef CONFIG_KVM

1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1444 1445
static X86CPUDefinition host_cpudef;

1446
static Property host_x86_cpu_properties[] = {
1447
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1448
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1449 1450 1451
    DEFINE_PROP_END_OF_LIST()
};

1452
/* class_init for the "host" CPU model
1453
 *
1454
 * This function may be called before KVM is initialized.
1455
 */
1456
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1457
{
1458
    DeviceClass *dc = DEVICE_CLASS(oc);
1459
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1460 1461
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1462
    xcc->kvm_required = true;
1463

1464
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1465
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1466 1467

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1468 1469 1470
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1471

1472
    cpu_x86_fill_model_id(host_cpudef.model_id);
1473

1474 1475 1476 1477 1478
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1479 1480

    dc->props = host_x86_cpu_properties;
1481 1482
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1493 1494 1495 1496 1497
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1498 1499 1500
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1501

1502
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1503 1504
}

1505 1506 1507 1508 1509 1510 1511 1512 1513
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1514
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1515
{
1516
    FeatureWordInfo *f = &feature_word_info[w];
1517 1518
    int i;

1519
    for (i = 0; i < 32; ++i) {
1520
        if ((1UL << i) & mask) {
1521
            const char *reg = get_register_name_32(f->cpuid_reg);
1522
            assert(reg);
1523
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1524
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1525
                kvm_enabled() ? "host" : "TCG",
1526 1527 1528
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1529
        }
1530
    }
1531 1532
}

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1544
    visit_type_int(v, name, &value, errp);
1545 1546
}

1547 1548
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1549
{
1550 1551 1552 1553
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1554
    Error *local_err = NULL;
1555 1556
    int64_t value;

1557
    visit_type_int(v, name, &value, &local_err);
1558 1559
    if (local_err) {
        error_propagate(errp, local_err);
1560 1561 1562
        return;
    }
    if (value < min || value > max) {
1563 1564
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1565 1566 1567
        return;
    }

1568
    env->cpuid_version &= ~0xff00f00;
1569 1570
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1571
    } else {
1572
        env->cpuid_version |= value << 8;
1573 1574 1575
    }
}

1576 1577 1578 1579 1580 1581 1582 1583 1584
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1585
    visit_type_int(v, name, &value, errp);
1586 1587
}

1588 1589
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1590
{
1591 1592 1593 1594
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1595
    Error *local_err = NULL;
1596 1597
    int64_t value;

1598
    visit_type_int(v, name, &value, &local_err);
1599 1600
    if (local_err) {
        error_propagate(errp, local_err);
1601 1602 1603
        return;
    }
    if (value < min || value > max) {
1604 1605
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1606 1607 1608
        return;
    }

1609
    env->cpuid_version &= ~0xf00f0;
1610
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1611 1612
}

1613 1614 1615 1616 1617 1618 1619 1620 1621
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1622
    visit_type_int(v, name, &value, errp);
1623 1624
}

1625 1626 1627
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1628
{
1629 1630 1631 1632
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1633
    Error *local_err = NULL;
1634 1635
    int64_t value;

1636
    visit_type_int(v, name, &value, &local_err);
1637 1638
    if (local_err) {
        error_propagate(errp, local_err);
1639 1640 1641
        return;
    }
    if (value < min || value > max) {
1642 1643
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1644 1645 1646
        return;
    }

1647
    env->cpuid_version &= ~0xf;
1648
    env->cpuid_version |= value & 0xf;
1649 1650
}

1651 1652 1653 1654 1655 1656
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1657
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1658 1659
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1670
    if (strlen(value) != CPUID_VENDOR_SZ) {
1671
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1700 1701
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1702
{
1703 1704
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1705 1706 1707 1708 1709 1710
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1711
    memset(env->cpuid_model, 0, 48);
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1722 1723 1724 1725 1726 1727 1728
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1729
    visit_type_int(v, name, &value, errp);
1730 1731 1732 1733 1734 1735 1736
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1737
    const int64_t max = INT64_MAX;
1738
    Error *local_err = NULL;
1739 1740
    int64_t value;

1741
    visit_type_int(v, name, &value, &local_err);
1742 1743
    if (local_err) {
        error_propagate(errp, local_err);
1744 1745 1746
        return;
    }
    if (value < min || value > max) {
1747 1748
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1749 1750 1751
        return;
    }

1752
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1753 1754
}

1755 1756 1757 1758
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1759
    int64_t value = cpu->apic_id;
1760

1761
    visit_type_int(v, name, &value, errp);
1762 1763 1764 1765 1766 1767
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1768
    DeviceState *dev = DEVICE(obj);
1769 1770 1771 1772 1773
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1774 1775 1776 1777 1778 1779
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1780
    visit_type_int(v, name, &value, &error);
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1792
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1793 1794 1795
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1796
    cpu->apic_id = value;
1797 1798
}

1799
/* Generic getter for "feature-words" and "filtered-features" properties */
1800 1801 1802
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1803
    uint32_t *array = (uint32_t *)opaque;
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1817
        qwi->features = array[w];
1818 1819 1820 1821 1822 1823 1824

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1825
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, &err);
1826 1827 1828
    error_propagate(errp, err);
}

1829 1830 1831 1832 1833 1834
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1835
    visit_type_int(v, name, &value, errp);
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1847
    visit_type_int(v, name, &value, &err);
1848 1849 1850 1851 1852 1853 1854
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1855 1856 1857
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1879 1880
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1881 1882
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1883
{
1884
    X86CPU *cpu = X86_CPU(cs);
1885
    char *featurestr; /* Single 'key=value" string being parsed */
1886
    FeatureWord w;
1887
    /* Features to be added */
1888
    FeatureWordArray plus_features = { 0 };
1889
    /* Features to be removed */
1890
    FeatureWordArray minus_features = { 0 };
1891
    uint32_t numvalue;
1892
    CPUX86State *env = &cpu->env;
1893
    Error *local_err = NULL;
1894 1895

    featurestr = features ? strtok(features, ",") : NULL;
1896 1897 1898 1899

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1900
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1901
        } else if (featurestr[0] == '-') {
1902
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1903 1904
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1905
            feat2prop(featurestr);
1906
            if (!strcmp(featurestr, "xlevel")) {
1907
                char *err;
1908 1909
                char num[32];

1910 1911
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1912 1913
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1914 1915
                }
                if (numvalue < 0x80000000) {
1916 1917
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1918
                    numvalue += 0x80000000;
1919
                }
1920
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1921
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1922
            } else if (!strcmp(featurestr, "tsc-freq")) {
1923 1924
                int64_t tsc_freq;
                char *err;
1925
                char num[32];
1926

1927 1928
                tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                               QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
1929
                if (tsc_freq < 0 || *err) {
1930 1931
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1932
                }
1933
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1934 1935
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1936
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1937
                char *err;
1938
                const int min = 0xFFF;
1939
                char num[32];
1940 1941
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1942 1943
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1944
                }
1945
                if (numvalue < min) {
1946
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1947 1948
                                 ", fixup will be removed in future versions",
                                 min);
1949 1950
                    numvalue = min;
                }
1951
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1952
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1953
            } else {
1954
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1955 1956
            }
        } else {
1957
            feat2prop(featurestr);
1958
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1959
        }
1960 1961
        if (local_err) {
            error_propagate(errp, local_err);
1962
            return;
1963 1964 1965
        }
        featurestr = strtok(NULL, ",");
    }
1966

1967 1968 1969 1970 1971 1972 1973
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1974 1975 1976 1977
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1978 1979
}

1980
/* Print all cpuid feature names in featureset
1981
 */
1982
static void listflags(FILE *f, fprintf_function print, const char **featureset)
1983
{
1984 1985 1986 1987 1988 1989 1990
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
1991
        }
1992
    }
1993 1994
}

P
Peter Maydell 已提交
1995 1996
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1997
{
1998
    X86CPUDefinition *def;
1999
    char buf[256];
2000
    int i;
2001

2002 2003
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2004
        snprintf(buf, sizeof(buf), "%s", def->name);
2005
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2006
    }
2007 2008 2009 2010 2011 2012
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2013
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2014 2015 2016
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2017 2018 2019
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2020
    }
2021 2022
}

2023
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2024 2025
{
    CpuDefinitionInfoList *cpu_list = NULL;
2026
    X86CPUDefinition *def;
2027
    int i;
2028

2029
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2030 2031 2032
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2033
        def = &builtin_x86_defs[i];
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2046 2047
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2048 2049
{
    FeatureWordInfo *wi = &feature_word_info[w];
2050
    uint32_t r;
2051

2052
    if (kvm_enabled()) {
2053 2054 2055
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2056
    } else if (tcg_enabled()) {
2057
        r = wi->tcg_features;
2058 2059 2060
    } else {
        return ~0;
    }
2061 2062 2063 2064
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2065 2066
}

2067 2068 2069 2070 2071
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2072
static int x86_cpu_filter_features(X86CPU *cpu)
2073 2074
{
    CPUX86State *env = &cpu->env;
2075
    FeatureWord w;
2076 2077
    int rv = 0;

2078
    for (w = 0; w < FEATURE_WORDS; w++) {
2079 2080
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2081 2082 2083
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2084 2085
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2086
                report_unavailable_features(w, cpu->filtered_features[w]);
2087 2088 2089
            }
            rv = 1;
        }
2090
    }
2091 2092

    return rv;
2093 2094
}

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2107
/* Load data from X86CPUDefinition
2108
 */
2109
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2110
{
2111
    CPUX86State *env = &cpu->env;
2112 2113
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2114
    FeatureWord w;
2115

2116 2117 2118 2119 2120
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2121
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2122
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2123 2124 2125
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2126

2127
    /* Special cases not set in the X86CPUDefinition structs: */
2128
    if (kvm_enabled()) {
2129
        x86_cpu_apply_props(cpu, kvm_default_props);
2130
    }
2131

2132
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2133 2134 2135 2136 2137 2138 2139 2140

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2141
    vendor = def->vendor;
2142 2143 2144 2145 2146 2147 2148 2149 2150
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2151 2152
}

2153
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp)
2154
{
2155
    X86CPU *cpu = NULL;
2156
    X86CPUClass *xcc;
2157
    ObjectClass *oc;
2158 2159
    gchar **model_pieces;
    char *name, *features;
2160 2161
    Error *error = NULL;

2162 2163 2164 2165 2166 2167 2168 2169
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2170 2171 2172 2173 2174
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2175 2176 2177 2178
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2179 2180 2181
        goto out;
    }

2182 2183
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2184
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2185 2186
    if (error) {
        goto out;
2187 2188
    }

2189
out:
2190 2191
    if (error != NULL) {
        error_propagate(errp, error);
2192 2193 2194 2195
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2196
    }
2197 2198 2199 2200
    g_strfreev(model_pieces);
    return cpu;
}

2201
X86CPU *cpu_x86_init(const char *cpu_model)
2202 2203 2204 2205
{
    Error *error = NULL;
    X86CPU *cpu;

2206
    cpu = cpu_x86_create(cpu_model, &error);
2207
    if (error) {
2208
        goto out;
2209
    }
2210 2211

    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2212

2213 2214 2215 2216 2217 2218 2219
out:
    if (error) {
        error_report_err(error);
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2220
    }
2221
    return cpu;
2222 2223
}

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2246 2247
#if !defined(CONFIG_USER_ONLY)

2248 2249
void cpu_clear_apic_feature(CPUX86State *env)
{
2250
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2251 2252
}

2253 2254
#endif /* !CONFIG_USER_ONLY */

2255
/* Initialize list of CPU models, filling some non-static fields if necessary
2256 2257 2258
 */
void x86_cpudef_setup(void)
{
2259 2260
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2261 2262

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2263
        X86CPUDefinition *def = &builtin_x86_defs[i];
2264 2265

        /* Look for specific "cpudef" models that */
2266
        /* have the QEMU version in .model_id */
2267
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2268 2269 2270 2271
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
2272
                        qemu_hw_version());
2273 2274 2275
                break;
            }
        }
2276 2277 2278 2279 2280 2281 2282
    }
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2283 2284 2285
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2286 2287
    /* test if maximum index reached */
    if (index & 0x80000000) {
2288 2289 2290 2291 2292 2293 2294 2295 2296
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2297 2298 2299 2300 2301
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2302 2303
            }
        }
2304 2305 2306 2307 2308 2309 2310 2311
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2312 2313 2314
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2315 2316 2317
        break;
    case 1:
        *eax = env->cpuid_version;
2318 2319
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2320 2321
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2322 2323
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2324 2325 2326 2327 2328
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2329 2330 2331 2332
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2333
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2334 2335
        *ebx = 0;
        *ecx = 0;
2336 2337 2338
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2339 2340 2341
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2342 2343
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2344
            *eax &= ~0xFC000000;
2345
        } else {
A
Aurelien Jarno 已提交
2346
            *eax = 0;
2347
            switch (count) {
2348
            case 0: /* L1 dcache info */
2349 2350 2351 2352 2353 2354 2355 2356
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2357 2358
                break;
            case 1: /* L1 icache info */
2359 2360 2361 2362 2363 2364 2365 2366
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2367 2368
                break;
            case 2: /* L2 cache info */
2369 2370 2371
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2372 2373
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2374
                }
2375 2376 2377 2378 2379
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2380 2381 2382 2383 2384 2385 2386
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2387 2388 2389 2390 2391 2392
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2404
        *eax = env->features[FEAT_6_EAX];
2405 2406 2407 2408
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2409
    case 7:
2410 2411 2412
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2413
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2414
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2415
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2416 2417 2418 2419 2420 2421 2422
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2423 2424 2425 2426 2427 2428 2429 2430 2431
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2432
        if (kvm_enabled() && cpu->enable_pmu) {
2433
            KVMState *s = cs->kvm_state;
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2445
        break;
2446 2447 2448 2449 2450
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2451
        /* Processor Extended State */
2452 2453 2454 2455 2456
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2457 2458
            break;
        }
2459 2460 2461
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2462

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
2480
            *eax = env->features[FEAT_XSAVE];
2481 2482 2483 2484
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2485 2486
                *eax = esa->size;
                *ebx = esa->offset;
2487
            }
S
Sheng Yang 已提交
2488 2489
        }
        break;
2490
    }
2491 2492 2493 2494 2495 2496 2497 2498 2499
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2500 2501
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2502 2503 2504 2505 2506

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2507
        if (cs->nr_cores * cs->nr_threads > 1) {
2508 2509 2510
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2525 2526 2527 2528
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2529 2530 2531 2532 2533 2534 2535 2536
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2537 2538 2539
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2540 2541 2542 2543
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2558
        break;
2559 2560 2561 2562 2563 2564
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2565 2566 2567
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2568
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2569 2570
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2571
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2572
        } else {
2573
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2574
                *eax = 0x00000024; /* 36 bits physical */
2575
            } else {
2576
                *eax = 0x00000020; /* 32 bits physical */
2577
            }
2578 2579 2580 2581
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2582 2583
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2584 2585 2586
        }
        break;
    case 0x8000000A:
2587
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2588 2589 2590
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2591
            *edx = env->features[FEAT_SVM]; /* optional features */
2592 2593 2594 2595 2596 2597
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2598
        break;
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2610
        *edx = env->features[FEAT_C000_0001_EDX];
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2621 2622 2623 2624 2625 2626 2627 2628 2629
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2630 2631 2632 2633 2634 2635 2636

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2637 2638
    int i;

A
Andreas Färber 已提交
2639 2640
    xcc->parent_reset(s);

2641
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2642

2643
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2693
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2694 2695

    env->mxcsr = 0x1f80;
2696
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2697 2698 2699 2700 2701 2702 2703

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2704
    cpu_breakpoint_remove_all(s, BP_CPU);
2705
    cpu_watchpoint_remove_all(s, BP_CPU);
2706

2707
    env->xcr0 = 1;
2708

A
Alex Williamson 已提交
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2719 2720
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2721
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2722

2723
    s->halted = !cpu_is_bsp(cpu);
2724 2725 2726 2727

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2728
#endif
A
Andreas Färber 已提交
2729 2730
}

2731 2732 2733
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2734
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2735
}
2736 2737 2738 2739 2740 2741 2742

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2743 2744
#endif

A
Andreas Färber 已提交
2745 2746 2747 2748 2749 2750
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2751
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2752 2753 2754 2755 2756 2757 2758 2759 2760
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2761
#ifndef CONFIG_USER_ONLY
2762
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2763
{
2764
    APICCommonState *apic;
2765 2766
    const char *apic_type = "apic";

2767
    if (kvm_apic_in_kernel()) {
2768 2769 2770 2771 2772
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2773
    cpu->apic_state = DEVICE(object_new(apic_type));
2774 2775

    object_property_add_child(OBJECT(cpu), "apic",
2776
                              OBJECT(cpu->apic_state), NULL);
2777
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2778
    /* TODO: convert to link<> */
2779
    apic = APIC_COMMON(cpu->apic_state);
2780
    apic->cpu = cpu;
2781
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2782 2783 2784 2785
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2786 2787 2788
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2789
    if (cpu->apic_state == NULL) {
2790 2791
        return;
    }
2792 2793
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2805
}
2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2821 2822 2823 2824
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2825 2826
#endif

2827 2828 2829 2830 2831 2832 2833

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2834
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2835
{
2836
    CPUState *cs = CPU(dev);
2837 2838
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2839
    CPUX86State *env = &cpu->env;
2840
    Error *local_err = NULL;
2841
    static bool ht_warned;
2842

2843 2844 2845 2846 2847
    if (cpu->apic_id < 0) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2848
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2849 2850
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2851

2852 2853 2854
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2855
    if (IS_AMD_CPU(env)) {
2856 2857
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2858 2859 2860
           & CPUID_EXT2_AMD_ALIASES);
    }

2861 2862 2863 2864 2865 2866 2867

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2868 2869
    }

2870 2871
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2872

2873
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2874
        x86_cpu_apic_create(cpu, &local_err);
2875
        if (local_err != NULL) {
2876
            goto out;
2877 2878
        }
    }
2879 2880
#endif

A
Andreas Färber 已提交
2881
    mce_init(cpu);
2882 2883 2884

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
2885 2886
        AddressSpace *newas = g_new(AddressSpace, 1);

2887
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
2888
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
2889 2890 2891

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
2892
        memory_region_set_enabled(cpu->cpu_as_root, true);
2893 2894 2895 2896 2897 2898 2899 2900

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
2901
        address_space_init(newas, cpu->cpu_as_root, "CPU");
2902
        cs->num_ases = 1;
2903
        cpu_address_space_init(cs, newas, 0);
2904 2905 2906 2907

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
2908 2909 2910
    }
#endif

2911
    qemu_init_vcpu(cs);
2912

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2927 2928 2929 2930
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2931
    cpu_reset(cs);
2932

2933
    xcc->parent_realize(dev, &local_err);
2934

2935 2936 2937 2938 2939
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2940 2941
}

2942 2943 2944 2945 2946 2947
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

static void x86_cpu_get_bit_prop(Object *obj,
E
Eric Blake 已提交
2948
                                 Visitor *v,
2949 2950 2951 2952 2953 2954
                                 void *opaque,
                                 const char *name,
                                 Error **errp)
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
2955
    visit_type_bool(v, name, &value, errp);
2956 2957 2958
}

static void x86_cpu_set_bit_prop(Object *obj,
E
Eric Blake 已提交
2959
                                 Visitor *v,
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
                                 void *opaque,
                                 const char *name,
                                 Error **errp)
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

2974
    visit_type_bool(v, name, &value, &local_err);
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3048
        object_property_add_alias(obj, names[i], obj, names[0],
3049 3050 3051 3052 3053 3054
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3055 3056
static void x86_cpu_initfn(Object *obj)
{
3057
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3058
    X86CPU *cpu = X86_CPU(obj);
3059
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3060
    CPUX86State *env = &cpu->env;
3061
    FeatureWord w;
3062
    static int inited;
A
Andreas Färber 已提交
3063

3064
    cs->env_ptr = env;
3065
    cpu_exec_init(cs, &error_abort);
3066 3067

    object_property_add(obj, "family", "int",
3068
                        x86_cpuid_version_get_family,
3069
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3070
    object_property_add(obj, "model", "int",
3071
                        x86_cpuid_version_get_model,
3072
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3073
    object_property_add(obj, "stepping", "int",
3074
                        x86_cpuid_version_get_stepping,
3075
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3076 3077 3078
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3079
    object_property_add_str(obj, "model-id",
3080
                            x86_cpuid_get_model_id,
3081
                            x86_cpuid_set_model_id, NULL);
3082 3083 3084
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3085 3086 3087
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3088 3089
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3090 3091 3092 3093
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3094

3095
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3096

3097 3098 3099 3100 3101
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
    cpu->apic_id = -1;
#endif

3102 3103 3104 3105 3106 3107 3108 3109
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3110 3111
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

3112 3113 3114
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
3115
        tcg_x86_init();
3116
    }
A
Andreas Färber 已提交
3117 3118
}

3119 3120 3121 3122
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3123
    return cpu->apic_id;
3124 3125
}

3126 3127 3128 3129 3130 3131 3132
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3133 3134 3135 3136 3137 3138 3139
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3140 3141 3142 3143 3144 3145 3146
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3147 3148 3149 3150 3151
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3152 3153
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3154 3155 3156 3157
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3158 3159 3160
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3161 3162
}

3163 3164
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3165
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3166
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3167
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3168
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3169
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3170
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3171
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3172
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3173
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3174
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3175
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3176
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3177
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3178 3179
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3180
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3181
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3182 3183 3184
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3185 3186 3187 3188
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3189 3190 3191 3192
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3193
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3194 3195 3196

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3197
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3198

3199
    cc->class_by_name = x86_cpu_class_by_name;
3200
    cc->parse_features = x86_cpu_parse_featurestr;
3201
    cc->has_work = x86_cpu_has_work;
3202
    cc->do_interrupt = x86_cpu_do_interrupt;
3203
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3204
    cc->dump_state = x86_cpu_dump_state;
3205
    cc->set_pc = x86_cpu_set_pc;
3206
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3207 3208
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3209 3210
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3211 3212 3213
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3214
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3215
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3216 3217 3218 3219
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3220
    cc->vmsd = &vmstate_x86_cpu;
3221
#endif
3222
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3223 3224 3225
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3226 3227
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3228 3229 3230 3231 3232 3233

    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3234 3235 3236 3237 3238 3239
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3240
    .instance_init = x86_cpu_initfn,
3241
    .abstract = true,
A
Andreas Färber 已提交
3242 3243 3244 3245 3246 3247
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3248 3249
    int i;

A
Andreas Färber 已提交
3250
    type_register_static(&x86_cpu_type_info);
3251 3252 3253 3254 3255 3256
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3257 3258 3259
}

type_init(x86_cpu_register_types)