cpu.c 110.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
P
Peter Maydell 已提交
19
#include "qemu/osdep.h"
20
#include "qemu/cutils.h"
21 22

#include "cpu.h"
23
#include "exec/exec-all.h"
24
#include "sysemu/kvm.h"
25
#include "sysemu/cpus.h"
26
#include "kvm_i386.h"
27

28
#include "qemu/error-report.h"
29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

S
Stefan Weil 已提交
38
#if defined(CONFIG_KVM)
39
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
40
#endif
41

42
#include "sysemu/sysemu.h"
43
#include "hw/qdev-properties.h"
44
#include "hw/i386/topology.h"
45
#ifndef CONFIG_USER_ONLY
46
#include "exec/address-spaces.h"
47
#include "hw/hw.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

J
Joerg Roedel 已提交
248 249 250 251 252 253 254 255 256 257 258
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
259
static const char *cpuid_7_0_ebx_feature_name[] = {
260
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
261
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
262 263
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, "pcommit", "clflushopt",
    "clwb", NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
264 265
};

266 267 268 269 270 271 272 273 274 275 276
static const char *cpuid_7_0_ecx_feature_name[] = {
    NULL, NULL, NULL, "pku",
    "ospke", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

277 278 279 280 281 282 283 284 285 286 287
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

288 289 290 291 292 293 294 295 296 297 298
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
299 300 301 302 303 304 305 306 307 308 309
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
326
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
327 328 329 330 331 332 333
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
334
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
335 336 337 338 339
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
340 341
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
359 360
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
361
          CPUID_7_0_EBX_CLWB | CPUID_7_0_EBX_MPX | CPUID_7_0_EBX_FSGSBASE)
362
          /* missing:
363
          CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
364 365
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
366
#define TCG_7_0_ECX_FEATURES (CPUID_7_0_ECX_PKU | CPUID_7_0_ECX_OSPKE)
367
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
368
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
369 370 371
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
372

373 374
typedef struct FeatureWordInfo {
    const char **feat_names;
375 376 377 378
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
379
    uint32_t tcg_features; /* Feature flags supported by TCG */
380
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
381 382 383
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
384 385 386
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
387
        .tcg_features = TCG_FEATURES,
388 389 390 391
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
392
        .tcg_features = TCG_EXT_FEATURES,
393 394 395 396
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
397
        .tcg_features = TCG_EXT2_FEATURES,
398 399 400 401
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
402
        .tcg_features = TCG_EXT3_FEATURES,
403
    },
404 405 406
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
407
        .tcg_features = TCG_EXT4_FEATURES,
408
    },
409 410 411
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
412
        .tcg_features = TCG_KVM_FEATURES,
413 414 415 416
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
417
        .tcg_features = TCG_SVM_FEATURES,
418 419 420
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
421 422 423
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
424
        .tcg_features = TCG_7_0_EBX_FEATURES,
425
    },
426 427 428 429 430 431 432
    [FEAT_7_0_ECX] = {
        .feat_names = cpuid_7_0_ecx_feature_name,
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
433 434 435 436 437 438 439
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
440 441 442 443 444
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
445
        .tcg_features = TCG_XSAVE_FEATURES,
446
    },
J
Jan Kiszka 已提交
447 448 449 450 451
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
452 453
};

454 455 456 457 458 459 460 461
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
462
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
463
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
464 465 466 467 468 469 470 471 472 473 474
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

475
const ExtSaveArea x86_ext_save_areas[] = {
476 477
    [XSTATE_YMM_BIT] =
          { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
478 479
            .offset = offsetof(X86XSaveArea, avx_state),
            .size = sizeof(XSaveAVX) },
480 481
    [XSTATE_BNDREGS_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
482 483
            .offset = offsetof(X86XSaveArea, bndreg_state),
            .size = sizeof(XSaveBNDREG)  },
484 485
    [XSTATE_BNDCSR_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
486 487
            .offset = offsetof(X86XSaveArea, bndcsr_state),
            .size = sizeof(XSaveBNDCSR)  },
488 489
    [XSTATE_OPMASK_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
490 491
            .offset = offsetof(X86XSaveArea, opmask_state),
            .size = sizeof(XSaveOpmask) },
492 493
    [XSTATE_ZMM_Hi256_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
494 495
            .offset = offsetof(X86XSaveArea, zmm_hi256_state),
            .size = sizeof(XSaveZMM_Hi256) },
496 497
    [XSTATE_Hi16_ZMM_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
498 499
            .offset = offsetof(X86XSaveArea, hi16_zmm_state),
            .size = sizeof(XSaveHi16_ZMM) },
500 501
    [XSTATE_PKRU_BIT] =
          { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
502 503
            .offset = offsetof(X86XSaveArea, pkru_state),
            .size = sizeof(XSavePKRU) },
504
};
505

506 507
const char *get_register_name_32(unsigned int reg)
{
508
    if (reg >= CPU_NB_REGS32) {
509 510
        return NULL;
    }
511
    return x86_reg_info_32[reg].name;
512 513
}

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

539 540
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
541
{
542 543 544 545 546 547 548
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
549
#elif defined(__i386__)
550 551 552 553 554 555 556 557 558
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
559 560
#else
    abort();
561 562
#endif

563
    if (eax)
564
        *eax = vec[0];
565
    if (ebx)
566
        *ebx = vec[1];
567
    if (ecx)
568
        *ecx = vec[2];
569
    if (edx)
570
        *edx = vec[3];
571
}
572 573 574 575 576 577 578 579

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
580 581
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
618
 * *pval and return true, otherwise return false
619
 */
620 621
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
622 623 624
{
    uint32_t mask;
    const char **ppc;
625
    bool found = false;
626

627
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
628 629
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
630
            found = true;
631
        }
632 633
    }
    return found;
634 635
}

636
static void add_flagname_to_bitmaps(const char *flagname,
637 638
                                    FeatureWordArray words,
                                    Error **errp)
639
{
640 641 642 643 644 645 646 647 648
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
649
        error_setg(errp, "CPU feature %s not found", flagname);
650
    }
651 652
}

653 654 655 656 657 658 659 660 661 662 663 664 665
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

666 667
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
668 669 670
    ObjectClass *oc;
    char *typename;

671 672 673 674
    if (cpu_model == NULL) {
        return NULL;
    }

675 676 677 678
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
679 680
}

681 682 683 684 685 686 687 688
static char *x86_cpu_class_get_model_name(X86CPUClass *cc)
{
    const char *class_name = object_class_get_name(OBJECT_CLASS(cc));
    assert(g_str_has_suffix(class_name, X86_CPU_TYPE_SUFFIX));
    return g_strndup(class_name,
                     strlen(class_name) - strlen(X86_CPU_TYPE_SUFFIX));
}

689
struct X86CPUDefinition {
690 691
    const char *name;
    uint32_t level;
692 693
    uint32_t xlevel;
    uint32_t xlevel2;
694 695
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
696 697 698
    int family;
    int model;
    int stepping;
699
    FeatureWordArray features;
700
    char model_id[48];
701
};
702

703
static X86CPUDefinition builtin_x86_defs[] = {
704 705
    {
        .name = "qemu64",
706
        .level = 0xd,
707
        .vendor = CPUID_VENDOR_AMD,
708
        .family = 6,
709
        .model = 6,
710
        .stepping = 3,
711
        .features[FEAT_1_EDX] =
712
            PPRO_FEATURES |
713 714
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
715
        .features[FEAT_1_ECX] =
716
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
717
        .features[FEAT_8000_0001_EDX] =
718
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
719
        .features[FEAT_8000_0001_ECX] =
720
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
721
        .xlevel = 0x8000000A,
722
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
723 724 725 726
    },
    {
        .name = "phenom",
        .level = 5,
727
        .vendor = CPUID_VENDOR_AMD,
728 729 730
        .family = 16,
        .model = 2,
        .stepping = 3,
731
        /* Missing: CPUID_HT */
732
        .features[FEAT_1_EDX] =
733
            PPRO_FEATURES |
734
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
735
            CPUID_PSE36 | CPUID_VME,
736
        .features[FEAT_1_ECX] =
737
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
738
            CPUID_EXT_POPCNT,
739
        .features[FEAT_8000_0001_EDX] =
740 741
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
742
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
743 744 745 746
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
747
        .features[FEAT_8000_0001_ECX] =
748
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
749
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
750
        /* Missing: CPUID_SVM_LBRV */
751
        .features[FEAT_SVM] =
752
            CPUID_SVM_NPT,
753 754 755 756 757 758
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
759
        .vendor = CPUID_VENDOR_INTEL,
760 761 762
        .family = 6,
        .model = 15,
        .stepping = 11,
763
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
764
        .features[FEAT_1_EDX] =
765
            PPRO_FEATURES |
766
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
767 768
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
769
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
770
        .features[FEAT_1_ECX] =
771
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
772
            CPUID_EXT_CX16,
773
        .features[FEAT_8000_0001_EDX] =
774
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
775
        .features[FEAT_8000_0001_ECX] =
776
            CPUID_EXT3_LAHF_LM,
777 778 779 780 781
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
782
        .level = 0xd,
783
        .vendor = CPUID_VENDOR_INTEL,
784 785 786
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
787
        /* Missing: CPUID_HT */
788
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
789
            PPRO_FEATURES | CPUID_VME |
790 791 792
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
793
        .features[FEAT_1_ECX] =
794
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
795
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
796
        .features[FEAT_8000_0001_EDX] =
797 798 799 800 801
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
802
        .features[FEAT_8000_0001_ECX] =
803
            0,
804 805 806 807 808 809
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
810
        .vendor = CPUID_VENDOR_INTEL,
811
        .family = 6,
812
        .model = 6,
813
        .stepping = 3,
814
        .features[FEAT_1_EDX] =
815
            PPRO_FEATURES,
816
        .features[FEAT_1_ECX] =
817
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
818
        .xlevel = 0x80000004,
819
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
820
    },
821 822 823
    {
        .name = "kvm32",
        .level = 5,
824
        .vendor = CPUID_VENDOR_INTEL,
825 826 827
        .family = 15,
        .model = 6,
        .stepping = 1,
828
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
829
            PPRO_FEATURES | CPUID_VME |
830
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
831
        .features[FEAT_1_ECX] =
832
            CPUID_EXT_SSE3,
833
        .features[FEAT_8000_0001_ECX] =
834
            0,
835 836 837
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
838 839 840
    {
        .name = "coreduo",
        .level = 10,
841
        .vendor = CPUID_VENDOR_INTEL,
842 843 844
        .family = 6,
        .model = 14,
        .stepping = 8,
845
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
846
        .features[FEAT_1_EDX] =
847
            PPRO_FEATURES | CPUID_VME |
848 849 850
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
851
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
852
        .features[FEAT_1_ECX] =
853
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
854
        .features[FEAT_8000_0001_EDX] =
855
            CPUID_EXT2_NX,
856 857 858 859 860
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
861
        .level = 1,
862
        .vendor = CPUID_VENDOR_INTEL,
863
        .family = 4,
864
        .model = 8,
865
        .stepping = 0,
866
        .features[FEAT_1_EDX] =
867
            I486_FEATURES,
868 869 870 871 872
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
873
        .vendor = CPUID_VENDOR_INTEL,
874 875 876
        .family = 5,
        .model = 4,
        .stepping = 3,
877
        .features[FEAT_1_EDX] =
878
            PENTIUM_FEATURES,
879 880 881 882 883
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
884
        .vendor = CPUID_VENDOR_INTEL,
885 886 887
        .family = 6,
        .model = 5,
        .stepping = 2,
888
        .features[FEAT_1_EDX] =
889
            PENTIUM2_FEATURES,
890 891 892 893
        .xlevel = 0,
    },
    {
        .name = "pentium3",
894
        .level = 3,
895
        .vendor = CPUID_VENDOR_INTEL,
896 897 898
        .family = 6,
        .model = 7,
        .stepping = 3,
899
        .features[FEAT_1_EDX] =
900
            PENTIUM3_FEATURES,
901 902 903 904 905
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
906
        .vendor = CPUID_VENDOR_AMD,
907 908 909
        .family = 6,
        .model = 2,
        .stepping = 3,
910
        .features[FEAT_1_EDX] =
911
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
912
            CPUID_MCA,
913
        .features[FEAT_8000_0001_EDX] =
914
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
915
        .xlevel = 0x80000008,
916
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
917 918 919
    },
    {
        .name = "n270",
920
        .level = 10,
921
        .vendor = CPUID_VENDOR_INTEL,
922 923 924
        .family = 6,
        .model = 28,
        .stepping = 2,
925
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
926
        .features[FEAT_1_EDX] =
927
            PPRO_FEATURES |
928 929
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
930
            /* Some CPUs got no CPUID_SEP */
931 932
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
933
        .features[FEAT_1_ECX] =
934
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
935
            CPUID_EXT_MOVBE,
936
        .features[FEAT_8000_0001_EDX] =
937
            CPUID_EXT2_NX,
938
        .features[FEAT_8000_0001_ECX] =
939
            CPUID_EXT3_LAHF_LM,
940
        .xlevel = 0x80000008,
941 942
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
943 944
    {
        .name = "Conroe",
945
        .level = 10,
946
        .vendor = CPUID_VENDOR_INTEL,
947
        .family = 6,
948
        .model = 15,
949
        .stepping = 3,
950
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
951
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
952 953 954 955
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
956
        .features[FEAT_1_ECX] =
957
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
958
        .features[FEAT_8000_0001_EDX] =
959
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
960
        .features[FEAT_8000_0001_ECX] =
961
            CPUID_EXT3_LAHF_LM,
962
        .xlevel = 0x80000008,
963 964 965 966
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
967
        .level = 10,
968
        .vendor = CPUID_VENDOR_INTEL,
969
        .family = 6,
970
        .model = 23,
971
        .stepping = 3,
972
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
973
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
974 975 976 977
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
978
        .features[FEAT_1_ECX] =
979
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
980
            CPUID_EXT_SSE3,
981
        .features[FEAT_8000_0001_EDX] =
982
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
983
        .features[FEAT_8000_0001_ECX] =
984
            CPUID_EXT3_LAHF_LM,
985
        .xlevel = 0x80000008,
986 987 988 989
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
990
        .level = 11,
991
        .vendor = CPUID_VENDOR_INTEL,
992
        .family = 6,
993
        .model = 26,
994
        .stepping = 3,
995
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
996
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
997 998 999 1000
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1001
        .features[FEAT_1_ECX] =
1002
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
1003
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1004
        .features[FEAT_8000_0001_EDX] =
1005
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1006
        .features[FEAT_8000_0001_ECX] =
1007
            CPUID_EXT3_LAHF_LM,
1008
        .xlevel = 0x80000008,
1009 1010 1011 1012 1013
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1014
        .vendor = CPUID_VENDOR_INTEL,
1015 1016 1017
        .family = 6,
        .model = 44,
        .stepping = 1,
1018
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1019
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1020 1021 1022 1023
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1024
        .features[FEAT_1_ECX] =
1025
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1026 1027
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1028
        .features[FEAT_8000_0001_EDX] =
1029
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1030
        .features[FEAT_8000_0001_ECX] =
1031
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1032 1033
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1034
        .xlevel = 0x80000008,
1035 1036 1037 1038 1039
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1040
        .vendor = CPUID_VENDOR_INTEL,
1041 1042 1043
        .family = 6,
        .model = 42,
        .stepping = 1,
1044
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1045
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1046 1047 1048 1049
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1050
        .features[FEAT_1_ECX] =
1051
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1052 1053 1054 1055
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1056
        .features[FEAT_8000_0001_EDX] =
1057
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1058
            CPUID_EXT2_SYSCALL,
1059
        .features[FEAT_8000_0001_ECX] =
1060
            CPUID_EXT3_LAHF_LM,
1061 1062
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1063 1064
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1065
        .xlevel = 0x80000008,
1066 1067
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1097 1098
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1099
        .xlevel = 0x80000008,
1100 1101
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1102
    {
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1126
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1127 1128 1129 1130 1131 1132
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1133 1134
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1135
        .xlevel = 0x80000008,
1136 1137
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1138 1139
        .name = "Haswell",
        .level = 0xd,
1140
        .vendor = CPUID_VENDOR_INTEL,
1141 1142 1143
        .family = 6,
        .model = 60,
        .stepping = 1,
1144
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1145
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1146 1147 1148 1149
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1150
        .features[FEAT_1_ECX] =
1151
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1152 1153 1154 1155
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1156
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1157
        .features[FEAT_8000_0001_EDX] =
1158
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1159
            CPUID_EXT2_SYSCALL,
1160
        .features[FEAT_8000_0001_ECX] =
1161
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1162
        .features[FEAT_7_0_EBX] =
1163
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1164 1165 1166
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1167 1168
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1169 1170
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1171
        .xlevel = 0x80000008,
1172 1173
        .model_id = "Intel Core Processor (Haswell)",
    },
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1198
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1199 1200 1201 1202 1203 1204 1205 1206
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1207 1208
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1209
        .xlevel = 0x80000008,
1210 1211
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1212 1213 1214 1215 1216 1217 1218 1219
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1220
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1231
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1232 1233 1234 1235
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1236
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1237 1238
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1239
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1240
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1241
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1242
            CPUID_7_0_EBX_SMAP,
1243 1244
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1245 1246
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1247
        .xlevel = 0x80000008,
1248 1249
        .model_id = "Intel Core Processor (Broadwell)",
    },
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
    {
        .name = "Skylake-Client",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 94,
        .stepping = 3,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP | CPUID_7_0_EBX_MPX,
        /* Missing: XSAVES (not supported by some Linux versions,
         * including v4.1 to v4.6).
         * KVM doesn't yet expose any XSAVES state save component,
         * and the only one defined in Skylake (processor tracing)
         * probably will block migration anyway.
         */
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XSAVEC |
            CPUID_XSAVE_XGETBV1,
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
        .xlevel = 0x80000008,
        .model_id = "Intel Core Processor (Skylake)",
    },
1295 1296 1297
    {
        .name = "Opteron_G1",
        .level = 5,
1298
        .vendor = CPUID_VENDOR_AMD,
1299 1300 1301
        .family = 15,
        .model = 6,
        .stepping = 1,
1302
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1303
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1304 1305 1306 1307
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1308
        .features[FEAT_1_ECX] =
1309
            CPUID_EXT_SSE3,
1310
        .features[FEAT_8000_0001_EDX] =
1311
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1312 1313 1314 1315 1316
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1317 1318 1319 1320 1321 1322
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1323
        .vendor = CPUID_VENDOR_AMD,
1324 1325 1326
        .family = 15,
        .model = 6,
        .stepping = 1,
1327
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1328
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1329 1330 1331 1332
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1333
        .features[FEAT_1_ECX] =
1334
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1335
        /* Missing: CPUID_EXT2_RDTSCP */
1336
        .features[FEAT_8000_0001_EDX] =
1337
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1338 1339 1340 1341 1342 1343
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1344
        .features[FEAT_8000_0001_ECX] =
1345
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1346 1347 1348 1349 1350 1351
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1352
        .vendor = CPUID_VENDOR_AMD,
1353 1354 1355
        .family = 15,
        .model = 6,
        .stepping = 1,
1356
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1357
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1358 1359 1360 1361
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1362
        .features[FEAT_1_ECX] =
1363
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1364
            CPUID_EXT_SSE3,
1365
        /* Missing: CPUID_EXT2_RDTSCP */
1366
        .features[FEAT_8000_0001_EDX] =
1367
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1368 1369 1370 1371 1372 1373
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1374
        .features[FEAT_8000_0001_ECX] =
1375
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1376
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1377 1378 1379 1380 1381 1382
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1383
        .vendor = CPUID_VENDOR_AMD,
1384 1385 1386
        .family = 21,
        .model = 1,
        .stepping = 2,
1387
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1388
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1389 1390 1391 1392
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1393
        .features[FEAT_1_ECX] =
1394
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1395 1396 1397
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1398
        /* Missing: CPUID_EXT2_RDTSCP */
1399
        .features[FEAT_8000_0001_EDX] =
1400
            CPUID_EXT2_LM |
1401 1402 1403 1404 1405 1406
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1407
        .features[FEAT_8000_0001_ECX] =
1408
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1409 1410 1411
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1412
        /* no xsaveopt! */
1413 1414 1415
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1416 1417 1418
    {
        .name = "Opteron_G5",
        .level = 0xd,
1419
        .vendor = CPUID_VENDOR_AMD,
1420 1421 1422
        .family = 21,
        .model = 2,
        .stepping = 0,
1423
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1424
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1425 1426 1427 1428
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1429
        .features[FEAT_1_ECX] =
1430
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1431 1432 1433
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1434
        /* Missing: CPUID_EXT2_RDTSCP */
1435
        .features[FEAT_8000_0001_EDX] =
1436
            CPUID_EXT2_LM |
1437 1438 1439 1440 1441 1442
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1443
        .features[FEAT_8000_0001_ECX] =
1444
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1445 1446 1447
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1448
        /* no xsaveopt! */
1449 1450 1451
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1452 1453
};

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1491 1492 1493
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1494 1495
#ifdef CONFIG_KVM

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1511 1512
static X86CPUDefinition host_cpudef;

1513
static Property host_x86_cpu_properties[] = {
1514
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1515
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1516 1517 1518
    DEFINE_PROP_END_OF_LIST()
};

1519
/* class_init for the "host" CPU model
1520
 *
1521
 * This function may be called before KVM is initialized.
1522
 */
1523
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1524
{
1525
    DeviceClass *dc = DEVICE_CLASS(oc);
1526
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1527 1528
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1529
    xcc->kvm_required = true;
1530

1531
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1532
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1533 1534

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1535 1536 1537
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1538

1539
    cpu_x86_fill_model_id(host_cpudef.model_id);
1540

1541 1542 1543 1544 1545
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1546 1547

    dc->props = host_x86_cpu_properties;
1548 1549
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1550 1551 1552 1553 1554 1555 1556 1557
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

1558 1559 1560 1561 1562
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1563
    /* If KVM is disabled, x86_cpu_realizefn() will report an error later */
1564 1565 1566 1567 1568
    if (kvm_enabled()) {
        env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
        env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
        env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
    }
1569

1570
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1571 1572
}

1573 1574 1575 1576 1577 1578 1579 1580 1581
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1582
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1583
{
1584
    FeatureWordInfo *f = &feature_word_info[w];
1585 1586
    int i;

1587
    for (i = 0; i < 32; ++i) {
1588
        if ((1UL << i) & mask) {
1589
            const char *reg = get_register_name_32(f->cpuid_reg);
1590
            assert(reg);
1591
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1592
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1593
                kvm_enabled() ? "host" : "TCG",
1594 1595 1596
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1597
        }
1598
    }
1599 1600
}

1601 1602 1603
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1604 1605 1606 1607 1608 1609 1610 1611 1612
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1613
    visit_type_int(v, name, &value, errp);
1614 1615
}

1616 1617 1618
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1619
{
1620 1621 1622 1623
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1624
    Error *local_err = NULL;
1625 1626
    int64_t value;

1627
    visit_type_int(v, name, &value, &local_err);
1628 1629
    if (local_err) {
        error_propagate(errp, local_err);
1630 1631 1632
        return;
    }
    if (value < min || value > max) {
1633 1634
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1635 1636 1637
        return;
    }

1638
    env->cpuid_version &= ~0xff00f00;
1639 1640
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1641
    } else {
1642
        env->cpuid_version |= value << 8;
1643 1644 1645
    }
}

1646 1647 1648
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1649 1650 1651 1652 1653 1654 1655
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1656
    visit_type_int(v, name, &value, errp);
1657 1658
}

1659 1660 1661
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1662
{
1663 1664 1665 1666
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1667
    Error *local_err = NULL;
1668 1669
    int64_t value;

1670
    visit_type_int(v, name, &value, &local_err);
1671 1672
    if (local_err) {
        error_propagate(errp, local_err);
1673 1674 1675
        return;
    }
    if (value < min || value > max) {
1676 1677
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1678 1679 1680
        return;
    }

1681
    env->cpuid_version &= ~0xf00f0;
1682
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1683 1684
}

1685
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1686
                                           const char *name, void *opaque,
1687 1688 1689 1690 1691 1692 1693
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1694
    visit_type_int(v, name, &value, errp);
1695 1696
}

1697
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1698
                                           const char *name, void *opaque,
1699
                                           Error **errp)
1700
{
1701 1702 1703 1704
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1705
    Error *local_err = NULL;
1706 1707
    int64_t value;

1708
    visit_type_int(v, name, &value, &local_err);
1709 1710
    if (local_err) {
        error_propagate(errp, local_err);
1711 1712 1713
        return;
    }
    if (value < min || value > max) {
1714 1715
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1716 1717 1718
        return;
    }

1719
    env->cpuid_version &= ~0xf;
1720
    env->cpuid_version |= value & 0xf;
1721 1722
}

1723 1724 1725 1726 1727 1728
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1729
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1730 1731
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1742
    if (strlen(value) != CPUID_VENDOR_SZ) {
1743
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1772 1773
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1774
{
1775 1776
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1777 1778 1779 1780 1781 1782
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1783
    memset(env->cpuid_model, 0, 48);
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1794 1795
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1796 1797 1798 1799 1800
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1801
    visit_type_int(v, name, &value, errp);
1802 1803
}

1804 1805
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1806 1807 1808
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1809
    const int64_t max = INT64_MAX;
1810
    Error *local_err = NULL;
1811 1812
    int64_t value;

1813
    visit_type_int(v, name, &value, &local_err);
1814 1815
    if (local_err) {
        error_propagate(errp, local_err);
1816 1817 1818
        return;
    }
    if (value < min || value > max) {
1819 1820
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1821 1822 1823
        return;
    }

1824
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1825 1826
}

1827 1828
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1829 1830
{
    X86CPU *cpu = X86_CPU(obj);
1831
    int64_t value = cpu->apic_id;
1832

1833
    visit_type_int(v, name, &value, errp);
1834 1835
}

1836 1837
static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1838 1839
{
    X86CPU *cpu = X86_CPU(obj);
1840
    DeviceState *dev = DEVICE(obj);
1841 1842 1843 1844 1845
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1846 1847 1848 1849 1850 1851
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1852
    visit_type_int(v, name, &value, &error);
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1864
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1865 1866 1867
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1868
    cpu->apic_id = value;
1869 1870
}

1871
/* Generic getter for "feature-words" and "filtered-features" properties */
1872 1873 1874
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1875
{
1876
    uint32_t *array = (uint32_t *)opaque;
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1890
        qwi->features = array[w];
1891 1892 1893 1894 1895 1896 1897

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1898
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, &err);
1899 1900 1901
    error_propagate(errp, err);
}

1902 1903
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1904 1905 1906 1907
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1908
    visit_type_int(v, name, &value, errp);
1909 1910
}

1911 1912
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1913 1914 1915 1916 1917 1918 1919
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1920
    visit_type_int(v, name, &value, &err);
1921 1922 1923 1924 1925 1926 1927
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1928 1929 1930
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1952 1953 1954 1955 1956 1957 1958 1959
/* Compatibily hack to maintain legacy +-feat semantic,
 * where +-feat overwrites any feature set by
 * feat=on|feat even if the later is parsed after +-feat
 * (i.e. "-x2apic,x2apic=on" will result in x2apic disabled)
 */
static FeatureWordArray plus_features = { 0 };
static FeatureWordArray minus_features = { 0 };

1960 1961
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1962 1963
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1964
{
1965
    X86CPU *cpu = X86_CPU(cs);
1966
    char *featurestr; /* Single 'key=value" string being parsed */
1967
    Error *local_err = NULL;
1968 1969

    featurestr = features ? strtok(features, ",") : NULL;
1970 1971 1972 1973

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1974
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1975
        } else if (featurestr[0] == '-') {
1976
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1977 1978
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1979
            feat2prop(featurestr);
1980
            if (!strcmp(featurestr, "tsc-freq")) {
1981 1982
                int64_t tsc_freq;
                char *err;
1983
                char num[32];
1984

1985 1986
                tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                               QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
1987
                if (tsc_freq < 0 || *err) {
1988 1989
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1990
                }
1991
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1992 1993
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1994
            } else {
1995
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1996 1997
            }
        } else {
1998
            feat2prop(featurestr);
1999
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
2000
        }
2001 2002
        if (local_err) {
            error_propagate(errp, local_err);
2003
            return;
2004 2005 2006 2007 2008
        }
        featurestr = strtok(NULL, ",");
    }
}

2009
/* Print all cpuid feature names in featureset
2010
 */
2011
static void listflags(FILE *f, fprintf_function print, const char **featureset)
2012
{
2013 2014 2015 2016 2017 2018 2019
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
2020
        }
2021
    }
2022 2023
}

P
Peter Maydell 已提交
2024 2025
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
2026
{
2027
    X86CPUDefinition *def;
2028
    char buf[256];
2029
    int i;
2030

2031 2032
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2033
        snprintf(buf, sizeof(buf), "%s", def->name);
2034
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2035
    }
2036 2037 2038 2039 2040 2041
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2042
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2043 2044 2045
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2046 2047 2048
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2049
    }
2050 2051
}

2052
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2053 2054
{
    CpuDefinitionInfoList *cpu_list = NULL;
2055
    X86CPUDefinition *def;
2056
    int i;
2057

2058
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2059 2060 2061
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2062
        def = &builtin_x86_defs[i];
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2075 2076
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2077 2078
{
    FeatureWordInfo *wi = &feature_word_info[w];
2079
    uint32_t r;
2080

2081
    if (kvm_enabled()) {
2082 2083 2084
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2085
    } else if (tcg_enabled()) {
2086
        r = wi->tcg_features;
2087 2088 2089
    } else {
        return ~0;
    }
2090 2091 2092 2093
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2094 2095
}

2096 2097 2098 2099 2100
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2101
static int x86_cpu_filter_features(X86CPU *cpu)
2102 2103
{
    CPUX86State *env = &cpu->env;
2104
    FeatureWord w;
2105 2106
    int rv = 0;

2107
    for (w = 0; w < FEATURE_WORDS; w++) {
2108 2109
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2110 2111 2112
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2113 2114
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2115
                report_unavailable_features(w, cpu->filtered_features[w]);
2116 2117 2118
            }
            rv = 1;
        }
2119
    }
2120 2121

    return rv;
2122 2123
}

2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2136
/* Load data from X86CPUDefinition
2137
 */
2138
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2139
{
2140
    CPUX86State *env = &cpu->env;
2141 2142
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2143
    FeatureWord w;
2144

2145 2146 2147 2148 2149
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2150
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2151
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2152 2153 2154
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2155

2156
    /* Special cases not set in the X86CPUDefinition structs: */
2157
    if (kvm_enabled()) {
2158 2159 2160 2161
        if (!kvm_irqchip_in_kernel()) {
            x86_cpu_change_kvm_default("x2apic", "off");
        }

2162
        x86_cpu_apply_props(cpu, kvm_default_props);
2163
    }
2164

2165
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2166 2167 2168 2169 2170 2171 2172 2173

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2174
    vendor = def->vendor;
2175 2176 2177 2178 2179 2180 2181 2182 2183
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2184 2185
}

2186
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp)
2187
{
2188
    X86CPU *cpu = NULL;
2189
    ObjectClass *oc;
2190 2191
    gchar **model_pieces;
    char *name, *features;
2192 2193
    Error *error = NULL;

2194 2195 2196 2197 2198 2199 2200 2201
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2202 2203 2204 2205 2206
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2207

2208 2209
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2210
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2211 2212
    if (error) {
        goto out;
2213 2214
    }

2215
out:
2216 2217
    if (error != NULL) {
        error_propagate(errp, error);
2218 2219 2220 2221
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2222
    }
2223 2224 2225 2226
    g_strfreev(model_pieces);
    return cpu;
}

2227
X86CPU *cpu_x86_init(const char *cpu_model)
2228 2229 2230 2231
{
    Error *error = NULL;
    X86CPU *cpu;

2232
    cpu = cpu_x86_create(cpu_model, &error);
2233
    if (error) {
2234
        goto out;
2235
    }
2236 2237

    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2238

2239 2240 2241 2242 2243 2244 2245
out:
    if (error) {
        error_report_err(error);
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2246
    }
2247
    return cpu;
2248 2249
}

2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2272 2273
#if !defined(CONFIG_USER_ONLY)

2274 2275
void cpu_clear_apic_feature(CPUX86State *env)
{
2276
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2277 2278
}

2279 2280 2281 2282 2283 2284
#endif /* !CONFIG_USER_ONLY */

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2285 2286 2287
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2288 2289
    /* test if maximum index reached */
    if (index & 0x80000000) {
2290 2291 2292 2293 2294 2295 2296 2297 2298
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2299 2300 2301 2302 2303
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2304 2305
            }
        }
2306 2307 2308 2309 2310 2311 2312 2313
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2314 2315 2316
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2317 2318 2319
        break;
    case 1:
        *eax = env->cpuid_version;
2320 2321
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2322
        *ecx = env->features[FEAT_1_ECX];
2323 2324 2325
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2326
        *edx = env->features[FEAT_1_EDX];
2327 2328
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2329
            *edx |= CPUID_HT;
2330 2331 2332 2333
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2334 2335 2336 2337
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2338
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2339 2340
        *ebx = 0;
        *ecx = 0;
2341 2342 2343
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2344 2345 2346
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2347 2348
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2349
            *eax &= ~0xFC000000;
2350
        } else {
A
Aurelien Jarno 已提交
2351
            *eax = 0;
2352
            switch (count) {
2353
            case 0: /* L1 dcache info */
2354 2355 2356 2357 2358 2359 2360 2361
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2362 2363
                break;
            case 1: /* L1 icache info */
2364 2365 2366 2367 2368 2369 2370 2371
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2372 2373
                break;
            case 2: /* L2 cache info */
2374 2375 2376
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2377 2378
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2379
                }
2380 2381 2382 2383 2384
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2385 2386 2387 2388 2389 2390 2391
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2392 2393 2394 2395 2396 2397
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2409
        *eax = env->features[FEAT_6_EAX];
2410 2411 2412 2413
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2414
    case 7:
2415 2416 2417
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2418
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2419
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2420 2421 2422
            if ((*ecx & CPUID_7_0_ECX_PKU) && env->cr[4] & CR4_PKE_MASK) {
                *ecx |= CPUID_7_0_ECX_OSPKE;
            }
2423
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2424 2425 2426 2427 2428 2429 2430
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2431 2432 2433 2434 2435 2436 2437 2438 2439
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2440
        if (kvm_enabled() && cpu->enable_pmu) {
2441
            KVMState *s = cs->kvm_state;
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2453
        break;
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
    case 0xB:
        /* Extended Topology Enumeration Leaf */
        if (!cpu->enable_cpuid_0xb) {
                *eax = *ebx = *ecx = *edx = 0;
                break;
        }

        *ecx = count & 0xff;
        *edx = cpu->apic_id;

        switch (count) {
        case 0:
            *eax = apicid_core_offset(smp_cores, smp_threads);
            *ebx = smp_threads;
            *ecx |= CPUID_TOPOLOGY_LEVEL_SMT;
            break;
        case 1:
            *eax = apicid_pkg_offset(smp_cores, smp_threads);
            *ebx = smp_cores * smp_threads;
            *ecx |= CPUID_TOPOLOGY_LEVEL_CORE;
            break;
        default:
            *eax = 0;
            *ebx = 0;
            *ecx |= CPUID_TOPOLOGY_LEVEL_INVALID;
        }

        assert(!(*eax & ~0x1f));
        *ebx &= 0xffff; /* The count doesn't need to be reliable. */
        break;
2484 2485
    case 0xD: {
        KVMState *s = cs->kvm_state;
2486
        uint64_t ena_mask;
2487 2488
        int i;

S
Sheng Yang 已提交
2489
        /* Processor Extended State */
2490 2491 2492 2493
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2494
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2495 2496
            break;
        }
2497 2498 2499 2500 2501 2502 2503
        if (kvm_enabled()) {
            ena_mask = kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX);
            ena_mask <<= 32;
            ena_mask |= kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX);
        } else {
            ena_mask = -1;
        }
2504

2505 2506
        if (count == 0) {
            *ecx = 0x240;
2507 2508
            for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
                const ExtSaveArea *esa = &x86_ext_save_areas[i];
2509 2510
                if ((env->features[esa->feature] & esa->bits) == esa->bits
                    && ((ena_mask >> i) & 1) != 0) {
2511
                    if (i < 32) {
2512
                        *eax |= 1u << i;
2513
                    } else {
2514
                        *edx |= 1u << (i - 32);
2515 2516 2517 2518
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
2519
            *eax |= ena_mask & (XSTATE_FP_MASK | XSTATE_SSE_MASK);
2520 2521
            *ebx = *ecx;
        } else if (count == 1) {
2522
            *eax = env->features[FEAT_XSAVE];
2523 2524
        } else if (count < ARRAY_SIZE(x86_ext_save_areas)) {
            const ExtSaveArea *esa = &x86_ext_save_areas[count];
2525 2526
            if ((env->features[esa->feature] & esa->bits) == esa->bits
                && ((ena_mask >> count) & 1) != 0) {
L
Liu Jinsong 已提交
2527 2528
                *eax = esa->size;
                *ebx = esa->offset;
2529
            }
S
Sheng Yang 已提交
2530 2531
        }
        break;
2532
    }
2533 2534 2535 2536 2537 2538 2539 2540 2541
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2542 2543
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2544 2545 2546

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
S
Stefan Weil 已提交
2547
         * So don't set it here for Intel to make Linux guests happy.
2548
         */
2549
        if (cs->nr_cores * cs->nr_threads > 1) {
2550 2551 2552
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2567 2568 2569 2570
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2571 2572 2573 2574 2575 2576 2577 2578
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2579 2580 2581
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2582 2583 2584 2585
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2600
        break;
2601 2602 2603 2604 2605 2606
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2607 2608 2609
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2610
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2611 2612
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2613
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2614
        } else {
2615
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2616
                *eax = 0x00000024; /* 36 bits physical */
2617
            } else {
2618
                *eax = 0x00000020; /* 32 bits physical */
2619
            }
2620 2621 2622 2623
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2624 2625
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2626 2627 2628
        }
        break;
    case 0x8000000A:
2629
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2630 2631 2632
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2633
            *edx = env->features[FEAT_SVM]; /* optional features */
2634 2635 2636 2637 2638 2639
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2640
        break;
2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2652
        *edx = env->features[FEAT_C000_0001_EDX];
2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2663 2664 2665 2666 2667 2668 2669 2670 2671
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2672 2673 2674 2675 2676 2677 2678

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
2679 2680
    target_ulong cr4;
    uint64_t xcr0;
A
Andreas Färber 已提交
2681 2682
    int i;

A
Andreas Färber 已提交
2683 2684
    xcc->parent_reset(s);

2685
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2686

2687
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2737
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2738 2739

    env->mxcsr = 0x1f80;
2740 2741
    /* All units are in INIT state.  */
    env->xstate_bv = 0;
A
Andreas Färber 已提交
2742 2743 2744 2745 2746 2747 2748

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2749
    cpu_breakpoint_remove_all(s, BP_CPU);
2750
    cpu_watchpoint_remove_all(s, BP_CPU);
2751

2752
    cr4 = 0;
2753
    xcr0 = XSTATE_FP_MASK;
2754 2755 2756 2757

#ifdef CONFIG_USER_ONLY
    /* Enable all the features for user-mode.  */
    if (env->features[FEAT_1_EDX] & CPUID_SSE) {
2758
        xcr0 |= XSTATE_SSE_MASK;
2759
    }
2760 2761 2762 2763 2764
    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if ((env->features[esa->feature] & esa->bits) == esa->bits) {
            xcr0 |= 1ull << i;
        }
2765
    }
2766

2767 2768 2769
    if (env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) {
        cr4 |= CR4_OSFXSR_MASK | CR4_OSXSAVE_MASK;
    }
2770 2771 2772
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE) {
        cr4 |= CR4_FSGSBASE_MASK;
    }
2773 2774 2775 2776
#endif

    env->xcr0 = xcr0;
    cpu_x86_update_cr4(env, cr4);
2777

A
Alex Williamson 已提交
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2788 2789
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2790
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2791

2792
    s->halted = !cpu_is_bsp(cpu);
2793 2794 2795 2796

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2797
#endif
A
Andreas Färber 已提交
2798 2799
}

2800 2801 2802
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2803
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2804
}
2805 2806 2807 2808 2809 2810 2811

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2812 2813
#endif

A
Andreas Färber 已提交
2814 2815 2816 2817 2818 2819
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2820
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2821 2822 2823 2824 2825 2826 2827 2828 2829
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2830
#ifndef CONFIG_USER_ONLY
2831
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2832
{
2833
    APICCommonState *apic;
2834 2835
    const char *apic_type = "apic";

2836
    if (kvm_apic_in_kernel()) {
2837 2838 2839 2840 2841
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2842
    cpu->apic_state = DEVICE(object_new(apic_type));
2843 2844

    object_property_add_child(OBJECT(cpu), "apic",
2845
                              OBJECT(cpu->apic_state), NULL);
2846
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2847
    /* TODO: convert to link<> */
2848
    apic = APIC_COMMON(cpu->apic_state);
2849
    apic->cpu = cpu;
2850
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2851 2852 2853 2854
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2855 2856 2857
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2858
    if (cpu->apic_state == NULL) {
2859 2860
        return;
    }
2861 2862
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2874
}
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2890 2891 2892 2893
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2894 2895
#endif

2896 2897 2898 2899 2900 2901 2902

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2903
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2904
{
2905
    CPUState *cs = CPU(dev);
2906 2907
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2908
    CPUX86State *env = &cpu->env;
2909
    Error *local_err = NULL;
2910
    static bool ht_warned;
2911
    FeatureWord w;
2912

2913 2914 2915 2916 2917 2918 2919
    if (xcc->kvm_required && !kvm_enabled()) {
        char *name = x86_cpu_class_get_model_name(xcc);
        error_setg(&local_err, "CPU model '%s' requires KVM", name);
        g_free(name);
        goto out;
    }

2920 2921 2922 2923 2924
    if (cpu->apic_id < 0) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941
    /*TODO: cpu->host_features incorrectly overwrites features
     * set using "feat=on|off". Once we fix this, we can convert
     * plus_features & minus_features to global properties
     * inside x86_cpu_parse_featurestr() too.
     */
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

    for (w = 0; w < FEATURE_WORDS; w++) {
        cpu->env.features[w] |= plus_features[w];
        cpu->env.features[w] &= ~minus_features[w];
    }

2942
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2943 2944
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2945

2946 2947 2948 2949 2950 2951 2952 2953
    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
    }

2954 2955 2956
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2957
    if (IS_AMD_CPU(env)) {
2958 2959
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2960 2961 2962
           & CPUID_EXT2_AMD_ALIASES);
    }

2963

2964 2965
    cpu_exec_init(cs, &error_abort);

2966 2967 2968 2969
    if (tcg_enabled()) {
        tcg_x86_init();
    }

2970 2971
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2972

2973
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2974
        x86_cpu_apic_create(cpu, &local_err);
2975
        if (local_err != NULL) {
2976
            goto out;
2977 2978
        }
    }
2979 2980
#endif

A
Andreas Färber 已提交
2981
    mce_init(cpu);
2982 2983 2984

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
2985 2986
        AddressSpace *newas = g_new(AddressSpace, 1);

2987
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
2988
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
2989 2990 2991

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
2992
        memory_region_set_enabled(cpu->cpu_as_root, true);
2993 2994 2995 2996 2997 2998 2999 3000

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
3001
        address_space_init(newas, cpu->cpu_as_root, "CPU");
3002
        cs->num_ases = 1;
3003
        cpu_address_space_init(cs, newas, 0);
3004 3005 3006 3007

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
3008 3009 3010
    }
#endif

3011
    qemu_init_vcpu(cs);
3012

3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

3027 3028 3029 3030
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
3031
    cpu_reset(cs);
3032

3033
    xcc->parent_realize(dev, &local_err);
3034

3035 3036 3037 3038 3039
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
3040 3041
}

3042 3043 3044 3045 3046
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

3047 3048
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3049 3050 3051
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
3052
    visit_type_bool(v, name, &value, errp);
3053 3054
}

3055 3056
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

3068
    visit_type_bool(v, name, &value, &local_err);
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3142
        object_property_add_alias(obj, names[i], obj, names[0],
3143 3144 3145 3146 3147 3148
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3149 3150
static void x86_cpu_initfn(Object *obj)
{
3151
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3152
    X86CPU *cpu = X86_CPU(obj);
3153
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3154
    CPUX86State *env = &cpu->env;
3155
    FeatureWord w;
A
Andreas Färber 已提交
3156

3157
    cs->env_ptr = env;
3158 3159

    object_property_add(obj, "family", "int",
3160
                        x86_cpuid_version_get_family,
3161
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3162
    object_property_add(obj, "model", "int",
3163
                        x86_cpuid_version_get_model,
3164
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3165
    object_property_add(obj, "stepping", "int",
3166
                        x86_cpuid_version_get_stepping,
3167
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3168 3169 3170
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3171
    object_property_add_str(obj, "model-id",
3172
                            x86_cpuid_get_model_id,
3173
                            x86_cpuid_set_model_id, NULL);
3174 3175 3176
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3177 3178 3179
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3180 3181
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3182 3183 3184 3185
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3186

3187
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3188

3189 3190 3191 3192 3193
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
    cpu->apic_id = -1;
#endif

3194 3195 3196 3197 3198 3199 3200 3201
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3202
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);
A
Andreas Färber 已提交
3203 3204
}

3205 3206 3207 3208
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3209
    return cpu->apic_id;
3210 3211
}

3212 3213 3214 3215 3216 3217 3218
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3219 3220 3221 3222 3223 3224 3225
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3226 3227 3228 3229 3230 3231 3232
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3233 3234 3235 3236 3237
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3238 3239
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3240 3241 3242 3243
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3244 3245 3246
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3247 3248
}

3249 3250
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3251
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3252
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3253
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3254
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3255
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3256
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3257
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3258
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3259
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3260
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3261
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3262
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3263
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3264 3265
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3266
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3267
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3268
    DEFINE_PROP_BOOL("cpuid-0xb", X86CPU, enable_cpuid_0xb, true),
3269 3270 3271
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3272 3273 3274 3275
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3276 3277 3278 3279
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3280
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3281 3282 3283

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3284
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3285

3286
    cc->class_by_name = x86_cpu_class_by_name;
3287
    cc->parse_features = x86_cpu_parse_featurestr;
3288
    cc->has_work = x86_cpu_has_work;
3289
    cc->do_interrupt = x86_cpu_do_interrupt;
3290
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3291
    cc->dump_state = x86_cpu_dump_state;
3292
    cc->set_pc = x86_cpu_set_pc;
3293
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3294 3295
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3296 3297
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3298 3299 3300
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3301
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3302
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3303 3304 3305 3306
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3307
    cc->vmsd = &vmstate_x86_cpu;
3308
#endif
3309
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3310 3311 3312
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3313 3314
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3315 3316 3317 3318 3319 3320

    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3321 3322 3323 3324 3325 3326
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3327
    .instance_init = x86_cpu_initfn,
3328
    .abstract = true,
A
Andreas Färber 已提交
3329 3330 3331 3332 3333 3334
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3335 3336
    int i;

A
Andreas Färber 已提交
3337
    type_register_static(&x86_cpu_type_info);
3338 3339 3340 3341 3342 3343
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3344 3345 3346
}

type_init(x86_cpu_register_types)