cpu.c 108.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28

29
#include "qemu/error-report.h"
30 31
#include "qemu/option.h"
#include "qemu/config-file.h"
32
#include "qapi/qmp/qerror.h"
33

34 35
#include "qapi-types.h"
#include "qapi-visit.h"
36
#include "qapi/visitor.h"
37
#include "sysemu/arch_init.h"
38

39
#include "hw/hw.h"
S
Stefan Weil 已提交
40
#if defined(CONFIG_KVM)
41
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
42
#endif
43

44
#include "sysemu/sysemu.h"
45
#include "hw/qdev-properties.h"
46
#ifndef CONFIG_USER_ONLY
47
#include "exec/address-spaces.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

J
Joerg Roedel 已提交
248 249 250 251 252 253 254 255 256 257 258
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
259
static const char *cpuid_7_0_ebx_feature_name[] = {
260
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
261
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
262 263
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, "pcommit", "clflushopt",
    "clwb", NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
264 265
};

266 267 268 269 270 271 272 273 274 275 276
static const char *cpuid_7_0_ecx_feature_name[] = {
    NULL, NULL, NULL, "pku",
    "ospke", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

277 278 279 280 281 282 283 284 285 286 287
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

288 289 290 291 292 293 294 295 296 297 298
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
299 300 301 302 303 304 305 306 307 308 309
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
326
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
327 328 329 330 331 332 333
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
334
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
335 336 337 338 339
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
340 341
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
359 360
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
361
          CPUID_7_0_EBX_CLWB | CPUID_7_0_EBX_MPX | CPUID_7_0_EBX_FSGSBASE)
362
          /* missing:
363
          CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
364 365
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
366
#define TCG_7_0_ECX_FEATURES 0
367
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
368
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
369 370 371
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
372

373 374
typedef struct FeatureWordInfo {
    const char **feat_names;
375 376 377 378
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
379
    uint32_t tcg_features; /* Feature flags supported by TCG */
380
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
381 382 383
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
384 385 386
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
387
        .tcg_features = TCG_FEATURES,
388 389 390 391
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
392
        .tcg_features = TCG_EXT_FEATURES,
393 394 395 396
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
397
        .tcg_features = TCG_EXT2_FEATURES,
398 399 400 401
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
402
        .tcg_features = TCG_EXT3_FEATURES,
403
    },
404 405 406
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
407
        .tcg_features = TCG_EXT4_FEATURES,
408
    },
409 410 411
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
412
        .tcg_features = TCG_KVM_FEATURES,
413 414 415 416
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
417
        .tcg_features = TCG_SVM_FEATURES,
418 419 420
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
421 422 423
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
424
        .tcg_features = TCG_7_0_EBX_FEATURES,
425
    },
426 427 428 429 430 431 432
    [FEAT_7_0_ECX] = {
        .feat_names = cpuid_7_0_ecx_feature_name,
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
433 434 435 436 437 438 439
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
440 441 442 443 444
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
445
        .tcg_features = TCG_XSAVE_FEATURES,
446
    },
J
Jan Kiszka 已提交
447 448 449 450 451
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
452 453
};

454 455 456 457 458 459 460 461
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
462
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
463
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
464 465 466 467 468 469 470 471 472 473 474
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

475
const ExtSaveArea x86_ext_save_areas[] = {
476
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
477
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
478 479 480
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
481
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
482 483 484 485 486 487
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
488 489
    [9] = { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
            .offset = 0xA80, .size = 0x8 },
490
};
491

492 493
const char *get_register_name_32(unsigned int reg)
{
494
    if (reg >= CPU_NB_REGS32) {
495 496
        return NULL;
    }
497
    return x86_reg_info_32[reg].name;
498 499
}

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

525 526
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
527
{
528 529 530 531 532 533 534
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
535
#elif defined(__i386__)
536 537 538 539 540 541 542 543 544
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
545 546
#else
    abort();
547 548
#endif

549
    if (eax)
550
        *eax = vec[0];
551
    if (ebx)
552
        *ebx = vec[1];
553
    if (ecx)
554
        *ecx = vec[2];
555
    if (edx)
556
        *edx = vec[3];
557
}
558 559 560 561 562 563 564 565

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
566 567
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
604
 * *pval and return true, otherwise return false
605
 */
606 607
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
608 609 610
{
    uint32_t mask;
    const char **ppc;
611
    bool found = false;
612

613
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
614 615
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
616
            found = true;
617
        }
618 619
    }
    return found;
620 621
}

622
static void add_flagname_to_bitmaps(const char *flagname,
623 624
                                    FeatureWordArray words,
                                    Error **errp)
625
{
626 627 628 629 630 631 632 633 634
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
635
        error_setg(errp, "CPU feature %s not found", flagname);
636
    }
637 638
}

639 640 641 642 643 644 645 646 647 648 649 650 651
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

652 653
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
654 655 656
    ObjectClass *oc;
    char *typename;

657 658 659 660
    if (cpu_model == NULL) {
        return NULL;
    }

661 662 663 664
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
665 666
}

667
struct X86CPUDefinition {
668 669
    const char *name;
    uint32_t level;
670 671
    uint32_t xlevel;
    uint32_t xlevel2;
672 673
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
674 675 676
    int family;
    int model;
    int stepping;
677
    FeatureWordArray features;
678
    char model_id[48];
679
};
680

681
static X86CPUDefinition builtin_x86_defs[] = {
682 683
    {
        .name = "qemu64",
684
        .level = 0xd,
685
        .vendor = CPUID_VENDOR_AMD,
686
        .family = 6,
687
        .model = 6,
688
        .stepping = 3,
689
        .features[FEAT_1_EDX] =
690
            PPRO_FEATURES |
691 692
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
693
        .features[FEAT_1_ECX] =
694
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
695
        .features[FEAT_8000_0001_EDX] =
696
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
697
        .features[FEAT_8000_0001_ECX] =
698
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
699 700 701 702 703
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
704
        .vendor = CPUID_VENDOR_AMD,
705 706 707
        .family = 16,
        .model = 2,
        .stepping = 3,
708
        /* Missing: CPUID_HT */
709
        .features[FEAT_1_EDX] =
710
            PPRO_FEATURES |
711
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
712
            CPUID_PSE36 | CPUID_VME,
713
        .features[FEAT_1_ECX] =
714
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
715
            CPUID_EXT_POPCNT,
716
        .features[FEAT_8000_0001_EDX] =
717 718
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
719
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
720 721 722 723
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
724
        .features[FEAT_8000_0001_ECX] =
725
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
726
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
727
        /* Missing: CPUID_SVM_LBRV */
728
        .features[FEAT_SVM] =
729
            CPUID_SVM_NPT,
730 731 732 733 734 735
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
736
        .vendor = CPUID_VENDOR_INTEL,
737 738 739
        .family = 6,
        .model = 15,
        .stepping = 11,
740
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
741
        .features[FEAT_1_EDX] =
742
            PPRO_FEATURES |
743
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
744 745
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
746
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
747
        .features[FEAT_1_ECX] =
748
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
749
            CPUID_EXT_CX16,
750
        .features[FEAT_8000_0001_EDX] =
751
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
752
        .features[FEAT_8000_0001_ECX] =
753
            CPUID_EXT3_LAHF_LM,
754 755 756 757 758
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
759
        .level = 0xd,
760
        .vendor = CPUID_VENDOR_INTEL,
761 762 763
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
764
        /* Missing: CPUID_HT */
765
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
766
            PPRO_FEATURES | CPUID_VME |
767 768 769
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
770
        .features[FEAT_1_ECX] =
771
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
772
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
773
        .features[FEAT_8000_0001_EDX] =
774 775 776 777 778
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
779
        .features[FEAT_8000_0001_ECX] =
780
            0,
781 782 783 784 785 786
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
787
        .vendor = CPUID_VENDOR_INTEL,
788
        .family = 6,
789
        .model = 6,
790
        .stepping = 3,
791
        .features[FEAT_1_EDX] =
792
            PPRO_FEATURES,
793
        .features[FEAT_1_ECX] =
794
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
795
        .xlevel = 0x80000004,
796
    },
797 798 799
    {
        .name = "kvm32",
        .level = 5,
800
        .vendor = CPUID_VENDOR_INTEL,
801 802 803
        .family = 15,
        .model = 6,
        .stepping = 1,
804
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
805
            PPRO_FEATURES | CPUID_VME |
806
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
807
        .features[FEAT_1_ECX] =
808
            CPUID_EXT_SSE3,
809
        .features[FEAT_8000_0001_ECX] =
810
            0,
811 812 813
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
814 815 816
    {
        .name = "coreduo",
        .level = 10,
817
        .vendor = CPUID_VENDOR_INTEL,
818 819 820
        .family = 6,
        .model = 14,
        .stepping = 8,
821
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
822
        .features[FEAT_1_EDX] =
823
            PPRO_FEATURES | CPUID_VME |
824 825 826
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
827
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
828
        .features[FEAT_1_ECX] =
829
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
830
        .features[FEAT_8000_0001_EDX] =
831
            CPUID_EXT2_NX,
832 833 834 835 836
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
837
        .level = 1,
838
        .vendor = CPUID_VENDOR_INTEL,
839
        .family = 4,
840
        .model = 8,
841
        .stepping = 0,
842
        .features[FEAT_1_EDX] =
843
            I486_FEATURES,
844 845 846 847 848
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
849
        .vendor = CPUID_VENDOR_INTEL,
850 851 852
        .family = 5,
        .model = 4,
        .stepping = 3,
853
        .features[FEAT_1_EDX] =
854
            PENTIUM_FEATURES,
855 856 857 858 859
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
860
        .vendor = CPUID_VENDOR_INTEL,
861 862 863
        .family = 6,
        .model = 5,
        .stepping = 2,
864
        .features[FEAT_1_EDX] =
865
            PENTIUM2_FEATURES,
866 867 868 869
        .xlevel = 0,
    },
    {
        .name = "pentium3",
870
        .level = 3,
871
        .vendor = CPUID_VENDOR_INTEL,
872 873 874
        .family = 6,
        .model = 7,
        .stepping = 3,
875
        .features[FEAT_1_EDX] =
876
            PENTIUM3_FEATURES,
877 878 879 880 881
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
882
        .vendor = CPUID_VENDOR_AMD,
883 884 885
        .family = 6,
        .model = 2,
        .stepping = 3,
886
        .features[FEAT_1_EDX] =
887
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
888
            CPUID_MCA,
889
        .features[FEAT_8000_0001_EDX] =
890
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
891 892 893 894
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
895
        .level = 10,
896
        .vendor = CPUID_VENDOR_INTEL,
897 898 899
        .family = 6,
        .model = 28,
        .stepping = 2,
900
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
901
        .features[FEAT_1_EDX] =
902
            PPRO_FEATURES |
903 904
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
905
            /* Some CPUs got no CPUID_SEP */
906 907
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
908
        .features[FEAT_1_ECX] =
909
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
910
            CPUID_EXT_MOVBE,
911
        .features[FEAT_8000_0001_EDX] =
912
            CPUID_EXT2_NX,
913
        .features[FEAT_8000_0001_ECX] =
914
            CPUID_EXT3_LAHF_LM,
915
        .xlevel = 0x80000008,
916 917
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
918 919
    {
        .name = "Conroe",
920
        .level = 10,
921
        .vendor = CPUID_VENDOR_INTEL,
922
        .family = 6,
923
        .model = 15,
924
        .stepping = 3,
925
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
926
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
927 928 929 930
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
931
        .features[FEAT_1_ECX] =
932
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
933
        .features[FEAT_8000_0001_EDX] =
934
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
935
        .features[FEAT_8000_0001_ECX] =
936
            CPUID_EXT3_LAHF_LM,
937
        .xlevel = 0x80000008,
938 939 940 941
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
942
        .level = 10,
943
        .vendor = CPUID_VENDOR_INTEL,
944
        .family = 6,
945
        .model = 23,
946
        .stepping = 3,
947
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
948
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
949 950 951 952
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
953
        .features[FEAT_1_ECX] =
954
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
955
            CPUID_EXT_SSE3,
956
        .features[FEAT_8000_0001_EDX] =
957
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
958
        .features[FEAT_8000_0001_ECX] =
959
            CPUID_EXT3_LAHF_LM,
960
        .xlevel = 0x80000008,
961 962 963 964
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
965
        .level = 11,
966
        .vendor = CPUID_VENDOR_INTEL,
967
        .family = 6,
968
        .model = 26,
969
        .stepping = 3,
970
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
971
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
972 973 974 975
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
976
        .features[FEAT_1_ECX] =
977
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
978
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
979
        .features[FEAT_8000_0001_EDX] =
980
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
981
        .features[FEAT_8000_0001_ECX] =
982
            CPUID_EXT3_LAHF_LM,
983
        .xlevel = 0x80000008,
984 985 986 987 988
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
989
        .vendor = CPUID_VENDOR_INTEL,
990 991 992
        .family = 6,
        .model = 44,
        .stepping = 1,
993
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
994
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
995 996 997 998
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
999
        .features[FEAT_1_ECX] =
1000
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1001 1002
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1003
        .features[FEAT_8000_0001_EDX] =
1004
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1005
        .features[FEAT_8000_0001_ECX] =
1006
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1007 1008
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1009
        .xlevel = 0x80000008,
1010 1011 1012 1013 1014
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1015
        .vendor = CPUID_VENDOR_INTEL,
1016 1017 1018
        .family = 6,
        .model = 42,
        .stepping = 1,
1019
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1020
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1021 1022 1023 1024
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1025
        .features[FEAT_1_ECX] =
1026
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1027 1028 1029 1030
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1031
        .features[FEAT_8000_0001_EDX] =
1032
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1033
            CPUID_EXT2_SYSCALL,
1034
        .features[FEAT_8000_0001_ECX] =
1035
            CPUID_EXT3_LAHF_LM,
1036 1037
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1038 1039
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1040
        .xlevel = 0x80000008,
1041 1042
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1072 1073
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1074
        .xlevel = 0x80000008,
1075 1076
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1077
    {
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1101
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1102 1103 1104 1105 1106 1107
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1108 1109
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1110
        .xlevel = 0x80000008,
1111 1112
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1113 1114
        .name = "Haswell",
        .level = 0xd,
1115
        .vendor = CPUID_VENDOR_INTEL,
1116 1117 1118
        .family = 6,
        .model = 60,
        .stepping = 1,
1119
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1120
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1121 1122 1123 1124
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1125
        .features[FEAT_1_ECX] =
1126
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1127 1128 1129 1130
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1131
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1132
        .features[FEAT_8000_0001_EDX] =
1133
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1134
            CPUID_EXT2_SYSCALL,
1135
        .features[FEAT_8000_0001_ECX] =
1136
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1137
        .features[FEAT_7_0_EBX] =
1138
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1139 1140 1141
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1142 1143
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1144 1145
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1146
        .xlevel = 0x80000008,
1147 1148
        .model_id = "Intel Core Processor (Haswell)",
    },
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1173
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1174 1175 1176 1177 1178 1179 1180 1181
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1182 1183
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1184
        .xlevel = 0x80000008,
1185 1186
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1187 1188 1189 1190 1191 1192 1193 1194
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1195
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1206
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1207 1208 1209 1210
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1211
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1212 1213
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1214
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1215
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1216
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1217
            CPUID_7_0_EBX_SMAP,
1218 1219
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1220 1221
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1222
        .xlevel = 0x80000008,
1223 1224
        .model_id = "Intel Core Processor (Broadwell)",
    },
1225 1226 1227
    {
        .name = "Opteron_G1",
        .level = 5,
1228
        .vendor = CPUID_VENDOR_AMD,
1229 1230 1231
        .family = 15,
        .model = 6,
        .stepping = 1,
1232
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1233
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1234 1235 1236 1237
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1238
        .features[FEAT_1_ECX] =
1239
            CPUID_EXT_SSE3,
1240
        .features[FEAT_8000_0001_EDX] =
1241
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1242 1243 1244 1245 1246
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1247 1248 1249 1250 1251 1252
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1253
        .vendor = CPUID_VENDOR_AMD,
1254 1255 1256
        .family = 15,
        .model = 6,
        .stepping = 1,
1257
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1258
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1259 1260 1261 1262
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1263
        .features[FEAT_1_ECX] =
1264
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1265
        /* Missing: CPUID_EXT2_RDTSCP */
1266
        .features[FEAT_8000_0001_EDX] =
1267
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1268 1269 1270 1271 1272 1273
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1274
        .features[FEAT_8000_0001_ECX] =
1275
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1276 1277 1278 1279 1280 1281
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1282
        .vendor = CPUID_VENDOR_AMD,
1283 1284 1285
        .family = 15,
        .model = 6,
        .stepping = 1,
1286
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1287
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1288 1289 1290 1291
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1292
        .features[FEAT_1_ECX] =
1293
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1294
            CPUID_EXT_SSE3,
1295
        /* Missing: CPUID_EXT2_RDTSCP */
1296
        .features[FEAT_8000_0001_EDX] =
1297
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1298 1299 1300 1301 1302 1303
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1304
        .features[FEAT_8000_0001_ECX] =
1305
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1306
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1307 1308 1309 1310 1311 1312
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1313
        .vendor = CPUID_VENDOR_AMD,
1314 1315 1316
        .family = 21,
        .model = 1,
        .stepping = 2,
1317
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1318
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1319 1320 1321 1322
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1323
        .features[FEAT_1_ECX] =
1324
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1325 1326 1327
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1328
        /* Missing: CPUID_EXT2_RDTSCP */
1329
        .features[FEAT_8000_0001_EDX] =
1330
            CPUID_EXT2_LM |
1331 1332 1333 1334 1335 1336
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1337
        .features[FEAT_8000_0001_ECX] =
1338
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1339 1340 1341
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1342
        /* no xsaveopt! */
1343 1344 1345
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1346 1347 1348
    {
        .name = "Opteron_G5",
        .level = 0xd,
1349
        .vendor = CPUID_VENDOR_AMD,
1350 1351 1352
        .family = 21,
        .model = 2,
        .stepping = 0,
1353
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1354
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1355 1356 1357 1358
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1359
        .features[FEAT_1_ECX] =
1360
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1361 1362 1363
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1364
        /* Missing: CPUID_EXT2_RDTSCP */
1365
        .features[FEAT_8000_0001_EDX] =
1366
            CPUID_EXT2_LM |
1367 1368 1369 1370 1371 1372
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1373
        .features[FEAT_8000_0001_ECX] =
1374
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1375 1376 1377
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1378
        /* no xsaveopt! */
1379 1380 1381
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1382 1383
};

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1421 1422 1423
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1424 1425
#ifdef CONFIG_KVM

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1441 1442
static X86CPUDefinition host_cpudef;

1443
static Property host_x86_cpu_properties[] = {
1444
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1445
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1446 1447 1448
    DEFINE_PROP_END_OF_LIST()
};

1449
/* class_init for the "host" CPU model
1450
 *
1451
 * This function may be called before KVM is initialized.
1452
 */
1453
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1454
{
1455
    DeviceClass *dc = DEVICE_CLASS(oc);
1456
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1457 1458
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1459
    xcc->kvm_required = true;
1460

1461
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1462
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1463 1464

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1465 1466 1467
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1468

1469
    cpu_x86_fill_model_id(host_cpudef.model_id);
1470

1471 1472 1473 1474 1475
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1476 1477

    dc->props = host_x86_cpu_properties;
1478 1479
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1490 1491 1492 1493 1494
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1495 1496 1497
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1498

1499
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1500 1501
}

1502 1503 1504 1505 1506 1507 1508 1509 1510
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1511
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1512
{
1513
    FeatureWordInfo *f = &feature_word_info[w];
1514 1515
    int i;

1516
    for (i = 0; i < 32; ++i) {
1517
        if ((1UL << i) & mask) {
1518
            const char *reg = get_register_name_32(f->cpuid_reg);
1519
            assert(reg);
1520
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1521
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1522
                kvm_enabled() ? "host" : "TCG",
1523 1524 1525
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1526
        }
1527
    }
1528 1529
}

1530 1531 1532
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1533 1534 1535 1536 1537 1538 1539 1540 1541
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1542
    visit_type_int(v, name, &value, errp);
1543 1544
}

1545 1546 1547
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1548
{
1549 1550 1551 1552
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1553
    Error *local_err = NULL;
1554 1555
    int64_t value;

1556
    visit_type_int(v, name, &value, &local_err);
1557 1558
    if (local_err) {
        error_propagate(errp, local_err);
1559 1560 1561
        return;
    }
    if (value < min || value > max) {
1562 1563
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1564 1565 1566
        return;
    }

1567
    env->cpuid_version &= ~0xff00f00;
1568 1569
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1570
    } else {
1571
        env->cpuid_version |= value << 8;
1572 1573 1574
    }
}

1575 1576 1577
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1578 1579 1580 1581 1582 1583 1584
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1585
    visit_type_int(v, name, &value, errp);
1586 1587
}

1588 1589 1590
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1591
{
1592 1593 1594 1595
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1596
    Error *local_err = NULL;
1597 1598
    int64_t value;

1599
    visit_type_int(v, name, &value, &local_err);
1600 1601
    if (local_err) {
        error_propagate(errp, local_err);
1602 1603 1604
        return;
    }
    if (value < min || value > max) {
1605 1606
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1607 1608 1609
        return;
    }

1610
    env->cpuid_version &= ~0xf00f0;
1611
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1612 1613
}

1614
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1615
                                           const char *name, void *opaque,
1616 1617 1618 1619 1620 1621 1622
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1623
    visit_type_int(v, name, &value, errp);
1624 1625
}

1626
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1627
                                           const char *name, void *opaque,
1628
                                           Error **errp)
1629
{
1630 1631 1632 1633
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1634
    Error *local_err = NULL;
1635 1636
    int64_t value;

1637
    visit_type_int(v, name, &value, &local_err);
1638 1639
    if (local_err) {
        error_propagate(errp, local_err);
1640 1641 1642
        return;
    }
    if (value < min || value > max) {
1643 1644
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1645 1646 1647
        return;
    }

1648
    env->cpuid_version &= ~0xf;
1649
    env->cpuid_version |= value & 0xf;
1650 1651
}

1652 1653 1654 1655 1656 1657
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1658
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1659 1660
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1671
    if (strlen(value) != CPUID_VENDOR_SZ) {
1672
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1701 1702
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1703
{
1704 1705
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1706 1707 1708 1709 1710 1711
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1712
    memset(env->cpuid_model, 0, 48);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1723 1724
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1725 1726 1727 1728 1729
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1730
    visit_type_int(v, name, &value, errp);
1731 1732
}

1733 1734
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1735 1736 1737
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1738
    const int64_t max = INT64_MAX;
1739
    Error *local_err = NULL;
1740 1741
    int64_t value;

1742
    visit_type_int(v, name, &value, &local_err);
1743 1744
    if (local_err) {
        error_propagate(errp, local_err);
1745 1746 1747
        return;
    }
    if (value < min || value > max) {
1748 1749
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1750 1751 1752
        return;
    }

1753
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1754 1755
}

1756 1757
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1758 1759
{
    X86CPU *cpu = X86_CPU(obj);
1760
    int64_t value = cpu->apic_id;
1761

1762
    visit_type_int(v, name, &value, errp);
1763 1764
}

1765 1766
static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1767 1768
{
    X86CPU *cpu = X86_CPU(obj);
1769
    DeviceState *dev = DEVICE(obj);
1770 1771 1772 1773 1774
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1775 1776 1777 1778 1779 1780
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1781
    visit_type_int(v, name, &value, &error);
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1793
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1794 1795 1796
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1797
    cpu->apic_id = value;
1798 1799
}

1800
/* Generic getter for "feature-words" and "filtered-features" properties */
1801 1802 1803
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1804
{
1805
    uint32_t *array = (uint32_t *)opaque;
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1819
        qwi->features = array[w];
1820 1821 1822 1823 1824 1825 1826

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1827
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, &err);
1828 1829 1830
    error_propagate(errp, err);
}

1831 1832
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1833 1834 1835 1836
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1837
    visit_type_int(v, name, &value, errp);
1838 1839
}

1840 1841
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1842 1843 1844 1845 1846 1847 1848
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1849
    visit_type_int(v, name, &value, &err);
1850 1851 1852 1853 1854 1855 1856
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1857 1858 1859
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1881 1882
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1883 1884
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1885
{
1886
    X86CPU *cpu = X86_CPU(cs);
1887
    char *featurestr; /* Single 'key=value" string being parsed */
1888
    FeatureWord w;
1889
    /* Features to be added */
1890
    FeatureWordArray plus_features = { 0 };
1891
    /* Features to be removed */
1892
    FeatureWordArray minus_features = { 0 };
1893
    uint32_t numvalue;
1894
    CPUX86State *env = &cpu->env;
1895
    Error *local_err = NULL;
1896 1897

    featurestr = features ? strtok(features, ",") : NULL;
1898 1899 1900 1901

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1902
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1903
        } else if (featurestr[0] == '-') {
1904
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1905 1906
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1907
            feat2prop(featurestr);
1908
            if (!strcmp(featurestr, "xlevel")) {
1909
                char *err;
1910 1911
                char num[32];

1912 1913
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1914 1915
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1916 1917
                }
                if (numvalue < 0x80000000) {
1918 1919
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1920
                    numvalue += 0x80000000;
1921
                }
1922
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1923
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1924
            } else if (!strcmp(featurestr, "tsc-freq")) {
1925 1926
                int64_t tsc_freq;
                char *err;
1927
                char num[32];
1928

1929 1930
                tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                               QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
1931
                if (tsc_freq < 0 || *err) {
1932 1933
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1934
                }
1935
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1936 1937
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1938
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1939
                char *err;
1940
                const int min = 0xFFF;
1941
                char num[32];
1942 1943
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1944 1945
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1946
                }
1947
                if (numvalue < min) {
1948
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1949 1950
                                 ", fixup will be removed in future versions",
                                 min);
1951 1952
                    numvalue = min;
                }
1953
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1954
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1955
            } else {
1956
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1957 1958
            }
        } else {
1959
            feat2prop(featurestr);
1960
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1961
        }
1962 1963
        if (local_err) {
            error_propagate(errp, local_err);
1964
            return;
1965 1966 1967
        }
        featurestr = strtok(NULL, ",");
    }
1968

1969 1970 1971 1972 1973 1974 1975
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1976 1977 1978 1979
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1980 1981
}

1982
/* Print all cpuid feature names in featureset
1983
 */
1984
static void listflags(FILE *f, fprintf_function print, const char **featureset)
1985
{
1986 1987 1988 1989 1990 1991 1992
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
1993
        }
1994
    }
1995 1996
}

P
Peter Maydell 已提交
1997 1998
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1999
{
2000
    X86CPUDefinition *def;
2001
    char buf[256];
2002
    int i;
2003

2004 2005
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2006
        snprintf(buf, sizeof(buf), "%s", def->name);
2007
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2008
    }
2009 2010 2011 2012 2013 2014
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2015
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2016 2017 2018
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2019 2020 2021
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2022
    }
2023 2024
}

2025
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2026 2027
{
    CpuDefinitionInfoList *cpu_list = NULL;
2028
    X86CPUDefinition *def;
2029
    int i;
2030

2031
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2032 2033 2034
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2035
        def = &builtin_x86_defs[i];
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2048 2049
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2050 2051
{
    FeatureWordInfo *wi = &feature_word_info[w];
2052
    uint32_t r;
2053

2054
    if (kvm_enabled()) {
2055 2056 2057
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2058
    } else if (tcg_enabled()) {
2059
        r = wi->tcg_features;
2060 2061 2062
    } else {
        return ~0;
    }
2063 2064 2065 2066
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2067 2068
}

2069 2070 2071 2072 2073
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2074
static int x86_cpu_filter_features(X86CPU *cpu)
2075 2076
{
    CPUX86State *env = &cpu->env;
2077
    FeatureWord w;
2078 2079
    int rv = 0;

2080
    for (w = 0; w < FEATURE_WORDS; w++) {
2081 2082
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2083 2084 2085
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2086 2087
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2088
                report_unavailable_features(w, cpu->filtered_features[w]);
2089 2090 2091
            }
            rv = 1;
        }
2092
    }
2093 2094

    return rv;
2095 2096
}

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2109
/* Load data from X86CPUDefinition
2110
 */
2111
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2112
{
2113
    CPUX86State *env = &cpu->env;
2114 2115
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2116
    FeatureWord w;
2117

2118 2119 2120 2121 2122
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2123
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2124
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2125 2126 2127
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2128

2129
    /* Special cases not set in the X86CPUDefinition structs: */
2130
    if (kvm_enabled()) {
2131
        x86_cpu_apply_props(cpu, kvm_default_props);
2132
    }
2133

2134
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2135 2136 2137 2138 2139 2140 2141 2142

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2143
    vendor = def->vendor;
2144 2145 2146 2147 2148 2149 2150 2151 2152
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2153 2154
}

2155
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp)
2156
{
2157
    X86CPU *cpu = NULL;
2158
    X86CPUClass *xcc;
2159
    ObjectClass *oc;
2160 2161
    gchar **model_pieces;
    char *name, *features;
2162 2163
    Error *error = NULL;

2164 2165 2166 2167 2168 2169 2170 2171
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2172 2173 2174 2175 2176
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2177 2178 2179 2180
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2181 2182 2183
        goto out;
    }

2184 2185
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2186
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2187 2188
    if (error) {
        goto out;
2189 2190
    }

2191
out:
2192 2193
    if (error != NULL) {
        error_propagate(errp, error);
2194 2195 2196 2197
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2198
    }
2199 2200 2201 2202
    g_strfreev(model_pieces);
    return cpu;
}

2203
X86CPU *cpu_x86_init(const char *cpu_model)
2204 2205 2206 2207
{
    Error *error = NULL;
    X86CPU *cpu;

2208
    cpu = cpu_x86_create(cpu_model, &error);
2209
    if (error) {
2210
        goto out;
2211
    }
2212 2213

    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2214

2215 2216 2217 2218 2219 2220 2221
out:
    if (error) {
        error_report_err(error);
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2222
    }
2223
    return cpu;
2224 2225
}

2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2248 2249
#if !defined(CONFIG_USER_ONLY)

2250 2251
void cpu_clear_apic_feature(CPUX86State *env)
{
2252
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2253 2254
}

2255 2256
#endif /* !CONFIG_USER_ONLY */

2257
/* Initialize list of CPU models, filling some non-static fields if necessary
2258 2259 2260
 */
void x86_cpudef_setup(void)
{
2261 2262
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2263 2264

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2265
        X86CPUDefinition *def = &builtin_x86_defs[i];
2266 2267

        /* Look for specific "cpudef" models that */
2268
        /* have the QEMU version in .model_id */
2269
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2270 2271 2272 2273
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
2274
                        qemu_hw_version());
2275 2276 2277
                break;
            }
        }
2278 2279 2280 2281 2282 2283 2284
    }
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2285 2286 2287
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2288 2289
    /* test if maximum index reached */
    if (index & 0x80000000) {
2290 2291 2292 2293 2294 2295 2296 2297 2298
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2299 2300 2301 2302 2303
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2304 2305
            }
        }
2306 2307 2308 2309 2310 2311 2312 2313
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2314 2315 2316
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2317 2318 2319
        break;
    case 1:
        *eax = env->cpuid_version;
2320 2321
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2322
        *ecx = env->features[FEAT_1_ECX];
2323 2324 2325
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2326
        *edx = env->features[FEAT_1_EDX];
2327 2328
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2329
            *edx |= CPUID_HT;
2330 2331 2332 2333
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2334 2335 2336 2337
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2338
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2339 2340
        *ebx = 0;
        *ecx = 0;
2341 2342 2343
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2344 2345 2346
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2347 2348
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2349
            *eax &= ~0xFC000000;
2350
        } else {
A
Aurelien Jarno 已提交
2351
            *eax = 0;
2352
            switch (count) {
2353
            case 0: /* L1 dcache info */
2354 2355 2356 2357 2358 2359 2360 2361
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2362 2363
                break;
            case 1: /* L1 icache info */
2364 2365 2366 2367 2368 2369 2370 2371
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2372 2373
                break;
            case 2: /* L2 cache info */
2374 2375 2376
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2377 2378
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2379
                }
2380 2381 2382 2383 2384
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2385 2386 2387 2388 2389 2390 2391
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2392 2393 2394 2395 2396 2397
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2409
        *eax = env->features[FEAT_6_EAX];
2410 2411 2412 2413
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2414
    case 7:
2415 2416 2417
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2418
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2419
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2420
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2421 2422 2423 2424 2425 2426 2427
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2428 2429 2430 2431 2432 2433 2434 2435 2436
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2437
        if (kvm_enabled() && cpu->enable_pmu) {
2438
            KVMState *s = cs->kvm_state;
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2450
        break;
2451 2452
    case 0xD: {
        KVMState *s = cs->kvm_state;
2453
        uint64_t ena_mask;
2454 2455
        int i;

S
Sheng Yang 已提交
2456
        /* Processor Extended State */
2457 2458 2459 2460
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2461
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2462 2463
            break;
        }
2464 2465 2466 2467 2468 2469 2470
        if (kvm_enabled()) {
            ena_mask = kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX);
            ena_mask <<= 32;
            ena_mask |= kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX);
        } else {
            ena_mask = -1;
        }
2471

2472 2473
        if (count == 0) {
            *ecx = 0x240;
2474 2475
            for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
                const ExtSaveArea *esa = &x86_ext_save_areas[i];
2476 2477
                if ((env->features[esa->feature] & esa->bits) == esa->bits
                    && ((ena_mask >> i) & 1) != 0) {
2478
                    if (i < 32) {
2479
                        *eax |= 1u << i;
2480
                    } else {
2481
                        *edx |= 1u << (i - 32);
2482 2483 2484 2485
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
2486
            *eax |= ena_mask & (XSTATE_FP | XSTATE_SSE);
2487 2488
            *ebx = *ecx;
        } else if (count == 1) {
2489
            *eax = env->features[FEAT_XSAVE];
2490 2491
        } else if (count < ARRAY_SIZE(x86_ext_save_areas)) {
            const ExtSaveArea *esa = &x86_ext_save_areas[count];
2492 2493
            if ((env->features[esa->feature] & esa->bits) == esa->bits
                && ((ena_mask >> count) & 1) != 0) {
L
Liu Jinsong 已提交
2494 2495
                *eax = esa->size;
                *ebx = esa->offset;
2496
            }
S
Sheng Yang 已提交
2497 2498
        }
        break;
2499
    }
2500 2501 2502 2503 2504 2505 2506 2507 2508
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2509 2510
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2511 2512 2513 2514 2515

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2516
        if (cs->nr_cores * cs->nr_threads > 1) {
2517 2518 2519
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2534 2535 2536 2537
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2538 2539 2540 2541 2542 2543 2544 2545
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2546 2547 2548
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2549 2550 2551 2552
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2567
        break;
2568 2569 2570 2571 2572 2573
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2574 2575 2576
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2577
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2578 2579
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2580
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2581
        } else {
2582
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2583
                *eax = 0x00000024; /* 36 bits physical */
2584
            } else {
2585
                *eax = 0x00000020; /* 32 bits physical */
2586
            }
2587 2588 2589 2590
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2591 2592
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2593 2594 2595
        }
        break;
    case 0x8000000A:
2596
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2597 2598 2599
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2600
            *edx = env->features[FEAT_SVM]; /* optional features */
2601 2602 2603 2604 2605 2606
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2607
        break;
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2619
        *edx = env->features[FEAT_C000_0001_EDX];
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2630 2631 2632 2633 2634 2635 2636 2637 2638
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2639 2640 2641 2642 2643 2644 2645

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
2646 2647
    target_ulong cr4;
    uint64_t xcr0;
A
Andreas Färber 已提交
2648 2649
    int i;

A
Andreas Färber 已提交
2650 2651
    xcc->parent_reset(s);

2652
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2653

2654
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2704
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2705 2706

    env->mxcsr = 0x1f80;
2707 2708
    /* All units are in INIT state.  */
    env->xstate_bv = 0;
A
Andreas Färber 已提交
2709 2710 2711 2712 2713 2714 2715

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2716
    cpu_breakpoint_remove_all(s, BP_CPU);
2717
    cpu_watchpoint_remove_all(s, BP_CPU);
2718

2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
    cr4 = 0;
    xcr0 = XSTATE_FP;

#ifdef CONFIG_USER_ONLY
    /* Enable all the features for user-mode.  */
    if (env->features[FEAT_1_EDX] & CPUID_SSE) {
        xcr0 |= XSTATE_SSE;
    }
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_MPX) {
        xcr0 |= XSTATE_BNDREGS | XSTATE_BNDCSR;
    }
    if (env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) {
        cr4 |= CR4_OSFXSR_MASK | CR4_OSXSAVE_MASK;
    }
2733 2734 2735
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE) {
        cr4 |= CR4_FSGSBASE_MASK;
    }
2736 2737 2738 2739
#endif

    env->xcr0 = xcr0;
    cpu_x86_update_cr4(env, cr4);
2740

A
Alex Williamson 已提交
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2751 2752
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2753
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2754

2755
    s->halted = !cpu_is_bsp(cpu);
2756 2757 2758 2759

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2760
#endif
A
Andreas Färber 已提交
2761 2762
}

2763 2764 2765
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2766
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2767
}
2768 2769 2770 2771 2772 2773 2774

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2775 2776
#endif

A
Andreas Färber 已提交
2777 2778 2779 2780 2781 2782
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2783
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2784 2785 2786 2787 2788 2789 2790 2791 2792
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2793
#ifndef CONFIG_USER_ONLY
2794
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2795
{
2796
    APICCommonState *apic;
2797 2798
    const char *apic_type = "apic";

2799
    if (kvm_apic_in_kernel()) {
2800 2801 2802 2803 2804
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2805
    cpu->apic_state = DEVICE(object_new(apic_type));
2806 2807

    object_property_add_child(OBJECT(cpu), "apic",
2808
                              OBJECT(cpu->apic_state), NULL);
2809
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2810
    /* TODO: convert to link<> */
2811
    apic = APIC_COMMON(cpu->apic_state);
2812
    apic->cpu = cpu;
2813
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2814 2815 2816 2817
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2818 2819 2820
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2821
    if (cpu->apic_state == NULL) {
2822 2823
        return;
    }
2824 2825
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2837
}
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2853 2854 2855 2856
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2857 2858
#endif

2859 2860 2861 2862 2863 2864 2865

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2866
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2867
{
2868
    CPUState *cs = CPU(dev);
2869 2870
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2871
    CPUX86State *env = &cpu->env;
2872
    Error *local_err = NULL;
2873
    static bool ht_warned;
2874

2875 2876 2877 2878 2879
    if (cpu->apic_id < 0) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2880
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2881 2882
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2883

2884 2885 2886
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2887
    if (IS_AMD_CPU(env)) {
2888 2889
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2890 2891 2892
           & CPUID_EXT2_AMD_ALIASES);
    }

2893 2894 2895 2896 2897 2898 2899

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2900 2901
    }

2902 2903
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2904

2905
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2906
        x86_cpu_apic_create(cpu, &local_err);
2907
        if (local_err != NULL) {
2908
            goto out;
2909 2910
        }
    }
2911 2912
#endif

A
Andreas Färber 已提交
2913
    mce_init(cpu);
2914 2915 2916

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
2917 2918
        AddressSpace *newas = g_new(AddressSpace, 1);

2919
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
2920
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
2921 2922 2923

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
2924
        memory_region_set_enabled(cpu->cpu_as_root, true);
2925 2926 2927 2928 2929 2930 2931 2932

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
2933
        address_space_init(newas, cpu->cpu_as_root, "CPU");
2934
        cs->num_ases = 1;
2935
        cpu_address_space_init(cs, newas, 0);
2936 2937 2938 2939

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
2940 2941 2942
    }
#endif

2943
    qemu_init_vcpu(cs);
2944

2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2959 2960 2961 2962
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2963
    cpu_reset(cs);
2964

2965
    xcc->parent_realize(dev, &local_err);
2966

2967 2968 2969 2970 2971
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2972 2973
}

2974 2975 2976 2977 2978
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

2979 2980
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
2981 2982 2983
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
2984
    visit_type_bool(v, name, &value, errp);
2985 2986
}

2987 2988
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

3000
    visit_type_bool(v, name, &value, &local_err);
3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3074
        object_property_add_alias(obj, names[i], obj, names[0],
3075 3076 3077 3078 3079 3080
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3081 3082
static void x86_cpu_initfn(Object *obj)
{
3083
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3084
    X86CPU *cpu = X86_CPU(obj);
3085
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3086
    CPUX86State *env = &cpu->env;
3087
    FeatureWord w;
3088
    static int inited;
A
Andreas Färber 已提交
3089

3090
    cs->env_ptr = env;
3091
    cpu_exec_init(cs, &error_abort);
3092 3093

    object_property_add(obj, "family", "int",
3094
                        x86_cpuid_version_get_family,
3095
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3096
    object_property_add(obj, "model", "int",
3097
                        x86_cpuid_version_get_model,
3098
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3099
    object_property_add(obj, "stepping", "int",
3100
                        x86_cpuid_version_get_stepping,
3101
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3102 3103 3104
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3105
    object_property_add_str(obj, "model-id",
3106
                            x86_cpuid_get_model_id,
3107
                            x86_cpuid_set_model_id, NULL);
3108 3109 3110
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3111 3112 3113
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3114 3115
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3116 3117 3118 3119
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3120

3121
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3122

3123 3124 3125 3126 3127
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
    cpu->apic_id = -1;
#endif

3128 3129 3130 3131 3132 3133 3134 3135
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3136 3137
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

3138 3139 3140
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
3141
        tcg_x86_init();
3142
    }
A
Andreas Färber 已提交
3143 3144
}

3145 3146 3147 3148
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3149
    return cpu->apic_id;
3150 3151
}

3152 3153 3154 3155 3156 3157 3158
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3159 3160 3161 3162 3163 3164 3165
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3166 3167 3168 3169 3170 3171 3172
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3173 3174 3175 3176 3177
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3178 3179
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3180 3181 3182 3183
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3184 3185 3186
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3187 3188
}

3189 3190
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3191
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3192
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3193
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3194
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3195
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3196
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3197
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3198
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3199
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3200
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3201
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3202
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3203
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3204 3205
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3206
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3207
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3208 3209 3210
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3211 3212 3213 3214
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3215 3216 3217 3218
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3219
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3220 3221 3222

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3223
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3224

3225
    cc->class_by_name = x86_cpu_class_by_name;
3226
    cc->parse_features = x86_cpu_parse_featurestr;
3227
    cc->has_work = x86_cpu_has_work;
3228
    cc->do_interrupt = x86_cpu_do_interrupt;
3229
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3230
    cc->dump_state = x86_cpu_dump_state;
3231
    cc->set_pc = x86_cpu_set_pc;
3232
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3233 3234
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3235 3236
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3237 3238 3239
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3240
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3241
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3242 3243 3244 3245
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3246
    cc->vmsd = &vmstate_x86_cpu;
3247
#endif
3248
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3249 3250 3251
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3252 3253
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3254 3255 3256 3257 3258 3259

    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3260 3261 3262 3263 3264 3265
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3266
    .instance_init = x86_cpu_initfn,
3267
    .abstract = true,
A
Andreas Färber 已提交
3268 3269 3270 3271 3272 3273
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3274 3275
    int i;

A
Andreas Färber 已提交
3276
    type_register_static(&x86_cpu_type_info);
3277 3278 3279 3280 3281 3282
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3283 3284 3285
}

type_init(x86_cpu_register_types)