cpu.c 118.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
P
Peter Maydell 已提交
19
#include "qemu/osdep.h"
20
#include "qemu/cutils.h"
21 22

#include "cpu.h"
23
#include "exec/exec-all.h"
24
#include "sysemu/kvm.h"
25
#include "sysemu/cpus.h"
26
#include "kvm_i386.h"
27

28
#include "qemu/error-report.h"
29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

S
Stefan Weil 已提交
38
#if defined(CONFIG_KVM)
39
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
40
#endif
41

42
#include "sysemu/sysemu.h"
43
#include "hw/qdev-properties.h"
44
#include "hw/i386/topology.h"
45
#ifndef CONFIG_USER_ONLY
46
#include "exec/address-spaces.h"
47
#include "hw/hw.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d
60
#define CPUID_2_L3_16MB_16WAY_64B 0x4d
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

135
/* Level 3 unified cache: */
136 137 138 139
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */
140 141 142 143 144 145 146
#define L3_N_LINE_SIZE         64
#define L3_N_ASSOCIATIVITY     16
#define L3_N_SETS           16384
#define L3_N_PARTITIONS         1
#define L3_N_DESCRIPTOR CPUID_2_L3_16MB_16WAY_64B
#define L3_N_LINES_PER_TAG      1
#define L3_N_SIZE_KB_AMD    16384
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



172 173 174 175 176 177 178 179 180 181 182 183
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
200
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
201 202 203 204 205 206 207
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
208
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
209 210 211 212 213
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
214 215
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
233 234
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
235 236
          CPUID_7_0_EBX_CLWB | CPUID_7_0_EBX_MPX | CPUID_7_0_EBX_FSGSBASE | \
          CPUID_7_0_EBX_ERMS)
237
          /* missing:
238
          CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
239
          CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
240
          CPUID_7_0_EBX_RDSEED */
241
#define TCG_7_0_ECX_FEATURES (CPUID_7_0_ECX_PKU | CPUID_7_0_ECX_OSPKE)
242
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
243
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
244 245 246
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
247

248
typedef struct FeatureWordInfo {
249 250 251 252 253 254
    /* feature flags names are taken from "Intel Processor Identification and
     * the CPUID Instruction" and AMD's "CPUID Specification".
     * In cases of disagreement between feature naming conventions,
     * aliases may be added.
     */
    const char *feat_names[32];
255 256 257 258
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
259
    uint32_t tcg_features; /* Feature flags supported by TCG */
260
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
261 262 263
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
264
    [FEAT_1_EDX] = {
265 266 267 268 269 270 271 272 273 274
        .feat_names = {
            "fpu", "vme", "de", "pse",
            "tsc", "msr", "pae", "mce",
            "cx8", "apic", NULL, "sep",
            "mtrr", "pge", "mca", "cmov",
            "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
            NULL, "ds" /* Intel dts */, "acpi", "mmx",
            "fxsr", "sse", "sse2", "ss",
            "ht" /* Intel htt */, "tm", "ia64", "pbe",
        },
275
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
276
        .tcg_features = TCG_FEATURES,
277 278
    },
    [FEAT_1_ECX] = {
279 280 281 282 283 284 285 286 287 288
        .feat_names = {
            "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
            "ds_cpl", "vmx", "smx", "est",
            "tm2", "ssse3", "cid", NULL,
            "fma", "cx16", "xtpr", "pdcm",
            NULL, "pcid", "dca", "sse4.1|sse4_1",
            "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
            "tsc-deadline", "aes", "xsave", "osxsave",
            "avx", "f16c", "rdrand", "hypervisor",
        },
289
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
290
        .tcg_features = TCG_EXT_FEATURES,
291
    },
292 293 294 295 296
    /* Feature names that are already defined on feature_name[] but
     * are set on CPUID[8000_0001].EDX on AMD CPUs don't have their
     * names on feat_names below. They are copied automatically
     * to features[FEAT_8000_0001_EDX] if and only if CPU vendor is AMD.
     */
297
    [FEAT_8000_0001_EDX] = {
298 299 300 301 302 303 304 305 306 307
        .feat_names = {
            NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
            NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
            NULL /* cx8 */, NULL /* apic */, NULL, "syscall",
            NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
            NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
            "nx|xd", NULL, "mmxext", NULL /* mmx */,
            NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb", "rdtscp",
            NULL, "lm|i64", "3dnowext", "3dnow",
        },
308
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
309
        .tcg_features = TCG_EXT2_FEATURES,
310 311
    },
    [FEAT_8000_0001_ECX] = {
312 313 314 315 316 317 318 319 320 321
        .feat_names = {
            "lahf_lm", "cmp_legacy", "svm", "extapic",
            "cr8legacy", "abm", "sse4a", "misalignsse",
            "3dnowprefetch", "osvw", "ibs", "xop",
            "skinit", "wdt", NULL, "lwp",
            "fma4", "tce", NULL, "nodeid_msr",
            NULL, "tbm", "topoext", "perfctr_core",
            "perfctr_nb", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
322
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
323
        .tcg_features = TCG_EXT3_FEATURES,
324
    },
325
    [FEAT_C000_0001_EDX] = {
326 327 328 329 330 331 332 333 334 335
        .feat_names = {
            NULL, NULL, "xstore", "xstore-en",
            NULL, NULL, "xcrypt", "xcrypt-en",
            "ace2", "ace2-en", "phe", "phe-en",
            "pmm", "pmm-en", NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
336
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
337
        .tcg_features = TCG_EXT4_FEATURES,
338
    },
339
    [FEAT_KVM] = {
340 341 342 343 344 345 346 347 348 349
        .feat_names = {
            "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
            "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            "kvmclock-stable-bit", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
350
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
351
        .tcg_features = TCG_KVM_FEATURES,
352
    },
353
    [FEAT_HYPERV_EAX] = {
354 355 356 357 358 359 360 361 362 363 364 365 366
        .feat_names = {
            NULL /* hv_msr_vp_runtime_access */, NULL /* hv_msr_time_refcount_access */,
            NULL /* hv_msr_synic_access */, NULL /* hv_msr_stimer_access */,
            NULL /* hv_msr_apic_access */, NULL /* hv_msr_hypercall_access */,
            NULL /* hv_vpindex_access */, NULL /* hv_msr_reset_access */,
            NULL /* hv_msr_stats_access */, NULL /* hv_reftsc_access */,
            NULL /* hv_msr_idle_access */, NULL /* hv_msr_frequency_access */,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
367 368 369
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EAX,
    },
    [FEAT_HYPERV_EBX] = {
370 371 372 373 374 375 376 377 378 379 380 381 382
        .feat_names = {
            NULL /* hv_create_partitions */, NULL /* hv_access_partition_id */,
            NULL /* hv_access_memory_pool */, NULL /* hv_adjust_message_buffers */,
            NULL /* hv_post_messages */, NULL /* hv_signal_events */,
            NULL /* hv_create_port */, NULL /* hv_connect_port */,
            NULL /* hv_access_stats */, NULL, NULL, NULL /* hv_debugging */,
            NULL /* hv_cpu_power_management */, NULL /* hv_configure_profiler */,
            NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
383 384 385
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EBX,
    },
    [FEAT_HYPERV_EDX] = {
386 387 388 389 390 391 392 393 394 395 396 397
        .feat_names = {
            NULL /* hv_mwait */, NULL /* hv_guest_debugging */,
            NULL /* hv_perf_monitor */, NULL /* hv_cpu_dynamic_part */,
            NULL /* hv_hypercall_params_xmm */, NULL /* hv_guest_idle_state */,
            NULL, NULL,
            NULL, NULL, NULL /* hv_guest_crash_msr */, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
398 399
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EDX,
    },
400
    [FEAT_SVM] = {
401 402 403 404 405 406 407 408 409 410
        .feat_names = {
            "npt", "lbrv", "svm_lock", "nrip_save",
            "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
            NULL, NULL, "pause_filter", NULL,
            "pfthreshold", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
411
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
412
        .tcg_features = TCG_SVM_FEATURES,
413 414
    },
    [FEAT_7_0_EBX] = {
415 416 417 418 419 420 421 422 423 424
        .feat_names = {
            "fsgsbase", "tsc_adjust", NULL, "bmi1",
            "hle", "avx2", NULL, "smep",
            "bmi2", "erms", "invpcid", "rtm",
            NULL, NULL, "mpx", NULL,
            "avx512f", "avx512dq", "rdseed", "adx",
            "smap", "avx512ifma", "pcommit", "clflushopt",
            "clwb", NULL, "avx512pf", "avx512er",
            "avx512cd", NULL, "avx512bw", "avx512vl",
        },
425 426 427
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
428
        .tcg_features = TCG_7_0_EBX_FEATURES,
429
    },
430
    [FEAT_7_0_ECX] = {
431 432 433 434 435 436 437 438 439 440
        .feat_names = {
            NULL, "avx512vbmi", "umip", "pku",
            "ospke", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, "rdpid", NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
441 442 443 444 445
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
446
    [FEAT_8000_0007_EDX] = {
447 448 449 450 451 452 453 454 455 456
        .feat_names = {
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            "invtsc", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
457 458 459 460 461
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
462
    [FEAT_XSAVE] = {
463 464 465 466 467 468 469 470 471 472
        .feat_names = {
            "xsaveopt", "xsavec", "xgetbv1", "xsaves",
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
473 474 475
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
476
        .tcg_features = TCG_XSAVE_FEATURES,
477
    },
J
Jan Kiszka 已提交
478
    [FEAT_6_EAX] = {
479 480 481 482 483 484 485 486 487 488
        .feat_names = {
            NULL, NULL, "arat", NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
J
Jan Kiszka 已提交
489 490 491
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
492 493
};

494 495 496 497 498 499 500 501
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
502
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
503
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
504 505 506 507 508 509 510 511 512 513 514
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

515 516 517 518 519 520
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea x86_ext_save_areas[] = {
521 522
    [XSTATE_YMM_BIT] =
          { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
523 524
            .offset = offsetof(X86XSaveArea, avx_state),
            .size = sizeof(XSaveAVX) },
525 526
    [XSTATE_BNDREGS_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
527 528
            .offset = offsetof(X86XSaveArea, bndreg_state),
            .size = sizeof(XSaveBNDREG)  },
529 530
    [XSTATE_BNDCSR_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
531 532
            .offset = offsetof(X86XSaveArea, bndcsr_state),
            .size = sizeof(XSaveBNDCSR)  },
533 534
    [XSTATE_OPMASK_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
535 536
            .offset = offsetof(X86XSaveArea, opmask_state),
            .size = sizeof(XSaveOpmask) },
537 538
    [XSTATE_ZMM_Hi256_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
539 540
            .offset = offsetof(X86XSaveArea, zmm_hi256_state),
            .size = sizeof(XSaveZMM_Hi256) },
541 542
    [XSTATE_Hi16_ZMM_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
543 544
            .offset = offsetof(X86XSaveArea, hi16_zmm_state),
            .size = sizeof(XSaveHi16_ZMM) },
545 546
    [XSTATE_PKRU_BIT] =
          { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
547 548
            .offset = offsetof(X86XSaveArea, pkru_state),
            .size = sizeof(XSavePKRU) },
549
};
550

551 552
const char *get_register_name_32(unsigned int reg)
{
553
    if (reg >= CPU_NB_REGS32) {
554 555
        return NULL;
    }
556
    return x86_reg_info_32[reg].name;
557 558
}

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

584 585
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
586
{
587 588 589 590 591 592 593
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
594
#elif defined(__i386__)
595 596 597 598 599 600 601 602 603
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
604 605
#else
    abort();
606 607
#endif

608
    if (eax)
609
        *eax = vec[0];
610
    if (ebx)
611
        *ebx = vec[1];
612
    if (ecx)
613
        *ecx = vec[2];
614
    if (edx)
615
        *edx = vec[3];
616
}
617 618 619 620 621 622 623 624

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
625 626
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
663
 * *pval and return true, otherwise return false
664
 */
665 666
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
667 668 669
{
    uint32_t mask;
    const char **ppc;
670
    bool found = false;
671

672
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
673 674
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
675
            found = true;
676
        }
677 678
    }
    return found;
679 680
}

681
static void add_flagname_to_bitmaps(const char *flagname,
682 683
                                    FeatureWordArray words,
                                    Error **errp)
684
{
685 686 687
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
688
        if (lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
689 690 691 692
            break;
        }
    }
    if (w == FEATURE_WORDS) {
693
        error_setg(errp, "CPU feature %s not found", flagname);
694
    }
695 696
}

697 698 699 700 701 702 703 704 705 706 707 708 709
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

710 711
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
712 713 714
    ObjectClass *oc;
    char *typename;

715 716 717 718
    if (cpu_model == NULL) {
        return NULL;
    }

719 720 721 722
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
723 724
}

725 726 727 728 729 730 731 732
static char *x86_cpu_class_get_model_name(X86CPUClass *cc)
{
    const char *class_name = object_class_get_name(OBJECT_CLASS(cc));
    assert(g_str_has_suffix(class_name, X86_CPU_TYPE_SUFFIX));
    return g_strndup(class_name,
                     strlen(class_name) - strlen(X86_CPU_TYPE_SUFFIX));
}

733
struct X86CPUDefinition {
734 735
    const char *name;
    uint32_t level;
736
    uint32_t xlevel;
737 738
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
739 740 741
    int family;
    int model;
    int stepping;
742
    FeatureWordArray features;
743
    char model_id[48];
744
};
745

746
static X86CPUDefinition builtin_x86_defs[] = {
747 748
    {
        .name = "qemu64",
749
        .level = 0xd,
750
        .vendor = CPUID_VENDOR_AMD,
751
        .family = 6,
752
        .model = 6,
753
        .stepping = 3,
754
        .features[FEAT_1_EDX] =
755
            PPRO_FEATURES |
756 757
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
758
        .features[FEAT_1_ECX] =
759
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
760
        .features[FEAT_8000_0001_EDX] =
761
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
762
        .features[FEAT_8000_0001_ECX] =
763
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
764
        .xlevel = 0x8000000A,
765
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
766 767 768 769
    },
    {
        .name = "phenom",
        .level = 5,
770
        .vendor = CPUID_VENDOR_AMD,
771 772 773
        .family = 16,
        .model = 2,
        .stepping = 3,
774
        /* Missing: CPUID_HT */
775
        .features[FEAT_1_EDX] =
776
            PPRO_FEATURES |
777
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
778
            CPUID_PSE36 | CPUID_VME,
779
        .features[FEAT_1_ECX] =
780
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
781
            CPUID_EXT_POPCNT,
782
        .features[FEAT_8000_0001_EDX] =
783 784
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
785
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
786 787 788 789
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
790
        .features[FEAT_8000_0001_ECX] =
791
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
792
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
793
        /* Missing: CPUID_SVM_LBRV */
794
        .features[FEAT_SVM] =
795
            CPUID_SVM_NPT,
796 797 798 799 800 801
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
802
        .vendor = CPUID_VENDOR_INTEL,
803 804 805
        .family = 6,
        .model = 15,
        .stepping = 11,
806
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
807
        .features[FEAT_1_EDX] =
808
            PPRO_FEATURES |
809
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
810 811
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
812
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
813
        .features[FEAT_1_ECX] =
814
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
815
            CPUID_EXT_CX16,
816
        .features[FEAT_8000_0001_EDX] =
817
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
818
        .features[FEAT_8000_0001_ECX] =
819
            CPUID_EXT3_LAHF_LM,
820 821 822 823 824
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
825
        .level = 0xd,
826
        .vendor = CPUID_VENDOR_INTEL,
827 828 829
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
830
        /* Missing: CPUID_HT */
831
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
832
            PPRO_FEATURES | CPUID_VME |
833 834 835
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
836
        .features[FEAT_1_ECX] =
837
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
838
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
839
        .features[FEAT_8000_0001_EDX] =
840 841 842 843 844
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
845
        .features[FEAT_8000_0001_ECX] =
846
            0,
847 848 849 850 851 852
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
853
        .vendor = CPUID_VENDOR_INTEL,
854
        .family = 6,
855
        .model = 6,
856
        .stepping = 3,
857
        .features[FEAT_1_EDX] =
858
            PPRO_FEATURES,
859
        .features[FEAT_1_ECX] =
860
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
861
        .xlevel = 0x80000004,
862
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
863
    },
864 865 866
    {
        .name = "kvm32",
        .level = 5,
867
        .vendor = CPUID_VENDOR_INTEL,
868 869 870
        .family = 15,
        .model = 6,
        .stepping = 1,
871
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
872
            PPRO_FEATURES | CPUID_VME |
873
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
874
        .features[FEAT_1_ECX] =
875
            CPUID_EXT_SSE3,
876
        .features[FEAT_8000_0001_ECX] =
877
            0,
878 879 880
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
881 882 883
    {
        .name = "coreduo",
        .level = 10,
884
        .vendor = CPUID_VENDOR_INTEL,
885 886 887
        .family = 6,
        .model = 14,
        .stepping = 8,
888
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
889
        .features[FEAT_1_EDX] =
890
            PPRO_FEATURES | CPUID_VME |
891 892 893
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
894
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
895
        .features[FEAT_1_ECX] =
896
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
897
        .features[FEAT_8000_0001_EDX] =
898
            CPUID_EXT2_NX,
899 900 901 902 903
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
904
        .level = 1,
905
        .vendor = CPUID_VENDOR_INTEL,
906
        .family = 4,
907
        .model = 8,
908
        .stepping = 0,
909
        .features[FEAT_1_EDX] =
910
            I486_FEATURES,
911 912 913 914 915
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
916
        .vendor = CPUID_VENDOR_INTEL,
917 918 919
        .family = 5,
        .model = 4,
        .stepping = 3,
920
        .features[FEAT_1_EDX] =
921
            PENTIUM_FEATURES,
922 923 924 925 926
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
927
        .vendor = CPUID_VENDOR_INTEL,
928 929 930
        .family = 6,
        .model = 5,
        .stepping = 2,
931
        .features[FEAT_1_EDX] =
932
            PENTIUM2_FEATURES,
933 934 935 936
        .xlevel = 0,
    },
    {
        .name = "pentium3",
937
        .level = 3,
938
        .vendor = CPUID_VENDOR_INTEL,
939 940 941
        .family = 6,
        .model = 7,
        .stepping = 3,
942
        .features[FEAT_1_EDX] =
943
            PENTIUM3_FEATURES,
944 945 946 947 948
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
949
        .vendor = CPUID_VENDOR_AMD,
950 951 952
        .family = 6,
        .model = 2,
        .stepping = 3,
953
        .features[FEAT_1_EDX] =
954
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
955
            CPUID_MCA,
956
        .features[FEAT_8000_0001_EDX] =
957
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
958
        .xlevel = 0x80000008,
959
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
960 961 962
    },
    {
        .name = "n270",
963
        .level = 10,
964
        .vendor = CPUID_VENDOR_INTEL,
965 966 967
        .family = 6,
        .model = 28,
        .stepping = 2,
968
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
969
        .features[FEAT_1_EDX] =
970
            PPRO_FEATURES |
971 972
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
973
            /* Some CPUs got no CPUID_SEP */
974 975
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
976
        .features[FEAT_1_ECX] =
977
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
978
            CPUID_EXT_MOVBE,
979
        .features[FEAT_8000_0001_EDX] =
980
            CPUID_EXT2_NX,
981
        .features[FEAT_8000_0001_ECX] =
982
            CPUID_EXT3_LAHF_LM,
983
        .xlevel = 0x80000008,
984 985
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
986 987
    {
        .name = "Conroe",
988
        .level = 10,
989
        .vendor = CPUID_VENDOR_INTEL,
990
        .family = 6,
991
        .model = 15,
992
        .stepping = 3,
993
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
994
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
995 996 997 998
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
999
        .features[FEAT_1_ECX] =
1000
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1001
        .features[FEAT_8000_0001_EDX] =
1002
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1003
        .features[FEAT_8000_0001_ECX] =
1004
            CPUID_EXT3_LAHF_LM,
1005
        .xlevel = 0x80000008,
1006 1007 1008 1009
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
1010
        .level = 10,
1011
        .vendor = CPUID_VENDOR_INTEL,
1012
        .family = 6,
1013
        .model = 23,
1014
        .stepping = 3,
1015
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1016
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1017 1018 1019 1020
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1021
        .features[FEAT_1_ECX] =
1022
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
1023
            CPUID_EXT_SSE3,
1024
        .features[FEAT_8000_0001_EDX] =
1025
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1026
        .features[FEAT_8000_0001_ECX] =
1027
            CPUID_EXT3_LAHF_LM,
1028
        .xlevel = 0x80000008,
1029 1030 1031 1032
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
1033
        .level = 11,
1034
        .vendor = CPUID_VENDOR_INTEL,
1035
        .family = 6,
1036
        .model = 26,
1037
        .stepping = 3,
1038
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1039
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1040 1041 1042 1043
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1044
        .features[FEAT_1_ECX] =
1045
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
1046
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1047
        .features[FEAT_8000_0001_EDX] =
1048
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1049
        .features[FEAT_8000_0001_ECX] =
1050
            CPUID_EXT3_LAHF_LM,
1051
        .xlevel = 0x80000008,
1052 1053 1054 1055 1056
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1057
        .vendor = CPUID_VENDOR_INTEL,
1058 1059 1060
        .family = 6,
        .model = 44,
        .stepping = 1,
1061
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1062
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1063 1064 1065 1066
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1067
        .features[FEAT_1_ECX] =
1068
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1069 1070
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1071
        .features[FEAT_8000_0001_EDX] =
1072
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1073
        .features[FEAT_8000_0001_ECX] =
1074
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1075 1076
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1077
        .xlevel = 0x80000008,
1078 1079 1080 1081 1082
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1083
        .vendor = CPUID_VENDOR_INTEL,
1084 1085 1086
        .family = 6,
        .model = 42,
        .stepping = 1,
1087
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1088
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1089 1090 1091 1092
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1093
        .features[FEAT_1_ECX] =
1094
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1095 1096 1097 1098
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1099
        .features[FEAT_8000_0001_EDX] =
1100
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1101
            CPUID_EXT2_SYSCALL,
1102
        .features[FEAT_8000_0001_ECX] =
1103
            CPUID_EXT3_LAHF_LM,
1104 1105
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1106 1107
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1108
        .xlevel = 0x80000008,
1109 1110
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1140 1141
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1142
        .xlevel = 0x80000008,
1143 1144
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1145
    {
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1169
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1170 1171 1172 1173 1174 1175
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1176 1177
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1178
        .xlevel = 0x80000008,
1179 1180
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1181 1182
        .name = "Haswell",
        .level = 0xd,
1183
        .vendor = CPUID_VENDOR_INTEL,
1184 1185 1186
        .family = 6,
        .model = 60,
        .stepping = 1,
1187
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1188
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1189 1190 1191 1192
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1193
        .features[FEAT_1_ECX] =
1194
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1195 1196 1197 1198
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1199
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1200
        .features[FEAT_8000_0001_EDX] =
1201
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1202
            CPUID_EXT2_SYSCALL,
1203
        .features[FEAT_8000_0001_ECX] =
1204
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1205
        .features[FEAT_7_0_EBX] =
1206
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1207 1208 1209
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1210 1211
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1212 1213
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1214
        .xlevel = 0x80000008,
1215 1216
        .model_id = "Intel Core Processor (Haswell)",
    },
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1241
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1242 1243 1244 1245 1246 1247 1248 1249
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1250 1251
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1252
        .xlevel = 0x80000008,
1253 1254
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1255 1256 1257 1258 1259 1260 1261 1262
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1263
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1274
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1275 1276 1277 1278
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1279
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1280 1281
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1282
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1283
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1284
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1285
            CPUID_7_0_EBX_SMAP,
1286 1287
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1288 1289
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1290
        .xlevel = 0x80000008,
1291 1292
        .model_id = "Intel Core Processor (Broadwell)",
    },
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
    {
        .name = "Skylake-Client",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 94,
        .stepping = 3,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP | CPUID_7_0_EBX_MPX,
        /* Missing: XSAVES (not supported by some Linux versions,
         * including v4.1 to v4.6).
         * KVM doesn't yet expose any XSAVES state save component,
         * and the only one defined in Skylake (processor tracing)
         * probably will block migration anyway.
         */
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XSAVEC |
            CPUID_XSAVE_XGETBV1,
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
        .xlevel = 0x80000008,
        .model_id = "Intel Core Processor (Skylake)",
    },
1338 1339 1340
    {
        .name = "Opteron_G1",
        .level = 5,
1341
        .vendor = CPUID_VENDOR_AMD,
1342 1343 1344
        .family = 15,
        .model = 6,
        .stepping = 1,
1345
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1346
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1347 1348 1349 1350
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1351
        .features[FEAT_1_ECX] =
1352
            CPUID_EXT_SSE3,
1353
        .features[FEAT_8000_0001_EDX] =
1354
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1355 1356 1357 1358 1359
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1360 1361 1362 1363 1364 1365
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1366
        .vendor = CPUID_VENDOR_AMD,
1367 1368 1369
        .family = 15,
        .model = 6,
        .stepping = 1,
1370
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1371
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1372 1373 1374 1375
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1376
        .features[FEAT_1_ECX] =
1377
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1378
        /* Missing: CPUID_EXT2_RDTSCP */
1379
        .features[FEAT_8000_0001_EDX] =
1380
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1381 1382 1383 1384 1385 1386
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1387
        .features[FEAT_8000_0001_ECX] =
1388
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1389 1390 1391 1392 1393 1394
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1395
        .vendor = CPUID_VENDOR_AMD,
1396 1397 1398
        .family = 15,
        .model = 6,
        .stepping = 1,
1399
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1400
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1401 1402 1403 1404
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1405
        .features[FEAT_1_ECX] =
1406
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1407
            CPUID_EXT_SSE3,
1408
        /* Missing: CPUID_EXT2_RDTSCP */
1409
        .features[FEAT_8000_0001_EDX] =
1410
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1411 1412 1413 1414 1415 1416
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1417
        .features[FEAT_8000_0001_ECX] =
1418
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1419
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1420 1421 1422 1423 1424 1425
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1426
        .vendor = CPUID_VENDOR_AMD,
1427 1428 1429
        .family = 21,
        .model = 1,
        .stepping = 2,
1430
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1431
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1432 1433 1434 1435
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1436
        .features[FEAT_1_ECX] =
1437
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1438 1439 1440
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1441
        /* Missing: CPUID_EXT2_RDTSCP */
1442
        .features[FEAT_8000_0001_EDX] =
1443
            CPUID_EXT2_LM |
1444 1445 1446 1447 1448 1449
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1450
        .features[FEAT_8000_0001_ECX] =
1451
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1452 1453 1454
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1455
        /* no xsaveopt! */
1456 1457 1458
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1459 1460 1461
    {
        .name = "Opteron_G5",
        .level = 0xd,
1462
        .vendor = CPUID_VENDOR_AMD,
1463 1464 1465
        .family = 21,
        .model = 2,
        .stepping = 0,
1466
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1467
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1468 1469 1470 1471
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1472
        .features[FEAT_1_ECX] =
1473
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1474 1475 1476
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1477
        /* Missing: CPUID_EXT2_RDTSCP */
1478
        .features[FEAT_8000_0001_EDX] =
1479
            CPUID_EXT2_LM |
1480 1481 1482 1483 1484 1485
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1486
        .features[FEAT_8000_0001_ECX] =
1487
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1488 1489 1490
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1491
        /* no xsaveopt! */
1492 1493 1494
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1495 1496
};

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1534 1535 1536
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1537 1538
#ifdef CONFIG_KVM

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
static bool lmce_supported(void)
{
    uint64_t mce_cap;

    if (kvm_ioctl(kvm_state, KVM_X86_GET_MCE_CAP_SUPPORTED, &mce_cap) < 0) {
        return false;
    }

    return !!(mce_cap & MCG_LMCE_P);
}

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1565 1566
static X86CPUDefinition host_cpudef;

1567
static Property host_x86_cpu_properties[] = {
1568
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1569
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1570 1571 1572
    DEFINE_PROP_END_OF_LIST()
};

1573
/* class_init for the "host" CPU model
1574
 *
1575
 * This function may be called before KVM is initialized.
1576
 */
1577
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1578
{
1579
    DeviceClass *dc = DEVICE_CLASS(oc);
1580
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1581 1582
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1583
    xcc->kvm_required = true;
1584

1585
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1586
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1587 1588

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1589 1590 1591
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1592

1593
    cpu_x86_fill_model_id(host_cpudef.model_id);
1594

1595 1596 1597 1598 1599
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1600 1601

    dc->props = host_x86_cpu_properties;
1602 1603
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1604 1605 1606 1607 1608 1609 1610 1611
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

1612 1613 1614 1615 1616
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1617
    /* If KVM is disabled, x86_cpu_realizefn() will report an error later */
1618
    if (kvm_enabled()) {
1619 1620 1621 1622 1623 1624
        env->cpuid_min_level =
            kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
        env->cpuid_min_xlevel =
            kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
        env->cpuid_min_xlevel2 =
            kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1625 1626 1627 1628

        if (lmce_supported()) {
            object_property_set_bool(OBJECT(cpu), true, "lmce", &error_abort);
        }
1629
    }
1630

1631
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1632 1633
}

1634 1635 1636 1637 1638 1639 1640 1641 1642
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1643
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1644
{
1645
    FeatureWordInfo *f = &feature_word_info[w];
1646 1647
    int i;

1648
    for (i = 0; i < 32; ++i) {
1649
        if ((1UL << i) & mask) {
1650
            const char *reg = get_register_name_32(f->cpuid_reg);
1651
            assert(reg);
1652
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1653
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1654
                kvm_enabled() ? "host" : "TCG",
1655 1656 1657
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1658
        }
1659
    }
1660 1661
}

1662 1663 1664
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1665 1666 1667 1668 1669 1670 1671 1672 1673
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1674
    visit_type_int(v, name, &value, errp);
1675 1676
}

1677 1678 1679
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1680
{
1681 1682 1683 1684
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1685
    Error *local_err = NULL;
1686 1687
    int64_t value;

1688
    visit_type_int(v, name, &value, &local_err);
1689 1690
    if (local_err) {
        error_propagate(errp, local_err);
1691 1692 1693
        return;
    }
    if (value < min || value > max) {
1694 1695
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1696 1697 1698
        return;
    }

1699
    env->cpuid_version &= ~0xff00f00;
1700 1701
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1702
    } else {
1703
        env->cpuid_version |= value << 8;
1704 1705 1706
    }
}

1707 1708 1709
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1710 1711 1712 1713 1714 1715 1716
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1717
    visit_type_int(v, name, &value, errp);
1718 1719
}

1720 1721 1722
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1723
{
1724 1725 1726 1727
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1728
    Error *local_err = NULL;
1729 1730
    int64_t value;

1731
    visit_type_int(v, name, &value, &local_err);
1732 1733
    if (local_err) {
        error_propagate(errp, local_err);
1734 1735 1736
        return;
    }
    if (value < min || value > max) {
1737 1738
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1739 1740 1741
        return;
    }

1742
    env->cpuid_version &= ~0xf00f0;
1743
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1744 1745
}

1746
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1747
                                           const char *name, void *opaque,
1748 1749 1750 1751 1752 1753 1754
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1755
    visit_type_int(v, name, &value, errp);
1756 1757
}

1758
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1759
                                           const char *name, void *opaque,
1760
                                           Error **errp)
1761
{
1762 1763 1764 1765
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1766
    Error *local_err = NULL;
1767 1768
    int64_t value;

1769
    visit_type_int(v, name, &value, &local_err);
1770 1771
    if (local_err) {
        error_propagate(errp, local_err);
1772 1773 1774
        return;
    }
    if (value < min || value > max) {
1775 1776
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1777 1778 1779
        return;
    }

1780
    env->cpuid_version &= ~0xf;
1781
    env->cpuid_version |= value & 0xf;
1782 1783
}

1784 1785 1786 1787 1788 1789
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1790
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1791 1792
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1803
    if (strlen(value) != CPUID_VENDOR_SZ) {
1804
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1833 1834
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1835
{
1836 1837
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1838 1839 1840 1841 1842 1843
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1844
    memset(env->cpuid_model, 0, 48);
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1855 1856
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1857 1858 1859 1860 1861
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1862
    visit_type_int(v, name, &value, errp);
1863 1864
}

1865 1866
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1867 1868 1869
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1870
    const int64_t max = INT64_MAX;
1871
    Error *local_err = NULL;
1872 1873
    int64_t value;

1874
    visit_type_int(v, name, &value, &local_err);
1875 1876
    if (local_err) {
        error_propagate(errp, local_err);
1877 1878 1879
        return;
    }
    if (value < min || value > max) {
1880 1881
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1882 1883 1884
        return;
    }

1885
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1886 1887
}

1888
/* Generic getter for "feature-words" and "filtered-features" properties */
1889 1890 1891
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1892
{
1893
    uint32_t *array = (uint32_t *)opaque;
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
    FeatureWord w;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1906
        qwi->features = array[w];
1907 1908 1909 1910 1911 1912 1913

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1914
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, errp);
1915 1916
}

1917 1918
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1919 1920 1921 1922
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1923
    visit_type_int(v, name, &value, errp);
1924 1925
}

1926 1927
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1928 1929 1930 1931 1932 1933 1934
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1935
    visit_type_int(v, name, &value, &err);
1936 1937 1938 1939 1940 1941 1942
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1943 1944 1945
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1967 1968 1969 1970 1971 1972 1973 1974
/* Compatibily hack to maintain legacy +-feat semantic,
 * where +-feat overwrites any feature set by
 * feat=on|feat even if the later is parsed after +-feat
 * (i.e. "-x2apic,x2apic=on" will result in x2apic disabled)
 */
static FeatureWordArray plus_features = { 0 };
static FeatureWordArray minus_features = { 0 };

1975 1976
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1977
static void x86_cpu_parse_featurestr(const char *typename, char *features,
1978
                                     Error **errp)
1979 1980
{
    char *featurestr; /* Single 'key=value" string being parsed */
1981
    Error *local_err = NULL;
1982 1983 1984 1985 1986 1987
    static bool cpu_globals_initialized;

    if (cpu_globals_initialized) {
        return;
    }
    cpu_globals_initialized = true;
1988

1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
    if (!features) {
        return;
    }

    for (featurestr = strtok(features, ",");
         featurestr  && !local_err;
         featurestr = strtok(NULL, ",")) {
        const char *name;
        const char *val = NULL;
        char *eq = NULL;
1999
        char num[32];
2000
        GlobalProperty *prop;
2001

2002
        /* Compatibility syntax: */
2003
        if (featurestr[0] == '+') {
2004
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
2005
            continue;
2006
        } else if (featurestr[0] == '-') {
2007
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
2008 2009 2010 2011 2012 2013 2014
            continue;
        }

        eq = strchr(featurestr, '=');
        if (eq) {
            *eq++ = 0;
            val = eq;
2015
        } else {
2016
            val = "on";
2017
        }
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035

        feat2prop(featurestr);
        name = featurestr;

        /* Special case: */
        if (!strcmp(name, "tsc-freq")) {
            int64_t tsc_freq;
            char *err;

            tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                           QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
            if (tsc_freq < 0 || *err) {
                error_setg(errp, "bad numerical value %s", val);
                return;
            }
            snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
            val = num;
            name = "tsc-frequency";
2036
        }
2037

2038 2039 2040 2041 2042 2043
        prop = g_new0(typeof(*prop), 1);
        prop->driver = typename;
        prop->property = g_strdup(name);
        prop->value = g_strdup(val);
        prop->errp = &error_fatal;
        qdev_prop_register_global(prop);
2044 2045 2046 2047
    }

    if (local_err) {
        error_propagate(errp, local_err);
2048 2049 2050
    }
}

2051
/* Print all cpuid feature names in featureset
2052
 */
2053
static void listflags(FILE *f, fprintf_function print, const char **featureset)
2054
{
2055 2056 2057 2058 2059 2060 2061
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
2062
        }
2063
    }
2064 2065
}

P
Peter Maydell 已提交
2066 2067
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
2068
{
2069
    X86CPUDefinition *def;
2070
    char buf[256];
2071
    int i;
2072

2073 2074
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2075
        snprintf(buf, sizeof(buf), "%s", def->name);
2076
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2077
    }
2078 2079 2080 2081 2082 2083
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2084
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2085 2086 2087
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2088 2089 2090
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2091
    }
2092 2093
}

2094
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2095 2096
{
    CpuDefinitionInfoList *cpu_list = NULL;
2097
    X86CPUDefinition *def;
2098
    int i;
2099

2100
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2101 2102 2103
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2104
        def = &builtin_x86_defs[i];
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2117 2118
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2119 2120
{
    FeatureWordInfo *wi = &feature_word_info[w];
2121
    uint32_t r;
2122

2123
    if (kvm_enabled()) {
2124 2125 2126
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2127
    } else if (tcg_enabled()) {
2128
        r = wi->tcg_features;
2129 2130 2131
    } else {
        return ~0;
    }
2132 2133 2134 2135
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2136 2137
}

2138 2139 2140 2141 2142
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2143
static int x86_cpu_filter_features(X86CPU *cpu)
2144 2145
{
    CPUX86State *env = &cpu->env;
2146
    FeatureWord w;
2147 2148
    int rv = 0;

2149
    for (w = 0; w < FEATURE_WORDS; w++) {
2150 2151
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2152 2153 2154
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2155 2156
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2157
                report_unavailable_features(w, cpu->filtered_features[w]);
2158 2159 2160
            }
            rv = 1;
        }
2161
    }
2162 2163

    return rv;
2164 2165
}

2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2178
/* Load data from X86CPUDefinition
2179
 */
2180
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2181
{
2182
    CPUX86State *env = &cpu->env;
2183 2184
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2185
    FeatureWord w;
2186

2187 2188 2189 2190
    /* CPU models only set _minimum_ values for level/xlevel: */
    object_property_set_int(OBJECT(cpu), def->level, "min-level", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "min-xlevel", errp);

2191 2192 2193 2194
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2195 2196 2197
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2198

2199
    /* Special cases not set in the X86CPUDefinition structs: */
2200
    if (kvm_enabled()) {
2201 2202 2203 2204
        if (!kvm_irqchip_in_kernel()) {
            x86_cpu_change_kvm_default("x2apic", "off");
        }

2205
        x86_cpu_apply_props(cpu, kvm_default_props);
2206
    }
2207

2208
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2209 2210 2211 2212 2213 2214 2215 2216

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2217
    vendor = def->vendor;
2218 2219 2220 2221 2222 2223 2224 2225 2226
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2227 2228
}

2229
X86CPU *cpu_x86_init(const char *cpu_model)
2230
{
2231
    return X86_CPU(cpu_generic_init(TYPE_X86_CPU, cpu_model));
2232 2233
}

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2256 2257
#if !defined(CONFIG_USER_ONLY)

2258 2259
void cpu_clear_apic_feature(CPUX86State *env)
{
2260
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2261 2262
}

2263 2264 2265 2266 2267 2268
#endif /* !CONFIG_USER_ONLY */

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2269 2270
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);
2271
    uint32_t pkg_offset;
2272

2273 2274
    /* test if maximum index reached */
    if (index & 0x80000000) {
2275 2276 2277 2278 2279 2280 2281 2282 2283
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2284 2285 2286 2287 2288
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2289 2290
            }
        }
2291 2292 2293 2294 2295 2296 2297 2298
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2299 2300 2301
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2302 2303 2304
        break;
    case 1:
        *eax = env->cpuid_version;
2305 2306
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2307
        *ecx = env->features[FEAT_1_ECX];
2308 2309 2310
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2311
        *edx = env->features[FEAT_1_EDX];
2312 2313
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2314
            *edx |= CPUID_HT;
2315 2316 2317 2318
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2319 2320 2321 2322
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2323
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2324
        *ebx = 0;
2325 2326 2327 2328 2329
        if (!cpu->enable_l3_cache) {
            *ecx = 0;
        } else {
            *ecx = L3_N_DESCRIPTOR;
        }
2330 2331 2332
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2333 2334 2335
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2336 2337
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2338
            *eax &= ~0xFC000000;
2339
        } else {
A
Aurelien Jarno 已提交
2340
            *eax = 0;
2341
            switch (count) {
2342
            case 0: /* L1 dcache info */
2343 2344 2345 2346 2347 2348 2349 2350
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2351 2352
                break;
            case 1: /* L1 icache info */
2353 2354 2355 2356 2357 2358 2359 2360
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2361 2362
                break;
            case 2: /* L2 cache info */
2363 2364 2365
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2366 2367
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2368
                }
2369 2370 2371 2372 2373
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2374
                break;
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
            case 3: /* L3 cache info */
                if (!cpu->enable_l3_cache) {
                    *eax = 0;
                    *ebx = 0;
                    *ecx = 0;
                    *edx = 0;
                    break;
                }
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(3) | \
                        CPUID_4_SELF_INIT_LEVEL;
                pkg_offset = apicid_pkg_offset(cs->nr_cores, cs->nr_threads);
                *eax |= ((1 << pkg_offset) - 1) << 14;
                *ebx = (L3_N_LINE_SIZE - 1) | \
                       ((L3_N_PARTITIONS - 1) << 12) | \
                       ((L3_N_ASSOCIATIVITY - 1) << 22);
                *ecx = L3_N_SETS - 1;
                *edx = CPUID_4_INCLUSIVE | CPUID_4_COMPLEX_IDX;
                break;
2394 2395 2396 2397 2398 2399
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2400 2401 2402 2403 2404 2405
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2417
        *eax = env->features[FEAT_6_EAX];
2418 2419 2420 2421
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2422
    case 7:
2423 2424 2425
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2426
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2427
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2428 2429 2430
            if ((*ecx & CPUID_7_0_ECX_PKU) && env->cr[4] & CR4_PKE_MASK) {
                *ecx |= CPUID_7_0_ECX_OSPKE;
            }
2431
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2432 2433 2434 2435 2436 2437 2438
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2439 2440 2441 2442 2443 2444 2445 2446 2447
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2448
        if (kvm_enabled() && cpu->enable_pmu) {
2449
            KVMState *s = cs->kvm_state;
2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2461
        break;
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
    case 0xB:
        /* Extended Topology Enumeration Leaf */
        if (!cpu->enable_cpuid_0xb) {
                *eax = *ebx = *ecx = *edx = 0;
                break;
        }

        *ecx = count & 0xff;
        *edx = cpu->apic_id;

        switch (count) {
        case 0:
2474 2475
            *eax = apicid_core_offset(cs->nr_cores, cs->nr_threads);
            *ebx = cs->nr_threads;
2476 2477 2478
            *ecx |= CPUID_TOPOLOGY_LEVEL_SMT;
            break;
        case 1:
2479 2480
            *eax = apicid_pkg_offset(cs->nr_cores, cs->nr_threads);
            *ebx = cs->nr_cores * cs->nr_threads;
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
            *ecx |= CPUID_TOPOLOGY_LEVEL_CORE;
            break;
        default:
            *eax = 0;
            *ebx = 0;
            *ecx |= CPUID_TOPOLOGY_LEVEL_INVALID;
        }

        assert(!(*eax & ~0x1f));
        *ebx &= 0xffff; /* The count doesn't need to be reliable. */
        break;
2492 2493
    case 0xD: {
        KVMState *s = cs->kvm_state;
2494
        uint64_t ena_mask;
2495 2496
        int i;

S
Sheng Yang 已提交
2497
        /* Processor Extended State */
2498 2499 2500 2501
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2502
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2503 2504
            break;
        }
2505 2506 2507 2508 2509 2510 2511
        if (kvm_enabled()) {
            ena_mask = kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX);
            ena_mask <<= 32;
            ena_mask |= kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX);
        } else {
            ena_mask = -1;
        }
2512

2513 2514
        if (count == 0) {
            *ecx = 0x240;
2515 2516
            for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
                const ExtSaveArea *esa = &x86_ext_save_areas[i];
2517 2518
                if ((env->features[esa->feature] & esa->bits) == esa->bits
                    && ((ena_mask >> i) & 1) != 0) {
2519
                    if (i < 32) {
2520
                        *eax |= 1u << i;
2521
                    } else {
2522
                        *edx |= 1u << (i - 32);
2523 2524 2525 2526
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
2527
            *eax |= ena_mask & (XSTATE_FP_MASK | XSTATE_SSE_MASK);
2528 2529
            *ebx = *ecx;
        } else if (count == 1) {
2530
            *eax = env->features[FEAT_XSAVE];
2531 2532
        } else if (count < ARRAY_SIZE(x86_ext_save_areas)) {
            const ExtSaveArea *esa = &x86_ext_save_areas[count];
2533 2534
            if ((env->features[esa->feature] & esa->bits) == esa->bits
                && ((ena_mask >> count) & 1) != 0) {
L
Liu Jinsong 已提交
2535 2536
                *eax = esa->size;
                *ebx = esa->offset;
2537
            }
S
Sheng Yang 已提交
2538 2539
        }
        break;
2540
    }
2541 2542 2543 2544 2545 2546 2547 2548 2549
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2550 2551
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2552 2553 2554

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
S
Stefan Weil 已提交
2555
         * So don't set it here for Intel to make Linux guests happy.
2556
         */
2557
        if (cs->nr_cores * cs->nr_threads > 1) {
2558 2559 2560
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2575 2576 2577 2578
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2579 2580 2581 2582 2583 2584 2585 2586
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2587 2588 2589
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2590 2591 2592 2593
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
2605 2606 2607 2608 2609 2610 2611 2612 2613
        if (!cpu->enable_l3_cache) {
            *edx = ((L3_SIZE_KB / 512) << 18) | \
                   (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
                   (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
        } else {
            *edx = ((L3_N_SIZE_KB_AMD / 512) << 18) | \
                   (AMD_ENC_ASSOC(L3_N_ASSOCIATIVITY) << 12) | \
                   (L3_N_LINES_PER_TAG << 8) | (L3_N_LINE_SIZE);
        }
2614
        break;
2615 2616 2617 2618 2619 2620
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2621 2622
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
2623
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2624 2625 2626 2627
            /* 64 bit processor, 48 bits virtual, configurable
             * physical bits.
             */
            *eax = 0x00003000 + cpu->phys_bits;
2628
        } else {
2629
            *eax = cpu->phys_bits;
2630 2631 2632 2633
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2634 2635
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2636 2637 2638
        }
        break;
    case 0x8000000A:
2639
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2640 2641 2642
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2643
            *edx = env->features[FEAT_SVM]; /* optional features */
2644 2645 2646 2647 2648 2649
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2650
        break;
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2662
        *edx = env->features[FEAT_C000_0001_EDX];
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2673 2674 2675 2676 2677 2678 2679 2680 2681
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2682 2683 2684 2685 2686 2687 2688

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
2689 2690
    target_ulong cr4;
    uint64_t xcr0;
A
Andreas Färber 已提交
2691 2692
    int i;

A
Andreas Färber 已提交
2693 2694
    xcc->parent_reset(s);

2695
    memset(env, 0, offsetof(CPUX86State, end_reset_fields));
A
Andreas Färber 已提交
2696

2697
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743

    env->old_exception = -1;

    /* init to reset state */

    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2744
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2745 2746

    env->mxcsr = 0x1f80;
2747 2748
    /* All units are in INIT state.  */
    env->xstate_bv = 0;
A
Andreas Färber 已提交
2749 2750 2751 2752 2753 2754 2755

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2756
    cpu_breakpoint_remove_all(s, BP_CPU);
2757
    cpu_watchpoint_remove_all(s, BP_CPU);
2758

2759
    cr4 = 0;
2760
    xcr0 = XSTATE_FP_MASK;
2761 2762 2763 2764

#ifdef CONFIG_USER_ONLY
    /* Enable all the features for user-mode.  */
    if (env->features[FEAT_1_EDX] & CPUID_SSE) {
2765
        xcr0 |= XSTATE_SSE_MASK;
2766
    }
2767 2768 2769 2770 2771
    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if ((env->features[esa->feature] & esa->bits) == esa->bits) {
            xcr0 |= 1ull << i;
        }
2772
    }
2773

2774 2775 2776
    if (env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) {
        cr4 |= CR4_OSFXSR_MASK | CR4_OSXSAVE_MASK;
    }
2777 2778 2779
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE) {
        cr4 |= CR4_FSGSBASE_MASK;
    }
2780 2781 2782 2783
#endif

    env->xcr0 = xcr0;
    cpu_x86_update_cr4(env, cr4);
2784

A
Alex Williamson 已提交
2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2795 2796
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2797
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2798

2799
    s->halted = !cpu_is_bsp(cpu);
2800 2801 2802 2803

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2804
#endif
A
Andreas Färber 已提交
2805 2806
}

2807 2808 2809
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2810
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2811
}
2812 2813 2814 2815 2816 2817 2818

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2819 2820
#endif

A
Andreas Färber 已提交
2821 2822 2823 2824 2825 2826
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2827
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2828
            (CPUID_MCE | CPUID_MCA)) {
2829 2830
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF |
                        (cpu->enable_lmce ? MCG_LMCE_P : 0);
A
Andreas Färber 已提交
2831 2832 2833 2834 2835 2836 2837
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2838
#ifndef CONFIG_USER_ONLY
2839
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2840
{
2841
    APICCommonState *apic;
2842 2843
    const char *apic_type = "apic";

2844
    if (kvm_apic_in_kernel()) {
2845 2846 2847 2848 2849
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2850
    cpu->apic_state = DEVICE(object_new(apic_type));
2851

2852 2853
    object_property_add_child(OBJECT(cpu), "lapic",
                              OBJECT(cpu->apic_state), &error_abort);
2854
    object_unref(OBJECT(cpu->apic_state));
2855

2856
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2857
    /* TODO: convert to link<> */
2858
    apic = APIC_COMMON(cpu->apic_state);
2859
    apic->cpu = cpu;
2860
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2861 2862 2863 2864
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2865 2866 2867
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2868
    if (cpu->apic_state == NULL) {
2869 2870
        return;
    }
2871 2872
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2884
}
2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2900 2901 2902 2903
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2904 2905
#endif

2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
/* Note: Only safe for use on x86(-64) hosts */
static uint32_t x86_host_phys_bits(void)
{
    uint32_t eax;
    uint32_t host_phys_bits;

    host_cpuid(0x80000000, 0, &eax, NULL, NULL, NULL);
    if (eax >= 0x80000008) {
        host_cpuid(0x80000008, 0, &eax, NULL, NULL, NULL);
        /* Note: According to AMD doc 25481 rev 2.34 they have a field
         * at 23:16 that can specify a maximum physical address bits for
         * the guest that can override this value; but I've not seen
         * anything with that set.
         */
        host_phys_bits = eax & 0xff;
    } else {
        /* It's an odd 64 bit machine that doesn't have the leaf for
         * physical address bits; fall back to 36 that's most older
         * Intel.
         */
        host_phys_bits = 36;
    }

    return host_phys_bits;
}
2931

2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
static void x86_cpu_adjust_level(X86CPU *cpu, uint32_t *min, uint32_t value)
{
    if (*min < value) {
        *min = value;
    }
}

/* Increase cpuid_min_{level,xlevel,xlevel2} automatically, if appropriate */
static void x86_cpu_adjust_feat_level(X86CPU *cpu, FeatureWord w)
{
    CPUX86State *env = &cpu->env;
    FeatureWordInfo *fi = &feature_word_info[w];
    uint32_t eax = fi->cpuid_eax;
    uint32_t region = eax & 0xF0000000;

    if (!env->features[w]) {
        return;
    }

    switch (region) {
    case 0x00000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_level, eax);
    break;
    case 0x80000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel, eax);
    break;
    case 0xC0000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel2, eax);
    break;
    }
}

2964 2965 2966 2967 2968 2969
#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2970
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2971
{
2972
    CPUState *cs = CPU(dev);
2973 2974
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2975
    CPUX86State *env = &cpu->env;
2976
    Error *local_err = NULL;
2977
    static bool ht_warned;
2978
    FeatureWord w;
2979

2980 2981 2982 2983 2984 2985 2986
    if (xcc->kvm_required && !kvm_enabled()) {
        char *name = x86_cpu_class_get_model_name(xcc);
        error_setg(&local_err, "CPU model '%s' requires KVM", name);
        g_free(name);
        goto out;
    }

2987
    if (cpu->apic_id == UNASSIGNED_APIC_ID) {
2988 2989 2990 2991
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
    /*TODO: cpu->host_features incorrectly overwrites features
     * set using "feat=on|off". Once we fix this, we can convert
     * plus_features & minus_features to global properties
     * inside x86_cpu_parse_featurestr() too.
     */
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

    for (w = 0; w < FEATURE_WORDS; w++) {
        cpu->env.features[w] |= plus_features[w];
        cpu->env.features[w] &= ~minus_features[w];
    }

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022

    /* CPUID[EAX=7,ECX=0].EBX always increased level automatically: */
    x86_cpu_adjust_feat_level(cpu, FEAT_7_0_EBX);
    if (cpu->full_cpuid_auto_level) {
        x86_cpu_adjust_feat_level(cpu, FEAT_1_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_1_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_6_EAX);
        x86_cpu_adjust_feat_level(cpu, FEAT_7_0_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0001_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0001_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0007_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_C000_0001_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_SVM);
        x86_cpu_adjust_feat_level(cpu, FEAT_XSAVE);
3023 3024 3025 3026
        /* SVM requires CPUID[0x8000000A] */
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
            x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel, 0x8000000A);
        }
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
    }

    /* Set cpuid_*level* based on cpuid_min_*level, if not explicitly set */
    if (env->cpuid_level == UINT32_MAX) {
        env->cpuid_level = env->cpuid_min_level;
    }
    if (env->cpuid_xlevel == UINT32_MAX) {
        env->cpuid_xlevel = env->cpuid_min_xlevel;
    }
    if (env->cpuid_xlevel2 == UINT32_MAX) {
        env->cpuid_xlevel2 = env->cpuid_min_xlevel2;
3038
    }
A
Andreas Färber 已提交
3039

3040 3041 3042 3043 3044 3045 3046 3047
    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
    }

3048 3049 3050
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
3051
    if (IS_AMD_CPU(env)) {
3052 3053
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
3054 3055 3056
           & CPUID_EXT2_AMD_ALIASES);
    }

3057 3058 3059 3060 3061 3062
    /* For 64bit systems think about the number of physical bits to present.
     * ideally this should be the same as the host; anything other than matching
     * the host can cause incorrect guest behaviour.
     * QEMU used to pick the magic value of 40 bits that corresponds to
     * consumer AMD devices but nothing else.
     */
3063 3064
    if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
        if (kvm_enabled()) {
3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
            uint32_t host_phys_bits = x86_host_phys_bits();
            static bool warned;

            if (cpu->host_phys_bits) {
                /* The user asked for us to use the host physical bits */
                cpu->phys_bits = host_phys_bits;
            }

            /* Print a warning if the user set it to a value that's not the
             * host value.
             */
            if (cpu->phys_bits != host_phys_bits && cpu->phys_bits != 0 &&
                !warned) {
                error_report("Warning: Host physical bits (%u)"
                                 " does not match phys-bits property (%u)",
                                 host_phys_bits, cpu->phys_bits);
                warned = true;
            }

            if (cpu->phys_bits &&
                (cpu->phys_bits > TARGET_PHYS_ADDR_SPACE_BITS ||
                cpu->phys_bits < 32)) {
3087 3088 3089 3090 3091 3092
                error_setg(errp, "phys-bits should be between 32 and %u "
                                 " (but is %u)",
                                 TARGET_PHYS_ADDR_SPACE_BITS, cpu->phys_bits);
                return;
            }
        } else {
3093
            if (cpu->phys_bits && cpu->phys_bits != TCG_PHYS_ADDR_BITS) {
3094 3095 3096 3097 3098
                error_setg(errp, "TCG only supports phys-bits=%u",
                                  TCG_PHYS_ADDR_BITS);
                return;
            }
        }
3099 3100 3101 3102 3103 3104 3105
        /* 0 means it was not explicitly set by the user (or by machine
         * compat_props or by the host code above). In this case, the default
         * is the value used by TCG (40).
         */
        if (cpu->phys_bits == 0) {
            cpu->phys_bits = TCG_PHYS_ADDR_BITS;
        }
3106 3107 3108 3109 3110 3111 3112 3113
    } else {
        /* For 32 bit systems don't use the user set value, but keep
         * phys_bits consistent with what we tell the guest.
         */
        if (cpu->phys_bits != 0) {
            error_setg(errp, "phys-bits is not user-configurable in 32 bit");
            return;
        }
3114

3115 3116 3117 3118 3119 3120
        if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
            cpu->phys_bits = 36;
        } else {
            cpu->phys_bits = 32;
        }
    }
3121 3122
    cpu_exec_init(cs, &error_abort);

3123 3124 3125 3126
    if (tcg_enabled()) {
        tcg_x86_init();
    }

3127 3128
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
3129

3130
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
3131
        x86_cpu_apic_create(cpu, &local_err);
3132
        if (local_err != NULL) {
3133
            goto out;
3134 3135
        }
    }
3136 3137
#endif

A
Andreas Färber 已提交
3138
    mce_init(cpu);
3139 3140 3141

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
3142 3143
        AddressSpace *newas = g_new(AddressSpace, 1);

3144
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
3145
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
3146 3147 3148

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
3149
        memory_region_set_enabled(cpu->cpu_as_root, true);
3150 3151 3152 3153 3154 3155 3156 3157

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
3158
        address_space_init(newas, cpu->cpu_as_root, "CPU");
3159
        cs->num_ases = 1;
3160
        cpu_address_space_init(cs, newas, 0);
3161 3162 3163 3164

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
3165 3166 3167
    }
#endif

3168
    qemu_init_vcpu(cs);
3169

3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

3184 3185 3186 3187
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
3188
    cpu_reset(cs);
3189

3190
    xcc->parent_realize(dev, &local_err);
3191

3192 3193 3194 3195 3196
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
3197 3198
}

3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
static void x86_cpu_unrealizefn(DeviceState *dev, Error **errp)
{
    X86CPU *cpu = X86_CPU(dev);

#ifndef CONFIG_USER_ONLY
    cpu_remove_sync(CPU(dev));
    qemu_unregister_reset(x86_cpu_machine_reset_cb, dev);
#endif

    if (cpu->apic_state) {
        object_unparent(OBJECT(cpu->apic_state));
        cpu->apic_state = NULL;
    }
}

3214 3215 3216 3217 3218
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

3219 3220
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3221 3222 3223
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
3224
    visit_type_bool(v, name, &value, errp);
3225 3226
}

3227 3228
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

3240
    visit_type_bool(v, name, &value, &local_err);
3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3311
        object_property_add_alias(obj, names[i], obj, names[0],
3312 3313 3314 3315 3316 3317
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3318 3319
static void x86_cpu_initfn(Object *obj)
{
3320
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3321
    X86CPU *cpu = X86_CPU(obj);
3322
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3323
    CPUX86State *env = &cpu->env;
3324
    FeatureWord w;
A
Andreas Färber 已提交
3325

3326
    cs->env_ptr = env;
3327 3328

    object_property_add(obj, "family", "int",
3329
                        x86_cpuid_version_get_family,
3330
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3331
    object_property_add(obj, "model", "int",
3332
                        x86_cpuid_version_get_model,
3333
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3334
    object_property_add(obj, "stepping", "int",
3335
                        x86_cpuid_version_get_stepping,
3336
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3337 3338 3339
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3340
    object_property_add_str(obj, "model-id",
3341
                            x86_cpuid_get_model_id,
3342
                            x86_cpuid_set_model_id, NULL);
3343 3344 3345
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3346 3347
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3348 3349 3350 3351
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3352

3353
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3354

3355 3356 3357 3358 3359 3360 3361 3362
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3363
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);
A
Andreas Färber 已提交
3364 3365
}

3366 3367 3368 3369
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3370
    return cpu->apic_id;
3371 3372
}

3373 3374 3375 3376 3377 3378 3379
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3380 3381 3382 3383 3384 3385 3386
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3387 3388 3389 3390 3391 3392 3393
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3394 3395 3396 3397 3398
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3399 3400
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3401 3402 3403 3404
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3405 3406 3407
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3408 3409
}

3410
static Property x86_cpu_properties[] = {
3411 3412 3413
#ifdef CONFIG_USER_ONLY
    /* apic_id = 0 by default for *-user, see commit 9886e834 */
    DEFINE_PROP_UINT32("apic-id", X86CPU, apic_id, 0),
3414 3415 3416
    DEFINE_PROP_INT32("thread-id", X86CPU, thread_id, 0),
    DEFINE_PROP_INT32("core-id", X86CPU, core_id, 0),
    DEFINE_PROP_INT32("socket-id", X86CPU, socket_id, 0),
3417 3418
#else
    DEFINE_PROP_UINT32("apic-id", X86CPU, apic_id, UNASSIGNED_APIC_ID),
3419 3420 3421
    DEFINE_PROP_INT32("thread-id", X86CPU, thread_id, -1),
    DEFINE_PROP_INT32("core-id", X86CPU, core_id, -1),
    DEFINE_PROP_INT32("socket-id", X86CPU, socket_id, -1),
3422
#endif
3423
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3424
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3425
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3426
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3427
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3428
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3429
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3430
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3431
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3432
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3433
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3434
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3435
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3436
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3437
    DEFINE_PROP_UINT32("phys-bits", X86CPU, phys_bits, 0),
3438
    DEFINE_PROP_BOOL("host-phys-bits", X86CPU, host_phys_bits, false),
3439
    DEFINE_PROP_BOOL("fill-mtrr-mask", X86CPU, fill_mtrr_mask, true),
3440 3441 3442 3443 3444 3445 3446
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, UINT32_MAX),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, UINT32_MAX),
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, UINT32_MAX),
    DEFINE_PROP_UINT32("min-level", X86CPU, env.cpuid_min_level, 0),
    DEFINE_PROP_UINT32("min-xlevel", X86CPU, env.cpuid_min_xlevel, 0),
    DEFINE_PROP_UINT32("min-xlevel2", X86CPU, env.cpuid_min_xlevel2, 0),
    DEFINE_PROP_BOOL("full-cpuid-auto-level", X86CPU, full_cpuid_auto_level, true),
3447
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3448
    DEFINE_PROP_BOOL("cpuid-0xb", X86CPU, enable_cpuid_0xb, true),
3449
    DEFINE_PROP_BOOL("lmce", X86CPU, enable_lmce, false),
3450
    DEFINE_PROP_BOOL("l3-cache", X86CPU, enable_l3_cache, true),
3451 3452 3453
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3454 3455 3456 3457
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3458 3459 3460 3461
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3462
    dc->unrealize = x86_cpu_unrealizefn;
3463
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3464 3465 3466

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3467
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3468

3469
    cc->class_by_name = x86_cpu_class_by_name;
3470
    cc->parse_features = x86_cpu_parse_featurestr;
3471
    cc->has_work = x86_cpu_has_work;
3472
    cc->do_interrupt = x86_cpu_do_interrupt;
3473
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3474
    cc->dump_state = x86_cpu_dump_state;
3475
    cc->set_pc = x86_cpu_set_pc;
3476
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3477 3478
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3479 3480
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3481 3482 3483
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3484
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3485
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3486 3487 3488 3489
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3490
    cc->vmsd = &vmstate_x86_cpu;
3491
#endif
3492
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3493 3494 3495
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3496 3497
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3498

3499
    dc->cannot_instantiate_with_device_add_yet = false;
3500 3501 3502 3503 3504
    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3505 3506 3507 3508 3509 3510
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3511
    .instance_init = x86_cpu_initfn,
3512
    .abstract = true,
A
Andreas Färber 已提交
3513 3514 3515 3516 3517 3518
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3519 3520
    int i;

A
Andreas Färber 已提交
3521
    type_register_static(&x86_cpu_type_info);
3522 3523 3524 3525 3526 3527
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3528 3529 3530
}

type_init(x86_cpu_register_types)