cpu.c 105.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28

29
#include "qemu/error-report.h"
30 31
#include "qemu/option.h"
#include "qemu/config-file.h"
32
#include "qapi/qmp/qerror.h"
33

34 35
#include "qapi-types.h"
#include "qapi-visit.h"
36
#include "qapi/visitor.h"
37
#include "sysemu/arch_init.h"
38

39
#include "hw/hw.h"
S
Stefan Weil 已提交
40
#if defined(CONFIG_KVM)
41
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
42
#endif
43

44
#include "sysemu/sysemu.h"
45
#include "hw/qdev-properties.h"
46
#include "hw/cpu/icc_bus.h"
47
#ifndef CONFIG_USER_ONLY
48
#include "exec/address-spaces.h"
P
Paolo Bonzini 已提交
49 50
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
51 52
#endif

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



165 166 167 168 169 170 171 172 173 174 175 176
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
192
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
193
    "ds_cpl", "vmx", "smx", "est",
194
    "tm2", "ssse3", "cid", NULL,
195
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
196
    NULL, "pcid", "dca", "sse4.1|sse4_1",
197
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
198
    "tsc-deadline", "aes", "xsave", "osxsave",
199
    "avx", "f16c", "rdrand", "hypervisor",
200
};
201 202 203 204 205
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
206
static const char *ext2_feature_name[] = {
207 208 209 210 211 212 213
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
214
    NULL, "lm|i64", "3dnowext", "3dnow",
215 216 217 218
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
219
    "3dnowprefetch", "osvw", "ibs", "xop",
220 221 222 223
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
224 225 226
    NULL, NULL, NULL, NULL,
};

227 228 229 230 231 232 233 234 235 236 237
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

238
static const char *kvm_feature_name[] = {
239
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
240
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
241 242 243 244
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
245
    "kvmclock-stable-bit", NULL, NULL, NULL,
246
    NULL, NULL, NULL, NULL,
247 248
};

J
Joerg Roedel 已提交
249 250 251 252 253 254 255 256 257 258 259
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
260
static const char *cpuid_7_0_ebx_feature_name[] = {
261
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
262
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
C
Chao Peng 已提交
263 264
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
    NULL, NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
265 266
};

267 268 269 270 271 272 273 274 275 276 277
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

278 279 280 281 282 283 284 285 286 287 288
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
289 290 291 292 293 294 295 296 297 298 299
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
          CPUID_EXT_RDRAND */

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
          /* missing:
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
354
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
355
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
356 357


358 359
typedef struct FeatureWordInfo {
    const char **feat_names;
360 361 362 363
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
364
    uint32_t tcg_features; /* Feature flags supported by TCG */
365
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
366 367 368
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
369 370 371
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
372
        .tcg_features = TCG_FEATURES,
373 374 375 376
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
377
        .tcg_features = TCG_EXT_FEATURES,
378 379 380 381
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
382
        .tcg_features = TCG_EXT2_FEATURES,
383 384 385 386
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
387
        .tcg_features = TCG_EXT3_FEATURES,
388
    },
389 390 391
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
392
        .tcg_features = TCG_EXT4_FEATURES,
393
    },
394 395 396
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
397
        .tcg_features = TCG_KVM_FEATURES,
398 399 400 401
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
402
        .tcg_features = TCG_SVM_FEATURES,
403 404 405
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
406 407 408
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
409
        .tcg_features = TCG_7_0_EBX_FEATURES,
410
    },
411 412 413 414 415 416 417
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
418 419 420 421 422 423 424
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
        .tcg_features = 0,
    },
J
Jan Kiszka 已提交
425 426 427 428 429
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
430 431
};

432 433 434 435 436 437 438 439
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
440
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
441
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
442 443 444 445 446 447 448 449 450 451 452
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

453 454 455 456 457 458 459
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
460
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
461 462 463
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
464
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
465 466 467 468 469 470
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
471
};
472

473 474
const char *get_register_name_32(unsigned int reg)
{
475
    if (reg >= CPU_NB_REGS32) {
476 477
        return NULL;
    }
478
    return x86_reg_info_32[reg].name;
479 480
}

481 482 483 484 485
/* KVM-specific features that are automatically added to all CPU models
 * when KVM is enabled.
 */
static uint32_t kvm_default_features[FEATURE_WORDS] = {
    [FEAT_KVM] = (1 << KVM_FEATURE_CLOCKSOURCE) |
486 487 488 489
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
490
        (1 << KVM_FEATURE_PV_EOI) |
491
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT),
492
    [FEAT_1_ECX] = CPUID_EXT_X2APIC,
493
};
494

495 496 497
/* Features that are not added by default to any CPU model when KVM is enabled.
 */
static uint32_t kvm_default_unset_features[FEATURE_WORDS] = {
498
    [FEAT_1_EDX] = CPUID_ACPI,
499
    [FEAT_1_ECX] = CPUID_EXT_MONITOR,
500
    [FEAT_8000_0001_ECX] = CPUID_EXT3_SVM,
501 502
};

503
void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features)
504
{
505
    kvm_default_features[w] &= ~features;
506 507
}

508 509 510 511 512
void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features)
{
    kvm_default_unset_features[w] &= ~features;
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

538 539
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
540
{
541 542 543 544 545 546 547
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
548
#elif defined(__i386__)
549 550 551 552 553 554 555 556 557
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
558 559
#else
    abort();
560 561
#endif

562
    if (eax)
563
        *eax = vec[0];
564
    if (ebx)
565
        *ebx = vec[1];
566
    if (ecx)
567
        *ecx = vec[2];
568
    if (edx)
569
        *edx = vec[3];
570
}
571 572 573 574 575 576 577 578

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
579 580
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
617
 * *pval and return true, otherwise return false
618
 */
619 620
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
621 622 623
{
    uint32_t mask;
    const char **ppc;
624
    bool found = false;
625

626
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
627 628
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
629
            found = true;
630
        }
631 632
    }
    return found;
633 634
}

635
static void add_flagname_to_bitmaps(const char *flagname,
636 637
                                    FeatureWordArray words,
                                    Error **errp)
638
{
639 640 641 642 643 644 645 646 647
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
648
        error_setg(errp, "CPU feature %s not found", flagname);
649
    }
650 651
}

652 653 654 655 656 657 658 659 660 661 662 663 664
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

665 666
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
667 668 669
    ObjectClass *oc;
    char *typename;

670 671 672 673
    if (cpu_model == NULL) {
        return NULL;
    }

674 675 676 677
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
678 679
}

680
struct X86CPUDefinition {
681 682
    const char *name;
    uint32_t level;
683 684
    uint32_t xlevel;
    uint32_t xlevel2;
685 686
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
687 688 689
    int family;
    int model;
    int stepping;
690
    FeatureWordArray features;
691
    char model_id[48];
692
    bool cache_info_passthrough;
693
};
694

695
static X86CPUDefinition builtin_x86_defs[] = {
696 697
    {
        .name = "qemu64",
698
        .level = 0xd,
699
        .vendor = CPUID_VENDOR_AMD,
700
        .family = 6,
701
        .model = 6,
702
        .stepping = 3,
703
        .features[FEAT_1_EDX] =
704
            PPRO_FEATURES |
705 706
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
707
        .features[FEAT_1_ECX] =
708
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
709
        .features[FEAT_8000_0001_EDX] =
710
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
711
        .features[FEAT_8000_0001_ECX] =
712
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
713 714 715 716 717 718
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
719
        .vendor = CPUID_VENDOR_AMD,
720 721 722
        .family = 16,
        .model = 2,
        .stepping = 3,
723
        /* Missing: CPUID_HT */
724
        .features[FEAT_1_EDX] =
725
            PPRO_FEATURES |
726
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
727
            CPUID_PSE36 | CPUID_VME,
728
        .features[FEAT_1_ECX] =
729
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
730
            CPUID_EXT_POPCNT,
731
        .features[FEAT_8000_0001_EDX] =
732 733
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
734
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
735 736 737 738
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
739
        .features[FEAT_8000_0001_ECX] =
740
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
741
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
742
        /* Missing: CPUID_SVM_LBRV */
743
        .features[FEAT_SVM] =
744
            CPUID_SVM_NPT,
745 746 747 748 749 750
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
751
        .vendor = CPUID_VENDOR_INTEL,
752 753 754
        .family = 6,
        .model = 15,
        .stepping = 11,
755
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
756
        .features[FEAT_1_EDX] =
757
            PPRO_FEATURES |
758
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
759 760
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
761
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
762
        .features[FEAT_1_ECX] =
763
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
764
            CPUID_EXT_CX16,
765
        .features[FEAT_8000_0001_EDX] =
766
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
767
        .features[FEAT_8000_0001_ECX] =
768
            CPUID_EXT3_LAHF_LM,
769 770 771 772 773
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
774
        .level = 0xd,
775
        .vendor = CPUID_VENDOR_INTEL,
776 777 778
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
779
        /* Missing: CPUID_HT */
780
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
781
            PPRO_FEATURES | CPUID_VME |
782 783 784
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
785
        .features[FEAT_1_ECX] =
786
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
787
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
788
        .features[FEAT_8000_0001_EDX] =
789 790 791 792 793
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
794
        .features[FEAT_8000_0001_ECX] =
795
            0,
796 797 798 799 800 801
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
802
        .vendor = CPUID_VENDOR_INTEL,
803
        .family = 6,
804
        .model = 6,
805
        .stepping = 3,
806
        .features[FEAT_1_EDX] =
807
            PPRO_FEATURES,
808
        .features[FEAT_1_ECX] =
809
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
810
        .xlevel = 0x80000004,
811
    },
812 813 814
    {
        .name = "kvm32",
        .level = 5,
815
        .vendor = CPUID_VENDOR_INTEL,
816 817 818
        .family = 15,
        .model = 6,
        .stepping = 1,
819
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
820
            PPRO_FEATURES | CPUID_VME |
821
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
822
        .features[FEAT_1_ECX] =
823
            CPUID_EXT_SSE3,
824
        .features[FEAT_8000_0001_ECX] =
825
            0,
826 827 828
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
829 830 831
    {
        .name = "coreduo",
        .level = 10,
832
        .vendor = CPUID_VENDOR_INTEL,
833 834 835
        .family = 6,
        .model = 14,
        .stepping = 8,
836
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
837
        .features[FEAT_1_EDX] =
838
            PPRO_FEATURES | CPUID_VME |
839 840 841
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
842
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
843
        .features[FEAT_1_ECX] =
844
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
845
        .features[FEAT_8000_0001_EDX] =
846
            CPUID_EXT2_NX,
847 848 849 850 851
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
852
        .level = 1,
853
        .vendor = CPUID_VENDOR_INTEL,
854
        .family = 4,
855
        .model = 8,
856
        .stepping = 0,
857
        .features[FEAT_1_EDX] =
858
            I486_FEATURES,
859 860 861 862 863
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
864
        .vendor = CPUID_VENDOR_INTEL,
865 866 867
        .family = 5,
        .model = 4,
        .stepping = 3,
868
        .features[FEAT_1_EDX] =
869
            PENTIUM_FEATURES,
870 871 872 873 874
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
875
        .vendor = CPUID_VENDOR_INTEL,
876 877 878
        .family = 6,
        .model = 5,
        .stepping = 2,
879
        .features[FEAT_1_EDX] =
880
            PENTIUM2_FEATURES,
881 882 883 884
        .xlevel = 0,
    },
    {
        .name = "pentium3",
885
        .level = 3,
886
        .vendor = CPUID_VENDOR_INTEL,
887 888 889
        .family = 6,
        .model = 7,
        .stepping = 3,
890
        .features[FEAT_1_EDX] =
891
            PENTIUM3_FEATURES,
892 893 894 895 896
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
897
        .vendor = CPUID_VENDOR_AMD,
898 899 900
        .family = 6,
        .model = 2,
        .stepping = 3,
901
        .features[FEAT_1_EDX] =
902
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
903
            CPUID_MCA,
904
        .features[FEAT_8000_0001_EDX] =
905
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
906 907 908 909
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
910
        .level = 10,
911
        .vendor = CPUID_VENDOR_INTEL,
912 913 914
        .family = 6,
        .model = 28,
        .stepping = 2,
915
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
916
        .features[FEAT_1_EDX] =
917
            PPRO_FEATURES |
918 919
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
920
            /* Some CPUs got no CPUID_SEP */
921 922
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
923
        .features[FEAT_1_ECX] =
924
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
925
            CPUID_EXT_MOVBE,
926
        .features[FEAT_8000_0001_EDX] =
927
            CPUID_EXT2_NX,
928
        .features[FEAT_8000_0001_ECX] =
929
            CPUID_EXT3_LAHF_LM,
930
        .xlevel = 0x80000008,
931 932
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
933 934
    {
        .name = "Conroe",
935
        .level = 10,
936
        .vendor = CPUID_VENDOR_INTEL,
937
        .family = 6,
938
        .model = 15,
939
        .stepping = 3,
940
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
941
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
942 943 944 945
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
946
        .features[FEAT_1_ECX] =
947
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
948
        .features[FEAT_8000_0001_EDX] =
949
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
950
        .features[FEAT_8000_0001_ECX] =
951
            CPUID_EXT3_LAHF_LM,
952
        .xlevel = 0x80000008,
953 954 955 956
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
957
        .level = 10,
958
        .vendor = CPUID_VENDOR_INTEL,
959
        .family = 6,
960
        .model = 23,
961
        .stepping = 3,
962
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
963
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
964 965 966 967
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
968
        .features[FEAT_1_ECX] =
969
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
970
            CPUID_EXT_SSE3,
971
        .features[FEAT_8000_0001_EDX] =
972
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
973
        .features[FEAT_8000_0001_ECX] =
974
            CPUID_EXT3_LAHF_LM,
975
        .xlevel = 0x80000008,
976 977 978 979
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
980
        .level = 11,
981
        .vendor = CPUID_VENDOR_INTEL,
982
        .family = 6,
983
        .model = 26,
984
        .stepping = 3,
985
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
986
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
987 988 989 990
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
991
        .features[FEAT_1_ECX] =
992
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
993
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
994
        .features[FEAT_8000_0001_EDX] =
995
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
996
        .features[FEAT_8000_0001_ECX] =
997
            CPUID_EXT3_LAHF_LM,
998
        .xlevel = 0x80000008,
999 1000 1001 1002 1003
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1004
        .vendor = CPUID_VENDOR_INTEL,
1005 1006 1007
        .family = 6,
        .model = 44,
        .stepping = 1,
1008
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1009
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1010 1011 1012 1013
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1014
        .features[FEAT_1_ECX] =
1015
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1016 1017
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1018
        .features[FEAT_8000_0001_EDX] =
1019
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1020
        .features[FEAT_8000_0001_ECX] =
1021
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1022 1023
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1024
        .xlevel = 0x80000008,
1025 1026 1027 1028 1029
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1030
        .vendor = CPUID_VENDOR_INTEL,
1031 1032 1033
        .family = 6,
        .model = 42,
        .stepping = 1,
1034
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1035
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1036 1037 1038 1039
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1040
        .features[FEAT_1_ECX] =
1041
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1042 1043 1044 1045
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1046
        .features[FEAT_8000_0001_EDX] =
1047
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1048
            CPUID_EXT2_SYSCALL,
1049
        .features[FEAT_8000_0001_ECX] =
1050
            CPUID_EXT3_LAHF_LM,
1051 1052
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1053 1054
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1055
        .xlevel = 0x80000008,
1056 1057
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1087 1088
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1089
        .xlevel = 0x80000008,
1090 1091
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1092
    {
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1123 1124
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1125
        .xlevel = 0x80000008,
1126 1127
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1128 1129
        .name = "Haswell",
        .level = 0xd,
1130
        .vendor = CPUID_VENDOR_INTEL,
1131 1132 1133
        .family = 6,
        .model = 60,
        .stepping = 1,
1134
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1135
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1136 1137 1138 1139
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1140
        .features[FEAT_1_ECX] =
1141
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1142 1143 1144 1145
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1146
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1147
        .features[FEAT_8000_0001_EDX] =
1148
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1149
            CPUID_EXT2_SYSCALL,
1150
        .features[FEAT_8000_0001_ECX] =
1151
            CPUID_EXT3_LAHF_LM,
1152
        .features[FEAT_7_0_EBX] =
1153
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1154 1155 1156
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1157 1158
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1159 1160
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1161
        .xlevel = 0x80000008,
1162 1163
        .model_id = "Intel Core Processor (Haswell)",
    },
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1197 1198
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1199
        .xlevel = 0x80000008,
1200 1201
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1202 1203 1204 1205 1206 1207 1208 1209
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1210
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1221
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1222 1223 1224 1225 1226 1227 1228
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1229
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1230
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1231
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1232
            CPUID_7_0_EBX_SMAP,
1233 1234
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1235 1236
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1237
        .xlevel = 0x80000008,
1238 1239
        .model_id = "Intel Core Processor (Broadwell)",
    },
1240 1241 1242
    {
        .name = "Opteron_G1",
        .level = 5,
1243
        .vendor = CPUID_VENDOR_AMD,
1244 1245 1246
        .family = 15,
        .model = 6,
        .stepping = 1,
1247
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1248
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1249 1250 1251 1252
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1253
        .features[FEAT_1_ECX] =
1254
            CPUID_EXT_SSE3,
1255
        .features[FEAT_8000_0001_EDX] =
1256
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1257 1258 1259 1260 1261
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1262 1263 1264 1265 1266 1267
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1268
        .vendor = CPUID_VENDOR_AMD,
1269 1270 1271
        .family = 15,
        .model = 6,
        .stepping = 1,
1272
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1273
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1274 1275 1276 1277
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1278
        .features[FEAT_1_ECX] =
1279
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1280
        .features[FEAT_8000_0001_EDX] =
1281
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1282 1283 1284 1285 1286 1287
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1288
        .features[FEAT_8000_0001_ECX] =
1289
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1290 1291 1292 1293 1294 1295
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1296
        .vendor = CPUID_VENDOR_AMD,
1297 1298 1299
        .family = 15,
        .model = 6,
        .stepping = 1,
1300
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1301
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1302 1303 1304 1305
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1306
        .features[FEAT_1_ECX] =
1307
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1308
            CPUID_EXT_SSE3,
1309
        .features[FEAT_8000_0001_EDX] =
1310
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1311 1312 1313 1314 1315 1316
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1317
        .features[FEAT_8000_0001_ECX] =
1318
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1319
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1320 1321 1322 1323 1324 1325
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1326
        .vendor = CPUID_VENDOR_AMD,
1327 1328 1329
        .family = 21,
        .model = 1,
        .stepping = 2,
1330
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1331
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1332 1333 1334 1335
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1336
        .features[FEAT_1_ECX] =
1337
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1338 1339 1340
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1341
        .features[FEAT_8000_0001_EDX] =
1342
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1343 1344 1345 1346 1347 1348
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1349
        .features[FEAT_8000_0001_ECX] =
1350
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1351 1352 1353
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1354
        /* no xsaveopt! */
1355 1356 1357
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1358 1359 1360
    {
        .name = "Opteron_G5",
        .level = 0xd,
1361
        .vendor = CPUID_VENDOR_AMD,
1362 1363 1364
        .family = 21,
        .model = 2,
        .stepping = 0,
1365
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1366
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1367 1368 1369 1370
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1371
        .features[FEAT_1_ECX] =
1372
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1373 1374 1375
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1376
        .features[FEAT_8000_0001_EDX] =
1377
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1378 1379 1380 1381 1382 1383
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1384
        .features[FEAT_8000_0001_ECX] =
1385
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1386 1387 1388
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1389
        /* no xsaveopt! */
1390 1391 1392
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1393 1394
};

1395 1396 1397
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1398 1399
#ifdef CONFIG_KVM

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1415 1416
static X86CPUDefinition host_cpudef;

1417
static Property host_x86_cpu_properties[] = {
1418
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1419 1420 1421
    DEFINE_PROP_END_OF_LIST()
};

1422
/* class_init for the "host" CPU model
1423
 *
1424
 * This function may be called before KVM is initialized.
1425
 */
1426
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1427
{
1428
    DeviceClass *dc = DEVICE_CLASS(oc);
1429
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1430 1431
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1432
    xcc->kvm_required = true;
1433

1434
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1435
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1436 1437

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1438 1439 1440
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1441

1442
    cpu_x86_fill_model_id(host_cpudef.model_id);
1443

1444 1445 1446 1447 1448 1449
    xcc->cpu_def = &host_cpudef;
    host_cpudef.cache_info_passthrough = true;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1450 1451

    dc->props = host_x86_cpu_properties;
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1462 1463 1464 1465 1466
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1467 1468 1469
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1470

1471
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1472 1473
}

1474 1475 1476 1477 1478 1479 1480 1481 1482
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1483
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1484
{
1485
    FeatureWordInfo *f = &feature_word_info[w];
1486 1487
    int i;

1488
    for (i = 0; i < 32; ++i) {
1489
        if (1 << i & mask) {
1490
            const char *reg = get_register_name_32(f->cpuid_reg);
1491
            assert(reg);
1492
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1493
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1494
                kvm_enabled() ? "host" : "TCG",
1495 1496 1497
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1498
        }
1499
    }
1500 1501
}

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1516 1517
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1518
{
1519 1520 1521 1522
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1523
    Error *local_err = NULL;
1524 1525
    int64_t value;

1526 1527 1528
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1529 1530 1531
        return;
    }
    if (value < min || value > max) {
1532 1533
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1534 1535 1536
        return;
    }

1537
    env->cpuid_version &= ~0xff00f00;
1538 1539
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1540
    } else {
1541
        env->cpuid_version |= value << 8;
1542 1543 1544
    }
}

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1557 1558
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1559
{
1560 1561 1562 1563
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1564
    Error *local_err = NULL;
1565 1566
    int64_t value;

1567 1568 1569
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1570 1571 1572
        return;
    }
    if (value < min || value > max) {
1573 1574
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1575 1576 1577
        return;
    }

1578
    env->cpuid_version &= ~0xf00f0;
1579
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1580 1581
}

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1594 1595 1596
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1597
{
1598 1599 1600 1601
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1602
    Error *local_err = NULL;
1603 1604
    int64_t value;

1605 1606 1607
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1608 1609 1610
        return;
    }
    if (value < min || value > max) {
1611 1612
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1613 1614 1615
        return;
    }

1616
    env->cpuid_version &= ~0xf;
1617
    env->cpuid_version |= value & 0xf;
1618 1619
}

1620 1621 1622 1623 1624 1625
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1626
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1627 1628
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1639
    if (strlen(value) != CPUID_VENDOR_SZ) {
1640
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1669 1670
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1671
{
1672 1673
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1674 1675 1676 1677 1678 1679
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1680
    memset(env->cpuid_model, 0, 48);
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1706
    const int64_t max = INT64_MAX;
1707
    Error *local_err = NULL;
1708 1709
    int64_t value;

1710 1711 1712
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1713 1714 1715
        return;
    }
    if (value < min || value > max) {
1716 1717
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1718 1719 1720 1721 1722 1723
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1724 1725 1726 1727
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1728
    int64_t value = cpu->apic_id;
1729 1730 1731 1732 1733 1734 1735 1736

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1737
    DeviceState *dev = DEVICE(obj);
1738 1739 1740 1741 1742
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1743 1744 1745 1746 1747 1748
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1761
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1762 1763 1764
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1765
    cpu->apic_id = value;
1766 1767
}

1768
/* Generic getter for "feature-words" and "filtered-features" properties */
1769 1770 1771
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1772
    uint32_t *array = (uint32_t *)opaque;
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1786
        qwi->features = array[w];
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

    visit_type_int(v, &value, name, errp);
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

    visit_type_int(v, &value, name, &err);
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1824 1825 1826
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1848 1849
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1850 1851
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1852
{
1853
    X86CPU *cpu = X86_CPU(cs);
1854
    char *featurestr; /* Single 'key=value" string being parsed */
1855
    FeatureWord w;
1856
    /* Features to be added */
1857
    FeatureWordArray plus_features = { 0 };
1858
    /* Features to be removed */
1859
    FeatureWordArray minus_features = { 0 };
1860
    uint32_t numvalue;
1861
    CPUX86State *env = &cpu->env;
1862
    Error *local_err = NULL;
1863 1864

    featurestr = features ? strtok(features, ",") : NULL;
1865 1866 1867 1868

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1869
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1870
        } else if (featurestr[0] == '-') {
1871
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1872 1873
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1874
            feat2prop(featurestr);
1875
            if (!strcmp(featurestr, "xlevel")) {
1876
                char *err;
1877 1878
                char num[32];

1879 1880
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1881 1882
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1883 1884
                }
                if (numvalue < 0x80000000) {
1885 1886
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1887
                    numvalue += 0x80000000;
1888
                }
1889
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1890
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1891
            } else if (!strcmp(featurestr, "tsc-freq")) {
1892 1893
                int64_t tsc_freq;
                char *err;
1894
                char num[32];
1895

1896 1897
                tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                               QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
1898
                if (tsc_freq < 0 || *err) {
1899 1900
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1901
                }
1902
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1903 1904
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1905
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1906
                char *err;
1907
                const int min = 0xFFF;
1908
                char num[32];
1909 1910
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1911 1912
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1913
                }
1914
                if (numvalue < min) {
1915
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1916 1917
                                 ", fixup will be removed in future versions",
                                 min);
1918 1919
                    numvalue = min;
                }
1920
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1921
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1922
            } else {
1923
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1924 1925
            }
        } else {
1926
            feat2prop(featurestr);
1927
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1928
        }
1929 1930
        if (local_err) {
            error_propagate(errp, local_err);
1931
            return;
1932 1933 1934
        }
        featurestr = strtok(NULL, ",");
    }
1935

1936 1937 1938 1939 1940 1941 1942
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1943 1944 1945 1946
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1947 1948
}

1949
/* Print all cpuid feature names in featureset
1950
 */
1951
static void listflags(FILE *f, fprintf_function print, const char **featureset)
1952
{
1953 1954 1955 1956 1957 1958 1959
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
1960
        }
1961
    }
1962 1963
}

P
Peter Maydell 已提交
1964 1965
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1966
{
1967
    X86CPUDefinition *def;
1968
    char buf[256];
1969
    int i;
1970

1971 1972
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1973
        snprintf(buf, sizeof(buf), "%s", def->name);
1974
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
1975
    }
1976 1977 1978 1979 1980 1981
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

1982
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
1983 1984 1985
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

1986 1987 1988
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
1989
    }
1990 1991
}

1992
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
1993 1994
{
    CpuDefinitionInfoList *cpu_list = NULL;
1995
    X86CPUDefinition *def;
1996
    int i;
1997

1998
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
1999 2000 2001
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2002
        def = &builtin_x86_defs[i];
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2015 2016
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2017 2018
{
    FeatureWordInfo *wi = &feature_word_info[w];
2019
    uint32_t r;
2020

2021
    if (kvm_enabled()) {
2022 2023 2024
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2025
    } else if (tcg_enabled()) {
2026
        r = wi->tcg_features;
2027 2028 2029
    } else {
        return ~0;
    }
2030 2031 2032 2033
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2034 2035
}

2036 2037 2038 2039 2040
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2041
static int x86_cpu_filter_features(X86CPU *cpu)
2042 2043
{
    CPUX86State *env = &cpu->env;
2044
    FeatureWord w;
2045 2046
    int rv = 0;

2047
    for (w = 0; w < FEATURE_WORDS; w++) {
2048 2049
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2050 2051 2052
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2053 2054
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2055
                report_unavailable_features(w, cpu->filtered_features[w]);
2056 2057 2058
            }
            rv = 1;
        }
2059
    }
2060 2061

    return rv;
2062 2063
}

2064
/* Load data from X86CPUDefinition
2065
 */
2066
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2067
{
2068
    CPUX86State *env = &cpu->env;
2069 2070
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2071
    FeatureWord w;
2072

2073 2074 2075 2076 2077
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2078
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2079
    cpu->cache_info_passthrough = def->cache_info_passthrough;
2080
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2081 2082 2083
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2084

2085
    /* Special cases not set in the X86CPUDefinition structs: */
2086
    if (kvm_enabled()) {
2087 2088 2089
        FeatureWord w;
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] |= kvm_default_features[w];
2090
            env->features[w] &= ~kvm_default_unset_features[w];
2091
        }
2092
    }
2093

2094
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2095 2096 2097 2098 2099 2100 2101 2102

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2103
    vendor = def->vendor;
2104 2105 2106 2107 2108 2109 2110 2111 2112
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2113 2114
}

2115
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp)
2116
{
2117
    X86CPU *cpu = NULL;
2118
    X86CPUClass *xcc;
2119
    ObjectClass *oc;
2120 2121
    gchar **model_pieces;
    char *name, *features;
2122 2123
    Error *error = NULL;

2124 2125 2126 2127 2128 2129 2130 2131
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2132 2133 2134 2135 2136
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2137 2138 2139 2140
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2141 2142 2143
        goto out;
    }

2144 2145
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2146
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2147 2148
    if (error) {
        goto out;
2149 2150
    }

2151
out:
2152 2153
    if (error != NULL) {
        error_propagate(errp, error);
2154 2155 2156 2157
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2158
    }
2159 2160 2161 2162
    g_strfreev(model_pieces);
    return cpu;
}

2163
X86CPU *cpu_x86_init(const char *cpu_model)
2164 2165 2166 2167
{
    Error *error = NULL;
    X86CPU *cpu;

2168
    cpu = cpu_x86_create(cpu_model, &error);
2169
    if (error) {
2170
        goto out;
2171
    }
2172 2173

    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2174

2175 2176 2177 2178 2179 2180 2181
out:
    if (error) {
        error_report_err(error);
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2182
    }
2183
    return cpu;
2184 2185
}

2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2208 2209
#if !defined(CONFIG_USER_ONLY)

2210 2211
void cpu_clear_apic_feature(CPUX86State *env)
{
2212
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2213 2214
}

2215 2216
#endif /* !CONFIG_USER_ONLY */

2217
/* Initialize list of CPU models, filling some non-static fields if necessary
2218 2219 2220
 */
void x86_cpudef_setup(void)
{
2221 2222
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2223 2224

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2225
        X86CPUDefinition *def = &builtin_x86_defs[i];
2226 2227

        /* Look for specific "cpudef" models that */
2228
        /* have the QEMU version in .model_id */
2229
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2230 2231 2232 2233 2234
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
2235 2236 2237
                break;
            }
        }
2238 2239 2240 2241 2242 2243 2244
    }
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2245 2246 2247
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2248 2249
    /* test if maximum index reached */
    if (index & 0x80000000) {
2250 2251 2252 2253 2254 2255 2256 2257 2258
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2259 2260 2261 2262 2263
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2264 2265
            }
        }
2266 2267 2268 2269 2270 2271 2272 2273
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2274 2275 2276
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2277 2278 2279
        break;
    case 1:
        *eax = env->cpuid_version;
2280 2281
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2282 2283
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2284 2285
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2286 2287 2288 2289 2290
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2291 2292 2293 2294
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2295
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2296 2297
        *ebx = 0;
        *ecx = 0;
2298 2299 2300
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2301 2302 2303
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2304 2305
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2306
            *eax &= ~0xFC000000;
2307
        } else {
A
Aurelien Jarno 已提交
2308
            *eax = 0;
2309
            switch (count) {
2310
            case 0: /* L1 dcache info */
2311 2312 2313 2314 2315 2316 2317 2318
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2319 2320
                break;
            case 1: /* L1 icache info */
2321 2322 2323 2324 2325 2326 2327 2328
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2329 2330
                break;
            case 2: /* L2 cache info */
2331 2332 2333
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2334 2335
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2336
                }
2337 2338 2339 2340 2341
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2342 2343 2344 2345 2346 2347 2348
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2349 2350 2351 2352 2353 2354
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2366
        *eax = env->features[FEAT_6_EAX];
2367 2368 2369 2370
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2371
    case 7:
2372 2373 2374
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2375
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2376 2377
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2378 2379 2380 2381 2382 2383 2384
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2385 2386 2387 2388 2389 2390 2391 2392 2393
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2394
        if (kvm_enabled() && cpu->enable_pmu) {
2395
            KVMState *s = cs->kvm_state;
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2407
        break;
2408 2409 2410 2411 2412
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2413
        /* Processor Extended State */
2414 2415 2416 2417 2418
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2419 2420
            break;
        }
2421 2422 2423
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2424

2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
2442
            *eax = env->features[FEAT_XSAVE];
2443 2444 2445 2446
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2447 2448
                *eax = esa->size;
                *ebx = esa->offset;
2449
            }
S
Sheng Yang 已提交
2450 2451
        }
        break;
2452
    }
2453 2454 2455 2456 2457 2458 2459 2460 2461
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2462 2463
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2464 2465 2466 2467 2468

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2469
        if (cs->nr_cores * cs->nr_threads > 1) {
2470 2471 2472
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2487 2488 2489 2490
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2491 2492 2493 2494 2495 2496 2497 2498
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2499 2500 2501
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2502 2503 2504 2505
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2520
        break;
2521 2522 2523 2524 2525 2526
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2527 2528 2529
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2530
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2531 2532
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2533
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2534
        } else {
2535
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2536
                *eax = 0x00000024; /* 36 bits physical */
2537
            } else {
2538
                *eax = 0x00000020; /* 32 bits physical */
2539
            }
2540 2541 2542 2543
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2544 2545
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2546 2547 2548
        }
        break;
    case 0x8000000A:
2549
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2550 2551 2552
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2553
            *edx = env->features[FEAT_SVM]; /* optional features */
2554 2555 2556 2557 2558 2559
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2560
        break;
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2572
        *edx = env->features[FEAT_C000_0001_EDX];
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2583 2584 2585 2586 2587 2588 2589 2590 2591
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2592 2593 2594 2595 2596 2597 2598

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2599 2600
    int i;

A
Andreas Färber 已提交
2601 2602
    xcc->parent_reset(s);

2603
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2604

2605
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2655
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2656 2657

    env->mxcsr = 0x1f80;
2658
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2659 2660 2661 2662 2663 2664 2665

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2666
    cpu_breakpoint_remove_all(s, BP_CPU);
2667
    cpu_watchpoint_remove_all(s, BP_CPU);
2668

2669
    env->xcr0 = 1;
2670

A
Alex Williamson 已提交
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2681 2682
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2683
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2684

2685
    s->halted = !cpu_is_bsp(cpu);
2686 2687 2688 2689

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2690
#endif
A
Andreas Färber 已提交
2691 2692
}

2693 2694 2695
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2696
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2697
}
2698 2699 2700 2701 2702 2703 2704

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2705 2706
#endif

A
Andreas Färber 已提交
2707 2708 2709 2710 2711 2712
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2713
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2714 2715 2716 2717 2718 2719 2720 2721 2722
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2723
#ifndef CONFIG_USER_ONLY
2724
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2725
{
2726
    DeviceState *dev = DEVICE(cpu);
2727
    APICCommonState *apic;
2728 2729 2730 2731 2732 2733 2734 2735
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2736 2737
    cpu->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
    if (cpu->apic_state == NULL) {
2738 2739 2740 2741 2742
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
2743
                              OBJECT(cpu->apic_state), NULL);
2744
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2745
    /* TODO: convert to link<> */
2746
    apic = APIC_COMMON(cpu->apic_state);
2747
    apic->cpu = cpu;
2748 2749 2750 2751
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2752
    if (cpu->apic_state == NULL) {
2753 2754
        return;
    }
2755 2756
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2757
}
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2773 2774 2775 2776
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2777 2778
#endif

2779 2780 2781 2782 2783 2784 2785

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2786
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2787
{
2788
    CPUState *cs = CPU(dev);
2789 2790
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2791
    CPUX86State *env = &cpu->env;
2792
    Error *local_err = NULL;
2793
    static bool ht_warned;
2794

2795 2796 2797 2798 2799
    if (cpu->apic_id < 0) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2800
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2801 2802
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2803

2804 2805 2806
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2807
    if (IS_AMD_CPU(env)) {
2808 2809
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2810 2811 2812
           & CPUID_EXT2_AMD_ALIASES);
    }

2813 2814 2815 2816 2817 2818 2819

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2820 2821
    }

2822 2823
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2824

2825
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2826
        x86_cpu_apic_create(cpu, &local_err);
2827
        if (local_err != NULL) {
2828
            goto out;
2829 2830
        }
    }
2831 2832
#endif

A
Andreas Färber 已提交
2833
    mce_init(cpu);
2834 2835 2836

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
2837
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
2838 2839
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
        cs->as = g_new(AddressSpace, 1);
2840 2841 2842

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
2843
        memory_region_set_enabled(cpu->cpu_as_root, true);
2844 2845 2846 2847 2848 2849 2850 2851

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
2852
        address_space_init(cs->as, cpu->cpu_as_root, "CPU");
2853 2854 2855 2856

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
2857 2858 2859
    }
#endif

2860
    qemu_init_vcpu(cs);
2861

2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2876 2877 2878 2879
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2880
    cpu_reset(cs);
2881

2882
    xcc->parent_realize(dev, &local_err);
2883

2884 2885 2886 2887 2888
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2889 2890
}

2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

static void x86_cpu_get_bit_prop(Object *obj,
                                 struct Visitor *v,
                                 void *opaque,
                                 const char *name,
                                 Error **errp)
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
    visit_type_bool(v, &value, name, errp);
}

static void x86_cpu_set_bit_prop(Object *obj,
                                 struct Visitor *v,
                                 void *opaque,
                                 const char *name,
                                 Error **errp)
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

    visit_type_bool(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
2997
        object_property_add_alias(obj, names[i], obj, names[0],
2998 2999 3000 3001 3002 3003
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3004 3005
static void x86_cpu_initfn(Object *obj)
{
3006
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3007
    X86CPU *cpu = X86_CPU(obj);
3008
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3009
    CPUX86State *env = &cpu->env;
3010
    FeatureWord w;
3011
    static int inited;
A
Andreas Färber 已提交
3012

3013
    cs->env_ptr = env;
3014
    cpu_exec_init(cs, &error_abort);
3015 3016

    object_property_add(obj, "family", "int",
3017
                        x86_cpuid_version_get_family,
3018
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3019
    object_property_add(obj, "model", "int",
3020
                        x86_cpuid_version_get_model,
3021
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3022
    object_property_add(obj, "stepping", "int",
3023
                        x86_cpuid_version_get_stepping,
3024
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3025 3026 3027
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3028
    object_property_add_str(obj, "model-id",
3029
                            x86_cpuid_get_model_id,
3030
                            x86_cpuid_set_model_id, NULL);
3031 3032 3033
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3034 3035 3036
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3037 3038
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3039 3040 3041 3042
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3043

3044
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3045

3046 3047 3048 3049 3050
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
    cpu->apic_id = -1;
#endif

3051 3052 3053 3054 3055 3056 3057 3058
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3059 3060
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

3061 3062 3063 3064 3065
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
    }
A
Andreas Färber 已提交
3066 3067
}

3068 3069 3070 3071
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3072
    return cpu->apic_id;
3073 3074
}

3075 3076 3077 3078 3079 3080 3081
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3082 3083 3084 3085 3086 3087 3088
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3089 3090 3091 3092 3093 3094 3095
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3096 3097 3098 3099 3100
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3101 3102 3103 3104 3105 3106 3107 3108
#if !defined(CONFIG_USER_ONLY)
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        apic_poll_irq(cpu->apic_state);
        cpu_reset_interrupt(cs, CPU_INTERRUPT_POLL);
    }
#endif

    return ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
3109 3110 3111 3112
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3113 3114 3115
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3116 3117
}

3118 3119
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3120
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3121
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3122
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3123
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3124
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3125 3126
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, false),
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3127
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3128 3129
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3130
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3131 3132 3133
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3134 3135 3136 3137
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3138 3139 3140 3141
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3142
    dc->bus_type = TYPE_ICC_BUS;
3143
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3144 3145 3146

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3147
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3148

3149
    cc->class_by_name = x86_cpu_class_by_name;
3150
    cc->parse_features = x86_cpu_parse_featurestr;
3151
    cc->has_work = x86_cpu_has_work;
3152
    cc->do_interrupt = x86_cpu_do_interrupt;
3153
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3154
    cc->dump_state = x86_cpu_dump_state;
3155
    cc->set_pc = x86_cpu_set_pc;
3156
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3157 3158
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3159 3160
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3161 3162 3163
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3164
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3165
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3166 3167 3168 3169
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3170
    cc->vmsd = &vmstate_x86_cpu;
3171
#endif
3172
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3173 3174 3175
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3176 3177
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
A
Andreas Färber 已提交
3178 3179 3180 3181 3182 3183
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3184
    .instance_init = x86_cpu_initfn,
3185
    .abstract = true,
A
Andreas Färber 已提交
3186 3187 3188 3189 3190 3191
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3192 3193
    int i;

A
Andreas Färber 已提交
3194
    type_register_static(&x86_cpu_type_info);
3195 3196 3197 3198 3199 3200
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3201 3202 3203
}

type_init(x86_cpu_register_types)