cpu.c 106.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28

29
#include "qemu/error-report.h"
30 31
#include "qemu/option.h"
#include "qemu/config-file.h"
32
#include "qapi/qmp/qerror.h"
33

34 35
#include "qapi-types.h"
#include "qapi-visit.h"
36
#include "qapi/visitor.h"
37
#include "sysemu/arch_init.h"
38

39
#include "hw/hw.h"
S
Stefan Weil 已提交
40
#if defined(CONFIG_KVM)
41
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
42
#endif
43

44
#include "sysemu/sysemu.h"
45
#include "hw/qdev-properties.h"
46
#include "hw/cpu/icc_bus.h"
47
#ifndef CONFIG_USER_ONLY
48
#include "exec/address-spaces.h"
P
Paolo Bonzini 已提交
49 50
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
51 52
#endif

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



165 166 167 168 169 170 171 172 173 174 175 176
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
192
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
193
    "ds_cpl", "vmx", "smx", "est",
194
    "tm2", "ssse3", "cid", NULL,
195
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
196
    NULL, "pcid", "dca", "sse4.1|sse4_1",
197
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
198
    "tsc-deadline", "aes", "xsave", "osxsave",
199
    "avx", "f16c", "rdrand", "hypervisor",
200
};
201 202 203 204 205
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
206
static const char *ext2_feature_name[] = {
207 208 209 210 211 212 213
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
214
    NULL, "lm|i64", "3dnowext", "3dnow",
215 216 217 218
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
219
    "3dnowprefetch", "osvw", "ibs", "xop",
220 221 222 223
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
224 225 226
    NULL, NULL, NULL, NULL,
};

227 228 229 230 231 232 233 234 235 236 237
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

238
static const char *kvm_feature_name[] = {
239
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
240
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
241 242 243 244
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
245
    "kvmclock-stable-bit", NULL, NULL, NULL,
246
    NULL, NULL, NULL, NULL,
247 248
};

J
Joerg Roedel 已提交
249 250 251 252 253 254 255 256 257 258 259
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
260
static const char *cpuid_7_0_ebx_feature_name[] = {
261
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
262
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
C
Chao Peng 已提交
263 264
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
    NULL, NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
265 266
};

267 268 269 270 271 272 273 274 275 276 277
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

278 279 280 281 282 283 284 285 286 287 288
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
289 290 291 292 293 294 295 296 297 298 299
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
          CPUID_EXT_RDRAND */

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
          /* missing:
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
354
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
355
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
356 357


358 359
typedef struct FeatureWordInfo {
    const char **feat_names;
360 361 362 363
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
364
    uint32_t tcg_features; /* Feature flags supported by TCG */
365
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
366 367 368
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
369 370 371
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
372
        .tcg_features = TCG_FEATURES,
373 374 375 376
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
377
        .tcg_features = TCG_EXT_FEATURES,
378 379 380 381
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
382
        .tcg_features = TCG_EXT2_FEATURES,
383 384 385 386
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
387
        .tcg_features = TCG_EXT3_FEATURES,
388
    },
389 390 391
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
392
        .tcg_features = TCG_EXT4_FEATURES,
393
    },
394 395 396
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
397
        .tcg_features = TCG_KVM_FEATURES,
398 399 400 401
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
402
        .tcg_features = TCG_SVM_FEATURES,
403 404 405
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
406 407 408
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
409
        .tcg_features = TCG_7_0_EBX_FEATURES,
410
    },
411 412 413 414 415 416 417
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
418 419 420 421 422 423 424
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
        .tcg_features = 0,
    },
J
Jan Kiszka 已提交
425 426 427 428 429
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
430 431
};

432 433 434 435 436 437 438 439
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
440
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
441
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
442 443 444 445 446 447 448 449 450 451 452
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

453 454 455 456 457 458 459
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
460
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
461 462 463
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
464
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
465 466 467 468 469 470
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
471
};
472

473 474
const char *get_register_name_32(unsigned int reg)
{
475
    if (reg >= CPU_NB_REGS32) {
476 477
        return NULL;
    }
478
    return x86_reg_info_32[reg].name;
479 480
}

481 482 483 484 485
/* KVM-specific features that are automatically added to all CPU models
 * when KVM is enabled.
 */
static uint32_t kvm_default_features[FEATURE_WORDS] = {
    [FEAT_KVM] = (1 << KVM_FEATURE_CLOCKSOURCE) |
486 487 488 489
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
490
        (1 << KVM_FEATURE_PV_EOI) |
491
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT),
492
    [FEAT_1_ECX] = CPUID_EXT_X2APIC,
493
};
494

495 496 497
/* Features that are not added by default to any CPU model when KVM is enabled.
 */
static uint32_t kvm_default_unset_features[FEATURE_WORDS] = {
498
    [FEAT_1_EDX] = CPUID_ACPI,
499
    [FEAT_1_ECX] = CPUID_EXT_MONITOR,
500
    [FEAT_8000_0001_ECX] = CPUID_EXT3_SVM,
501 502
};

503
void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features)
504
{
505
    kvm_default_features[w] &= ~features;
506 507
}

508 509 510 511 512
void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features)
{
    kvm_default_unset_features[w] &= ~features;
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

538 539
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
540
{
541 542 543 544 545 546 547
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
548
#elif defined(__i386__)
549 550 551 552 553 554 555 556 557
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
558 559
#else
    abort();
560 561
#endif

562
    if (eax)
563
        *eax = vec[0];
564
    if (ebx)
565
        *ebx = vec[1];
566
    if (ecx)
567
        *ecx = vec[2];
568
    if (edx)
569
        *edx = vec[3];
570
}
571 572 573 574 575 576 577 578

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
579 580
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
617
 * *pval and return true, otherwise return false
618
 */
619 620
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
621 622 623
{
    uint32_t mask;
    const char **ppc;
624
    bool found = false;
625

626
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
627 628
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
629
            found = true;
630
        }
631 632
    }
    return found;
633 634
}

635
static void add_flagname_to_bitmaps(const char *flagname,
636 637
                                    FeatureWordArray words,
                                    Error **errp)
638
{
639 640 641 642 643 644 645 646 647
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
648
        error_setg(errp, "CPU feature %s not found", flagname);
649
    }
650 651
}

652 653 654 655 656 657 658 659 660 661 662 663 664
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

665 666
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
667 668 669
    ObjectClass *oc;
    char *typename;

670 671 672 673
    if (cpu_model == NULL) {
        return NULL;
    }

674 675 676 677
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
678 679
}

680
struct X86CPUDefinition {
681 682
    const char *name;
    uint32_t level;
683 684
    uint32_t xlevel;
    uint32_t xlevel2;
685 686
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
687 688 689
    int family;
    int model;
    int stepping;
690
    FeatureWordArray features;
691
    char model_id[48];
692
    bool cache_info_passthrough;
693
};
694

695
static X86CPUDefinition builtin_x86_defs[] = {
696 697 698
    {
        .name = "qemu64",
        .level = 4,
699
        .vendor = CPUID_VENDOR_AMD,
700
        .family = 6,
701
        .model = 6,
702
        .stepping = 3,
703
        .features[FEAT_1_EDX] =
704
            PPRO_FEATURES |
705 706
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
707
        .features[FEAT_1_ECX] =
708
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
709
        .features[FEAT_8000_0001_EDX] =
710
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
711
        .features[FEAT_8000_0001_ECX] =
712
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
713 714 715 716 717 718
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
719
        .vendor = CPUID_VENDOR_AMD,
720 721 722
        .family = 16,
        .model = 2,
        .stepping = 3,
723
        /* Missing: CPUID_HT */
724
        .features[FEAT_1_EDX] =
725
            PPRO_FEATURES |
726
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
727
            CPUID_PSE36 | CPUID_VME,
728
        .features[FEAT_1_ECX] =
729
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
730
            CPUID_EXT_POPCNT,
731
        .features[FEAT_8000_0001_EDX] =
732 733
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
734
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
735 736 737 738
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
739
        .features[FEAT_8000_0001_ECX] =
740
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
741
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
742
        /* Missing: CPUID_SVM_LBRV */
743
        .features[FEAT_SVM] =
744
            CPUID_SVM_NPT,
745 746 747 748 749 750
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
751
        .vendor = CPUID_VENDOR_INTEL,
752 753 754
        .family = 6,
        .model = 15,
        .stepping = 11,
755
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
756
        .features[FEAT_1_EDX] =
757
            PPRO_FEATURES |
758
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
759 760
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
761
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
762
        .features[FEAT_1_ECX] =
763
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
764
            CPUID_EXT_CX16,
765
        .features[FEAT_8000_0001_EDX] =
766
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
767
        .features[FEAT_8000_0001_ECX] =
768
            CPUID_EXT3_LAHF_LM,
769 770 771 772 773 774
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
        .level = 5,
775
        .vendor = CPUID_VENDOR_INTEL,
776 777 778
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
779
        /* Missing: CPUID_HT */
780
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
781
            PPRO_FEATURES | CPUID_VME |
782 783 784
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
785
        .features[FEAT_1_ECX] =
786
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
787
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
788
        .features[FEAT_8000_0001_EDX] =
789 790 791 792 793
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
794
        .features[FEAT_8000_0001_ECX] =
795
            0,
796 797 798 799 800 801
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
802
        .vendor = CPUID_VENDOR_INTEL,
803
        .family = 6,
804
        .model = 6,
805
        .stepping = 3,
806
        .features[FEAT_1_EDX] =
807
            PPRO_FEATURES,
808
        .features[FEAT_1_ECX] =
809
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
810
        .xlevel = 0x80000004,
811
    },
812 813 814
    {
        .name = "kvm32",
        .level = 5,
815
        .vendor = CPUID_VENDOR_INTEL,
816 817 818
        .family = 15,
        .model = 6,
        .stepping = 1,
819
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
820
            PPRO_FEATURES | CPUID_VME |
821
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
822
        .features[FEAT_1_ECX] =
823
            CPUID_EXT_SSE3,
824
        .features[FEAT_8000_0001_ECX] =
825
            0,
826 827 828
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
829 830 831
    {
        .name = "coreduo",
        .level = 10,
832
        .vendor = CPUID_VENDOR_INTEL,
833 834 835
        .family = 6,
        .model = 14,
        .stepping = 8,
836
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
837
        .features[FEAT_1_EDX] =
838
            PPRO_FEATURES | CPUID_VME |
839 840 841
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
842
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
843
        .features[FEAT_1_ECX] =
844
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
845
        .features[FEAT_8000_0001_EDX] =
846
            CPUID_EXT2_NX,
847 848 849 850 851
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
852
        .level = 1,
853
        .vendor = CPUID_VENDOR_INTEL,
854
        .family = 4,
855
        .model = 8,
856
        .stepping = 0,
857
        .features[FEAT_1_EDX] =
858
            I486_FEATURES,
859 860 861 862 863
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
864
        .vendor = CPUID_VENDOR_INTEL,
865 866 867
        .family = 5,
        .model = 4,
        .stepping = 3,
868
        .features[FEAT_1_EDX] =
869
            PENTIUM_FEATURES,
870 871 872 873 874
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
875
        .vendor = CPUID_VENDOR_INTEL,
876 877 878
        .family = 6,
        .model = 5,
        .stepping = 2,
879
        .features[FEAT_1_EDX] =
880
            PENTIUM2_FEATURES,
881 882 883 884 885
        .xlevel = 0,
    },
    {
        .name = "pentium3",
        .level = 2,
886
        .vendor = CPUID_VENDOR_INTEL,
887 888 889
        .family = 6,
        .model = 7,
        .stepping = 3,
890
        .features[FEAT_1_EDX] =
891
            PENTIUM3_FEATURES,
892 893 894 895 896
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
897
        .vendor = CPUID_VENDOR_AMD,
898 899 900
        .family = 6,
        .model = 2,
        .stepping = 3,
901
        .features[FEAT_1_EDX] =
902
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
903
            CPUID_MCA,
904
        .features[FEAT_8000_0001_EDX] =
905
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
906 907 908 909 910 911
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
        /* original is on level 10 */
        .level = 5,
912
        .vendor = CPUID_VENDOR_INTEL,
913 914 915
        .family = 6,
        .model = 28,
        .stepping = 2,
916
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
917
        .features[FEAT_1_EDX] =
918
            PPRO_FEATURES |
919 920
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
921
            /* Some CPUs got no CPUID_SEP */
922 923
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
924
        .features[FEAT_1_ECX] =
925
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
926
            CPUID_EXT_MOVBE,
927
        .features[FEAT_8000_0001_EDX] =
928
            CPUID_EXT2_NX,
929
        .features[FEAT_8000_0001_ECX] =
930
            CPUID_EXT3_LAHF_LM,
931 932 933
        .xlevel = 0x8000000A,
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
934 935
    {
        .name = "Conroe",
936
        .level = 4,
937
        .vendor = CPUID_VENDOR_INTEL,
938
        .family = 6,
939
        .model = 15,
940
        .stepping = 3,
941
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
942
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
943 944 945 946
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
947
        .features[FEAT_1_ECX] =
948
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
949
        .features[FEAT_8000_0001_EDX] =
950
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
951
        .features[FEAT_8000_0001_ECX] =
952
            CPUID_EXT3_LAHF_LM,
953 954 955 956 957
        .xlevel = 0x8000000A,
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
958
        .level = 4,
959
        .vendor = CPUID_VENDOR_INTEL,
960
        .family = 6,
961
        .model = 23,
962
        .stepping = 3,
963
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
964
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
965 966 967 968
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
969
        .features[FEAT_1_ECX] =
970
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
971
            CPUID_EXT_SSE3,
972
        .features[FEAT_8000_0001_EDX] =
973
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
974
        .features[FEAT_8000_0001_ECX] =
975
            CPUID_EXT3_LAHF_LM,
976 977 978 979 980
        .xlevel = 0x8000000A,
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
981
        .level = 4,
982
        .vendor = CPUID_VENDOR_INTEL,
983
        .family = 6,
984
        .model = 26,
985
        .stepping = 3,
986
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
987
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
988 989 990 991
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
992
        .features[FEAT_1_ECX] =
993
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
994
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
995
        .features[FEAT_8000_0001_EDX] =
996
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
997
        .features[FEAT_8000_0001_ECX] =
998
            CPUID_EXT3_LAHF_LM,
999 1000 1001 1002 1003 1004
        .xlevel = 0x8000000A,
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1005
        .vendor = CPUID_VENDOR_INTEL,
1006 1007 1008
        .family = 6,
        .model = 44,
        .stepping = 1,
1009
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1010
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1011 1012 1013 1014
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1015
        .features[FEAT_1_ECX] =
1016
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1017 1018
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1019
        .features[FEAT_8000_0001_EDX] =
1020
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1021
        .features[FEAT_8000_0001_ECX] =
1022
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1023 1024
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1025 1026 1027 1028 1029 1030
        .xlevel = 0x8000000A,
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1031
        .vendor = CPUID_VENDOR_INTEL,
1032 1033 1034
        .family = 6,
        .model = 42,
        .stepping = 1,
1035
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1036
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1037 1038 1039 1040
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1041
        .features[FEAT_1_ECX] =
1042
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1043 1044 1045 1046
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1047
        .features[FEAT_8000_0001_EDX] =
1048
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1049
            CPUID_EXT2_SYSCALL,
1050
        .features[FEAT_8000_0001_ECX] =
1051
            CPUID_EXT3_LAHF_LM,
1052 1053
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1054 1055
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1056 1057 1058
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1088 1089
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1090 1091 1092
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1093
    {
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1124 1125
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1126 1127 1128
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1129 1130
        .name = "Haswell",
        .level = 0xd,
1131
        .vendor = CPUID_VENDOR_INTEL,
1132 1133 1134
        .family = 6,
        .model = 60,
        .stepping = 1,
1135
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1136
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1137 1138 1139 1140
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1141
        .features[FEAT_1_ECX] =
1142
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1143 1144 1145 1146
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1147
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1148
        .features[FEAT_8000_0001_EDX] =
1149
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1150
            CPUID_EXT2_SYSCALL,
1151
        .features[FEAT_8000_0001_ECX] =
1152
            CPUID_EXT3_LAHF_LM,
1153
        .features[FEAT_7_0_EBX] =
1154
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1155 1156 1157
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1158 1159
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1160 1161
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1162 1163 1164
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell)",
    },
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1198 1199
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1200 1201 1202
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1203 1204 1205 1206 1207 1208 1209 1210
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1211
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1222
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1223 1224 1225 1226 1227 1228 1229
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1230
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1231
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1232
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1233
            CPUID_7_0_EBX_SMAP,
1234 1235
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1236 1237
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1238 1239 1240
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Broadwell)",
    },
1241 1242 1243
    {
        .name = "Opteron_G1",
        .level = 5,
1244
        .vendor = CPUID_VENDOR_AMD,
1245 1246 1247
        .family = 15,
        .model = 6,
        .stepping = 1,
1248
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1249
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1250 1251 1252 1253
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1254
        .features[FEAT_1_ECX] =
1255
            CPUID_EXT_SSE3,
1256
        .features[FEAT_8000_0001_EDX] =
1257
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1258 1259 1260 1261 1262
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1263 1264 1265 1266 1267 1268
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1269
        .vendor = CPUID_VENDOR_AMD,
1270 1271 1272
        .family = 15,
        .model = 6,
        .stepping = 1,
1273
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1274
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1275 1276 1277 1278
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1279
        .features[FEAT_1_ECX] =
1280
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1281
        .features[FEAT_8000_0001_EDX] =
1282
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1283 1284 1285 1286 1287 1288
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1289
        .features[FEAT_8000_0001_ECX] =
1290
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1291 1292 1293 1294 1295 1296
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1297
        .vendor = CPUID_VENDOR_AMD,
1298 1299 1300
        .family = 15,
        .model = 6,
        .stepping = 1,
1301
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1302
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1303 1304 1305 1306
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1307
        .features[FEAT_1_ECX] =
1308
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1309
            CPUID_EXT_SSE3,
1310
        .features[FEAT_8000_0001_EDX] =
1311
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1312 1313 1314 1315 1316 1317
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1318
        .features[FEAT_8000_0001_ECX] =
1319
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1320
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1321 1322 1323 1324 1325 1326
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1327
        .vendor = CPUID_VENDOR_AMD,
1328 1329 1330
        .family = 21,
        .model = 1,
        .stepping = 2,
1331
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1332
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1333 1334 1335 1336
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1337
        .features[FEAT_1_ECX] =
1338
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1339 1340 1341
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1342
        .features[FEAT_8000_0001_EDX] =
1343
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1344 1345 1346 1347 1348 1349
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1350
        .features[FEAT_8000_0001_ECX] =
1351
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1352 1353 1354
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1355
        /* no xsaveopt! */
1356 1357 1358
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1359 1360 1361
    {
        .name = "Opteron_G5",
        .level = 0xd,
1362
        .vendor = CPUID_VENDOR_AMD,
1363 1364 1365
        .family = 21,
        .model = 2,
        .stepping = 0,
1366
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1367
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1368 1369 1370 1371
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1372
        .features[FEAT_1_ECX] =
1373
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1374 1375 1376
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1377
        .features[FEAT_8000_0001_EDX] =
1378
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1379 1380 1381 1382 1383 1384
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1385
        .features[FEAT_8000_0001_ECX] =
1386
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1387 1388 1389
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1390
        /* no xsaveopt! */
1391 1392 1393
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1394 1395
};

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
/**
 * x86_cpu_compat_set_features:
 * @cpu_model: CPU model name to be changed. If NULL, all CPU models are changed
 * @w: Identifies the feature word to be changed.
 * @feat_add: Feature bits to be added to feature word
 * @feat_remove: Feature bits to be removed from feature word
 *
 * Change CPU model feature bits for compatibility.
 *
 * This function may be used by machine-type compatibility functions
 * to enable or disable feature bits on specific CPU models.
 */
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
                                 uint32_t feat_add, uint32_t feat_remove)
{
1411
    X86CPUDefinition *def;
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
    int i;
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
        if (!cpu_model || !strcmp(cpu_model, def->name)) {
            def->features[w] |= feat_add;
            def->features[w] &= ~feat_remove;
        }
    }
}

1422 1423 1424
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1425 1426
#ifdef CONFIG_KVM

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1442 1443
static X86CPUDefinition host_cpudef;

1444
static Property host_x86_cpu_properties[] = {
1445
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1446 1447 1448
    DEFINE_PROP_END_OF_LIST()
};

1449
/* class_init for the "host" CPU model
1450
 *
1451
 * This function may be called before KVM is initialized.
1452
 */
1453
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1454
{
1455
    DeviceClass *dc = DEVICE_CLASS(oc);
1456
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1457 1458
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1459
    xcc->kvm_required = true;
1460

1461
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1462
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1463 1464

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1465 1466 1467
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1468

1469
    cpu_x86_fill_model_id(host_cpudef.model_id);
1470

1471 1472 1473 1474 1475 1476
    xcc->cpu_def = &host_cpudef;
    host_cpudef.cache_info_passthrough = true;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1477 1478

    dc->props = host_x86_cpu_properties;
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1489 1490 1491 1492 1493
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1494 1495 1496
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1497

1498
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1499 1500
}

1501 1502 1503 1504 1505 1506 1507 1508 1509
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1510
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1511
{
1512
    FeatureWordInfo *f = &feature_word_info[w];
1513 1514
    int i;

1515
    for (i = 0; i < 32; ++i) {
1516
        if (1 << i & mask) {
1517
            const char *reg = get_register_name_32(f->cpuid_reg);
1518
            assert(reg);
1519
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1520
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1521
                kvm_enabled() ? "host" : "TCG",
1522 1523 1524
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1525
        }
1526
    }
1527 1528
}

1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1543 1544
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1545
{
1546 1547 1548 1549
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1550
    Error *local_err = NULL;
1551 1552
    int64_t value;

1553 1554 1555
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1556 1557 1558
        return;
    }
    if (value < min || value > max) {
1559 1560
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1561 1562 1563
        return;
    }

1564
    env->cpuid_version &= ~0xff00f00;
1565 1566
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1567
    } else {
1568
        env->cpuid_version |= value << 8;
1569 1570 1571
    }
}

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1584 1585
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1586
{
1587 1588 1589 1590
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1591
    Error *local_err = NULL;
1592 1593
    int64_t value;

1594 1595 1596
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1597 1598 1599
        return;
    }
    if (value < min || value > max) {
1600 1601
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1602 1603 1604
        return;
    }

1605
    env->cpuid_version &= ~0xf00f0;
1606
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1607 1608
}

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1621 1622 1623
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1624
{
1625 1626 1627 1628
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1629
    Error *local_err = NULL;
1630 1631
    int64_t value;

1632 1633 1634
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1635 1636 1637
        return;
    }
    if (value < min || value > max) {
1638 1639
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1640 1641 1642
        return;
    }

1643
    env->cpuid_version &= ~0xf;
1644
    env->cpuid_version |= value & 0xf;
1645 1646
}

1647 1648 1649 1650 1651 1652
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1653
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1654 1655
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1666
    if (strlen(value) != CPUID_VENDOR_SZ) {
1667
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1696 1697
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1698
{
1699 1700
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1701 1702 1703 1704 1705 1706
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1707
    memset(env->cpuid_model, 0, 48);
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1733
    const int64_t max = INT64_MAX;
1734
    Error *local_err = NULL;
1735 1736
    int64_t value;

1737 1738 1739
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1740 1741 1742
        return;
    }
    if (value < min || value > max) {
1743 1744
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1745 1746 1747 1748 1749 1750
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1751 1752 1753 1754
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1755
    int64_t value = cpu->apic_id;
1756 1757 1758 1759 1760 1761 1762 1763

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1764
    DeviceState *dev = DEVICE(obj);
1765 1766 1767 1768 1769
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1770 1771 1772 1773 1774 1775
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1788
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1789 1790 1791
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1792
    cpu->apic_id = value;
1793 1794
}

1795
/* Generic getter for "feature-words" and "filtered-features" properties */
1796 1797 1798
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1799
    uint32_t *array = (uint32_t *)opaque;
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1813
        qwi->features = array[w];
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

    visit_type_int(v, &value, name, errp);
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

    visit_type_int(v, &value, name, &err);
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1851 1852 1853
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1875 1876
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1877 1878
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1879
{
1880
    X86CPU *cpu = X86_CPU(cs);
1881
    char *featurestr; /* Single 'key=value" string being parsed */
1882
    FeatureWord w;
1883
    /* Features to be added */
1884
    FeatureWordArray plus_features = { 0 };
1885
    /* Features to be removed */
1886
    FeatureWordArray minus_features = { 0 };
1887
    uint32_t numvalue;
1888
    CPUX86State *env = &cpu->env;
1889
    Error *local_err = NULL;
1890 1891

    featurestr = features ? strtok(features, ",") : NULL;
1892 1893 1894 1895

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1896
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1897
        } else if (featurestr[0] == '-') {
1898
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1899 1900
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1901
            feat2prop(featurestr);
1902
            if (!strcmp(featurestr, "xlevel")) {
1903
                char *err;
1904 1905
                char num[32];

1906 1907
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1908 1909
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1910 1911
                }
                if (numvalue < 0x80000000) {
1912 1913
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1914
                    numvalue += 0x80000000;
1915
                }
1916
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1917
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1918
            } else if (!strcmp(featurestr, "tsc-freq")) {
1919 1920
                int64_t tsc_freq;
                char *err;
1921
                char num[32];
1922 1923 1924

                tsc_freq = strtosz_suffix_unit(val, &err,
                                               STRTOSZ_DEFSUFFIX_B, 1000);
1925
                if (tsc_freq < 0 || *err) {
1926 1927
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1928
                }
1929
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1930 1931
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1932
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1933
                char *err;
1934
                const int min = 0xFFF;
1935
                char num[32];
1936 1937
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1938 1939
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1940
                }
1941
                if (numvalue < min) {
1942
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1943 1944
                                 ", fixup will be removed in future versions",
                                 min);
1945 1946
                    numvalue = min;
                }
1947
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1948
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1949
            } else {
1950
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1951 1952
            }
        } else {
1953
            feat2prop(featurestr);
1954
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1955
        }
1956 1957
        if (local_err) {
            error_propagate(errp, local_err);
1958
            return;
1959 1960 1961
        }
        featurestr = strtok(NULL, ",");
    }
1962

1963 1964 1965 1966 1967 1968 1969
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1970 1971 1972 1973
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1974 1975
}

1976
/* Print all cpuid feature names in featureset
1977
 */
1978
static void listflags(FILE *f, fprintf_function print, const char **featureset)
1979
{
1980 1981 1982 1983 1984 1985 1986
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
1987
        }
1988
    }
1989 1990
}

P
Peter Maydell 已提交
1991 1992
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1993
{
1994
    X86CPUDefinition *def;
1995
    char buf[256];
1996
    int i;
1997

1998 1999
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2000
        snprintf(buf, sizeof(buf), "%s", def->name);
2001
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2002
    }
2003 2004 2005 2006 2007 2008
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2009
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2010 2011 2012
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2013 2014 2015
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2016
    }
2017 2018
}

2019
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2020 2021
{
    CpuDefinitionInfoList *cpu_list = NULL;
2022
    X86CPUDefinition *def;
2023
    int i;
2024

2025
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2026 2027 2028
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2029
        def = &builtin_x86_defs[i];
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2042 2043
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2044 2045
{
    FeatureWordInfo *wi = &feature_word_info[w];
2046
    uint32_t r;
2047

2048
    if (kvm_enabled()) {
2049 2050 2051
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2052
    } else if (tcg_enabled()) {
2053
        r = wi->tcg_features;
2054 2055 2056
    } else {
        return ~0;
    }
2057 2058 2059 2060
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2061 2062
}

2063 2064 2065 2066 2067
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2068
static int x86_cpu_filter_features(X86CPU *cpu)
2069 2070
{
    CPUX86State *env = &cpu->env;
2071
    FeatureWord w;
2072 2073
    int rv = 0;

2074
    for (w = 0; w < FEATURE_WORDS; w++) {
2075 2076
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2077 2078 2079
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2080 2081
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2082
                report_unavailable_features(w, cpu->filtered_features[w]);
2083 2084 2085
            }
            rv = 1;
        }
2086
    }
2087 2088

    return rv;
2089 2090
}

2091
/* Load data from X86CPUDefinition
2092
 */
2093
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2094
{
2095
    CPUX86State *env = &cpu->env;
2096 2097
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2098
    FeatureWord w;
2099

2100 2101 2102 2103 2104
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2105
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2106
    cpu->cache_info_passthrough = def->cache_info_passthrough;
2107
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2108 2109 2110
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2111

2112
    /* Special cases not set in the X86CPUDefinition structs: */
2113
    if (kvm_enabled()) {
2114 2115 2116
        FeatureWord w;
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] |= kvm_default_features[w];
2117
            env->features[w] &= ~kvm_default_unset_features[w];
2118
        }
2119
    }
2120

2121
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2122 2123 2124 2125 2126 2127 2128 2129

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2130
    vendor = def->vendor;
2131 2132 2133 2134 2135 2136 2137 2138 2139
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2140 2141
}

2142
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp)
2143
{
2144
    X86CPU *cpu = NULL;
2145
    X86CPUClass *xcc;
2146
    ObjectClass *oc;
2147 2148
    gchar **model_pieces;
    char *name, *features;
2149 2150
    Error *error = NULL;

2151 2152 2153 2154 2155 2156 2157 2158
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2159 2160 2161 2162 2163
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2164 2165 2166 2167
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2168 2169 2170
        goto out;
    }

2171 2172
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2173
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2174 2175
    if (error) {
        goto out;
2176 2177
    }

2178
out:
2179 2180
    if (error != NULL) {
        error_propagate(errp, error);
2181 2182 2183 2184
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2185
    }
2186 2187 2188 2189
    g_strfreev(model_pieces);
    return cpu;
}

2190
X86CPU *cpu_x86_init(const char *cpu_model)
2191 2192 2193 2194
{
    Error *error = NULL;
    X86CPU *cpu;

2195
    cpu = cpu_x86_create(cpu_model, &error);
2196
    if (error) {
2197
        goto out;
2198
    }
2199 2200

    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2201

2202 2203 2204 2205 2206 2207 2208
out:
    if (error) {
        error_report_err(error);
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2209
    }
2210
    return cpu;
2211 2212
}

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2235 2236
#if !defined(CONFIG_USER_ONLY)

2237 2238
void cpu_clear_apic_feature(CPUX86State *env)
{
2239
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2240 2241
}

2242 2243
#endif /* !CONFIG_USER_ONLY */

2244
/* Initialize list of CPU models, filling some non-static fields if necessary
2245 2246 2247
 */
void x86_cpudef_setup(void)
{
2248 2249
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2250 2251

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2252
        X86CPUDefinition *def = &builtin_x86_defs[i];
2253 2254

        /* Look for specific "cpudef" models that */
2255
        /* have the QEMU version in .model_id */
2256
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2257 2258 2259 2260 2261
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
2262 2263 2264
                break;
            }
        }
2265 2266 2267 2268 2269 2270 2271
    }
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2272 2273 2274
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2275 2276
    /* test if maximum index reached */
    if (index & 0x80000000) {
2277 2278 2279 2280 2281 2282 2283 2284 2285
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2286 2287 2288 2289 2290
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2291 2292
            }
        }
2293 2294 2295 2296 2297 2298 2299 2300
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2301 2302 2303
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2304 2305 2306
        break;
    case 1:
        *eax = env->cpuid_version;
2307 2308
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2309 2310
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2311 2312
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2313 2314 2315 2316 2317
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2318 2319 2320 2321
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2322
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2323 2324
        *ebx = 0;
        *ecx = 0;
2325 2326 2327
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2328 2329 2330
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2331 2332
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2333
            *eax &= ~0xFC000000;
2334
        } else {
A
Aurelien Jarno 已提交
2335
            *eax = 0;
2336
            switch (count) {
2337
            case 0: /* L1 dcache info */
2338 2339 2340 2341 2342 2343 2344 2345
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2346 2347
                break;
            case 1: /* L1 icache info */
2348 2349 2350 2351 2352 2353 2354 2355
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2356 2357
                break;
            case 2: /* L2 cache info */
2358 2359 2360
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2361 2362
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2363
                }
2364 2365 2366 2367 2368
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2369 2370 2371 2372 2373 2374 2375
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2376 2377 2378 2379 2380 2381
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2393
        *eax = env->features[FEAT_6_EAX];
2394 2395 2396 2397
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2398
    case 7:
2399 2400 2401
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2402
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2403 2404
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2405 2406 2407 2408 2409 2410 2411
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2412 2413 2414 2415 2416 2417 2418 2419 2420
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2421
        if (kvm_enabled() && cpu->enable_pmu) {
2422
            KVMState *s = cs->kvm_state;
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2434
        break;
2435 2436 2437 2438 2439
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2440
        /* Processor Extended State */
2441 2442 2443 2444 2445
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2446 2447
            break;
        }
2448 2449 2450
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2451

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
2469
            *eax = env->features[FEAT_XSAVE];
2470 2471 2472 2473
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2474 2475
                *eax = esa->size;
                *ebx = esa->offset;
2476
            }
S
Sheng Yang 已提交
2477 2478
        }
        break;
2479
    }
2480 2481 2482 2483 2484 2485 2486 2487 2488
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2489 2490
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2491 2492 2493 2494 2495

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2496
        if (cs->nr_cores * cs->nr_threads > 1) {
2497 2498 2499
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2514 2515 2516 2517
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2518 2519 2520 2521 2522 2523 2524 2525
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2526 2527 2528
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2529 2530 2531 2532
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2547
        break;
2548 2549 2550 2551 2552 2553
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2554 2555 2556
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2557
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2558 2559
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2560
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2561
        } else {
2562
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2563
                *eax = 0x00000024; /* 36 bits physical */
2564
            } else {
2565
                *eax = 0x00000020; /* 32 bits physical */
2566
            }
2567 2568 2569 2570
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2571 2572
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2573 2574 2575
        }
        break;
    case 0x8000000A:
2576
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2577 2578 2579
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2580
            *edx = env->features[FEAT_SVM]; /* optional features */
2581 2582 2583 2584 2585 2586
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2587
        break;
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2599
        *edx = env->features[FEAT_C000_0001_EDX];
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2610 2611 2612 2613 2614 2615 2616 2617 2618
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2619 2620 2621 2622 2623 2624 2625

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2626 2627
    int i;

A
Andreas Färber 已提交
2628 2629
    xcc->parent_reset(s);

2630
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2631

2632
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2682
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2683 2684

    env->mxcsr = 0x1f80;
2685
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2686 2687 2688 2689 2690 2691 2692

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2693
    cpu_breakpoint_remove_all(s, BP_CPU);
2694
    cpu_watchpoint_remove_all(s, BP_CPU);
2695

2696
    env->xcr0 = 1;
2697

A
Alex Williamson 已提交
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2708 2709
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2710
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2711

2712
    s->halted = !cpu_is_bsp(cpu);
2713 2714 2715 2716

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2717
#endif
A
Andreas Färber 已提交
2718 2719
}

2720 2721 2722
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2723
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2724
}
2725 2726 2727 2728 2729 2730 2731

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2732 2733
#endif

A
Andreas Färber 已提交
2734 2735 2736 2737 2738 2739
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2740
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2741 2742 2743 2744 2745 2746 2747 2748 2749
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2750
#ifndef CONFIG_USER_ONLY
2751
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2752
{
2753
    DeviceState *dev = DEVICE(cpu);
2754
    APICCommonState *apic;
2755 2756 2757 2758 2759 2760 2761 2762
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2763 2764
    cpu->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
    if (cpu->apic_state == NULL) {
2765 2766 2767 2768 2769
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
2770
                              OBJECT(cpu->apic_state), NULL);
2771
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2772
    /* TODO: convert to link<> */
2773
    apic = APIC_COMMON(cpu->apic_state);
2774
    apic->cpu = cpu;
2775 2776 2777 2778
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2779
    if (cpu->apic_state == NULL) {
2780 2781
        return;
    }
2782 2783
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2784
}
2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2800 2801 2802 2803
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2804 2805
#endif

2806 2807 2808 2809 2810 2811 2812

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2813
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2814
{
2815
    CPUState *cs = CPU(dev);
2816 2817
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2818
    CPUX86State *env = &cpu->env;
2819
    Error *local_err = NULL;
2820
    static bool ht_warned;
2821

2822 2823 2824 2825 2826
    if (cpu->apic_id < 0) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2827
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2828 2829
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2830

2831 2832 2833
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2834
    if (IS_AMD_CPU(env)) {
2835 2836
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2837 2838 2839
           & CPUID_EXT2_AMD_ALIASES);
    }

2840 2841 2842 2843 2844 2845 2846

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2847 2848
    }

2849 2850
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2851

2852
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2853
        x86_cpu_apic_create(cpu, &local_err);
2854
        if (local_err != NULL) {
2855
            goto out;
2856 2857
        }
    }
2858 2859
#endif

A
Andreas Färber 已提交
2860
    mce_init(cpu);
2861 2862 2863

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
2864
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
2865 2866
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
        cs->as = g_new(AddressSpace, 1);
2867 2868 2869

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
2870
        memory_region_set_enabled(cpu->cpu_as_root, true);
2871 2872 2873 2874 2875 2876 2877 2878

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
2879
        address_space_init(cs->as, cpu->cpu_as_root, "CPU");
2880 2881 2882 2883

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
2884 2885 2886
    }
#endif

2887
    qemu_init_vcpu(cs);
2888

2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2903 2904 2905 2906
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2907
    cpu_reset(cs);
2908

2909
    xcc->parent_realize(dev, &local_err);
2910

2911 2912 2913 2914 2915
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2916 2917
}

2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

static void x86_cpu_get_bit_prop(Object *obj,
                                 struct Visitor *v,
                                 void *opaque,
                                 const char *name,
                                 Error **errp)
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
    visit_type_bool(v, &value, name, errp);
}

static void x86_cpu_set_bit_prop(Object *obj,
                                 struct Visitor *v,
                                 void *opaque,
                                 const char *name,
                                 Error **errp)
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

    visit_type_bool(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
        object_property_add_alias(obj, names[i], obj, g_strdup(names[0]),
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3031 3032
static void x86_cpu_initfn(Object *obj)
{
3033
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3034
    X86CPU *cpu = X86_CPU(obj);
3035
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3036
    CPUX86State *env = &cpu->env;
3037
    FeatureWord w;
3038
    static int inited;
A
Andreas Färber 已提交
3039

3040
    cs->env_ptr = env;
3041
    cpu_exec_init(cs, &error_abort);
3042 3043

    object_property_add(obj, "family", "int",
3044
                        x86_cpuid_version_get_family,
3045
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3046
    object_property_add(obj, "model", "int",
3047
                        x86_cpuid_version_get_model,
3048
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3049
    object_property_add(obj, "stepping", "int",
3050
                        x86_cpuid_version_get_stepping,
3051
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3052 3053 3054
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3055
    object_property_add_str(obj, "model-id",
3056
                            x86_cpuid_get_model_id,
3057
                            x86_cpuid_set_model_id, NULL);
3058 3059 3060
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3061 3062 3063
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3064 3065
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3066 3067 3068 3069
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3070

3071
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3072

3073 3074 3075 3076 3077
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
    cpu->apic_id = -1;
#endif

3078 3079 3080 3081 3082 3083 3084 3085
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3086 3087
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

3088 3089 3090 3091 3092
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
    }
A
Andreas Färber 已提交
3093 3094
}

3095 3096 3097 3098
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3099
    return cpu->apic_id;
3100 3101
}

3102 3103 3104 3105 3106 3107 3108
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3109 3110 3111 3112 3113 3114 3115
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3116 3117 3118 3119 3120 3121 3122
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3123 3124 3125 3126 3127
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3128 3129 3130 3131 3132 3133 3134 3135
#if !defined(CONFIG_USER_ONLY)
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        apic_poll_irq(cpu->apic_state);
        cpu_reset_interrupt(cs, CPU_INTERRUPT_POLL);
    }
#endif

    return ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
3136 3137 3138 3139
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3140 3141 3142
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3143 3144
}

3145 3146
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3147
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3148
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3149
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3150
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3151 3152
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, false),
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3153
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3154 3155
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3156
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3157 3158 3159
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3160 3161 3162 3163
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3164 3165 3166 3167
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3168
    dc->bus_type = TYPE_ICC_BUS;
3169
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3170 3171 3172

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3173
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3174

3175
    cc->class_by_name = x86_cpu_class_by_name;
3176
    cc->parse_features = x86_cpu_parse_featurestr;
3177
    cc->has_work = x86_cpu_has_work;
3178
    cc->do_interrupt = x86_cpu_do_interrupt;
3179
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3180
    cc->dump_state = x86_cpu_dump_state;
3181
    cc->set_pc = x86_cpu_set_pc;
3182
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3183 3184
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3185 3186
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3187 3188 3189
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3190
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3191
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3192 3193 3194 3195
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3196
    cc->vmsd = &vmstate_x86_cpu;
3197
#endif
3198
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3199 3200 3201
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3202 3203
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
A
Andreas Färber 已提交
3204 3205 3206 3207 3208 3209
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3210
    .instance_init = x86_cpu_initfn,
3211
    .abstract = true,
A
Andreas Färber 已提交
3212 3213 3214 3215 3216 3217
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3218 3219
    int i;

A
Andreas Färber 已提交
3220
    type_register_static(&x86_cpu_type_info);
3221 3222 3223 3224 3225 3226
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3227 3228 3229
}

type_init(x86_cpu_register_types)