cpu.c 105.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28

29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

38
#include "hw/hw.h"
S
Stefan Weil 已提交
39
#if defined(CONFIG_KVM)
40
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
41
#endif
42

43
#include "sysemu/sysemu.h"
44
#include "hw/qdev-properties.h"
45
#include "hw/cpu/icc_bus.h"
46
#ifndef CONFIG_USER_ONLY
47
#include "exec/address-spaces.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

J
Joerg Roedel 已提交
248 249 250 251 252 253 254 255 256 257 258
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
259
static const char *cpuid_7_0_ebx_feature_name[] = {
260
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
261
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
C
Chao Peng 已提交
262 263
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
    NULL, NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
264 265
};

266 267 268 269 270 271 272 273 274 275 276
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

277 278 279 280 281 282 283 284 285 286 287
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
          CPUID_EXT_RDRAND */

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
          /* missing:
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
342
#define TCG_APM_FEATURES 0
343 344


345 346
typedef struct FeatureWordInfo {
    const char **feat_names;
347 348 349 350
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
351
    uint32_t tcg_features; /* Feature flags supported by TCG */
352
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
353 354 355
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
356 357 358
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
359
        .tcg_features = TCG_FEATURES,
360 361 362 363
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
364
        .tcg_features = TCG_EXT_FEATURES,
365 366 367 368
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
369
        .tcg_features = TCG_EXT2_FEATURES,
370 371 372 373
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
374
        .tcg_features = TCG_EXT3_FEATURES,
375
    },
376 377 378
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
379
        .tcg_features = TCG_EXT4_FEATURES,
380
    },
381 382 383
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
384
        .tcg_features = TCG_KVM_FEATURES,
385 386 387 388
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
389
        .tcg_features = TCG_SVM_FEATURES,
390 391 392
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
393 394 395
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
396
        .tcg_features = TCG_7_0_EBX_FEATURES,
397
    },
398 399 400 401 402 403 404
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
405 406 407 408 409 410 411
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
        .tcg_features = 0,
    },
412 413
};

414 415 416 417 418 419 420 421
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
422
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
423
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
424 425 426 427 428 429 430 431 432 433 434
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

435 436 437 438 439 440 441
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
442
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
443 444 445
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
446
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
447 448 449 450 451 452
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
453
};
454

455 456
const char *get_register_name_32(unsigned int reg)
{
457
    if (reg >= CPU_NB_REGS32) {
458 459
        return NULL;
    }
460
    return x86_reg_info_32[reg].name;
461 462
}

463 464 465 466 467
/* KVM-specific features that are automatically added to all CPU models
 * when KVM is enabled.
 */
static uint32_t kvm_default_features[FEATURE_WORDS] = {
    [FEAT_KVM] = (1 << KVM_FEATURE_CLOCKSOURCE) |
468 469 470 471
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
472
        (1 << KVM_FEATURE_PV_EOI) |
473
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT),
474
    [FEAT_1_ECX] = CPUID_EXT_X2APIC,
475
};
476

477 478 479
/* Features that are not added by default to any CPU model when KVM is enabled.
 */
static uint32_t kvm_default_unset_features[FEATURE_WORDS] = {
480
    [FEAT_1_EDX] = CPUID_ACPI,
481
    [FEAT_1_ECX] = CPUID_EXT_MONITOR,
482
    [FEAT_8000_0001_ECX] = CPUID_EXT3_SVM,
483 484
};

485
void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features)
486
{
487
    kvm_default_features[w] &= ~features;
488 489
}

490 491 492 493 494
void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features)
{
    kvm_default_unset_features[w] &= ~features;
}

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

520 521
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
522
{
523 524 525 526 527 528 529
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
530
#elif defined(__i386__)
531 532 533 534 535 536 537 538 539
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
540 541
#else
    abort();
542 543
#endif

544
    if (eax)
545
        *eax = vec[0];
546
    if (ebx)
547
        *ebx = vec[1];
548
    if (ecx)
549
        *ecx = vec[2];
550
    if (edx)
551
        *edx = vec[3];
552
}
553 554 555 556 557 558 559 560

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
561 562
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
599
 * *pval and return true, otherwise return false
600
 */
601 602
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
603 604 605
{
    uint32_t mask;
    const char **ppc;
606
    bool found = false;
607

608
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
609 610
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
611
            found = true;
612
        }
613 614
    }
    return found;
615 616
}

617
static void add_flagname_to_bitmaps(const char *flagname,
618 619
                                    FeatureWordArray words,
                                    Error **errp)
620
{
621 622 623 624 625 626 627 628 629
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
630
        error_setg(errp, "CPU feature %s not found", flagname);
631
    }
632 633
}

634 635 636 637 638 639 640 641 642 643 644 645 646
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

647 648
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
649 650 651
    ObjectClass *oc;
    char *typename;

652 653 654 655
    if (cpu_model == NULL) {
        return NULL;
    }

656 657 658 659
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
660 661
}

662
struct X86CPUDefinition {
663 664
    const char *name;
    uint32_t level;
665 666
    uint32_t xlevel;
    uint32_t xlevel2;
667 668
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
669 670 671
    int family;
    int model;
    int stepping;
672
    FeatureWordArray features;
673
    char model_id[48];
674
    bool cache_info_passthrough;
675
};
676

677
static X86CPUDefinition builtin_x86_defs[] = {
678 679 680
    {
        .name = "qemu64",
        .level = 4,
681
        .vendor = CPUID_VENDOR_AMD,
682
        .family = 6,
683
        .model = 6,
684
        .stepping = 3,
685
        .features[FEAT_1_EDX] =
686
            PPRO_FEATURES |
687 688
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
689
        .features[FEAT_1_ECX] =
690
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
691
        .features[FEAT_8000_0001_EDX] =
692
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
693
        .features[FEAT_8000_0001_ECX] =
694
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
695 696 697 698 699 700
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
701
        .vendor = CPUID_VENDOR_AMD,
702 703 704
        .family = 16,
        .model = 2,
        .stepping = 3,
705
        /* Missing: CPUID_HT */
706
        .features[FEAT_1_EDX] =
707
            PPRO_FEATURES |
708
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
709
            CPUID_PSE36 | CPUID_VME,
710
        .features[FEAT_1_ECX] =
711
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
712
            CPUID_EXT_POPCNT,
713
        .features[FEAT_8000_0001_EDX] =
714 715
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
716
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
717 718 719 720
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
721
        .features[FEAT_8000_0001_ECX] =
722
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
723
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
724
        /* Missing: CPUID_SVM_LBRV */
725
        .features[FEAT_SVM] =
726
            CPUID_SVM_NPT,
727 728 729 730 731 732
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
733
        .vendor = CPUID_VENDOR_INTEL,
734 735 736
        .family = 6,
        .model = 15,
        .stepping = 11,
737
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
738
        .features[FEAT_1_EDX] =
739
            PPRO_FEATURES |
740
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
741 742
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
743
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
744
        .features[FEAT_1_ECX] =
745
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
746
            CPUID_EXT_CX16,
747
        .features[FEAT_8000_0001_EDX] =
748
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
749
        .features[FEAT_8000_0001_ECX] =
750
            CPUID_EXT3_LAHF_LM,
751 752 753 754 755 756
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
        .level = 5,
757
        .vendor = CPUID_VENDOR_INTEL,
758 759 760
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
761
        /* Missing: CPUID_HT */
762
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
763
            PPRO_FEATURES | CPUID_VME |
764 765 766
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
767
        .features[FEAT_1_ECX] =
768
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
769
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
770
        .features[FEAT_8000_0001_EDX] =
771 772 773 774 775
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
776
        .features[FEAT_8000_0001_ECX] =
777
            0,
778 779 780 781 782 783
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
784
        .vendor = CPUID_VENDOR_INTEL,
785
        .family = 6,
786
        .model = 6,
787
        .stepping = 3,
788
        .features[FEAT_1_EDX] =
789
            PPRO_FEATURES,
790
        .features[FEAT_1_ECX] =
791
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
792
        .xlevel = 0x80000004,
793
    },
794 795 796
    {
        .name = "kvm32",
        .level = 5,
797
        .vendor = CPUID_VENDOR_INTEL,
798 799 800
        .family = 15,
        .model = 6,
        .stepping = 1,
801
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
802
            PPRO_FEATURES | CPUID_VME |
803
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
804
        .features[FEAT_1_ECX] =
805
            CPUID_EXT_SSE3,
806
        .features[FEAT_8000_0001_ECX] =
807
            0,
808 809 810
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
811 812 813
    {
        .name = "coreduo",
        .level = 10,
814
        .vendor = CPUID_VENDOR_INTEL,
815 816 817
        .family = 6,
        .model = 14,
        .stepping = 8,
818
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
819
        .features[FEAT_1_EDX] =
820
            PPRO_FEATURES | CPUID_VME |
821 822 823
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
824
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
825
        .features[FEAT_1_ECX] =
826
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
827
        .features[FEAT_8000_0001_EDX] =
828
            CPUID_EXT2_NX,
829 830 831 832 833
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
834
        .level = 1,
835
        .vendor = CPUID_VENDOR_INTEL,
836
        .family = 4,
837
        .model = 8,
838
        .stepping = 0,
839
        .features[FEAT_1_EDX] =
840
            I486_FEATURES,
841 842 843 844 845
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
846
        .vendor = CPUID_VENDOR_INTEL,
847 848 849
        .family = 5,
        .model = 4,
        .stepping = 3,
850
        .features[FEAT_1_EDX] =
851
            PENTIUM_FEATURES,
852 853 854 855 856
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
857
        .vendor = CPUID_VENDOR_INTEL,
858 859 860
        .family = 6,
        .model = 5,
        .stepping = 2,
861
        .features[FEAT_1_EDX] =
862
            PENTIUM2_FEATURES,
863 864 865 866 867
        .xlevel = 0,
    },
    {
        .name = "pentium3",
        .level = 2,
868
        .vendor = CPUID_VENDOR_INTEL,
869 870 871
        .family = 6,
        .model = 7,
        .stepping = 3,
872
        .features[FEAT_1_EDX] =
873
            PENTIUM3_FEATURES,
874 875 876 877 878
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
879
        .vendor = CPUID_VENDOR_AMD,
880 881 882
        .family = 6,
        .model = 2,
        .stepping = 3,
883
        .features[FEAT_1_EDX] =
884
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
885
            CPUID_MCA,
886
        .features[FEAT_8000_0001_EDX] =
887
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
888 889 890 891 892 893
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
        /* original is on level 10 */
        .level = 5,
894
        .vendor = CPUID_VENDOR_INTEL,
895 896 897
        .family = 6,
        .model = 28,
        .stepping = 2,
898
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
899
        .features[FEAT_1_EDX] =
900
            PPRO_FEATURES |
901 902
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
903
            /* Some CPUs got no CPUID_SEP */
904 905
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
906
        .features[FEAT_1_ECX] =
907
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
908
            CPUID_EXT_MOVBE,
909
        .features[FEAT_8000_0001_EDX] =
910
            CPUID_EXT2_NX,
911
        .features[FEAT_8000_0001_ECX] =
912
            CPUID_EXT3_LAHF_LM,
913 914 915
        .xlevel = 0x8000000A,
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
916 917
    {
        .name = "Conroe",
918
        .level = 4,
919
        .vendor = CPUID_VENDOR_INTEL,
920
        .family = 6,
921
        .model = 15,
922
        .stepping = 3,
923
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
924
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
925 926 927 928
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
929
        .features[FEAT_1_ECX] =
930
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
931
        .features[FEAT_8000_0001_EDX] =
932
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
933
        .features[FEAT_8000_0001_ECX] =
934
            CPUID_EXT3_LAHF_LM,
935 936 937 938 939
        .xlevel = 0x8000000A,
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
940
        .level = 4,
941
        .vendor = CPUID_VENDOR_INTEL,
942
        .family = 6,
943
        .model = 23,
944
        .stepping = 3,
945
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
946
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
947 948 949 950
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
951
        .features[FEAT_1_ECX] =
952
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
953
            CPUID_EXT_SSE3,
954
        .features[FEAT_8000_0001_EDX] =
955
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
956
        .features[FEAT_8000_0001_ECX] =
957
            CPUID_EXT3_LAHF_LM,
958 959 960 961 962
        .xlevel = 0x8000000A,
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
963
        .level = 4,
964
        .vendor = CPUID_VENDOR_INTEL,
965
        .family = 6,
966
        .model = 26,
967
        .stepping = 3,
968
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
969
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
970 971 972 973
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
974
        .features[FEAT_1_ECX] =
975
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
976
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
977
        .features[FEAT_8000_0001_EDX] =
978
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
979
        .features[FEAT_8000_0001_ECX] =
980
            CPUID_EXT3_LAHF_LM,
981 982 983 984 985 986
        .xlevel = 0x8000000A,
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
987
        .vendor = CPUID_VENDOR_INTEL,
988 989 990
        .family = 6,
        .model = 44,
        .stepping = 1,
991
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
992
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
993 994 995 996
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
997
        .features[FEAT_1_ECX] =
998
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
999 1000
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1001
        .features[FEAT_8000_0001_EDX] =
1002
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1003
        .features[FEAT_8000_0001_ECX] =
1004
            CPUID_EXT3_LAHF_LM,
1005 1006 1007 1008 1009 1010
        .xlevel = 0x8000000A,
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1011
        .vendor = CPUID_VENDOR_INTEL,
1012 1013 1014
        .family = 6,
        .model = 42,
        .stepping = 1,
1015
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1016
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1017 1018 1019 1020
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1021
        .features[FEAT_1_ECX] =
1022
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1023 1024 1025 1026
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1027
        .features[FEAT_8000_0001_EDX] =
1028
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1029
            CPUID_EXT2_SYSCALL,
1030
        .features[FEAT_8000_0001_ECX] =
1031
            CPUID_EXT3_LAHF_LM,
1032 1033
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
1034 1035 1036
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1069
    {
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1103 1104
        .name = "Haswell",
        .level = 0xd,
1105
        .vendor = CPUID_VENDOR_INTEL,
1106 1107 1108
        .family = 6,
        .model = 60,
        .stepping = 1,
1109
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1110
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1111 1112 1113 1114
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1115
        .features[FEAT_1_ECX] =
1116
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1117 1118 1119 1120
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1121
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1122
        .features[FEAT_8000_0001_EDX] =
1123
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1124
            CPUID_EXT2_SYSCALL,
1125
        .features[FEAT_8000_0001_ECX] =
1126
            CPUID_EXT3_LAHF_LM,
1127
        .features[FEAT_7_0_EBX] =
1128
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1129 1130 1131
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1132 1133
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
1134 1135 1136
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell)",
    },
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1173 1174 1175 1176 1177 1178 1179 1180
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1181
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1192
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1193 1194 1195 1196 1197 1198 1199
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1200
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1201
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1202
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1203
            CPUID_7_0_EBX_SMAP,
1204 1205
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
1206 1207 1208
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Broadwell)",
    },
1209 1210 1211
    {
        .name = "Opteron_G1",
        .level = 5,
1212
        .vendor = CPUID_VENDOR_AMD,
1213 1214 1215
        .family = 15,
        .model = 6,
        .stepping = 1,
1216
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1217
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1218 1219 1220 1221
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1222
        .features[FEAT_1_ECX] =
1223
            CPUID_EXT_SSE3,
1224
        .features[FEAT_8000_0001_EDX] =
1225
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1226 1227 1228 1229 1230
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1231 1232 1233 1234 1235 1236
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1237
        .vendor = CPUID_VENDOR_AMD,
1238 1239 1240
        .family = 15,
        .model = 6,
        .stepping = 1,
1241
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1242
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1243 1244 1245 1246
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1247
        .features[FEAT_1_ECX] =
1248
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1249
        .features[FEAT_8000_0001_EDX] =
1250
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1251 1252 1253 1254 1255 1256
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1257
        .features[FEAT_8000_0001_ECX] =
1258
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1259 1260 1261 1262 1263 1264
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1265
        .vendor = CPUID_VENDOR_AMD,
1266 1267 1268
        .family = 15,
        .model = 6,
        .stepping = 1,
1269
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1270
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1271 1272 1273 1274
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1275
        .features[FEAT_1_ECX] =
1276
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1277
            CPUID_EXT_SSE3,
1278
        .features[FEAT_8000_0001_EDX] =
1279
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1280 1281 1282 1283 1284 1285
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1286
        .features[FEAT_8000_0001_ECX] =
1287
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1288
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1289 1290 1291 1292 1293 1294
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1295
        .vendor = CPUID_VENDOR_AMD,
1296 1297 1298
        .family = 21,
        .model = 1,
        .stepping = 2,
1299
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1300
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1301 1302 1303 1304
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1305
        .features[FEAT_1_ECX] =
1306
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1307 1308 1309
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1310
        .features[FEAT_8000_0001_EDX] =
1311
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1312 1313 1314 1315 1316 1317
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1318
        .features[FEAT_8000_0001_ECX] =
1319
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1320 1321 1322
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1323
        /* no xsaveopt! */
1324 1325 1326
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1327 1328 1329
    {
        .name = "Opteron_G5",
        .level = 0xd,
1330
        .vendor = CPUID_VENDOR_AMD,
1331 1332 1333
        .family = 21,
        .model = 2,
        .stepping = 0,
1334
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1335
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1336 1337 1338 1339
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1340
        .features[FEAT_1_ECX] =
1341
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1342 1343 1344
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1345
        .features[FEAT_8000_0001_EDX] =
1346
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1347 1348 1349 1350 1351 1352
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1353
        .features[FEAT_8000_0001_ECX] =
1354
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1355 1356 1357
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1358
        /* no xsaveopt! */
1359 1360 1361
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1362 1363
};

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
/**
 * x86_cpu_compat_set_features:
 * @cpu_model: CPU model name to be changed. If NULL, all CPU models are changed
 * @w: Identifies the feature word to be changed.
 * @feat_add: Feature bits to be added to feature word
 * @feat_remove: Feature bits to be removed from feature word
 *
 * Change CPU model feature bits for compatibility.
 *
 * This function may be used by machine-type compatibility functions
 * to enable or disable feature bits on specific CPU models.
 */
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
                                 uint32_t feat_add, uint32_t feat_remove)
{
1379
    X86CPUDefinition *def;
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
    int i;
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
        if (!cpu_model || !strcmp(cpu_model, def->name)) {
            def->features[w] |= feat_add;
            def->features[w] &= ~feat_remove;
        }
    }
}

1390 1391 1392
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1393 1394
#ifdef CONFIG_KVM

1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1410 1411
static X86CPUDefinition host_cpudef;

1412
static Property host_x86_cpu_properties[] = {
1413
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1414 1415 1416
    DEFINE_PROP_END_OF_LIST()
};

1417
/* class_init for the "host" CPU model
1418
 *
1419
 * This function may be called before KVM is initialized.
1420
 */
1421
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1422
{
1423
    DeviceClass *dc = DEVICE_CLASS(oc);
1424
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1425 1426
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1427
    xcc->kvm_required = true;
1428

1429
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1430
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1431 1432

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1433 1434 1435
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1436

1437
    cpu_x86_fill_model_id(host_cpudef.model_id);
1438

1439 1440 1441 1442 1443 1444
    xcc->cpu_def = &host_cpudef;
    host_cpudef.cache_info_passthrough = true;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1445 1446

    dc->props = host_x86_cpu_properties;
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1457 1458 1459 1460 1461
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1462 1463 1464
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1465

1466
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1467 1468
}

1469 1470 1471 1472 1473 1474 1475 1476 1477
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1478
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1479
{
1480
    FeatureWordInfo *f = &feature_word_info[w];
1481 1482
    int i;

1483
    for (i = 0; i < 32; ++i) {
1484
        if (1 << i & mask) {
1485
            const char *reg = get_register_name_32(f->cpuid_reg);
1486
            assert(reg);
1487
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1488
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1489
                kvm_enabled() ? "host" : "TCG",
1490 1491 1492
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1493
        }
1494
    }
1495 1496
}

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1511 1512
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1513
{
1514 1515 1516 1517
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1518
    Error *local_err = NULL;
1519 1520
    int64_t value;

1521 1522 1523
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1524 1525 1526
        return;
    }
    if (value < min || value > max) {
1527 1528
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1529 1530 1531
        return;
    }

1532
    env->cpuid_version &= ~0xff00f00;
1533 1534
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1535
    } else {
1536
        env->cpuid_version |= value << 8;
1537 1538 1539
    }
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1552 1553
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1554
{
1555 1556 1557 1558
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1559
    Error *local_err = NULL;
1560 1561
    int64_t value;

1562 1563 1564
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1565 1566 1567
        return;
    }
    if (value < min || value > max) {
1568 1569
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1570 1571 1572
        return;
    }

1573
    env->cpuid_version &= ~0xf00f0;
1574
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1575 1576
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1589 1590 1591
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1592
{
1593 1594 1595 1596
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1597
    Error *local_err = NULL;
1598 1599
    int64_t value;

1600 1601 1602
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1603 1604 1605
        return;
    }
    if (value < min || value > max) {
1606 1607
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1608 1609 1610
        return;
    }

1611
    env->cpuid_version &= ~0xf;
1612
    env->cpuid_version |= value & 0xf;
1613 1614
}

1615 1616 1617 1618 1619 1620
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1621
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1622 1623
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1634
    if (strlen(value) != CPUID_VENDOR_SZ) {
1635
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1664 1665
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1666
{
1667 1668
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1669 1670 1671 1672 1673 1674
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1675
    memset(env->cpuid_model, 0, 48);
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1701
    const int64_t max = INT64_MAX;
1702
    Error *local_err = NULL;
1703 1704
    int64_t value;

1705 1706 1707
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1708 1709 1710
        return;
    }
    if (value < min || value > max) {
1711 1712
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1713 1714 1715 1716 1717 1718
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1719 1720 1721 1722
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1723
    int64_t value = cpu->apic_id;
1724 1725 1726 1727 1728 1729 1730 1731

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1732
    DeviceState *dev = DEVICE(obj);
1733 1734 1735 1736 1737
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1738 1739 1740 1741 1742 1743
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1756
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1757 1758 1759
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1760
    cpu->apic_id = value;
1761 1762
}

1763
/* Generic getter for "feature-words" and "filtered-features" properties */
1764 1765 1766
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1767
    uint32_t *array = (uint32_t *)opaque;
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1781
        qwi->features = array[w];
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

    visit_type_int(v, &value, name, errp);
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

    visit_type_int(v, &value, name, &err);
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1819 1820 1821
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1843 1844
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1845 1846
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1847
{
1848
    X86CPU *cpu = X86_CPU(cs);
1849
    char *featurestr; /* Single 'key=value" string being parsed */
1850
    FeatureWord w;
1851
    /* Features to be added */
1852
    FeatureWordArray plus_features = { 0 };
1853
    /* Features to be removed */
1854
    FeatureWordArray minus_features = { 0 };
1855
    uint32_t numvalue;
1856
    CPUX86State *env = &cpu->env;
1857
    Error *local_err = NULL;
1858 1859

    featurestr = features ? strtok(features, ",") : NULL;
1860 1861 1862 1863

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1864
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1865
        } else if (featurestr[0] == '-') {
1866
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1867 1868
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1869
            feat2prop(featurestr);
1870
            if (!strcmp(featurestr, "xlevel")) {
1871
                char *err;
1872 1873
                char num[32];

1874 1875
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1876 1877
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1878 1879
                }
                if (numvalue < 0x80000000) {
1880 1881
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1882
                    numvalue += 0x80000000;
1883
                }
1884
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1885
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1886
            } else if (!strcmp(featurestr, "tsc-freq")) {
1887 1888
                int64_t tsc_freq;
                char *err;
1889
                char num[32];
1890 1891 1892

                tsc_freq = strtosz_suffix_unit(val, &err,
                                               STRTOSZ_DEFSUFFIX_B, 1000);
1893
                if (tsc_freq < 0 || *err) {
1894 1895
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1896
                }
1897
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1898 1899
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1900
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1901
                char *err;
1902
                const int min = 0xFFF;
1903
                char num[32];
1904 1905
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1906 1907
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1908
                }
1909
                if (numvalue < min) {
1910
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1911 1912
                                 ", fixup will be removed in future versions",
                                 min);
1913 1914
                    numvalue = min;
                }
1915
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1916
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1917
            } else {
1918
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1919 1920
            }
        } else {
1921
            feat2prop(featurestr);
1922
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1923
        }
1924 1925
        if (local_err) {
            error_propagate(errp, local_err);
1926
            return;
1927 1928 1929
        }
        featurestr = strtok(NULL, ",");
    }
1930

1931 1932 1933 1934 1935 1936 1937
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1938 1939 1940 1941
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1942 1943
}

1944
/* Print all cpuid feature names in featureset
1945
 */
1946
static void listflags(FILE *f, fprintf_function print, const char **featureset)
1947
{
1948 1949 1950 1951 1952 1953 1954
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
1955
        }
1956
    }
1957 1958
}

P
Peter Maydell 已提交
1959 1960
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1961
{
1962
    X86CPUDefinition *def;
1963
    char buf[256];
1964
    int i;
1965

1966 1967
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1968
        snprintf(buf, sizeof(buf), "%s", def->name);
1969
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
1970
    }
1971 1972 1973 1974 1975 1976
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

1977
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
1978 1979 1980
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

1981 1982 1983
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
1984
    }
1985 1986
}

1987
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
1988 1989
{
    CpuDefinitionInfoList *cpu_list = NULL;
1990
    X86CPUDefinition *def;
1991
    int i;
1992

1993
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
1994 1995 1996
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

1997
        def = &builtin_x86_defs[i];
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2010 2011
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2012 2013
{
    FeatureWordInfo *wi = &feature_word_info[w];
2014
    uint32_t r;
2015

2016
    if (kvm_enabled()) {
2017 2018 2019
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2020
    } else if (tcg_enabled()) {
2021
        r = wi->tcg_features;
2022 2023 2024
    } else {
        return ~0;
    }
2025 2026 2027 2028
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2029 2030
}

2031 2032 2033 2034 2035
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2036
static int x86_cpu_filter_features(X86CPU *cpu)
2037 2038
{
    CPUX86State *env = &cpu->env;
2039
    FeatureWord w;
2040 2041
    int rv = 0;

2042
    for (w = 0; w < FEATURE_WORDS; w++) {
2043 2044
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2045 2046 2047
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2048 2049
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2050
                report_unavailable_features(w, cpu->filtered_features[w]);
2051 2052 2053
            }
            rv = 1;
        }
2054
    }
2055 2056

    return rv;
2057 2058
}

2059
/* Load data from X86CPUDefinition
2060
 */
2061
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2062
{
2063
    CPUX86State *env = &cpu->env;
2064 2065
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2066
    FeatureWord w;
2067

2068 2069 2070 2071 2072
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2073
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2074
    cpu->cache_info_passthrough = def->cache_info_passthrough;
2075
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2076 2077 2078
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2079

2080
    /* Special cases not set in the X86CPUDefinition structs: */
2081
    if (kvm_enabled()) {
2082 2083 2084
        FeatureWord w;
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] |= kvm_default_features[w];
2085
            env->features[w] &= ~kvm_default_unset_features[w];
2086
        }
2087
    }
2088

2089
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2090 2091 2092 2093 2094 2095 2096 2097

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2098
    vendor = def->vendor;
2099 2100 2101 2102 2103 2104 2105 2106 2107
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2108 2109
}

2110
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp)
2111
{
2112
    X86CPU *cpu = NULL;
2113
    X86CPUClass *xcc;
2114
    ObjectClass *oc;
2115 2116
    gchar **model_pieces;
    char *name, *features;
2117 2118
    Error *error = NULL;

2119 2120 2121 2122 2123 2124 2125 2126
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2127 2128 2129 2130 2131
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2132 2133 2134 2135
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2136 2137 2138
        goto out;
    }

2139 2140
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2141
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2142 2143
    if (error) {
        goto out;
2144 2145
    }

2146
out:
2147 2148
    if (error != NULL) {
        error_propagate(errp, error);
2149 2150 2151 2152
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2153
    }
2154 2155 2156 2157
    g_strfreev(model_pieces);
    return cpu;
}

2158
X86CPU *cpu_x86_init(const char *cpu_model)
2159 2160 2161 2162
{
    Error *error = NULL;
    X86CPU *cpu;

2163
    cpu = cpu_x86_create(cpu_model, &error);
2164
    if (error) {
2165
        goto out;
2166
    }
2167 2168

    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2169

2170 2171 2172 2173 2174 2175 2176
out:
    if (error) {
        error_report_err(error);
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2177
    }
2178
    return cpu;
2179 2180
}

2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2203 2204
#if !defined(CONFIG_USER_ONLY)

2205 2206
void cpu_clear_apic_feature(CPUX86State *env)
{
2207
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2208 2209
}

2210 2211
#endif /* !CONFIG_USER_ONLY */

2212
/* Initialize list of CPU models, filling some non-static fields if necessary
2213 2214 2215
 */
void x86_cpudef_setup(void)
{
2216 2217
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2218 2219

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2220
        X86CPUDefinition *def = &builtin_x86_defs[i];
2221 2222

        /* Look for specific "cpudef" models that */
2223
        /* have the QEMU version in .model_id */
2224
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2225 2226 2227 2228 2229
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
2230 2231 2232
                break;
            }
        }
2233 2234 2235 2236 2237 2238 2239
    }
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2240 2241 2242
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2243 2244
    /* test if maximum index reached */
    if (index & 0x80000000) {
2245 2246 2247 2248 2249 2250 2251 2252 2253
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2254 2255 2256 2257 2258
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2259 2260
            }
        }
2261 2262 2263 2264 2265 2266 2267 2268
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2269 2270 2271
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2272 2273 2274
        break;
    case 1:
        *eax = env->cpuid_version;
2275 2276
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2277 2278
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2279 2280
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2281 2282 2283 2284 2285
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2286 2287 2288 2289
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2290
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2291 2292
        *ebx = 0;
        *ecx = 0;
2293 2294 2295
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2296 2297 2298
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2299 2300
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2301
            *eax &= ~0xFC000000;
2302
        } else {
A
Aurelien Jarno 已提交
2303
            *eax = 0;
2304
            switch (count) {
2305
            case 0: /* L1 dcache info */
2306 2307 2308 2309 2310 2311 2312 2313
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2314 2315
                break;
            case 1: /* L1 icache info */
2316 2317 2318 2319 2320 2321 2322 2323
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2324 2325
                break;
            case 2: /* L2 cache info */
2326 2327 2328
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2329 2330
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2331
                }
2332 2333 2334 2335 2336
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2337 2338 2339 2340 2341 2342 2343
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2344 2345 2346 2347 2348 2349
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2366
    case 7:
2367 2368 2369
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2370
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2371 2372
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2373 2374 2375 2376 2377 2378 2379
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2380 2381 2382 2383 2384 2385 2386 2387 2388
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2389
        if (kvm_enabled() && cpu->enable_pmu) {
2390
            KVMState *s = cs->kvm_state;
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2402
        break;
2403 2404 2405 2406 2407
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2408
        /* Processor Extended State */
2409 2410 2411 2412 2413
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2414 2415
            break;
        }
2416 2417 2418
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2419

2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
2437
            *eax = env->features[FEAT_XSAVE];
2438 2439 2440 2441
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2442 2443
                *eax = esa->size;
                *ebx = esa->offset;
2444
            }
S
Sheng Yang 已提交
2445 2446
        }
        break;
2447
    }
2448 2449 2450 2451 2452 2453 2454 2455 2456
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2457 2458
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2459 2460 2461 2462 2463

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2464
        if (cs->nr_cores * cs->nr_threads > 1) {
2465 2466 2467
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2482 2483 2484 2485
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2486 2487 2488 2489 2490 2491 2492 2493
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2494 2495 2496
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2497 2498 2499 2500
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2515
        break;
2516 2517 2518 2519 2520 2521
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2522 2523 2524
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2525
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2526 2527
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2528
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2529
        } else {
2530
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2531
                *eax = 0x00000024; /* 36 bits physical */
2532
            } else {
2533
                *eax = 0x00000020; /* 32 bits physical */
2534
            }
2535 2536 2537 2538
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2539 2540
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2541 2542 2543
        }
        break;
    case 0x8000000A:
2544
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2545 2546 2547
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2548
            *edx = env->features[FEAT_SVM]; /* optional features */
2549 2550 2551 2552 2553 2554
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2555
        break;
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2567
        *edx = env->features[FEAT_C000_0001_EDX];
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2578 2579 2580 2581 2582 2583 2584 2585 2586
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2587 2588 2589 2590 2591 2592 2593

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2594 2595
    int i;

A
Andreas Färber 已提交
2596 2597
    xcc->parent_reset(s);

2598
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2599

2600
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2650
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2651 2652

    env->mxcsr = 0x1f80;
2653
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2654 2655 2656 2657 2658 2659 2660

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2661
    cpu_breakpoint_remove_all(s, BP_CPU);
2662
    cpu_watchpoint_remove_all(s, BP_CPU);
2663

2664
    env->xcr0 = 1;
2665

A
Alex Williamson 已提交
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2676 2677
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2678
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2679

2680
    s->halted = !cpu_is_bsp(cpu);
2681 2682 2683 2684

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2685
#endif
A
Andreas Färber 已提交
2686 2687
}

2688 2689 2690
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2691
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2692
}
2693 2694 2695 2696 2697 2698 2699

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2700 2701
#endif

A
Andreas Färber 已提交
2702 2703 2704 2705 2706 2707
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2708
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2709 2710 2711 2712 2713 2714 2715 2716 2717
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2718
#ifndef CONFIG_USER_ONLY
2719
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2720
{
2721
    DeviceState *dev = DEVICE(cpu);
2722
    APICCommonState *apic;
2723 2724 2725 2726 2727 2728 2729 2730
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2731 2732
    cpu->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
    if (cpu->apic_state == NULL) {
2733 2734 2735 2736 2737
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
2738
                              OBJECT(cpu->apic_state), NULL);
2739
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2740
    /* TODO: convert to link<> */
2741
    apic = APIC_COMMON(cpu->apic_state);
2742
    apic->cpu = cpu;
2743 2744 2745 2746
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2747
    if (cpu->apic_state == NULL) {
2748 2749
        return;
    }
2750 2751
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2752
}
2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2768 2769 2770 2771
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2772 2773
#endif

2774 2775 2776 2777 2778 2779 2780

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2781
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2782
{
2783
    CPUState *cs = CPU(dev);
2784 2785
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2786
    CPUX86State *env = &cpu->env;
2787
    Error *local_err = NULL;
2788
    static bool ht_warned;
2789

2790 2791 2792 2793 2794
    if (cpu->apic_id < 0) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2795
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2796 2797
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2798

2799 2800 2801
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2802
    if (IS_AMD_CPU(env)) {
2803 2804
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2805 2806 2807
           & CPUID_EXT2_AMD_ALIASES);
    }

2808 2809 2810 2811 2812 2813 2814

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2815 2816
    }

2817 2818
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2819

2820
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2821
        x86_cpu_apic_create(cpu, &local_err);
2822
        if (local_err != NULL) {
2823
            goto out;
2824 2825
        }
    }
2826 2827
#endif

A
Andreas Färber 已提交
2828
    mce_init(cpu);
2829 2830 2831

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
2832
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
2833 2834
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
        cs->as = g_new(AddressSpace, 1);
2835 2836 2837

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
2838
        memory_region_set_enabled(cpu->cpu_as_root, true);
2839 2840 2841 2842 2843 2844 2845 2846

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
2847
        address_space_init(cs->as, cpu->cpu_as_root, "CPU");
2848 2849 2850 2851

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
2852 2853 2854
    }
#endif

2855
    qemu_init_vcpu(cs);
2856

2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2871 2872 2873 2874
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2875
    cpu_reset(cs);
2876

2877
    xcc->parent_realize(dev, &local_err);
2878

2879 2880 2881 2882 2883
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2884 2885
}

2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

static void x86_cpu_get_bit_prop(Object *obj,
                                 struct Visitor *v,
                                 void *opaque,
                                 const char *name,
                                 Error **errp)
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
    visit_type_bool(v, &value, name, errp);
}

static void x86_cpu_set_bit_prop(Object *obj,
                                 struct Visitor *v,
                                 void *opaque,
                                 const char *name,
                                 Error **errp)
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

    visit_type_bool(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
        object_property_add_alias(obj, names[i], obj, g_strdup(names[0]),
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
2999 3000
static void x86_cpu_initfn(Object *obj)
{
3001
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3002
    X86CPU *cpu = X86_CPU(obj);
3003
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3004
    CPUX86State *env = &cpu->env;
3005
    FeatureWord w;
3006
    static int inited;
A
Andreas Färber 已提交
3007

3008
    cs->env_ptr = env;
A
Andreas Färber 已提交
3009
    cpu_exec_init(env);
3010 3011

    object_property_add(obj, "family", "int",
3012
                        x86_cpuid_version_get_family,
3013
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3014
    object_property_add(obj, "model", "int",
3015
                        x86_cpuid_version_get_model,
3016
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3017
    object_property_add(obj, "stepping", "int",
3018
                        x86_cpuid_version_get_stepping,
3019
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3020 3021 3022
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3023
    object_property_add_str(obj, "model-id",
3024
                            x86_cpuid_get_model_id,
3025
                            x86_cpuid_set_model_id, NULL);
3026 3027 3028
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3029 3030 3031
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3032 3033
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3034 3035 3036 3037
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3038

3039
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3040

3041 3042 3043 3044 3045
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
    cpu->apic_id = -1;
#endif

3046 3047 3048 3049 3050 3051 3052 3053
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3054 3055
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

3056 3057 3058 3059 3060
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
    }
A
Andreas Färber 已提交
3061 3062
}

3063 3064 3065 3066
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3067
    return cpu->apic_id;
3068 3069
}

3070 3071 3072 3073 3074 3075 3076
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3077 3078 3079 3080 3081 3082 3083
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3084 3085 3086 3087 3088 3089 3090
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3091 3092 3093 3094 3095
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3096 3097 3098 3099 3100 3101 3102 3103
#if !defined(CONFIG_USER_ONLY)
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        apic_poll_irq(cpu->apic_state);
        cpu_reset_interrupt(cs, CPU_INTERRUPT_POLL);
    }
#endif

    return ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
3104 3105 3106 3107
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3108 3109 3110
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3111 3112
}

3113 3114
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3115
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3116
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3117
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3118
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3119 3120
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, false),
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3121
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3122 3123
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3124
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3125 3126 3127
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3128 3129 3130 3131
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3132 3133 3134 3135
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3136
    dc->bus_type = TYPE_ICC_BUS;
3137
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3138 3139 3140

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3141
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3142

3143
    cc->class_by_name = x86_cpu_class_by_name;
3144
    cc->parse_features = x86_cpu_parse_featurestr;
3145
    cc->has_work = x86_cpu_has_work;
3146
    cc->do_interrupt = x86_cpu_do_interrupt;
3147
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3148
    cc->dump_state = x86_cpu_dump_state;
3149
    cc->set_pc = x86_cpu_set_pc;
3150
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3151 3152
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3153 3154
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3155 3156 3157
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3158
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3159
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3160 3161 3162 3163
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3164
    cc->vmsd = &vmstate_x86_cpu;
3165
#endif
3166
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3167 3168 3169
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3170 3171
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
A
Andreas Färber 已提交
3172 3173 3174 3175 3176 3177
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3178
    .instance_init = x86_cpu_initfn,
3179
    .abstract = true,
A
Andreas Färber 已提交
3180 3181 3182 3183 3184 3185
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3186 3187
    int i;

A
Andreas Färber 已提交
3188
    type_register_static(&x86_cpu_type_info);
3189 3190 3191 3192 3193 3194
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3195 3196 3197
}

type_init(x86_cpu_register_types)