cpu.c 114.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
P
Peter Maydell 已提交
19
#include "qemu/osdep.h"
20
#include "qemu/cutils.h"
21 22

#include "cpu.h"
23
#include "exec/exec-all.h"
24
#include "sysemu/kvm.h"
25
#include "sysemu/cpus.h"
26
#include "kvm_i386.h"
27

28
#include "qemu/error-report.h"
29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

S
Stefan Weil 已提交
38
#if defined(CONFIG_KVM)
39
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
40
#endif
41

42
#include "sysemu/sysemu.h"
43
#include "hw/qdev-properties.h"
44
#include "hw/i386/topology.h"
45
#ifndef CONFIG_USER_ONLY
46
#include "exec/address-spaces.h"
47
#include "hw/hw.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
static const char *hyperv_priv_feature_name[] = {
    NULL /* hv_msr_vp_runtime_access */, NULL /* hv_msr_time_refcount_access */,
    NULL /* hv_msr_synic_access */, NULL /* hv_msr_stimer_access */,
    NULL /* hv_msr_apic_access */, NULL /* hv_msr_hypercall_access */,
    NULL /* hv_vpindex_access */, NULL /* hv_msr_reset_access */,
    NULL /* hv_msr_stats_access */, NULL /* hv_reftsc_access */,
    NULL /* hv_msr_idle_access */, NULL /* hv_msr_frequency_access */,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

static const char *hyperv_ident_feature_name[] = {
    NULL /* hv_create_partitions */, NULL /* hv_access_partition_id */,
    NULL /* hv_access_memory_pool */, NULL /* hv_adjust_message_buffers */,
    NULL /* hv_post_messages */, NULL /* hv_signal_events */,
    NULL /* hv_create_port */, NULL /* hv_connect_port */,
    NULL /* hv_access_stats */, NULL, NULL, NULL /* hv_debugging */,
    NULL /* hv_cpu_power_management */, NULL /* hv_configure_profiler */,
    NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

static const char *hyperv_misc_feature_name[] = {
    NULL /* hv_mwait */, NULL /* hv_guest_debugging */,
    NULL /* hv_perf_monitor */, NULL /* hv_cpu_dynamic_part */,
    NULL /* hv_hypercall_params_xmm */, NULL /* hv_guest_idle_state */,
    NULL, NULL,
    NULL, NULL, NULL /* hv_guest_crash_msr */, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Joerg Roedel 已提交
289 290 291 292 293 294 295 296 297 298 299
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
300
static const char *cpuid_7_0_ebx_feature_name[] = {
301
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
302
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
303 304
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, "pcommit", "clflushopt",
    "clwb", NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
305 306
};

307 308 309 310 311 312 313 314 315 316 317
static const char *cpuid_7_0_ecx_feature_name[] = {
    NULL, NULL, NULL, "pku",
    "ospke", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

318 319 320 321 322 323 324 325 326 327 328
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

329 330 331 332 333 334 335 336 337 338 339
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
340 341 342 343 344 345 346 347 348 349 350
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
367
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
368 369 370 371 372 373 374
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
375
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
376 377 378 379 380
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
381 382
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
400 401
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
402 403
          CPUID_7_0_EBX_CLWB | CPUID_7_0_EBX_MPX | CPUID_7_0_EBX_FSGSBASE | \
          CPUID_7_0_EBX_ERMS)
404
          /* missing:
405
          CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
406
          CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
407
          CPUID_7_0_EBX_RDSEED */
408
#define TCG_7_0_ECX_FEATURES (CPUID_7_0_ECX_PKU | CPUID_7_0_ECX_OSPKE)
409
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
410
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
411 412 413
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
414

415 416
typedef struct FeatureWordInfo {
    const char **feat_names;
417 418 419 420
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
421
    uint32_t tcg_features; /* Feature flags supported by TCG */
422
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
423 424 425
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
426 427 428
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
429
        .tcg_features = TCG_FEATURES,
430 431 432 433
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
434
        .tcg_features = TCG_EXT_FEATURES,
435 436 437 438
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
439
        .tcg_features = TCG_EXT2_FEATURES,
440 441 442 443
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
444
        .tcg_features = TCG_EXT3_FEATURES,
445
    },
446 447 448
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
449
        .tcg_features = TCG_EXT4_FEATURES,
450
    },
451 452 453
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
454
        .tcg_features = TCG_KVM_FEATURES,
455
    },
456 457 458 459 460 461 462 463 464 465 466 467
    [FEAT_HYPERV_EAX] = {
        .feat_names = hyperv_priv_feature_name,
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EAX,
    },
    [FEAT_HYPERV_EBX] = {
        .feat_names = hyperv_ident_feature_name,
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EBX,
    },
    [FEAT_HYPERV_EDX] = {
        .feat_names = hyperv_misc_feature_name,
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EDX,
    },
468 469 470
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
471
        .tcg_features = TCG_SVM_FEATURES,
472 473 474
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
475 476 477
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
478
        .tcg_features = TCG_7_0_EBX_FEATURES,
479
    },
480 481 482 483 484 485 486
    [FEAT_7_0_ECX] = {
        .feat_names = cpuid_7_0_ecx_feature_name,
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
487 488 489 490 491 492 493
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
494 495 496 497 498
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
499
        .tcg_features = TCG_XSAVE_FEATURES,
500
    },
J
Jan Kiszka 已提交
501 502 503 504 505
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
506 507
};

508 509 510 511 512 513 514 515
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
516
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
517
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
518 519 520 521 522 523 524 525 526 527 528
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

529
const ExtSaveArea x86_ext_save_areas[] = {
530 531
    [XSTATE_YMM_BIT] =
          { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
532 533
            .offset = offsetof(X86XSaveArea, avx_state),
            .size = sizeof(XSaveAVX) },
534 535
    [XSTATE_BNDREGS_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
536 537
            .offset = offsetof(X86XSaveArea, bndreg_state),
            .size = sizeof(XSaveBNDREG)  },
538 539
    [XSTATE_BNDCSR_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
540 541
            .offset = offsetof(X86XSaveArea, bndcsr_state),
            .size = sizeof(XSaveBNDCSR)  },
542 543
    [XSTATE_OPMASK_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
544 545
            .offset = offsetof(X86XSaveArea, opmask_state),
            .size = sizeof(XSaveOpmask) },
546 547
    [XSTATE_ZMM_Hi256_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
548 549
            .offset = offsetof(X86XSaveArea, zmm_hi256_state),
            .size = sizeof(XSaveZMM_Hi256) },
550 551
    [XSTATE_Hi16_ZMM_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
552 553
            .offset = offsetof(X86XSaveArea, hi16_zmm_state),
            .size = sizeof(XSaveHi16_ZMM) },
554 555
    [XSTATE_PKRU_BIT] =
          { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
556 557
            .offset = offsetof(X86XSaveArea, pkru_state),
            .size = sizeof(XSavePKRU) },
558
};
559

560 561
const char *get_register_name_32(unsigned int reg)
{
562
    if (reg >= CPU_NB_REGS32) {
563 564
        return NULL;
    }
565
    return x86_reg_info_32[reg].name;
566 567
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

593 594
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
595
{
596 597 598 599 600 601 602
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
603
#elif defined(__i386__)
604 605 606 607 608 609 610 611 612
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
613 614
#else
    abort();
615 616
#endif

617
    if (eax)
618
        *eax = vec[0];
619
    if (ebx)
620
        *ebx = vec[1];
621
    if (ecx)
622
        *ecx = vec[2];
623
    if (edx)
624
        *edx = vec[3];
625
}
626 627 628 629 630 631 632 633

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
634 635
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
672
 * *pval and return true, otherwise return false
673
 */
674 675
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
676 677 678
{
    uint32_t mask;
    const char **ppc;
679
    bool found = false;
680

681
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
682 683
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
684
            found = true;
685
        }
686 687
    }
    return found;
688 689
}

690
static void add_flagname_to_bitmaps(const char *flagname,
691 692
                                    FeatureWordArray words,
                                    Error **errp)
693
{
694 695 696 697 698 699 700 701 702
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
703
        error_setg(errp, "CPU feature %s not found", flagname);
704
    }
705 706
}

707 708 709 710 711 712 713 714 715 716 717 718 719
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

720 721
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
722 723 724
    ObjectClass *oc;
    char *typename;

725 726 727 728
    if (cpu_model == NULL) {
        return NULL;
    }

729 730 731 732
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
733 734
}

735 736 737 738 739 740 741 742
static char *x86_cpu_class_get_model_name(X86CPUClass *cc)
{
    const char *class_name = object_class_get_name(OBJECT_CLASS(cc));
    assert(g_str_has_suffix(class_name, X86_CPU_TYPE_SUFFIX));
    return g_strndup(class_name,
                     strlen(class_name) - strlen(X86_CPU_TYPE_SUFFIX));
}

743
struct X86CPUDefinition {
744 745
    const char *name;
    uint32_t level;
746 747
    uint32_t xlevel;
    uint32_t xlevel2;
748 749
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
750 751 752
    int family;
    int model;
    int stepping;
753
    FeatureWordArray features;
754
    char model_id[48];
755
};
756

757
static X86CPUDefinition builtin_x86_defs[] = {
758 759
    {
        .name = "qemu64",
760
        .level = 0xd,
761
        .vendor = CPUID_VENDOR_AMD,
762
        .family = 6,
763
        .model = 6,
764
        .stepping = 3,
765
        .features[FEAT_1_EDX] =
766
            PPRO_FEATURES |
767 768
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
769
        .features[FEAT_1_ECX] =
770
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
771
        .features[FEAT_8000_0001_EDX] =
772
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
773
        .features[FEAT_8000_0001_ECX] =
774
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
775
        .xlevel = 0x8000000A,
776
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
777 778 779 780
    },
    {
        .name = "phenom",
        .level = 5,
781
        .vendor = CPUID_VENDOR_AMD,
782 783 784
        .family = 16,
        .model = 2,
        .stepping = 3,
785
        /* Missing: CPUID_HT */
786
        .features[FEAT_1_EDX] =
787
            PPRO_FEATURES |
788
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
789
            CPUID_PSE36 | CPUID_VME,
790
        .features[FEAT_1_ECX] =
791
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
792
            CPUID_EXT_POPCNT,
793
        .features[FEAT_8000_0001_EDX] =
794 795
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
796
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
797 798 799 800
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
801
        .features[FEAT_8000_0001_ECX] =
802
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
803
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
804
        /* Missing: CPUID_SVM_LBRV */
805
        .features[FEAT_SVM] =
806
            CPUID_SVM_NPT,
807 808 809 810 811 812
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
813
        .vendor = CPUID_VENDOR_INTEL,
814 815 816
        .family = 6,
        .model = 15,
        .stepping = 11,
817
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
818
        .features[FEAT_1_EDX] =
819
            PPRO_FEATURES |
820
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
821 822
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
823
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
824
        .features[FEAT_1_ECX] =
825
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
826
            CPUID_EXT_CX16,
827
        .features[FEAT_8000_0001_EDX] =
828
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
829
        .features[FEAT_8000_0001_ECX] =
830
            CPUID_EXT3_LAHF_LM,
831 832 833 834 835
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
836
        .level = 0xd,
837
        .vendor = CPUID_VENDOR_INTEL,
838 839 840
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
841
        /* Missing: CPUID_HT */
842
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
843
            PPRO_FEATURES | CPUID_VME |
844 845 846
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
847
        .features[FEAT_1_ECX] =
848
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
849
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
850
        .features[FEAT_8000_0001_EDX] =
851 852 853 854 855
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
856
        .features[FEAT_8000_0001_ECX] =
857
            0,
858 859 860 861 862 863
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
864
        .vendor = CPUID_VENDOR_INTEL,
865
        .family = 6,
866
        .model = 6,
867
        .stepping = 3,
868
        .features[FEAT_1_EDX] =
869
            PPRO_FEATURES,
870
        .features[FEAT_1_ECX] =
871
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
872
        .xlevel = 0x80000004,
873
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
874
    },
875 876 877
    {
        .name = "kvm32",
        .level = 5,
878
        .vendor = CPUID_VENDOR_INTEL,
879 880 881
        .family = 15,
        .model = 6,
        .stepping = 1,
882
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
883
            PPRO_FEATURES | CPUID_VME |
884
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
885
        .features[FEAT_1_ECX] =
886
            CPUID_EXT_SSE3,
887
        .features[FEAT_8000_0001_ECX] =
888
            0,
889 890 891
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
892 893 894
    {
        .name = "coreduo",
        .level = 10,
895
        .vendor = CPUID_VENDOR_INTEL,
896 897 898
        .family = 6,
        .model = 14,
        .stepping = 8,
899
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
900
        .features[FEAT_1_EDX] =
901
            PPRO_FEATURES | CPUID_VME |
902 903 904
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
905
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
906
        .features[FEAT_1_ECX] =
907
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
908
        .features[FEAT_8000_0001_EDX] =
909
            CPUID_EXT2_NX,
910 911 912 913 914
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
915
        .level = 1,
916
        .vendor = CPUID_VENDOR_INTEL,
917
        .family = 4,
918
        .model = 8,
919
        .stepping = 0,
920
        .features[FEAT_1_EDX] =
921
            I486_FEATURES,
922 923 924 925 926
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
927
        .vendor = CPUID_VENDOR_INTEL,
928 929 930
        .family = 5,
        .model = 4,
        .stepping = 3,
931
        .features[FEAT_1_EDX] =
932
            PENTIUM_FEATURES,
933 934 935 936 937
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
938
        .vendor = CPUID_VENDOR_INTEL,
939 940 941
        .family = 6,
        .model = 5,
        .stepping = 2,
942
        .features[FEAT_1_EDX] =
943
            PENTIUM2_FEATURES,
944 945 946 947
        .xlevel = 0,
    },
    {
        .name = "pentium3",
948
        .level = 3,
949
        .vendor = CPUID_VENDOR_INTEL,
950 951 952
        .family = 6,
        .model = 7,
        .stepping = 3,
953
        .features[FEAT_1_EDX] =
954
            PENTIUM3_FEATURES,
955 956 957 958 959
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
960
        .vendor = CPUID_VENDOR_AMD,
961 962 963
        .family = 6,
        .model = 2,
        .stepping = 3,
964
        .features[FEAT_1_EDX] =
965
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
966
            CPUID_MCA,
967
        .features[FEAT_8000_0001_EDX] =
968
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
969
        .xlevel = 0x80000008,
970
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
971 972 973
    },
    {
        .name = "n270",
974
        .level = 10,
975
        .vendor = CPUID_VENDOR_INTEL,
976 977 978
        .family = 6,
        .model = 28,
        .stepping = 2,
979
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
980
        .features[FEAT_1_EDX] =
981
            PPRO_FEATURES |
982 983
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
984
            /* Some CPUs got no CPUID_SEP */
985 986
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
987
        .features[FEAT_1_ECX] =
988
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
989
            CPUID_EXT_MOVBE,
990
        .features[FEAT_8000_0001_EDX] =
991
            CPUID_EXT2_NX,
992
        .features[FEAT_8000_0001_ECX] =
993
            CPUID_EXT3_LAHF_LM,
994
        .xlevel = 0x80000008,
995 996
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
997 998
    {
        .name = "Conroe",
999
        .level = 10,
1000
        .vendor = CPUID_VENDOR_INTEL,
1001
        .family = 6,
1002
        .model = 15,
1003
        .stepping = 3,
1004
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1005
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1006 1007 1008 1009
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1010
        .features[FEAT_1_ECX] =
1011
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1012
        .features[FEAT_8000_0001_EDX] =
1013
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1014
        .features[FEAT_8000_0001_ECX] =
1015
            CPUID_EXT3_LAHF_LM,
1016
        .xlevel = 0x80000008,
1017 1018 1019 1020
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
1021
        .level = 10,
1022
        .vendor = CPUID_VENDOR_INTEL,
1023
        .family = 6,
1024
        .model = 23,
1025
        .stepping = 3,
1026
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1027
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1028 1029 1030 1031
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1032
        .features[FEAT_1_ECX] =
1033
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
1034
            CPUID_EXT_SSE3,
1035
        .features[FEAT_8000_0001_EDX] =
1036
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1037
        .features[FEAT_8000_0001_ECX] =
1038
            CPUID_EXT3_LAHF_LM,
1039
        .xlevel = 0x80000008,
1040 1041 1042 1043
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
1044
        .level = 11,
1045
        .vendor = CPUID_VENDOR_INTEL,
1046
        .family = 6,
1047
        .model = 26,
1048
        .stepping = 3,
1049
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1050
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1051 1052 1053 1054
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1055
        .features[FEAT_1_ECX] =
1056
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
1057
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1058
        .features[FEAT_8000_0001_EDX] =
1059
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1060
        .features[FEAT_8000_0001_ECX] =
1061
            CPUID_EXT3_LAHF_LM,
1062
        .xlevel = 0x80000008,
1063 1064 1065 1066 1067
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1068
        .vendor = CPUID_VENDOR_INTEL,
1069 1070 1071
        .family = 6,
        .model = 44,
        .stepping = 1,
1072
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1073
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1074 1075 1076 1077
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1078
        .features[FEAT_1_ECX] =
1079
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1080 1081
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1082
        .features[FEAT_8000_0001_EDX] =
1083
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1084
        .features[FEAT_8000_0001_ECX] =
1085
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1086 1087
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1088
        .xlevel = 0x80000008,
1089 1090 1091 1092 1093
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1094
        .vendor = CPUID_VENDOR_INTEL,
1095 1096 1097
        .family = 6,
        .model = 42,
        .stepping = 1,
1098
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1099
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1100 1101 1102 1103
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1104
        .features[FEAT_1_ECX] =
1105
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1106 1107 1108 1109
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1110
        .features[FEAT_8000_0001_EDX] =
1111
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1112
            CPUID_EXT2_SYSCALL,
1113
        .features[FEAT_8000_0001_ECX] =
1114
            CPUID_EXT3_LAHF_LM,
1115 1116
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1117 1118
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1119
        .xlevel = 0x80000008,
1120 1121
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1151 1152
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1153
        .xlevel = 0x80000008,
1154 1155
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1156
    {
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1180
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1181 1182 1183 1184 1185 1186
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1187 1188
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1189
        .xlevel = 0x80000008,
1190 1191
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1192 1193
        .name = "Haswell",
        .level = 0xd,
1194
        .vendor = CPUID_VENDOR_INTEL,
1195 1196 1197
        .family = 6,
        .model = 60,
        .stepping = 1,
1198
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1199
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1200 1201 1202 1203
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1204
        .features[FEAT_1_ECX] =
1205
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1206 1207 1208 1209
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1210
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1211
        .features[FEAT_8000_0001_EDX] =
1212
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1213
            CPUID_EXT2_SYSCALL,
1214
        .features[FEAT_8000_0001_ECX] =
1215
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1216
        .features[FEAT_7_0_EBX] =
1217
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1218 1219 1220
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1221 1222
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1223 1224
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1225
        .xlevel = 0x80000008,
1226 1227
        .model_id = "Intel Core Processor (Haswell)",
    },
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1252
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1253 1254 1255 1256 1257 1258 1259 1260
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1261 1262
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1263
        .xlevel = 0x80000008,
1264 1265
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1266 1267 1268 1269 1270 1271 1272 1273
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1274
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1285
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1286 1287 1288 1289
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1290
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1291 1292
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1293
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1294
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1295
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1296
            CPUID_7_0_EBX_SMAP,
1297 1298
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1299 1300
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1301
        .xlevel = 0x80000008,
1302 1303
        .model_id = "Intel Core Processor (Broadwell)",
    },
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
    {
        .name = "Skylake-Client",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 94,
        .stepping = 3,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP | CPUID_7_0_EBX_MPX,
        /* Missing: XSAVES (not supported by some Linux versions,
         * including v4.1 to v4.6).
         * KVM doesn't yet expose any XSAVES state save component,
         * and the only one defined in Skylake (processor tracing)
         * probably will block migration anyway.
         */
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XSAVEC |
            CPUID_XSAVE_XGETBV1,
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
        .xlevel = 0x80000008,
        .model_id = "Intel Core Processor (Skylake)",
    },
1349 1350 1351
    {
        .name = "Opteron_G1",
        .level = 5,
1352
        .vendor = CPUID_VENDOR_AMD,
1353 1354 1355
        .family = 15,
        .model = 6,
        .stepping = 1,
1356
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1357
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1358 1359 1360 1361
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1362
        .features[FEAT_1_ECX] =
1363
            CPUID_EXT_SSE3,
1364
        .features[FEAT_8000_0001_EDX] =
1365
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1366 1367 1368 1369 1370
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1371 1372 1373 1374 1375 1376
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1377
        .vendor = CPUID_VENDOR_AMD,
1378 1379 1380
        .family = 15,
        .model = 6,
        .stepping = 1,
1381
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1382
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1383 1384 1385 1386
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1387
        .features[FEAT_1_ECX] =
1388
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1389
        /* Missing: CPUID_EXT2_RDTSCP */
1390
        .features[FEAT_8000_0001_EDX] =
1391
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1392 1393 1394 1395 1396 1397
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1398
        .features[FEAT_8000_0001_ECX] =
1399
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1400 1401 1402 1403 1404 1405
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1406
        .vendor = CPUID_VENDOR_AMD,
1407 1408 1409
        .family = 15,
        .model = 6,
        .stepping = 1,
1410
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1411
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1412 1413 1414 1415
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1416
        .features[FEAT_1_ECX] =
1417
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1418
            CPUID_EXT_SSE3,
1419
        /* Missing: CPUID_EXT2_RDTSCP */
1420
        .features[FEAT_8000_0001_EDX] =
1421
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1422 1423 1424 1425 1426 1427
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1428
        .features[FEAT_8000_0001_ECX] =
1429
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1430
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1431 1432 1433 1434 1435 1436
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1437
        .vendor = CPUID_VENDOR_AMD,
1438 1439 1440
        .family = 21,
        .model = 1,
        .stepping = 2,
1441
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1442
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1443 1444 1445 1446
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1447
        .features[FEAT_1_ECX] =
1448
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1449 1450 1451
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1452
        /* Missing: CPUID_EXT2_RDTSCP */
1453
        .features[FEAT_8000_0001_EDX] =
1454
            CPUID_EXT2_LM |
1455 1456 1457 1458 1459 1460
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1461
        .features[FEAT_8000_0001_ECX] =
1462
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1463 1464 1465
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1466
        /* no xsaveopt! */
1467 1468 1469
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1470 1471 1472
    {
        .name = "Opteron_G5",
        .level = 0xd,
1473
        .vendor = CPUID_VENDOR_AMD,
1474 1475 1476
        .family = 21,
        .model = 2,
        .stepping = 0,
1477
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1478
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1479 1480 1481 1482
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1483
        .features[FEAT_1_ECX] =
1484
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1485 1486 1487
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1488
        /* Missing: CPUID_EXT2_RDTSCP */
1489
        .features[FEAT_8000_0001_EDX] =
1490
            CPUID_EXT2_LM |
1491 1492 1493 1494 1495 1496
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1497
        .features[FEAT_8000_0001_ECX] =
1498
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1499 1500 1501
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1502
        /* no xsaveopt! */
1503 1504 1505
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1506 1507
};

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1545 1546 1547
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1548 1549
#ifdef CONFIG_KVM

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
static bool lmce_supported(void)
{
    uint64_t mce_cap;

    if (kvm_ioctl(kvm_state, KVM_X86_GET_MCE_CAP_SUPPORTED, &mce_cap) < 0) {
        return false;
    }

    return !!(mce_cap & MCG_LMCE_P);
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1576 1577
static X86CPUDefinition host_cpudef;

1578
static Property host_x86_cpu_properties[] = {
1579
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1580
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1581 1582 1583
    DEFINE_PROP_END_OF_LIST()
};

1584
/* class_init for the "host" CPU model
1585
 *
1586
 * This function may be called before KVM is initialized.
1587
 */
1588
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1589
{
1590
    DeviceClass *dc = DEVICE_CLASS(oc);
1591
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1592 1593
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1594
    xcc->kvm_required = true;
1595

1596
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1597
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1598 1599

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1600 1601 1602
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1603

1604
    cpu_x86_fill_model_id(host_cpudef.model_id);
1605

1606 1607 1608 1609 1610
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1611 1612

    dc->props = host_x86_cpu_properties;
1613 1614
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1615 1616 1617 1618 1619 1620 1621 1622
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

1623 1624 1625 1626 1627
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1628
    /* If KVM is disabled, x86_cpu_realizefn() will report an error later */
1629 1630 1631 1632
    if (kvm_enabled()) {
        env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
        env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
        env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1633 1634 1635 1636

        if (lmce_supported()) {
            object_property_set_bool(OBJECT(cpu), true, "lmce", &error_abort);
        }
1637
    }
1638

1639
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1640 1641
}

1642 1643 1644 1645 1646 1647 1648 1649 1650
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1651
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1652
{
1653
    FeatureWordInfo *f = &feature_word_info[w];
1654 1655
    int i;

1656
    for (i = 0; i < 32; ++i) {
1657
        if ((1UL << i) & mask) {
1658
            const char *reg = get_register_name_32(f->cpuid_reg);
1659
            assert(reg);
1660
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1661
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1662
                kvm_enabled() ? "host" : "TCG",
1663 1664 1665
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1666
        }
1667
    }
1668 1669
}

1670 1671 1672
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1673 1674 1675 1676 1677 1678 1679 1680 1681
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1682
    visit_type_int(v, name, &value, errp);
1683 1684
}

1685 1686 1687
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1688
{
1689 1690 1691 1692
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1693
    Error *local_err = NULL;
1694 1695
    int64_t value;

1696
    visit_type_int(v, name, &value, &local_err);
1697 1698
    if (local_err) {
        error_propagate(errp, local_err);
1699 1700 1701
        return;
    }
    if (value < min || value > max) {
1702 1703
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1704 1705 1706
        return;
    }

1707
    env->cpuid_version &= ~0xff00f00;
1708 1709
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1710
    } else {
1711
        env->cpuid_version |= value << 8;
1712 1713 1714
    }
}

1715 1716 1717
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1718 1719 1720 1721 1722 1723 1724
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1725
    visit_type_int(v, name, &value, errp);
1726 1727
}

1728 1729 1730
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1731
{
1732 1733 1734 1735
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1736
    Error *local_err = NULL;
1737 1738
    int64_t value;

1739
    visit_type_int(v, name, &value, &local_err);
1740 1741
    if (local_err) {
        error_propagate(errp, local_err);
1742 1743 1744
        return;
    }
    if (value < min || value > max) {
1745 1746
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1747 1748 1749
        return;
    }

1750
    env->cpuid_version &= ~0xf00f0;
1751
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1752 1753
}

1754
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1755
                                           const char *name, void *opaque,
1756 1757 1758 1759 1760 1761 1762
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1763
    visit_type_int(v, name, &value, errp);
1764 1765
}

1766
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1767
                                           const char *name, void *opaque,
1768
                                           Error **errp)
1769
{
1770 1771 1772 1773
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1774
    Error *local_err = NULL;
1775 1776
    int64_t value;

1777
    visit_type_int(v, name, &value, &local_err);
1778 1779
    if (local_err) {
        error_propagate(errp, local_err);
1780 1781 1782
        return;
    }
    if (value < min || value > max) {
1783 1784
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1785 1786 1787
        return;
    }

1788
    env->cpuid_version &= ~0xf;
1789
    env->cpuid_version |= value & 0xf;
1790 1791
}

1792 1793 1794 1795 1796 1797
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1798
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1799 1800
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1811
    if (strlen(value) != CPUID_VENDOR_SZ) {
1812
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1841 1842
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1843
{
1844 1845
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1846 1847 1848 1849 1850 1851
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1852
    memset(env->cpuid_model, 0, 48);
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1863 1864
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1865 1866 1867 1868 1869
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1870
    visit_type_int(v, name, &value, errp);
1871 1872
}

1873 1874
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1875 1876 1877
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1878
    const int64_t max = INT64_MAX;
1879
    Error *local_err = NULL;
1880 1881
    int64_t value;

1882
    visit_type_int(v, name, &value, &local_err);
1883 1884
    if (local_err) {
        error_propagate(errp, local_err);
1885 1886 1887
        return;
    }
    if (value < min || value > max) {
1888 1889
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1890 1891 1892
        return;
    }

1893
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1894 1895
}

1896 1897
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1898 1899
{
    X86CPU *cpu = X86_CPU(obj);
1900
    int64_t value = cpu->apic_id;
1901

1902
    visit_type_int(v, name, &value, errp);
1903 1904
}

1905 1906
static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1907 1908
{
    X86CPU *cpu = X86_CPU(obj);
1909
    DeviceState *dev = DEVICE(obj);
1910 1911 1912
    Error *error = NULL;
    int64_t value;

1913 1914 1915 1916 1917 1918
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1919
    visit_type_int(v, name, &value, &error);
1920 1921 1922 1923
    if (error) {
        error_propagate(errp, error);
        return;
    }
1924
    cpu->apic_id = value;
1925 1926
}

1927
/* Generic getter for "feature-words" and "filtered-features" properties */
1928 1929 1930
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1931
{
1932
    uint32_t *array = (uint32_t *)opaque;
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
    FeatureWord w;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1945
        qwi->features = array[w];
1946 1947 1948 1949 1950 1951 1952

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1953
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, errp);
1954 1955
}

1956 1957
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1958 1959 1960 1961
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1962
    visit_type_int(v, name, &value, errp);
1963 1964
}

1965 1966
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1967 1968 1969 1970 1971 1972 1973
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1974
    visit_type_int(v, name, &value, &err);
1975 1976 1977 1978 1979 1980 1981
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1982 1983 1984
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

2006 2007 2008 2009 2010 2011 2012 2013
/* Compatibily hack to maintain legacy +-feat semantic,
 * where +-feat overwrites any feature set by
 * feat=on|feat even if the later is parsed after +-feat
 * (i.e. "-x2apic,x2apic=on" will result in x2apic disabled)
 */
static FeatureWordArray plus_features = { 0 };
static FeatureWordArray minus_features = { 0 };

2014 2015
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
2016
static void x86_cpu_parse_featurestr(const char *typename, char *features,
2017
                                     Error **errp)
2018 2019
{
    char *featurestr; /* Single 'key=value" string being parsed */
2020
    Error *local_err = NULL;
2021 2022 2023 2024 2025 2026
    static bool cpu_globals_initialized;

    if (cpu_globals_initialized) {
        return;
    }
    cpu_globals_initialized = true;
2027

2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
    if (!features) {
        return;
    }

    for (featurestr = strtok(features, ",");
         featurestr  && !local_err;
         featurestr = strtok(NULL, ",")) {
        const char *name;
        const char *val = NULL;
        char *eq = NULL;
2038
        char num[32];
2039
        GlobalProperty *prop;
2040

2041
        /* Compatibility syntax: */
2042
        if (featurestr[0] == '+') {
2043
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
2044
            continue;
2045
        } else if (featurestr[0] == '-') {
2046
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
2047 2048 2049 2050 2051 2052 2053
            continue;
        }

        eq = strchr(featurestr, '=');
        if (eq) {
            *eq++ = 0;
            val = eq;
2054
        } else {
2055
            val = "on";
2056
        }
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074

        feat2prop(featurestr);
        name = featurestr;

        /* Special case: */
        if (!strcmp(name, "tsc-freq")) {
            int64_t tsc_freq;
            char *err;

            tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                           QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
            if (tsc_freq < 0 || *err) {
                error_setg(errp, "bad numerical value %s", val);
                return;
            }
            snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
            val = num;
            name = "tsc-frequency";
2075
        }
2076

2077 2078 2079 2080 2081 2082
        prop = g_new0(typeof(*prop), 1);
        prop->driver = typename;
        prop->property = g_strdup(name);
        prop->value = g_strdup(val);
        prop->errp = &error_fatal;
        qdev_prop_register_global(prop);
2083 2084 2085 2086
    }

    if (local_err) {
        error_propagate(errp, local_err);
2087 2088 2089
    }
}

2090
/* Print all cpuid feature names in featureset
2091
 */
2092
static void listflags(FILE *f, fprintf_function print, const char **featureset)
2093
{
2094 2095 2096 2097 2098 2099 2100
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
2101
        }
2102
    }
2103 2104
}

P
Peter Maydell 已提交
2105 2106
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
2107
{
2108
    X86CPUDefinition *def;
2109
    char buf[256];
2110
    int i;
2111

2112 2113
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2114
        snprintf(buf, sizeof(buf), "%s", def->name);
2115
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2116
    }
2117 2118 2119 2120 2121 2122
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2123
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2124 2125 2126
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2127 2128 2129
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2130
    }
2131 2132
}

2133
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2134 2135
{
    CpuDefinitionInfoList *cpu_list = NULL;
2136
    X86CPUDefinition *def;
2137
    int i;
2138

2139
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2140 2141 2142
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2143
        def = &builtin_x86_defs[i];
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2156 2157
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2158 2159
{
    FeatureWordInfo *wi = &feature_word_info[w];
2160
    uint32_t r;
2161

2162
    if (kvm_enabled()) {
2163 2164 2165
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2166
    } else if (tcg_enabled()) {
2167
        r = wi->tcg_features;
2168 2169 2170
    } else {
        return ~0;
    }
2171 2172 2173 2174
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2175 2176
}

2177 2178 2179 2180 2181
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2182
static int x86_cpu_filter_features(X86CPU *cpu)
2183 2184
{
    CPUX86State *env = &cpu->env;
2185
    FeatureWord w;
2186 2187
    int rv = 0;

2188
    for (w = 0; w < FEATURE_WORDS; w++) {
2189 2190
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2191 2192 2193
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2194 2195
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2196
                report_unavailable_features(w, cpu->filtered_features[w]);
2197 2198 2199
            }
            rv = 1;
        }
2200
    }
2201 2202

    return rv;
2203 2204
}

2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2217
/* Load data from X86CPUDefinition
2218
 */
2219
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2220
{
2221
    CPUX86State *env = &cpu->env;
2222 2223
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2224
    FeatureWord w;
2225

2226 2227 2228 2229 2230
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2231
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2232
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2233 2234 2235
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2236

2237
    /* Special cases not set in the X86CPUDefinition structs: */
2238
    if (kvm_enabled()) {
2239 2240 2241 2242
        if (!kvm_irqchip_in_kernel()) {
            x86_cpu_change_kvm_default("x2apic", "off");
        }

2243
        x86_cpu_apply_props(cpu, kvm_default_props);
2244
    }
2245

2246
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2247 2248 2249 2250 2251 2252 2253 2254

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2255
    vendor = def->vendor;
2256 2257 2258 2259 2260 2261 2262 2263 2264
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2265 2266
}

2267
X86CPU *cpu_x86_init(const char *cpu_model)
2268
{
2269
    return X86_CPU(cpu_generic_init(TYPE_X86_CPU, cpu_model));
2270 2271
}

2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2294 2295
#if !defined(CONFIG_USER_ONLY)

2296 2297
void cpu_clear_apic_feature(CPUX86State *env)
{
2298
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2299 2300
}

2301 2302 2303 2304 2305 2306
#endif /* !CONFIG_USER_ONLY */

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2307 2308 2309
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2310 2311
    /* test if maximum index reached */
    if (index & 0x80000000) {
2312 2313 2314 2315 2316 2317 2318 2319 2320
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2321 2322 2323 2324 2325
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2326 2327
            }
        }
2328 2329 2330 2331 2332 2333 2334 2335
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2336 2337 2338
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2339 2340 2341
        break;
    case 1:
        *eax = env->cpuid_version;
2342 2343
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2344
        *ecx = env->features[FEAT_1_ECX];
2345 2346 2347
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2348
        *edx = env->features[FEAT_1_EDX];
2349 2350
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2351
            *edx |= CPUID_HT;
2352 2353 2354 2355
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2356 2357 2358 2359
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2360
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2361 2362
        *ebx = 0;
        *ecx = 0;
2363 2364 2365
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2366 2367 2368
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2369 2370
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2371
            *eax &= ~0xFC000000;
2372
        } else {
A
Aurelien Jarno 已提交
2373
            *eax = 0;
2374
            switch (count) {
2375
            case 0: /* L1 dcache info */
2376 2377 2378 2379 2380 2381 2382 2383
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2384 2385
                break;
            case 1: /* L1 icache info */
2386 2387 2388 2389 2390 2391 2392 2393
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2394 2395
                break;
            case 2: /* L2 cache info */
2396 2397 2398
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2399 2400
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2401
                }
2402 2403 2404 2405 2406
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2407 2408 2409 2410 2411 2412 2413
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2414 2415 2416 2417 2418 2419
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2431
        *eax = env->features[FEAT_6_EAX];
2432 2433 2434 2435
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2436
    case 7:
2437 2438 2439
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2440
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2441
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2442 2443 2444
            if ((*ecx & CPUID_7_0_ECX_PKU) && env->cr[4] & CR4_PKE_MASK) {
                *ecx |= CPUID_7_0_ECX_OSPKE;
            }
2445
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2446 2447 2448 2449 2450 2451 2452
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2453 2454 2455 2456 2457 2458 2459 2460 2461
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2462
        if (kvm_enabled() && cpu->enable_pmu) {
2463
            KVMState *s = cs->kvm_state;
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2475
        break;
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
    case 0xB:
        /* Extended Topology Enumeration Leaf */
        if (!cpu->enable_cpuid_0xb) {
                *eax = *ebx = *ecx = *edx = 0;
                break;
        }

        *ecx = count & 0xff;
        *edx = cpu->apic_id;

        switch (count) {
        case 0:
            *eax = apicid_core_offset(smp_cores, smp_threads);
            *ebx = smp_threads;
            *ecx |= CPUID_TOPOLOGY_LEVEL_SMT;
            break;
        case 1:
            *eax = apicid_pkg_offset(smp_cores, smp_threads);
            *ebx = smp_cores * smp_threads;
            *ecx |= CPUID_TOPOLOGY_LEVEL_CORE;
            break;
        default:
            *eax = 0;
            *ebx = 0;
            *ecx |= CPUID_TOPOLOGY_LEVEL_INVALID;
        }

        assert(!(*eax & ~0x1f));
        *ebx &= 0xffff; /* The count doesn't need to be reliable. */
        break;
2506 2507
    case 0xD: {
        KVMState *s = cs->kvm_state;
2508
        uint64_t ena_mask;
2509 2510
        int i;

S
Sheng Yang 已提交
2511
        /* Processor Extended State */
2512 2513 2514 2515
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2516
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2517 2518
            break;
        }
2519 2520 2521 2522 2523 2524 2525
        if (kvm_enabled()) {
            ena_mask = kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX);
            ena_mask <<= 32;
            ena_mask |= kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX);
        } else {
            ena_mask = -1;
        }
2526

2527 2528
        if (count == 0) {
            *ecx = 0x240;
2529 2530
            for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
                const ExtSaveArea *esa = &x86_ext_save_areas[i];
2531 2532
                if ((env->features[esa->feature] & esa->bits) == esa->bits
                    && ((ena_mask >> i) & 1) != 0) {
2533
                    if (i < 32) {
2534
                        *eax |= 1u << i;
2535
                    } else {
2536
                        *edx |= 1u << (i - 32);
2537 2538 2539 2540
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
2541
            *eax |= ena_mask & (XSTATE_FP_MASK | XSTATE_SSE_MASK);
2542 2543
            *ebx = *ecx;
        } else if (count == 1) {
2544
            *eax = env->features[FEAT_XSAVE];
2545 2546
        } else if (count < ARRAY_SIZE(x86_ext_save_areas)) {
            const ExtSaveArea *esa = &x86_ext_save_areas[count];
2547 2548
            if ((env->features[esa->feature] & esa->bits) == esa->bits
                && ((ena_mask >> count) & 1) != 0) {
L
Liu Jinsong 已提交
2549 2550
                *eax = esa->size;
                *ebx = esa->offset;
2551
            }
S
Sheng Yang 已提交
2552 2553
        }
        break;
2554
    }
2555 2556 2557 2558 2559 2560 2561 2562 2563
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2564 2565
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2566 2567 2568

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
S
Stefan Weil 已提交
2569
         * So don't set it here for Intel to make Linux guests happy.
2570
         */
2571
        if (cs->nr_cores * cs->nr_threads > 1) {
2572 2573 2574
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2589 2590 2591 2592
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2593 2594 2595 2596 2597 2598 2599 2600
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2601 2602 2603
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2604 2605 2606 2607
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2622
        break;
2623 2624 2625 2626 2627 2628
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2629 2630
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
2631
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2632 2633 2634 2635
            /* 64 bit processor, 48 bits virtual, configurable
             * physical bits.
             */
            *eax = 0x00003000 + cpu->phys_bits;
2636
        } else {
2637
            *eax = cpu->phys_bits;
2638 2639 2640 2641
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2642 2643
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2644 2645 2646
        }
        break;
    case 0x8000000A:
2647
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2648 2649 2650
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2651
            *edx = env->features[FEAT_SVM]; /* optional features */
2652 2653 2654 2655 2656 2657
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2658
        break;
2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2670
        *edx = env->features[FEAT_C000_0001_EDX];
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2681 2682 2683 2684 2685 2686 2687 2688 2689
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2690 2691 2692 2693 2694 2695 2696

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
2697 2698
    target_ulong cr4;
    uint64_t xcr0;
A
Andreas Färber 已提交
2699 2700
    int i;

A
Andreas Färber 已提交
2701 2702
    xcc->parent_reset(s);

2703
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2704

2705
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751

    env->old_exception = -1;

    /* init to reset state */

    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2752
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2753 2754

    env->mxcsr = 0x1f80;
2755 2756
    /* All units are in INIT state.  */
    env->xstate_bv = 0;
A
Andreas Färber 已提交
2757 2758 2759 2760 2761 2762 2763

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2764
    cpu_breakpoint_remove_all(s, BP_CPU);
2765
    cpu_watchpoint_remove_all(s, BP_CPU);
2766

2767
    cr4 = 0;
2768
    xcr0 = XSTATE_FP_MASK;
2769 2770 2771 2772

#ifdef CONFIG_USER_ONLY
    /* Enable all the features for user-mode.  */
    if (env->features[FEAT_1_EDX] & CPUID_SSE) {
2773
        xcr0 |= XSTATE_SSE_MASK;
2774
    }
2775 2776 2777 2778 2779
    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if ((env->features[esa->feature] & esa->bits) == esa->bits) {
            xcr0 |= 1ull << i;
        }
2780
    }
2781

2782 2783 2784
    if (env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) {
        cr4 |= CR4_OSFXSR_MASK | CR4_OSXSAVE_MASK;
    }
2785 2786 2787
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE) {
        cr4 |= CR4_FSGSBASE_MASK;
    }
2788 2789 2790 2791
#endif

    env->xcr0 = xcr0;
    cpu_x86_update_cr4(env, cr4);
2792

A
Alex Williamson 已提交
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2803 2804
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2805
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2806

2807
    s->halted = !cpu_is_bsp(cpu);
2808 2809 2810 2811

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2812
#endif
A
Andreas Färber 已提交
2813 2814
}

2815 2816 2817
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2818
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2819
}
2820 2821 2822 2823 2824 2825 2826

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2827 2828
#endif

A
Andreas Färber 已提交
2829 2830 2831 2832 2833 2834
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2835
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2836
            (CPUID_MCE | CPUID_MCA)) {
2837 2838
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF |
                        (cpu->enable_lmce ? MCG_LMCE_P : 0);
A
Andreas Färber 已提交
2839 2840 2841 2842 2843 2844 2845
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2846
#ifndef CONFIG_USER_ONLY
2847
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2848
{
2849
    APICCommonState *apic;
2850 2851
    const char *apic_type = "apic";

2852
    if (kvm_apic_in_kernel()) {
2853 2854 2855 2856 2857
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2858
    cpu->apic_state = DEVICE(object_new(apic_type));
2859 2860

    object_property_add_child(OBJECT(cpu), "apic",
2861
                              OBJECT(cpu->apic_state), NULL);
2862
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2863
    /* TODO: convert to link<> */
2864
    apic = APIC_COMMON(cpu->apic_state);
2865
    apic->cpu = cpu;
2866
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2867 2868 2869 2870
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2871 2872 2873
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2874
    if (cpu->apic_state == NULL) {
2875 2876
        return;
    }
2877 2878
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2890
}
2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2906 2907 2908 2909
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2910 2911
#endif

2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
/* Note: Only safe for use on x86(-64) hosts */
static uint32_t x86_host_phys_bits(void)
{
    uint32_t eax;
    uint32_t host_phys_bits;

    host_cpuid(0x80000000, 0, &eax, NULL, NULL, NULL);
    if (eax >= 0x80000008) {
        host_cpuid(0x80000008, 0, &eax, NULL, NULL, NULL);
        /* Note: According to AMD doc 25481 rev 2.34 they have a field
         * at 23:16 that can specify a maximum physical address bits for
         * the guest that can override this value; but I've not seen
         * anything with that set.
         */
        host_phys_bits = eax & 0xff;
    } else {
        /* It's an odd 64 bit machine that doesn't have the leaf for
         * physical address bits; fall back to 36 that's most older
         * Intel.
         */
        host_phys_bits = 36;
    }

    return host_phys_bits;
}
2937 2938 2939 2940 2941 2942 2943

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2944
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2945
{
2946
    CPUState *cs = CPU(dev);
2947 2948
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2949
    CPUX86State *env = &cpu->env;
2950
    Error *local_err = NULL;
2951
    static bool ht_warned;
2952
    FeatureWord w;
2953

2954 2955 2956 2957 2958 2959 2960
    if (xcc->kvm_required && !kvm_enabled()) {
        char *name = x86_cpu_class_get_model_name(xcc);
        error_setg(&local_err, "CPU model '%s' requires KVM", name);
        g_free(name);
        goto out;
    }

2961
    if (cpu->apic_id == UNASSIGNED_APIC_ID) {
2962 2963 2964 2965
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
    /*TODO: cpu->host_features incorrectly overwrites features
     * set using "feat=on|off". Once we fix this, we can convert
     * plus_features & minus_features to global properties
     * inside x86_cpu_parse_featurestr() too.
     */
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

    for (w = 0; w < FEATURE_WORDS; w++) {
        cpu->env.features[w] |= plus_features[w];
        cpu->env.features[w] &= ~minus_features[w];
    }

2983
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2984 2985
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2986

2987 2988 2989 2990 2991 2992 2993 2994
    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
    }

2995 2996 2997
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2998
    if (IS_AMD_CPU(env)) {
2999 3000
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
3001 3002 3003
           & CPUID_EXT2_AMD_ALIASES);
    }

3004 3005 3006 3007 3008 3009
    /* For 64bit systems think about the number of physical bits to present.
     * ideally this should be the same as the host; anything other than matching
     * the host can cause incorrect guest behaviour.
     * QEMU used to pick the magic value of 40 bits that corresponds to
     * consumer AMD devices but nothing else.
     */
3010 3011
    if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
        if (kvm_enabled()) {
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
            uint32_t host_phys_bits = x86_host_phys_bits();
            static bool warned;

            if (cpu->host_phys_bits) {
                /* The user asked for us to use the host physical bits */
                cpu->phys_bits = host_phys_bits;
            }

            /* Print a warning if the user set it to a value that's not the
             * host value.
             */
            if (cpu->phys_bits != host_phys_bits && cpu->phys_bits != 0 &&
                !warned) {
                error_report("Warning: Host physical bits (%u)"
                                 " does not match phys-bits property (%u)",
                                 host_phys_bits, cpu->phys_bits);
                warned = true;
            }

            if (cpu->phys_bits &&
                (cpu->phys_bits > TARGET_PHYS_ADDR_SPACE_BITS ||
                cpu->phys_bits < 32)) {
3034 3035 3036 3037 3038 3039
                error_setg(errp, "phys-bits should be between 32 and %u "
                                 " (but is %u)",
                                 TARGET_PHYS_ADDR_SPACE_BITS, cpu->phys_bits);
                return;
            }
        } else {
3040
            if (cpu->phys_bits && cpu->phys_bits != TCG_PHYS_ADDR_BITS) {
3041 3042 3043 3044 3045
                error_setg(errp, "TCG only supports phys-bits=%u",
                                  TCG_PHYS_ADDR_BITS);
                return;
            }
        }
3046 3047 3048 3049 3050 3051 3052
        /* 0 means it was not explicitly set by the user (or by machine
         * compat_props or by the host code above). In this case, the default
         * is the value used by TCG (40).
         */
        if (cpu->phys_bits == 0) {
            cpu->phys_bits = TCG_PHYS_ADDR_BITS;
        }
3053 3054 3055 3056 3057 3058 3059 3060
    } else {
        /* For 32 bit systems don't use the user set value, but keep
         * phys_bits consistent with what we tell the guest.
         */
        if (cpu->phys_bits != 0) {
            error_setg(errp, "phys-bits is not user-configurable in 32 bit");
            return;
        }
3061

3062 3063 3064 3065 3066 3067
        if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
            cpu->phys_bits = 36;
        } else {
            cpu->phys_bits = 32;
        }
    }
3068 3069
    cpu_exec_init(cs, &error_abort);

3070 3071 3072 3073
    if (tcg_enabled()) {
        tcg_x86_init();
    }

3074 3075
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
3076

3077
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
3078
        x86_cpu_apic_create(cpu, &local_err);
3079
        if (local_err != NULL) {
3080
            goto out;
3081 3082
        }
    }
3083 3084
#endif

A
Andreas Färber 已提交
3085
    mce_init(cpu);
3086 3087 3088

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
3089 3090
        AddressSpace *newas = g_new(AddressSpace, 1);

3091
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
3092
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
3093 3094 3095

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
3096
        memory_region_set_enabled(cpu->cpu_as_root, true);
3097 3098 3099 3100 3101 3102 3103 3104

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
3105
        address_space_init(newas, cpu->cpu_as_root, "CPU");
3106
        cs->num_ases = 1;
3107
        cpu_address_space_init(cs, newas, 0);
3108 3109 3110 3111

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
3112 3113 3114
    }
#endif

3115
    qemu_init_vcpu(cs);
3116

3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

3131 3132 3133 3134
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
3135
    cpu_reset(cs);
3136

3137
    xcc->parent_realize(dev, &local_err);
3138

3139 3140 3141 3142 3143
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
3144 3145
}

3146 3147 3148 3149 3150
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

3151 3152
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3153 3154 3155
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
3156
    visit_type_bool(v, name, &value, errp);
3157 3158
}

3159 3160
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

3172
    visit_type_bool(v, name, &value, &local_err);
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3246
        object_property_add_alias(obj, names[i], obj, names[0],
3247 3248 3249 3250 3251 3252
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3253 3254
static void x86_cpu_initfn(Object *obj)
{
3255
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3256
    X86CPU *cpu = X86_CPU(obj);
3257
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3258
    CPUX86State *env = &cpu->env;
3259
    FeatureWord w;
A
Andreas Färber 已提交
3260

3261
    cs->env_ptr = env;
3262 3263

    object_property_add(obj, "family", "int",
3264
                        x86_cpuid_version_get_family,
3265
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3266
    object_property_add(obj, "model", "int",
3267
                        x86_cpuid_version_get_model,
3268
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3269
    object_property_add(obj, "stepping", "int",
3270
                        x86_cpuid_version_get_stepping,
3271
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3272 3273 3274
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3275
    object_property_add_str(obj, "model-id",
3276
                            x86_cpuid_get_model_id,
3277
                            x86_cpuid_set_model_id, NULL);
3278 3279 3280
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3281 3282 3283
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3284 3285
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3286 3287 3288 3289
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3290

3291
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3292

3293 3294
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
3295
    cpu->apic_id = UNASSIGNED_APIC_ID;
3296 3297
#endif

3298 3299 3300 3301 3302 3303 3304 3305
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3306
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);
A
Andreas Färber 已提交
3307 3308
}

3309 3310 3311 3312
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3313
    return cpu->apic_id;
3314 3315
}

3316 3317 3318 3319 3320 3321 3322
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3323 3324 3325 3326 3327 3328 3329
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3330 3331 3332 3333 3334 3335 3336
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3337 3338 3339 3340 3341
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3342 3343
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3344 3345 3346 3347
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3348 3349 3350
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3351 3352
}

3353 3354
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3355
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3356
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3357
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3358
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3359
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3360
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3361
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3362
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3363
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3364
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3365
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3366
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3367
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3368
    DEFINE_PROP_UINT32("phys-bits", X86CPU, phys_bits, 0),
3369
    DEFINE_PROP_BOOL("host-phys-bits", X86CPU, host_phys_bits, false),
3370
    DEFINE_PROP_BOOL("fill-mtrr-mask", X86CPU, fill_mtrr_mask, true),
3371 3372
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3373
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3374
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3375
    DEFINE_PROP_BOOL("cpuid-0xb", X86CPU, enable_cpuid_0xb, true),
3376
    DEFINE_PROP_BOOL("lmce", X86CPU, enable_lmce, false),
3377 3378 3379
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3380 3381 3382 3383
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3384 3385 3386 3387
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3388
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3389 3390 3391

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3392
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3393

3394
    cc->class_by_name = x86_cpu_class_by_name;
3395
    cc->parse_features = x86_cpu_parse_featurestr;
3396
    cc->has_work = x86_cpu_has_work;
3397
    cc->do_interrupt = x86_cpu_do_interrupt;
3398
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3399
    cc->dump_state = x86_cpu_dump_state;
3400
    cc->set_pc = x86_cpu_set_pc;
3401
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3402 3403
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3404 3405
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3406 3407 3408
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3409
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3410
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3411 3412 3413 3414
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3415
    cc->vmsd = &vmstate_x86_cpu;
3416
#endif
3417
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3418 3419 3420
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3421 3422
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3423 3424 3425 3426 3427 3428

    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3429 3430 3431 3432 3433 3434
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3435
    .instance_init = x86_cpu_initfn,
3436
    .abstract = true,
A
Andreas Färber 已提交
3437 3438 3439 3440 3441 3442
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3443 3444
    int i;

A
Andreas Färber 已提交
3445
    type_register_static(&x86_cpu_type_info);
3446 3447 3448 3449 3450 3451
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3452 3453 3454
}

type_init(x86_cpu_register_types)