cpu.c 94.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26 27
#include "sysemu/cpus.h"
#include "topology.h"
28

29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

38
#include "hw/hw.h"
S
Stefan Weil 已提交
39
#if defined(CONFIG_KVM)
40
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
41
#endif
42

43
#include "sysemu/sysemu.h"
44
#include "hw/qdev-properties.h"
45
#include "hw/cpu/icc_bus.h"
46
#ifndef CONFIG_USER_ONLY
P
Paolo Bonzini 已提交
47 48
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
49 50
#endif

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



163 164 165 166 167 168 169 170 171 172 173 174
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
190
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
191
    "ds_cpl", "vmx", "smx", "est",
192
    "tm2", "ssse3", "cid", NULL,
193
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
194
    NULL, "pcid", "dca", "sse4.1|sse4_1",
195
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
196
    "tsc-deadline", "aes", "xsave", "osxsave",
197
    "avx", "f16c", "rdrand", "hypervisor",
198
};
199 200 201 202 203
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
204
static const char *ext2_feature_name[] = {
205 206 207 208 209 210 211
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
212
    NULL, "lm|i64", "3dnowext", "3dnow",
213 214 215 216
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
217
    "3dnowprefetch", "osvw", "ibs", "xop",
218 219 220 221
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
222 223 224
    NULL, NULL, NULL, NULL,
};

225 226 227 228 229 230 231 232 233 234 235
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

236
static const char *kvm_feature_name[] = {
237
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
238
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
239 240 241 242 243 244
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
245 246
};

J
Joerg Roedel 已提交
247 248 249 250 251 252 253 254 255 256 257
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
258
static const char *cpuid_7_0_ebx_feature_name[] = {
259 260
    "fsgsbase", NULL, NULL, "bmi1", "hle", "avx2", NULL, "smep",
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, NULL, NULL,
261
    NULL, NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
262 263 264
    NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
};

265 266
typedef struct FeatureWordInfo {
    const char **feat_names;
267 268 269 270
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
271 272 273
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
    },
290 291 292 293
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
    },
294 295 296 297 298 299 300 301 302 303
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
304 305 306
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
307
    },
308 309
};

310 311 312 313 314 315 316 317
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
318
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
319
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
320 321 322 323 324 325 326 327 328 329 330
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

331 332 333 334 335 336 337
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
338
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
339 340 341
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
342
            .offset = 0x400, .size = 0x40  },
343
};
344

345 346
const char *get_register_name_32(unsigned int reg)
{
347
    if (reg >= CPU_NB_REGS32) {
348 349
        return NULL;
    }
350
    return x86_reg_info_32[reg].name;
351 352
}

353 354 355 356 357
/* collects per-function cpuid data
 */
typedef struct model_features_t {
    uint32_t *guest_feat;
    uint32_t *host_feat;
358
    FeatureWord feat_word;
359
} model_features_t;
360

361 362 363 364 365
/* KVM-specific features that are automatically added to all CPU models
 * when KVM is enabled.
 */
static uint32_t kvm_default_features[FEATURE_WORDS] = {
    [FEAT_KVM] = (1 << KVM_FEATURE_CLOCKSOURCE) |
366 367 368 369
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
370
        (1 << KVM_FEATURE_PV_EOI) |
371
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT),
372
    [FEAT_1_ECX] = CPUID_EXT_X2APIC,
373
};
374

375
void x86_cpu_compat_disable_kvm_features(FeatureWord w, uint32_t features)
376
{
377
    kvm_default_features[w] &= ~features;
378 379
}

380 381
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
382
{
383 384 385 386 387 388 389
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
390
#elif defined(__i386__)
391 392 393 394 395 396 397 398 399
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
400 401
#else
    abort();
402 403
#endif

404
    if (eax)
405
        *eax = vec[0];
406
    if (ebx)
407
        *ebx = vec[1];
408
    if (ecx)
409
        *ecx = vec[2];
410
    if (edx)
411
        *edx = vec[3];
412
}
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
static int sstrcmp(const char *s1, const char *e1, const char *s2,
    const char *e2)
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
459
 * *pval and return true, otherwise return false
460
 */
461 462
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
463 464 465
{
    uint32_t mask;
    const char **ppc;
466
    bool found = false;
467

468
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
469 470
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
471
            found = true;
472
        }
473 474
    }
    return found;
475 476
}

477 478
static void add_flagname_to_bitmaps(const char *flagname,
                                    FeatureWordArray words)
479
{
480 481 482 483 484 485 486 487 488 489 490
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
        fprintf(stderr, "CPU feature %s not found\n", flagname);
    }
491 492
}

493 494 495 496 497 498 499 500 501 502 503 504 505
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

506 507
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
508 509 510
    ObjectClass *oc;
    char *typename;

511 512 513 514
    if (cpu_model == NULL) {
        return NULL;
    }

515 516 517 518
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
519 520
}

521
struct X86CPUDefinition {
522 523
    const char *name;
    uint32_t level;
524 525
    uint32_t xlevel;
    uint32_t xlevel2;
526 527
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
528 529 530
    int family;
    int model;
    int stepping;
531
    FeatureWordArray features;
532
    char model_id[48];
533
    bool cache_info_passthrough;
534
};
535 536 537 538 539 540 541 542 543 544 545 546 547

#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

548 549 550 551 552
#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
553 554 555 556 557
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64)
          CPUID_PSE36 (needed for Solaris) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
558 559 560
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
561
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
562
          /* missing:
563 564 565
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
566 567
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
568
          CPUID_EXT_RDRAND */
569
#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
570 571
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT)
572 573
          /* missing:
          CPUID_EXT2_PDPE1GB */
574 575
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
J
Joerg Roedel 已提交
576
#define TCG_SVM_FEATURES 0
R
Richard Henderson 已提交
577
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP \
578
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
R
Richard Henderson 已提交
579
          /* missing:
R
Richard Henderson 已提交
580 581
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
582
          CPUID_7_0_EBX_RDSEED */
583

584
static X86CPUDefinition builtin_x86_defs[] = {
585 586 587
    {
        .name = "qemu64",
        .level = 4,
588
        .vendor = CPUID_VENDOR_AMD,
589
        .family = 6,
590
        .model = 6,
591
        .stepping = 3,
592
        .features[FEAT_1_EDX] =
593
            PPRO_FEATURES |
594 595
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
596
        .features[FEAT_1_ECX] =
597
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
598
        .features[FEAT_8000_0001_EDX] =
599
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
600
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
601
        .features[FEAT_8000_0001_ECX] =
602
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
603 604 605 606 607 608
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
609
        .vendor = CPUID_VENDOR_AMD,
610 611 612
        .family = 16,
        .model = 2,
        .stepping = 3,
613
        .features[FEAT_1_EDX] =
614
            PPRO_FEATURES |
615
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
616
            CPUID_PSE36 | CPUID_VME | CPUID_HT,
617
        .features[FEAT_1_ECX] =
618
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
619
            CPUID_EXT_POPCNT,
620
        .features[FEAT_8000_0001_EDX] =
621
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
622 623
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
624
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
625 626 627 628
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
629
        .features[FEAT_8000_0001_ECX] =
630
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
631
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
632
        .features[FEAT_SVM] =
633
            CPUID_SVM_NPT | CPUID_SVM_LBRV,
634 635 636 637 638 639
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
640
        .vendor = CPUID_VENDOR_INTEL,
641 642 643
        .family = 6,
        .model = 15,
        .stepping = 11,
644
        .features[FEAT_1_EDX] =
645
            PPRO_FEATURES |
646
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
647 648
            CPUID_PSE36 | CPUID_VME | CPUID_DTS | CPUID_ACPI | CPUID_SS |
            CPUID_HT | CPUID_TM | CPUID_PBE,
649
        .features[FEAT_1_ECX] =
650
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
651 652
            CPUID_EXT_DTES64 | CPUID_EXT_DSCPL | CPUID_EXT_VMX | CPUID_EXT_EST |
            CPUID_EXT_TM2 | CPUID_EXT_CX16 | CPUID_EXT_XTPR | CPUID_EXT_PDCM,
653
        .features[FEAT_8000_0001_EDX] =
654
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
655
        .features[FEAT_8000_0001_ECX] =
656
            CPUID_EXT3_LAHF_LM,
657 658 659 660 661 662
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
        .level = 5,
663
        .vendor = CPUID_VENDOR_INTEL,
664 665 666 667
        .family = 15,
        .model = 6,
        .stepping = 1,
        /* Missing: CPUID_VME, CPUID_HT */
668
        .features[FEAT_1_EDX] =
669
            PPRO_FEATURES |
670 671 672
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
673
        .features[FEAT_1_ECX] =
674
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
675
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
676
        .features[FEAT_8000_0001_EDX] =
677
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
678 679 680 681 682
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
683
        .features[FEAT_8000_0001_ECX] =
684
            0,
685 686 687 688 689 690
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
691
        .vendor = CPUID_VENDOR_INTEL,
692
        .family = 6,
693
        .model = 6,
694
        .stepping = 3,
695
        .features[FEAT_1_EDX] =
696
            PPRO_FEATURES,
697
        .features[FEAT_1_ECX] =
698
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
699
        .xlevel = 0x80000004,
700
    },
701 702 703
    {
        .name = "kvm32",
        .level = 5,
704
        .vendor = CPUID_VENDOR_INTEL,
705 706 707
        .family = 15,
        .model = 6,
        .stepping = 1,
708
        .features[FEAT_1_EDX] =
709
            PPRO_FEATURES |
710
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
711
        .features[FEAT_1_ECX] =
712
            CPUID_EXT_SSE3,
713
        .features[FEAT_8000_0001_EDX] =
714
            PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES,
715
        .features[FEAT_8000_0001_ECX] =
716
            0,
717 718 719
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
720 721 722
    {
        .name = "coreduo",
        .level = 10,
723
        .vendor = CPUID_VENDOR_INTEL,
724 725 726
        .family = 6,
        .model = 14,
        .stepping = 8,
727
        .features[FEAT_1_EDX] =
728
            PPRO_FEATURES | CPUID_VME |
729 730
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_DTS | CPUID_ACPI |
            CPUID_SS | CPUID_HT | CPUID_TM | CPUID_PBE,
731
        .features[FEAT_1_ECX] =
732
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_VMX |
733
            CPUID_EXT_EST | CPUID_EXT_TM2 | CPUID_EXT_XTPR | CPUID_EXT_PDCM,
734
        .features[FEAT_8000_0001_EDX] =
735
            CPUID_EXT2_NX,
736 737 738 739 740
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
741
        .level = 1,
742
        .vendor = CPUID_VENDOR_INTEL,
743
        .family = 4,
744
        .model = 8,
745
        .stepping = 0,
746
        .features[FEAT_1_EDX] =
747
            I486_FEATURES,
748 749 750 751 752
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
753
        .vendor = CPUID_VENDOR_INTEL,
754 755 756
        .family = 5,
        .model = 4,
        .stepping = 3,
757
        .features[FEAT_1_EDX] =
758
            PENTIUM_FEATURES,
759 760 761 762 763
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
764
        .vendor = CPUID_VENDOR_INTEL,
765 766 767
        .family = 6,
        .model = 5,
        .stepping = 2,
768
        .features[FEAT_1_EDX] =
769
            PENTIUM2_FEATURES,
770 771 772 773 774
        .xlevel = 0,
    },
    {
        .name = "pentium3",
        .level = 2,
775
        .vendor = CPUID_VENDOR_INTEL,
776 777 778
        .family = 6,
        .model = 7,
        .stepping = 3,
779
        .features[FEAT_1_EDX] =
780
            PENTIUM3_FEATURES,
781 782 783 784 785
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
786
        .vendor = CPUID_VENDOR_AMD,
787 788 789
        .family = 6,
        .model = 2,
        .stepping = 3,
790
        .features[FEAT_1_EDX] =
791
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
792
            CPUID_MCA,
793
        .features[FEAT_8000_0001_EDX] =
794
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
795
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
796 797 798 799 800 801
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
        /* original is on level 10 */
        .level = 5,
802
        .vendor = CPUID_VENDOR_INTEL,
803 804 805
        .family = 6,
        .model = 28,
        .stepping = 2,
806
        .features[FEAT_1_EDX] =
807
            PPRO_FEATURES |
808 809
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME | CPUID_DTS |
            CPUID_ACPI | CPUID_SS | CPUID_HT | CPUID_TM | CPUID_PBE,
810
            /* Some CPUs got no CPUID_SEP */
811
        .features[FEAT_1_ECX] =
812
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
813 814
            CPUID_EXT_DSCPL | CPUID_EXT_EST | CPUID_EXT_TM2 | CPUID_EXT_XTPR |
            CPUID_EXT_MOVBE,
815
        .features[FEAT_8000_0001_EDX] =
816
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
817
            CPUID_EXT2_NX,
818
        .features[FEAT_8000_0001_ECX] =
819
            CPUID_EXT3_LAHF_LM,
820 821 822
        .xlevel = 0x8000000A,
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
823 824
    {
        .name = "Conroe",
825
        .level = 4,
826
        .vendor = CPUID_VENDOR_INTEL,
827
        .family = 6,
828
        .model = 15,
829
        .stepping = 3,
830
        .features[FEAT_1_EDX] =
831
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
832 833 834 835
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
836
        .features[FEAT_1_ECX] =
837
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
838
        .features[FEAT_8000_0001_EDX] =
839
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
840
        .features[FEAT_8000_0001_ECX] =
841
            CPUID_EXT3_LAHF_LM,
842 843 844 845 846
        .xlevel = 0x8000000A,
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
847
        .level = 4,
848
        .vendor = CPUID_VENDOR_INTEL,
849
        .family = 6,
850
        .model = 23,
851
        .stepping = 3,
852
        .features[FEAT_1_EDX] =
853
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
854 855 856 857
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
858
        .features[FEAT_1_ECX] =
859
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
860
             CPUID_EXT_SSE3,
861
        .features[FEAT_8000_0001_EDX] =
862
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
863
        .features[FEAT_8000_0001_ECX] =
864
            CPUID_EXT3_LAHF_LM,
865 866 867 868 869
        .xlevel = 0x8000000A,
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
870
        .level = 4,
871
        .vendor = CPUID_VENDOR_INTEL,
872
        .family = 6,
873
        .model = 26,
874
        .stepping = 3,
875
        .features[FEAT_1_EDX] =
876
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
877 878 879 880
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
881
        .features[FEAT_1_ECX] =
882
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
883
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
884
        .features[FEAT_8000_0001_EDX] =
885
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
886
        .features[FEAT_8000_0001_ECX] =
887
            CPUID_EXT3_LAHF_LM,
888 889 890 891 892 893
        .xlevel = 0x8000000A,
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
894
        .vendor = CPUID_VENDOR_INTEL,
895 896 897
        .family = 6,
        .model = 44,
        .stepping = 1,
898
        .features[FEAT_1_EDX] =
899
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
900 901 902 903
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
904
        .features[FEAT_1_ECX] =
905
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
906
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
907
             CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
908
        .features[FEAT_8000_0001_EDX] =
909
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
910
        .features[FEAT_8000_0001_ECX] =
911
            CPUID_EXT3_LAHF_LM,
912 913 914 915 916 917
        .xlevel = 0x8000000A,
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
918
        .vendor = CPUID_VENDOR_INTEL,
919 920 921
        .family = 6,
        .model = 42,
        .stepping = 1,
922
        .features[FEAT_1_EDX] =
923
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
924 925 926 927
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
928
        .features[FEAT_1_ECX] =
929
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
930 931 932 933
             CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
             CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
             CPUID_EXT_SSE3,
934
        .features[FEAT_8000_0001_EDX] =
935
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
936
             CPUID_EXT2_SYSCALL,
937
        .features[FEAT_8000_0001_ECX] =
938
            CPUID_EXT3_LAHF_LM,
939 940 941
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
942 943 944
    {
        .name = "Haswell",
        .level = 0xd,
945
        .vendor = CPUID_VENDOR_INTEL,
946 947 948
        .family = 6,
        .model = 60,
        .stepping = 1,
949
        .features[FEAT_1_EDX] =
950
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
951
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
952
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
953 954
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
955
        .features[FEAT_1_ECX] =
956
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
957 958 959 960 961
             CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
             CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
             CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
             CPUID_EXT_PCID,
962
        .features[FEAT_8000_0001_EDX] =
963
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
964
             CPUID_EXT2_SYSCALL,
965
        .features[FEAT_8000_0001_ECX] =
966
            CPUID_EXT3_LAHF_LM,
967
        .features[FEAT_7_0_EBX] =
968
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
969 970 971 972 973 974
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell)",
    },
975 976 977
    {
        .name = "Opteron_G1",
        .level = 5,
978
        .vendor = CPUID_VENDOR_AMD,
979 980 981
        .family = 15,
        .model = 6,
        .stepping = 1,
982
        .features[FEAT_1_EDX] =
983
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
984 985 986 987
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
988
        .features[FEAT_1_ECX] =
989
            CPUID_EXT_SSE3,
990
        .features[FEAT_8000_0001_EDX] =
991
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
992 993 994 995 996 997 998 999 1000 1001 1002
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1003
        .vendor = CPUID_VENDOR_AMD,
1004 1005 1006
        .family = 15,
        .model = 6,
        .stepping = 1,
1007
        .features[FEAT_1_EDX] =
1008
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1009 1010 1011 1012
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
1013
        .features[FEAT_1_ECX] =
1014
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1015
        .features[FEAT_8000_0001_EDX] =
1016
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1017 1018 1019 1020 1021 1022
             CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
             CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
             CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
             CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
             CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
             CPUID_EXT2_DE | CPUID_EXT2_FPU,
1023
        .features[FEAT_8000_0001_ECX] =
1024
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1025 1026 1027 1028 1029 1030
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1031
        .vendor = CPUID_VENDOR_AMD,
1032 1033 1034
        .family = 15,
        .model = 6,
        .stepping = 1,
1035
        .features[FEAT_1_EDX] =
1036
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1037 1038 1039 1040
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
1041
        .features[FEAT_1_ECX] =
1042
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1043
             CPUID_EXT_SSE3,
1044
        .features[FEAT_8000_0001_EDX] =
1045
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1046 1047 1048 1049 1050 1051
             CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
             CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
             CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
             CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
             CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
             CPUID_EXT2_DE | CPUID_EXT2_FPU,
1052
        .features[FEAT_8000_0001_ECX] =
1053
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1054 1055 1056 1057 1058 1059 1060
             CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1061
        .vendor = CPUID_VENDOR_AMD,
1062 1063 1064
        .family = 21,
        .model = 1,
        .stepping = 2,
1065
        .features[FEAT_1_EDX] =
1066
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1067 1068 1069 1070
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
1071
        .features[FEAT_1_ECX] =
1072
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1073 1074 1075
             CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
             CPUID_EXT_SSE3,
1076
        .features[FEAT_8000_0001_EDX] =
1077
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1078 1079 1080 1081 1082 1083
             CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1084
        .features[FEAT_8000_0001_ECX] =
1085
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1086 1087 1088 1089 1090 1091
             CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
             CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
             CPUID_EXT3_LAHF_LM,
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1092 1093 1094
    {
        .name = "Opteron_G5",
        .level = 0xd,
1095
        .vendor = CPUID_VENDOR_AMD,
1096 1097 1098
        .family = 21,
        .model = 2,
        .stepping = 0,
1099
        .features[FEAT_1_EDX] =
1100
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1101 1102 1103 1104
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
1105
        .features[FEAT_1_ECX] =
1106
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1107 1108 1109
             CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
             CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1110
        .features[FEAT_8000_0001_EDX] =
1111
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1112 1113 1114 1115 1116 1117
             CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1118
        .features[FEAT_8000_0001_ECX] =
1119
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1120 1121 1122 1123 1124 1125
             CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
             CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
             CPUID_EXT3_LAHF_LM,
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1126 1127
};

1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
/**
 * x86_cpu_compat_set_features:
 * @cpu_model: CPU model name to be changed. If NULL, all CPU models are changed
 * @w: Identifies the feature word to be changed.
 * @feat_add: Feature bits to be added to feature word
 * @feat_remove: Feature bits to be removed from feature word
 *
 * Change CPU model feature bits for compatibility.
 *
 * This function may be used by machine-type compatibility functions
 * to enable or disable feature bits on specific CPU models.
 */
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
                                 uint32_t feat_add, uint32_t feat_remove)
{
1143
    X86CPUDefinition *def;
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
    int i;
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
        if (!cpu_model || !strcmp(cpu_model, def->name)) {
            def->features[w] |= feat_add;
            def->features[w] &= ~feat_remove;
        }
    }
}

1154 1155
#ifdef CONFIG_KVM

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1171 1172 1173
static X86CPUDefinition host_cpudef;

/* class_init for the "host" CPU model
1174
 *
1175
 * This function may be called before KVM is initialized.
1176
 */
1177
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1178
{
1179
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1180 1181
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1182
    xcc->kvm_required = true;
1183

1184
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1185
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1186 1187

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1188 1189 1190
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1191

1192
    cpu_x86_fill_model_id(host_cpudef.model_id);
1193

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
    xcc->cpu_def = &host_cpudef;
    host_cpudef.cache_info_passthrough = true;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;
    FeatureWord w;

    assert(kvm_enabled());

    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1214

1215 1216
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
1217
        env->features[w] =
1218 1219 1220
            kvm_arch_get_supported_cpuid(s, wi->cpuid_eax, wi->cpuid_ecx,
                                         wi->cpuid_reg);
    }
1221
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1222 1223
}

1224 1225 1226 1227 1228 1229 1230 1231 1232
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1233
static int unavailable_host_feature(FeatureWordInfo *f, uint32_t mask)
1234 1235 1236 1237 1238
{
    int i;

    for (i = 0; i < 32; ++i)
        if (1 << i & mask) {
1239
            const char *reg = get_register_name_32(f->cpuid_reg);
1240 1241 1242
            assert(reg);
            fprintf(stderr, "warning: host doesn't support requested feature: "
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1243 1244 1245
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1246 1247 1248 1249 1250
            break;
        }
    return 0;
}

1251 1252 1253
/* Check if all requested cpu flags are making their way to the guest
 *
 * Returns 0 if all flags are supported by the host, non-zero otherwise.
1254 1255
 *
 * This function may be called only if KVM is enabled.
1256
 */
1257
static int kvm_check_features_against_host(KVMState *s, X86CPU *cpu)
1258
{
1259
    CPUX86State *env = &cpu->env;
1260 1261
    int rv = 0;
    FeatureWord w;
1262

1263 1264
    assert(kvm_enabled());

1265
    for (w = 0; w < FEATURE_WORDS; w++) {
1266
        FeatureWordInfo *wi = &feature_word_info[w];
1267 1268 1269 1270 1271
        uint32_t guest_feat = env->features[w];
        uint32_t host_feat = kvm_arch_get_supported_cpuid(s, wi->cpuid_eax,
                                                             wi->cpuid_ecx,
                                                             wi->cpuid_reg);
        uint32_t mask;
1272
        for (mask = 1; mask; mask <<= 1) {
1273
            if (guest_feat & mask && !(host_feat & mask)) {
1274 1275 1276 1277 1278
                unavailable_host_feature(wi, mask);
                rv = 1;
            }
        }
    }
1279 1280 1281
    return rv;
}

1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1296 1297
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1298
{
1299 1300 1301 1302
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1303
    Error *local_err = NULL;
1304 1305
    int64_t value;

1306 1307 1308
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1309 1310 1311 1312 1313 1314 1315 1316
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1317
    env->cpuid_version &= ~0xff00f00;
1318 1319
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1320
    } else {
1321
        env->cpuid_version |= value << 8;
1322 1323 1324
    }
}

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1337 1338
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1339
{
1340 1341 1342 1343
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1344
    Error *local_err = NULL;
1345 1346
    int64_t value;

1347 1348 1349
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1350 1351 1352 1353 1354 1355 1356 1357
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1358
    env->cpuid_version &= ~0xf00f0;
1359
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1360 1361
}

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1374 1375 1376
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1377
{
1378 1379 1380 1381
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1382
    Error *local_err = NULL;
1383 1384
    int64_t value;

1385 1386 1387
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1388 1389 1390 1391 1392 1393 1394 1395
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1396
    env->cpuid_version &= ~0xf;
1397
    env->cpuid_version |= value & 0xf;
1398 1399
}

1400 1401 1402 1403 1404
static void x86_cpuid_get_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1405
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1406 1407 1408 1409 1410 1411 1412
}

static void x86_cpuid_set_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1413
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1414 1415
}

1416 1417 1418 1419 1420
static void x86_cpuid_get_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1421
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1422 1423 1424 1425 1426 1427 1428
}

static void x86_cpuid_set_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1429
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1430 1431
}

1432 1433 1434 1435 1436 1437
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1438
    value = (char *)g_malloc(CPUID_VENDOR_SZ + 1);
1439 1440
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1451
    if (strlen(value) != CPUID_VENDOR_SZ) {
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
        error_set(errp, QERR_PROPERTY_VALUE_BAD, "",
                  "vendor", value);
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1482 1483
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1484
{
1485 1486
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1487 1488 1489 1490 1491 1492
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1493
    memset(env->cpuid_model, 0, 48);
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1519
    const int64_t max = INT64_MAX;
1520
    Error *local_err = NULL;
1521 1522
    int64_t value;

1523 1524 1525
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->env.cpuid_apic_id;

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1550
    DeviceState *dev = DEVICE(obj);
1551 1552 1553 1554 1555
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1556 1557 1558 1559 1560 1561
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

    if ((value != cpu->env.cpuid_apic_id) && cpu_exists(value)) {
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
    cpu->env.cpuid_apic_id = value;
}

1581
/* Generic getter for "feature-words" and "filtered-features" properties */
1582 1583 1584
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1585
    uint32_t *array = (uint32_t *)opaque;
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1599
        qwi->features = array[w];
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

    visit_type_int(v, &value, name, errp);
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

    visit_type_int(v, &value, name, &err);
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                  " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                  object_get_typename(obj), name ? name : "null",
                  value, min, max);
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1661 1662
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1663 1664
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1665
{
1666
    X86CPU *cpu = X86_CPU(cs);
1667 1668
    char *featurestr; /* Single 'key=value" string being parsed */
    /* Features to be added */
1669
    FeatureWordArray plus_features = { 0 };
1670
    /* Features to be removed */
1671
    FeatureWordArray minus_features = { 0 };
1672
    uint32_t numvalue;
1673
    CPUX86State *env = &cpu->env;
1674
    Error *local_err = NULL;
1675 1676

    featurestr = features ? strtok(features, ",") : NULL;
1677 1678 1679 1680

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1681
            add_flagname_to_bitmaps(featurestr + 1, plus_features);
1682
        } else if (featurestr[0] == '-') {
1683
            add_flagname_to_bitmaps(featurestr + 1, minus_features);
1684 1685
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1686
            feat2prop(featurestr);
1687
            if (!strcmp(featurestr, "xlevel")) {
1688
                char *err;
1689 1690
                char num[32];

1691 1692
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1693
                    error_setg(&local_err, "bad numerical value %s", val);
1694
                    goto out;
1695 1696
                }
                if (numvalue < 0x80000000) {
1697 1698
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1699
                    numvalue += 0x80000000;
1700
                }
1701
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1702
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1703
            } else if (!strcmp(featurestr, "tsc-freq")) {
1704 1705
                int64_t tsc_freq;
                char *err;
1706
                char num[32];
1707 1708 1709

                tsc_freq = strtosz_suffix_unit(val, &err,
                                               STRTOSZ_DEFSUFFIX_B, 1000);
1710
                if (tsc_freq < 0 || *err) {
1711
                    error_setg(&local_err, "bad numerical value %s", val);
1712
                    goto out;
1713
                }
1714
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1715 1716
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1717
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1718
                char *err;
1719
                const int min = 0xFFF;
1720
                char num[32];
1721 1722
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1723
                    error_setg(&local_err, "bad numerical value %s", val);
1724
                    goto out;
1725
                }
1726
                if (numvalue < min) {
1727 1728
                    error_report("hv-spinlocks value shall always be >= 0x%x"
                            ", fixup will be removed in future versions",
1729 1730 1731
                            min);
                    numvalue = min;
                }
1732
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1733
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1734
            } else {
1735
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1736 1737
            }
        } else {
1738
            feat2prop(featurestr);
1739
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1740
        }
1741 1742
        if (local_err) {
            error_propagate(errp, local_err);
1743
            goto out;
1744 1745 1746
        }
        featurestr = strtok(NULL, ",");
    }
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
    env->features[FEAT_1_EDX] |= plus_features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] |= plus_features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] |= plus_features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] |= plus_features[FEAT_8000_0001_ECX];
    env->features[FEAT_C000_0001_EDX] |= plus_features[FEAT_C000_0001_EDX];
    env->features[FEAT_KVM] |= plus_features[FEAT_KVM];
    env->features[FEAT_SVM] |= plus_features[FEAT_SVM];
    env->features[FEAT_7_0_EBX] |= plus_features[FEAT_7_0_EBX];
    env->features[FEAT_1_EDX] &= ~minus_features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] &= ~minus_features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] &= ~minus_features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] &= ~minus_features[FEAT_8000_0001_ECX];
    env->features[FEAT_C000_0001_EDX] &= ~minus_features[FEAT_C000_0001_EDX];
    env->features[FEAT_KVM] &= ~minus_features[FEAT_KVM];
    env->features[FEAT_SVM] &= ~minus_features[FEAT_SVM];
    env->features[FEAT_7_0_EBX] &= ~minus_features[FEAT_7_0_EBX];
1763

1764 1765
out:
    return;
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
}

/* generate a composite string into buf of all cpuid names in featureset
 * selected by fbits.  indicate truncation at bufsize in the event of overflow.
 * if flags, suppress names undefined in featureset.
 */
static void listflags(char *buf, int bufsize, uint32_t fbits,
    const char **featureset, uint32_t flags)
{
    const char **p = &featureset[31];
    char *q, *b, bit;
    int nc;

    b = 4 <= bufsize ? buf + (bufsize -= 3) - 1 : NULL;
    *buf = '\0';
    for (q = buf, bit = 31; fbits && bufsize; --p, fbits &= ~(1 << bit), --bit)
        if (fbits & 1 << bit && (*p || !flags)) {
            if (*p)
                nc = snprintf(q, bufsize, "%s%s", q == buf ? "" : " ", *p);
            else
                nc = snprintf(q, bufsize, "%s[%d]", q == buf ? "" : " ", bit);
            if (bufsize <= nc) {
                if (b) {
                    memcpy(b, "...", sizeof("..."));
                }
                return;
            }
            q += nc;
            bufsize -= nc;
        }
}

P
Peter Maydell 已提交
1798 1799
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1800
{
1801
    X86CPUDefinition *def;
1802
    char buf[256];
1803
    int i;
1804

1805 1806
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1807
        snprintf(buf, sizeof(buf), "%s", def->name);
1808
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
1809
    }
1810 1811 1812 1813 1814 1815
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

1816
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
1817 1818 1819 1820 1821 1822
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

        listflags(buf, sizeof(buf), (uint32_t)~0, fw->feat_names, 1);
        (*cpu_fprintf)(f, "  %s\n", buf);
    }
1823 1824
}

1825
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
1826 1827
{
    CpuDefinitionInfoList *cpu_list = NULL;
1828
    X86CPUDefinition *def;
1829
    int i;
1830

1831
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
1832 1833 1834
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

1835
        def = &builtin_x86_defs[i];
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

1848 1849 1850 1851
static void filter_features_for_kvm(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;
1852
    FeatureWord w;
1853

1854 1855
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
1856 1857 1858 1859 1860 1861
        uint32_t host_feat = kvm_arch_get_supported_cpuid(s, wi->cpuid_eax,
                                                             wi->cpuid_ecx,
                                                             wi->cpuid_reg);
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
1862
    }
1863 1864
}

1865
/* Load data from X86CPUDefinition
1866
 */
1867
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
1868
{
1869
    CPUX86State *env = &cpu->env;
1870 1871
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
1872

1873 1874 1875 1876
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
1877 1878 1879 1880
    env->features[FEAT_1_EDX] = def->features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] = def->features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] = def->features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] = def->features[FEAT_8000_0001_ECX];
1881
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
1882 1883 1884 1885
    env->features[FEAT_KVM] = def->features[FEAT_KVM];
    env->features[FEAT_SVM] = def->features[FEAT_SVM];
    env->features[FEAT_C000_0001_EDX] = def->features[FEAT_C000_0001_EDX];
    env->features[FEAT_7_0_EBX] = def->features[FEAT_7_0_EBX];
1886
    env->cpuid_xlevel2 = def->xlevel2;
1887
    cpu->cache_info_passthrough = def->cache_info_passthrough;
1888

1889
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
1890

1891
    /* Special cases not set in the X86CPUDefinition structs: */
1892
    if (kvm_enabled()) {
1893 1894 1895 1896
        FeatureWord w;
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] |= kvm_default_features[w];
        }
1897
    }
1898

1899
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
1900 1901 1902 1903 1904 1905 1906 1907

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
1908
    vendor = def->vendor;
1909 1910 1911 1912 1913 1914 1915 1916 1917
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

1918 1919
}

1920 1921
X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
                       Error **errp)
1922
{
1923
    X86CPU *cpu = NULL;
1924
    X86CPUClass *xcc;
1925
    ObjectClass *oc;
1926 1927
    gchar **model_pieces;
    char *name, *features;
1928 1929
    Error *error = NULL;

1930 1931 1932 1933 1934 1935 1936 1937
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

1938 1939 1940 1941 1942
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
1943 1944 1945 1946
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
1947 1948 1949
        goto out;
    }

1950 1951
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

1952 1953 1954 1955 1956 1957 1958 1959
#ifndef CONFIG_USER_ONLY
    if (icc_bridge == NULL) {
        error_setg(&error, "Invalid icc-bridge value");
        goto out;
    }
    qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
    object_unref(OBJECT(cpu));
#endif
1960

1961
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
1962 1963
    if (error) {
        goto out;
1964 1965
    }

1966
out:
1967 1968
    if (error != NULL) {
        error_propagate(errp, error);
1969 1970 1971 1972
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
1973
    }
1974 1975 1976 1977 1978 1979 1980 1981 1982
    g_strfreev(model_pieces);
    return cpu;
}

X86CPU *cpu_x86_init(const char *cpu_model)
{
    Error *error = NULL;
    X86CPU *cpu;

1983
    cpu = cpu_x86_create(cpu_model, NULL, &error);
1984
    if (error) {
1985 1986 1987
        goto out;
    }

1988 1989
    object_property_set_bool(OBJECT(cpu), true, "realized", &error);

1990 1991
out:
    if (error) {
1992
        error_report("%s", error_get_pretty(error));
1993
        error_free(error);
1994 1995 1996 1997
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
1998 1999 2000 2001
    }
    return cpu;
}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2024 2025
#if !defined(CONFIG_USER_ONLY)

2026 2027
void cpu_clear_apic_feature(CPUX86State *env)
{
2028
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2029 2030
}

2031 2032
#endif /* !CONFIG_USER_ONLY */

2033
/* Initialize list of CPU models, filling some non-static fields if necessary
2034 2035 2036
 */
void x86_cpudef_setup(void)
{
2037 2038
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2039 2040

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2041
        X86CPUDefinition *def = &builtin_x86_defs[i];
2042 2043

        /* Look for specific "cpudef" models that */
2044
        /* have the QEMU version in .model_id */
2045
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2046 2047 2048 2049 2050
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
2051 2052 2053
                break;
            }
        }
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
    }
}

static void get_cpuid_vendor(CPUX86State *env, uint32_t *ebx,
                             uint32_t *ecx, uint32_t *edx)
{
    *ebx = env->cpuid_vendor1;
    *edx = env->cpuid_vendor2;
    *ecx = env->cpuid_vendor3;
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2069 2070 2071
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2072 2073
    /* test if maximum index reached */
    if (index & 0x80000000) {
2074 2075 2076 2077 2078 2079 2080 2081 2082
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2083 2084 2085 2086 2087
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2088 2089
            }
        }
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
        get_cpuid_vendor(env, ebx, ecx, edx);
        break;
    case 1:
        *eax = env->cpuid_version;
        *ebx = (env->cpuid_apic_id << 24) | 8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2103 2104
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2105 2106
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2107 2108 2109 2110 2111
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2112 2113 2114 2115
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2116
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2117 2118
        *ebx = 0;
        *ecx = 0;
2119 2120 2121
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2122 2123 2124
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2125 2126
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2127
            *eax &= ~0xFC000000;
2128
        } else {
A
Aurelien Jarno 已提交
2129
            *eax = 0;
2130
            switch (count) {
2131
            case 0: /* L1 dcache info */
2132 2133 2134 2135 2136 2137 2138 2139
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2140 2141
                break;
            case 1: /* L1 icache info */
2142 2143 2144 2145 2146 2147 2148 2149
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2150 2151
                break;
            case 2: /* L2 cache info */
2152 2153 2154
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2155 2156
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2157
                }
2158 2159 2160 2161 2162
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2163 2164 2165 2166 2167 2168 2169
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2170 2171 2172 2173 2174 2175
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2192
    case 7:
2193 2194 2195
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2196
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2197 2198
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2199 2200 2201 2202 2203 2204 2205
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2206 2207 2208 2209 2210 2211 2212 2213 2214
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2215
        if (kvm_enabled() && cpu->enable_pmu) {
2216
            KVMState *s = cs->kvm_state;
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2228
        break;
2229 2230 2231 2232 2233
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2234
        /* Processor Extended State */
2235 2236 2237 2238 2239
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2240 2241
            break;
        }
2242 2243 2244
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2245

2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
            *eax = kvm_arch_get_supported_cpuid(s, 0xd, 1, R_EAX);
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2268 2269
                *eax = esa->size;
                *ebx = esa->offset;
2270
            }
S
Sheng Yang 已提交
2271 2272
        }
        break;
2273
    }
2274 2275 2276 2277 2278 2279 2280 2281 2282
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2283 2284
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2285 2286 2287 2288 2289

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2290
        if (cs->nr_cores * cs->nr_threads > 1) {
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
            uint32_t tebx, tecx, tedx;
            get_cpuid_vendor(env, &tebx, &tecx, &tedx);
            if (tebx != CPUID_VENDOR_INTEL_1 ||
                tedx != CPUID_VENDOR_INTEL_2 ||
                tecx != CPUID_VENDOR_INTEL_3) {
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2310 2311 2312 2313
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2314 2315 2316 2317 2318 2319 2320 2321
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2322 2323 2324
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2325 2326 2327 2328
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2343 2344 2345 2346
        break;
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2347
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2348 2349
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2350
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2351
        } else {
2352
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2353
                *eax = 0x00000024; /* 36 bits physical */
2354
            } else {
2355
                *eax = 0x00000020; /* 32 bits physical */
2356
            }
2357 2358 2359 2360
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2361 2362
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2363 2364 2365
        }
        break;
    case 0x8000000A:
2366
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2367 2368 2369
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2370
            *edx = env->features[FEAT_SVM]; /* optional features */
2371 2372 2373 2374 2375 2376
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2377
        break;
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2389
        *edx = env->features[FEAT_C000_0001_EDX];
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2400 2401 2402 2403 2404 2405 2406 2407 2408
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2409 2410 2411 2412 2413 2414 2415

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2416 2417
    int i;

A
Andreas Färber 已提交
2418 2419
    xcc->parent_reset(s);

A
Andreas Färber 已提交
2420

2421
    memset(env, 0, offsetof(CPUX86State, pat));
A
Andreas Färber 已提交
2422

2423
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
    env->fpuc = 0x37f;

    env->mxcsr = 0x1f80;
2476
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2477 2478 2479 2480 2481 2482 2483

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2484
    cpu_breakpoint_remove_all(s, BP_CPU);
2485
    cpu_watchpoint_remove_all(s, BP_CPU);
2486

2487 2488 2489
    env->tsc_adjust = 0;
    env->tsc = 0;

2490 2491
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2492
    if (s->cpu_index == 0) {
2493
        apic_designate_bsp(cpu->apic_state);
2494 2495
    }

2496
    s->halted = !cpu_is_bsp(cpu);
2497
#endif
A
Andreas Färber 已提交
2498 2499
}

2500 2501 2502
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2503
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2504
}
2505 2506 2507 2508 2509 2510 2511

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2512 2513
#endif

A
Andreas Färber 已提交
2514 2515 2516 2517 2518 2519
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2520
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2521 2522 2523 2524 2525 2526 2527 2528 2529
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2530
#ifndef CONFIG_USER_ONLY
2531
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2532 2533
{
    CPUX86State *env = &cpu->env;
2534
    DeviceState *dev = DEVICE(cpu);
2535
    APICCommonState *apic;
2536 2537 2538 2539 2540 2541 2542 2543
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2544 2545
    cpu->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
    if (cpu->apic_state == NULL) {
2546 2547 2548 2549 2550
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
2551 2552
                              OBJECT(cpu->apic_state), NULL);
    qdev_prop_set_uint8(cpu->apic_state, "id", env->cpuid_apic_id);
2553
    /* TODO: convert to link<> */
2554
    apic = APIC_COMMON(cpu->apic_state);
2555
    apic->cpu = cpu;
2556 2557 2558 2559
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2560
    if (cpu->apic_state == NULL) {
2561 2562
        return;
    }
2563

2564
    if (qdev_init(cpu->apic_state)) {
2565
        error_setg(errp, "APIC device '%s' could not be initialized",
2566
                   object_get_typename(OBJECT(cpu->apic_state)));
2567 2568 2569
        return;
    }
}
2570 2571 2572 2573
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2574 2575
#endif

2576
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2577
{
2578
    CPUState *cs = CPU(dev);
2579 2580
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2581
    CPUX86State *env = &cpu->env;
2582
    Error *local_err = NULL;
2583

2584
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2585 2586
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2587

2588 2589 2590 2591 2592 2593
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
    if (env->cpuid_vendor1 == CPUID_VENDOR_AMD_1 &&
        env->cpuid_vendor2 == CPUID_VENDOR_AMD_2 &&
        env->cpuid_vendor3 == CPUID_VENDOR_AMD_3) {
2594 2595
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2596 2597 2598
           & CPUID_EXT2_AMD_ALIASES);
    }

2599
    if (!kvm_enabled()) {
2600 2601 2602
        env->features[FEAT_1_EDX] &= TCG_FEATURES;
        env->features[FEAT_1_ECX] &= TCG_EXT_FEATURES;
        env->features[FEAT_8000_0001_EDX] &= (TCG_EXT2_FEATURES
2603 2604 2605 2606
#ifdef TARGET_X86_64
            | CPUID_EXT2_SYSCALL | CPUID_EXT2_LM
#endif
            );
2607 2608
        env->features[FEAT_8000_0001_ECX] &= TCG_EXT3_FEATURES;
        env->features[FEAT_SVM] &= TCG_SVM_FEATURES;
2609
    } else {
2610
        KVMState *s = kvm_state;
2611
        if ((cpu->check_cpuid || cpu->enforce_cpuid)
2612
            && kvm_check_features_against_host(s, cpu) && cpu->enforce_cpuid) {
2613 2614 2615
            error_setg(&local_err,
                       "Host's CPU doesn't support requested features");
            goto out;
2616
        }
2617
        filter_features_for_kvm(cpu);
2618 2619
    }

2620 2621
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2622

2623
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2624
        x86_cpu_apic_create(cpu, &local_err);
2625
        if (local_err != NULL) {
2626
            goto out;
2627 2628
        }
    }
2629 2630
#endif

A
Andreas Färber 已提交
2631
    mce_init(cpu);
2632
    qemu_init_vcpu(cs);
2633 2634 2635 2636 2637

    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2638
    cpu_reset(cs);
2639

2640 2641 2642 2643 2644 2645
    xcc->parent_realize(dev, &local_err);
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2646 2647
}

2648 2649 2650 2651 2652 2653 2654 2655
/* Enables contiguous-apic-ID mode, for compatibility */
static bool compat_apic_id_mode;

void enable_compat_apic_id_mode(void)
{
    compat_apic_id_mode = true;
}

2656 2657 2658 2659 2660 2661 2662 2663 2664
/* Calculates initial APIC ID for a specific CPU index
 *
 * Currently we need to be able to calculate the APIC ID from the CPU index
 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
 * all CPUs up to max_cpus.
 */
uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
{
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
    uint32_t correct_id;
    static bool warned;

    correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
    if (compat_apic_id_mode) {
        if (cpu_index != correct_id && !warned) {
            error_report("APIC IDs set in compatibility mode, "
                         "CPU topology won't match the configuration");
            warned = true;
        }
        return cpu_index;
    } else {
        return correct_id;
    }
2679 2680
}

A
Andreas Färber 已提交
2681 2682
static void x86_cpu_initfn(Object *obj)
{
2683
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
2684
    X86CPU *cpu = X86_CPU(obj);
2685
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
2686
    CPUX86State *env = &cpu->env;
2687
    static int inited;
A
Andreas Färber 已提交
2688

2689
    cs->env_ptr = env;
A
Andreas Färber 已提交
2690
    cpu_exec_init(env);
2691 2692

    object_property_add(obj, "family", "int",
2693
                        x86_cpuid_version_get_family,
2694
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
2695
    object_property_add(obj, "model", "int",
2696
                        x86_cpuid_version_get_model,
2697
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
2698
    object_property_add(obj, "stepping", "int",
2699
                        x86_cpuid_version_get_stepping,
2700
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
2701 2702 2703
    object_property_add(obj, "level", "int",
                        x86_cpuid_get_level,
                        x86_cpuid_set_level, NULL, NULL, NULL);
2704 2705 2706
    object_property_add(obj, "xlevel", "int",
                        x86_cpuid_get_xlevel,
                        x86_cpuid_set_xlevel, NULL, NULL, NULL);
2707 2708 2709
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
2710
    object_property_add_str(obj, "model-id",
2711
                            x86_cpuid_get_model_id,
2712
                            x86_cpuid_set_model_id, NULL);
2713 2714 2715
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
2716 2717 2718
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
2719 2720
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
2721 2722 2723 2724
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
2725

2726
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
2727
    env->cpuid_apic_id = x86_cpu_apic_id_from_index(cs->cpu_index);
2728

2729 2730
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

2731 2732 2733 2734 2735 2736 2737 2738
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
#ifndef CONFIG_USER_ONLY
        cpu_set_debug_excp_handler(breakpoint_handler);
#endif
    }
A
Andreas Färber 已提交
2739 2740
}

2741 2742 2743 2744 2745 2746 2747 2748
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    return env->cpuid_apic_id;
}

2749 2750 2751 2752 2753 2754 2755
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

2756 2757 2758 2759 2760 2761 2762
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

2763 2764 2765 2766 2767 2768 2769
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
                                     CPU_INTERRUPT_MCE));
}

2784 2785
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
2786
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
2787
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
2788
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
2789
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
2790 2791
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, false),
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
2792 2793 2794
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
2795 2796 2797 2798
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
2799 2800 2801 2802
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
2803
    dc->bus_type = TYPE_ICC_BUS;
2804
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
2805 2806 2807

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
2808
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
2809

2810
    cc->class_by_name = x86_cpu_class_by_name;
2811
    cc->parse_features = x86_cpu_parse_featurestr;
2812
    cc->has_work = x86_cpu_has_work;
2813
    cc->do_interrupt = x86_cpu_do_interrupt;
2814
    cc->dump_state = x86_cpu_dump_state;
2815
    cc->set_pc = x86_cpu_set_pc;
2816
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
2817 2818
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
2819 2820
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
2821 2822 2823
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
2824
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
2825
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
2826 2827 2828 2829
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
2830
    cc->vmsd = &vmstate_x86_cpu;
2831
#endif
2832
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
A
Andreas Färber 已提交
2833 2834 2835 2836 2837 2838
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
2839
    .instance_init = x86_cpu_initfn,
2840
    .abstract = true,
A
Andreas Färber 已提交
2841 2842 2843 2844 2845 2846
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
2847 2848
    int i;

A
Andreas Färber 已提交
2849
    type_register_static(&x86_cpu_type_info);
2850 2851 2852 2853 2854 2855
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
2856 2857 2858
}

type_init(x86_cpu_register_types)