cpu.c 107.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28

29
#include "qemu/error-report.h"
30 31
#include "qemu/option.h"
#include "qemu/config-file.h"
32
#include "qapi/qmp/qerror.h"
33

34 35
#include "qapi-types.h"
#include "qapi-visit.h"
36
#include "qapi/visitor.h"
37
#include "sysemu/arch_init.h"
38

39
#include "hw/hw.h"
S
Stefan Weil 已提交
40
#if defined(CONFIG_KVM)
41
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
42
#endif
43

44
#include "sysemu/sysemu.h"
45
#include "hw/qdev-properties.h"
46
#ifndef CONFIG_USER_ONLY
47
#include "exec/address-spaces.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

J
Joerg Roedel 已提交
248 249 250 251 252 253 254 255 256 257 258
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
259
static const char *cpuid_7_0_ebx_feature_name[] = {
260
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
261
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
262 263
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, "pcommit", "clflushopt",
    "clwb", NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
264 265
};

266 267 268 269 270 271 272 273 274 275 276
static const char *cpuid_7_0_ecx_feature_name[] = {
    NULL, NULL, NULL, "pku",
    "ospke", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

277 278 279 280 281 282 283 284 285 286 287
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

288 289 290 291 292 293 294 295 296 297 298
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
299 300 301 302 303 304 305 306 307 308 309
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
326
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
327 328 329 330 331 332 333
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
334
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
335 336 337 338 339
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
340 341
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
359 360 361
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
          CPUID_7_0_EBX_CLWB)
362 363 364 365
          /* missing:
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
366
#define TCG_7_0_ECX_FEATURES 0
367
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
368
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
369 370 371
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
372

373 374
typedef struct FeatureWordInfo {
    const char **feat_names;
375 376 377 378
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
379
    uint32_t tcg_features; /* Feature flags supported by TCG */
380
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
381 382 383
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
384 385 386
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
387
        .tcg_features = TCG_FEATURES,
388 389 390 391
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
392
        .tcg_features = TCG_EXT_FEATURES,
393 394 395 396
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
397
        .tcg_features = TCG_EXT2_FEATURES,
398 399 400 401
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
402
        .tcg_features = TCG_EXT3_FEATURES,
403
    },
404 405 406
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
407
        .tcg_features = TCG_EXT4_FEATURES,
408
    },
409 410 411
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
412
        .tcg_features = TCG_KVM_FEATURES,
413 414 415 416
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
417
        .tcg_features = TCG_SVM_FEATURES,
418 419 420
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
421 422 423
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
424
        .tcg_features = TCG_7_0_EBX_FEATURES,
425
    },
426 427 428 429 430 431 432
    [FEAT_7_0_ECX] = {
        .feat_names = cpuid_7_0_ecx_feature_name,
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
433 434 435 436 437 438 439
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
440 441 442 443 444
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
445
        .tcg_features = TCG_XSAVE_FEATURES,
446
    },
J
Jan Kiszka 已提交
447 448 449 450 451
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
452 453
};

454 455 456 457 458 459 460 461
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
462
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
463
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
464 465 466 467 468 469 470 471 472 473 474
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

475 476 477 478 479 480 481
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
482
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
483 484 485
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
486
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
487 488 489 490 491 492
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
493 494
    [9] = { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
            .offset = 0xA80, .size = 0x8 },
495
};
496

497 498
const char *get_register_name_32(unsigned int reg)
{
499
    if (reg >= CPU_NB_REGS32) {
500 501
        return NULL;
    }
502
    return x86_reg_info_32[reg].name;
503 504
}

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

530 531
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
532
{
533 534 535 536 537 538 539
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
540
#elif defined(__i386__)
541 542 543 544 545 546 547 548 549
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
550 551
#else
    abort();
552 553
#endif

554
    if (eax)
555
        *eax = vec[0];
556
    if (ebx)
557
        *ebx = vec[1];
558
    if (ecx)
559
        *ecx = vec[2];
560
    if (edx)
561
        *edx = vec[3];
562
}
563 564 565 566 567 568 569 570

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
571 572
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
609
 * *pval and return true, otherwise return false
610
 */
611 612
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
613 614 615
{
    uint32_t mask;
    const char **ppc;
616
    bool found = false;
617

618
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
619 620
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
621
            found = true;
622
        }
623 624
    }
    return found;
625 626
}

627
static void add_flagname_to_bitmaps(const char *flagname,
628 629
                                    FeatureWordArray words,
                                    Error **errp)
630
{
631 632 633 634 635 636 637 638 639
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
640
        error_setg(errp, "CPU feature %s not found", flagname);
641
    }
642 643
}

644 645 646 647 648 649 650 651 652 653 654 655 656
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

657 658
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
659 660 661
    ObjectClass *oc;
    char *typename;

662 663 664 665
    if (cpu_model == NULL) {
        return NULL;
    }

666 667 668 669
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
670 671
}

672
struct X86CPUDefinition {
673 674
    const char *name;
    uint32_t level;
675 676
    uint32_t xlevel;
    uint32_t xlevel2;
677 678
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
679 680 681
    int family;
    int model;
    int stepping;
682
    FeatureWordArray features;
683
    char model_id[48];
684
};
685

686
static X86CPUDefinition builtin_x86_defs[] = {
687 688
    {
        .name = "qemu64",
689
        .level = 0xd,
690
        .vendor = CPUID_VENDOR_AMD,
691
        .family = 6,
692
        .model = 6,
693
        .stepping = 3,
694
        .features[FEAT_1_EDX] =
695
            PPRO_FEATURES |
696 697
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
698
        .features[FEAT_1_ECX] =
699
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
700
        .features[FEAT_8000_0001_EDX] =
701
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
702
        .features[FEAT_8000_0001_ECX] =
703
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
704 705 706 707 708
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
709
        .vendor = CPUID_VENDOR_AMD,
710 711 712
        .family = 16,
        .model = 2,
        .stepping = 3,
713
        /* Missing: CPUID_HT */
714
        .features[FEAT_1_EDX] =
715
            PPRO_FEATURES |
716
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
717
            CPUID_PSE36 | CPUID_VME,
718
        .features[FEAT_1_ECX] =
719
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
720
            CPUID_EXT_POPCNT,
721
        .features[FEAT_8000_0001_EDX] =
722 723
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
724
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
725 726 727 728
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
729
        .features[FEAT_8000_0001_ECX] =
730
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
731
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
732
        /* Missing: CPUID_SVM_LBRV */
733
        .features[FEAT_SVM] =
734
            CPUID_SVM_NPT,
735 736 737 738 739 740
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
741
        .vendor = CPUID_VENDOR_INTEL,
742 743 744
        .family = 6,
        .model = 15,
        .stepping = 11,
745
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
746
        .features[FEAT_1_EDX] =
747
            PPRO_FEATURES |
748
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
749 750
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
751
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
752
        .features[FEAT_1_ECX] =
753
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
754
            CPUID_EXT_CX16,
755
        .features[FEAT_8000_0001_EDX] =
756
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
757
        .features[FEAT_8000_0001_ECX] =
758
            CPUID_EXT3_LAHF_LM,
759 760 761 762 763
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
764
        .level = 0xd,
765
        .vendor = CPUID_VENDOR_INTEL,
766 767 768
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
769
        /* Missing: CPUID_HT */
770
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
771
            PPRO_FEATURES | CPUID_VME |
772 773 774
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
775
        .features[FEAT_1_ECX] =
776
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
777
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
778
        .features[FEAT_8000_0001_EDX] =
779 780 781 782 783
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
784
        .features[FEAT_8000_0001_ECX] =
785
            0,
786 787 788 789 790 791
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
792
        .vendor = CPUID_VENDOR_INTEL,
793
        .family = 6,
794
        .model = 6,
795
        .stepping = 3,
796
        .features[FEAT_1_EDX] =
797
            PPRO_FEATURES,
798
        .features[FEAT_1_ECX] =
799
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
800
        .xlevel = 0x80000004,
801
    },
802 803 804
    {
        .name = "kvm32",
        .level = 5,
805
        .vendor = CPUID_VENDOR_INTEL,
806 807 808
        .family = 15,
        .model = 6,
        .stepping = 1,
809
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
810
            PPRO_FEATURES | CPUID_VME |
811
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
812
        .features[FEAT_1_ECX] =
813
            CPUID_EXT_SSE3,
814
        .features[FEAT_8000_0001_ECX] =
815
            0,
816 817 818
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
819 820 821
    {
        .name = "coreduo",
        .level = 10,
822
        .vendor = CPUID_VENDOR_INTEL,
823 824 825
        .family = 6,
        .model = 14,
        .stepping = 8,
826
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
827
        .features[FEAT_1_EDX] =
828
            PPRO_FEATURES | CPUID_VME |
829 830 831
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
832
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
833
        .features[FEAT_1_ECX] =
834
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
835
        .features[FEAT_8000_0001_EDX] =
836
            CPUID_EXT2_NX,
837 838 839 840 841
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
842
        .level = 1,
843
        .vendor = CPUID_VENDOR_INTEL,
844
        .family = 4,
845
        .model = 8,
846
        .stepping = 0,
847
        .features[FEAT_1_EDX] =
848
            I486_FEATURES,
849 850 851 852 853
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
854
        .vendor = CPUID_VENDOR_INTEL,
855 856 857
        .family = 5,
        .model = 4,
        .stepping = 3,
858
        .features[FEAT_1_EDX] =
859
            PENTIUM_FEATURES,
860 861 862 863 864
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
865
        .vendor = CPUID_VENDOR_INTEL,
866 867 868
        .family = 6,
        .model = 5,
        .stepping = 2,
869
        .features[FEAT_1_EDX] =
870
            PENTIUM2_FEATURES,
871 872 873 874
        .xlevel = 0,
    },
    {
        .name = "pentium3",
875
        .level = 3,
876
        .vendor = CPUID_VENDOR_INTEL,
877 878 879
        .family = 6,
        .model = 7,
        .stepping = 3,
880
        .features[FEAT_1_EDX] =
881
            PENTIUM3_FEATURES,
882 883 884 885 886
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
887
        .vendor = CPUID_VENDOR_AMD,
888 889 890
        .family = 6,
        .model = 2,
        .stepping = 3,
891
        .features[FEAT_1_EDX] =
892
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
893
            CPUID_MCA,
894
        .features[FEAT_8000_0001_EDX] =
895
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
896 897 898 899
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
900
        .level = 10,
901
        .vendor = CPUID_VENDOR_INTEL,
902 903 904
        .family = 6,
        .model = 28,
        .stepping = 2,
905
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
906
        .features[FEAT_1_EDX] =
907
            PPRO_FEATURES |
908 909
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
910
            /* Some CPUs got no CPUID_SEP */
911 912
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
913
        .features[FEAT_1_ECX] =
914
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
915
            CPUID_EXT_MOVBE,
916
        .features[FEAT_8000_0001_EDX] =
917
            CPUID_EXT2_NX,
918
        .features[FEAT_8000_0001_ECX] =
919
            CPUID_EXT3_LAHF_LM,
920
        .xlevel = 0x80000008,
921 922
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
923 924
    {
        .name = "Conroe",
925
        .level = 10,
926
        .vendor = CPUID_VENDOR_INTEL,
927
        .family = 6,
928
        .model = 15,
929
        .stepping = 3,
930
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
931
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
932 933 934 935
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
936
        .features[FEAT_1_ECX] =
937
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
938
        .features[FEAT_8000_0001_EDX] =
939
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
940
        .features[FEAT_8000_0001_ECX] =
941
            CPUID_EXT3_LAHF_LM,
942
        .xlevel = 0x80000008,
943 944 945 946
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
947
        .level = 10,
948
        .vendor = CPUID_VENDOR_INTEL,
949
        .family = 6,
950
        .model = 23,
951
        .stepping = 3,
952
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
953
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
954 955 956 957
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
958
        .features[FEAT_1_ECX] =
959
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
960
            CPUID_EXT_SSE3,
961
        .features[FEAT_8000_0001_EDX] =
962
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
963
        .features[FEAT_8000_0001_ECX] =
964
            CPUID_EXT3_LAHF_LM,
965
        .xlevel = 0x80000008,
966 967 968 969
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
970
        .level = 11,
971
        .vendor = CPUID_VENDOR_INTEL,
972
        .family = 6,
973
        .model = 26,
974
        .stepping = 3,
975
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
976
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
977 978 979 980
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
981
        .features[FEAT_1_ECX] =
982
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
983
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
984
        .features[FEAT_8000_0001_EDX] =
985
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
986
        .features[FEAT_8000_0001_ECX] =
987
            CPUID_EXT3_LAHF_LM,
988
        .xlevel = 0x80000008,
989 990 991 992 993
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
994
        .vendor = CPUID_VENDOR_INTEL,
995 996 997
        .family = 6,
        .model = 44,
        .stepping = 1,
998
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
999
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1000 1001 1002 1003
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1004
        .features[FEAT_1_ECX] =
1005
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1006 1007
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1008
        .features[FEAT_8000_0001_EDX] =
1009
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1010
        .features[FEAT_8000_0001_ECX] =
1011
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1012 1013
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1014
        .xlevel = 0x80000008,
1015 1016 1017 1018 1019
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1020
        .vendor = CPUID_VENDOR_INTEL,
1021 1022 1023
        .family = 6,
        .model = 42,
        .stepping = 1,
1024
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1025
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1026 1027 1028 1029
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1030
        .features[FEAT_1_ECX] =
1031
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1032 1033 1034 1035
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1036
        .features[FEAT_8000_0001_EDX] =
1037
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1038
            CPUID_EXT2_SYSCALL,
1039
        .features[FEAT_8000_0001_ECX] =
1040
            CPUID_EXT3_LAHF_LM,
1041 1042
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1043 1044
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1045
        .xlevel = 0x80000008,
1046 1047
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1077 1078
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1079
        .xlevel = 0x80000008,
1080 1081
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1082
    {
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1106
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1107 1108 1109 1110 1111 1112
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1113 1114
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1115
        .xlevel = 0x80000008,
1116 1117
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1118 1119
        .name = "Haswell",
        .level = 0xd,
1120
        .vendor = CPUID_VENDOR_INTEL,
1121 1122 1123
        .family = 6,
        .model = 60,
        .stepping = 1,
1124
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1125
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1126 1127 1128 1129
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1130
        .features[FEAT_1_ECX] =
1131
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1132 1133 1134 1135
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1136
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1137
        .features[FEAT_8000_0001_EDX] =
1138
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1139
            CPUID_EXT2_SYSCALL,
1140
        .features[FEAT_8000_0001_ECX] =
1141
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1142
        .features[FEAT_7_0_EBX] =
1143
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1144 1145 1146
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1147 1148
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1149 1150
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1151
        .xlevel = 0x80000008,
1152 1153
        .model_id = "Intel Core Processor (Haswell)",
    },
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1178
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1179 1180 1181 1182 1183 1184 1185 1186
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1187 1188
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1189
        .xlevel = 0x80000008,
1190 1191
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1192 1193 1194 1195 1196 1197 1198 1199
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1200
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1211
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1212 1213 1214 1215
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1216
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1217 1218
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1219
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1220
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1221
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1222
            CPUID_7_0_EBX_SMAP,
1223 1224
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1225 1226
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1227
        .xlevel = 0x80000008,
1228 1229
        .model_id = "Intel Core Processor (Broadwell)",
    },
1230 1231 1232
    {
        .name = "Opteron_G1",
        .level = 5,
1233
        .vendor = CPUID_VENDOR_AMD,
1234 1235 1236
        .family = 15,
        .model = 6,
        .stepping = 1,
1237
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1238
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1239 1240 1241 1242
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1243
        .features[FEAT_1_ECX] =
1244
            CPUID_EXT_SSE3,
1245
        .features[FEAT_8000_0001_EDX] =
1246
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1247 1248 1249 1250 1251
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1252 1253 1254 1255 1256 1257
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1258
        .vendor = CPUID_VENDOR_AMD,
1259 1260 1261
        .family = 15,
        .model = 6,
        .stepping = 1,
1262
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1263
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1264 1265 1266 1267
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1268
        .features[FEAT_1_ECX] =
1269
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1270
        /* Missing: CPUID_EXT2_RDTSCP */
1271
        .features[FEAT_8000_0001_EDX] =
1272
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1273 1274 1275 1276 1277 1278
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1279
        .features[FEAT_8000_0001_ECX] =
1280
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1281 1282 1283 1284 1285 1286
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1287
        .vendor = CPUID_VENDOR_AMD,
1288 1289 1290
        .family = 15,
        .model = 6,
        .stepping = 1,
1291
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1292
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1293 1294 1295 1296
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1297
        .features[FEAT_1_ECX] =
1298
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1299
            CPUID_EXT_SSE3,
1300
        /* Missing: CPUID_EXT2_RDTSCP */
1301
        .features[FEAT_8000_0001_EDX] =
1302
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1303 1304 1305 1306 1307 1308
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1309
        .features[FEAT_8000_0001_ECX] =
1310
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1311
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1312 1313 1314 1315 1316 1317
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1318
        .vendor = CPUID_VENDOR_AMD,
1319 1320 1321
        .family = 21,
        .model = 1,
        .stepping = 2,
1322
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1323
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1324 1325 1326 1327
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1328
        .features[FEAT_1_ECX] =
1329
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1330 1331 1332
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1333
        /* Missing: CPUID_EXT2_RDTSCP */
1334
        .features[FEAT_8000_0001_EDX] =
1335
            CPUID_EXT2_LM |
1336 1337 1338 1339 1340 1341
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1342
        .features[FEAT_8000_0001_ECX] =
1343
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1344 1345 1346
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1347
        /* no xsaveopt! */
1348 1349 1350
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1351 1352 1353
    {
        .name = "Opteron_G5",
        .level = 0xd,
1354
        .vendor = CPUID_VENDOR_AMD,
1355 1356 1357
        .family = 21,
        .model = 2,
        .stepping = 0,
1358
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1359
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1360 1361 1362 1363
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1364
        .features[FEAT_1_ECX] =
1365
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1366 1367 1368
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1369
        /* Missing: CPUID_EXT2_RDTSCP */
1370
        .features[FEAT_8000_0001_EDX] =
1371
            CPUID_EXT2_LM |
1372 1373 1374 1375 1376 1377
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1378
        .features[FEAT_8000_0001_ECX] =
1379
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1380 1381 1382
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1383
        /* no xsaveopt! */
1384 1385 1386
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1387 1388
};

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1426 1427 1428
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1429 1430
#ifdef CONFIG_KVM

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1446 1447
static X86CPUDefinition host_cpudef;

1448
static Property host_x86_cpu_properties[] = {
1449
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1450
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1451 1452 1453
    DEFINE_PROP_END_OF_LIST()
};

1454
/* class_init for the "host" CPU model
1455
 *
1456
 * This function may be called before KVM is initialized.
1457
 */
1458
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1459
{
1460
    DeviceClass *dc = DEVICE_CLASS(oc);
1461
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1462 1463
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1464
    xcc->kvm_required = true;
1465

1466
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1467
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1468 1469

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1470 1471 1472
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1473

1474
    cpu_x86_fill_model_id(host_cpudef.model_id);
1475

1476 1477 1478 1479 1480
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1481 1482

    dc->props = host_x86_cpu_properties;
1483 1484
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1495 1496 1497 1498 1499
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1500 1501 1502
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1503

1504
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1505 1506
}

1507 1508 1509 1510 1511 1512 1513 1514 1515
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1516
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1517
{
1518
    FeatureWordInfo *f = &feature_word_info[w];
1519 1520
    int i;

1521
    for (i = 0; i < 32; ++i) {
1522
        if ((1UL << i) & mask) {
1523
            const char *reg = get_register_name_32(f->cpuid_reg);
1524
            assert(reg);
1525
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1526
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1527
                kvm_enabled() ? "host" : "TCG",
1528 1529 1530
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1531
        }
1532
    }
1533 1534
}

1535 1536 1537
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1538 1539 1540 1541 1542 1543 1544 1545 1546
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1547
    visit_type_int(v, name, &value, errp);
1548 1549
}

1550 1551 1552
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1553
{
1554 1555 1556 1557
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1558
    Error *local_err = NULL;
1559 1560
    int64_t value;

1561
    visit_type_int(v, name, &value, &local_err);
1562 1563
    if (local_err) {
        error_propagate(errp, local_err);
1564 1565 1566
        return;
    }
    if (value < min || value > max) {
1567 1568
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1569 1570 1571
        return;
    }

1572
    env->cpuid_version &= ~0xff00f00;
1573 1574
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1575
    } else {
1576
        env->cpuid_version |= value << 8;
1577 1578 1579
    }
}

1580 1581 1582
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1583 1584 1585 1586 1587 1588 1589
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1590
    visit_type_int(v, name, &value, errp);
1591 1592
}

1593 1594 1595
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1596
{
1597 1598 1599 1600
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1601
    Error *local_err = NULL;
1602 1603
    int64_t value;

1604
    visit_type_int(v, name, &value, &local_err);
1605 1606
    if (local_err) {
        error_propagate(errp, local_err);
1607 1608 1609
        return;
    }
    if (value < min || value > max) {
1610 1611
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1612 1613 1614
        return;
    }

1615
    env->cpuid_version &= ~0xf00f0;
1616
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1617 1618
}

1619
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1620
                                           const char *name, void *opaque,
1621 1622 1623 1624 1625 1626 1627
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1628
    visit_type_int(v, name, &value, errp);
1629 1630
}

1631
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1632
                                           const char *name, void *opaque,
1633
                                           Error **errp)
1634
{
1635 1636 1637 1638
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1639
    Error *local_err = NULL;
1640 1641
    int64_t value;

1642
    visit_type_int(v, name, &value, &local_err);
1643 1644
    if (local_err) {
        error_propagate(errp, local_err);
1645 1646 1647
        return;
    }
    if (value < min || value > max) {
1648 1649
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1650 1651 1652
        return;
    }

1653
    env->cpuid_version &= ~0xf;
1654
    env->cpuid_version |= value & 0xf;
1655 1656
}

1657 1658 1659 1660 1661 1662
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1663
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1664 1665
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1676
    if (strlen(value) != CPUID_VENDOR_SZ) {
1677
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1706 1707
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1708
{
1709 1710
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1711 1712 1713 1714 1715 1716
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1717
    memset(env->cpuid_model, 0, 48);
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1728 1729
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1730 1731 1732 1733 1734
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1735
    visit_type_int(v, name, &value, errp);
1736 1737
}

1738 1739
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1740 1741 1742
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1743
    const int64_t max = INT64_MAX;
1744
    Error *local_err = NULL;
1745 1746
    int64_t value;

1747
    visit_type_int(v, name, &value, &local_err);
1748 1749
    if (local_err) {
        error_propagate(errp, local_err);
1750 1751 1752
        return;
    }
    if (value < min || value > max) {
1753 1754
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1755 1756 1757
        return;
    }

1758
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1759 1760
}

1761 1762
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1763 1764
{
    X86CPU *cpu = X86_CPU(obj);
1765
    int64_t value = cpu->apic_id;
1766

1767
    visit_type_int(v, name, &value, errp);
1768 1769
}

1770 1771
static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1772 1773
{
    X86CPU *cpu = X86_CPU(obj);
1774
    DeviceState *dev = DEVICE(obj);
1775 1776 1777 1778 1779
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1780 1781 1782 1783 1784 1785
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1786
    visit_type_int(v, name, &value, &error);
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1798
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1799 1800 1801
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1802
    cpu->apic_id = value;
1803 1804
}

1805
/* Generic getter for "feature-words" and "filtered-features" properties */
1806 1807 1808
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1809
{
1810
    uint32_t *array = (uint32_t *)opaque;
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1824
        qwi->features = array[w];
1825 1826 1827 1828 1829 1830 1831

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1832
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, &err);
1833 1834 1835
    error_propagate(errp, err);
}

1836 1837
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1838 1839 1840 1841
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1842
    visit_type_int(v, name, &value, errp);
1843 1844
}

1845 1846
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1847 1848 1849 1850 1851 1852 1853
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1854
    visit_type_int(v, name, &value, &err);
1855 1856 1857 1858 1859 1860 1861
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1862 1863 1864
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1886 1887
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1888 1889
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1890
{
1891
    X86CPU *cpu = X86_CPU(cs);
1892
    char *featurestr; /* Single 'key=value" string being parsed */
1893
    FeatureWord w;
1894
    /* Features to be added */
1895
    FeatureWordArray plus_features = { 0 };
1896
    /* Features to be removed */
1897
    FeatureWordArray minus_features = { 0 };
1898
    uint32_t numvalue;
1899
    CPUX86State *env = &cpu->env;
1900
    Error *local_err = NULL;
1901 1902

    featurestr = features ? strtok(features, ",") : NULL;
1903 1904 1905 1906

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1907
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1908
        } else if (featurestr[0] == '-') {
1909
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1910 1911
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1912
            feat2prop(featurestr);
1913
            if (!strcmp(featurestr, "xlevel")) {
1914
                char *err;
1915 1916
                char num[32];

1917 1918
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1919 1920
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1921 1922
                }
                if (numvalue < 0x80000000) {
1923 1924
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1925
                    numvalue += 0x80000000;
1926
                }
1927
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1928
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1929
            } else if (!strcmp(featurestr, "tsc-freq")) {
1930 1931
                int64_t tsc_freq;
                char *err;
1932
                char num[32];
1933

1934 1935
                tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                               QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
1936
                if (tsc_freq < 0 || *err) {
1937 1938
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1939
                }
1940
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1941 1942
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1943
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1944
                char *err;
1945
                const int min = 0xFFF;
1946
                char num[32];
1947 1948
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1949 1950
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1951
                }
1952
                if (numvalue < min) {
1953
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1954 1955
                                 ", fixup will be removed in future versions",
                                 min);
1956 1957
                    numvalue = min;
                }
1958
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1959
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1960
            } else {
1961
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1962 1963
            }
        } else {
1964
            feat2prop(featurestr);
1965
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1966
        }
1967 1968
        if (local_err) {
            error_propagate(errp, local_err);
1969
            return;
1970 1971 1972
        }
        featurestr = strtok(NULL, ",");
    }
1973

1974 1975 1976 1977 1978 1979 1980
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1981 1982 1983 1984
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1985 1986
}

1987
/* Print all cpuid feature names in featureset
1988
 */
1989
static void listflags(FILE *f, fprintf_function print, const char **featureset)
1990
{
1991 1992 1993 1994 1995 1996 1997
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
1998
        }
1999
    }
2000 2001
}

P
Peter Maydell 已提交
2002 2003
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
2004
{
2005
    X86CPUDefinition *def;
2006
    char buf[256];
2007
    int i;
2008

2009 2010
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2011
        snprintf(buf, sizeof(buf), "%s", def->name);
2012
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2013
    }
2014 2015 2016 2017 2018 2019
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2020
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2021 2022 2023
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2024 2025 2026
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2027
    }
2028 2029
}

2030
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2031 2032
{
    CpuDefinitionInfoList *cpu_list = NULL;
2033
    X86CPUDefinition *def;
2034
    int i;
2035

2036
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2037 2038 2039
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2040
        def = &builtin_x86_defs[i];
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2053 2054
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2055 2056
{
    FeatureWordInfo *wi = &feature_word_info[w];
2057
    uint32_t r;
2058

2059
    if (kvm_enabled()) {
2060 2061 2062
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2063
    } else if (tcg_enabled()) {
2064
        r = wi->tcg_features;
2065 2066 2067
    } else {
        return ~0;
    }
2068 2069 2070 2071
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2072 2073
}

2074 2075 2076 2077 2078
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2079
static int x86_cpu_filter_features(X86CPU *cpu)
2080 2081
{
    CPUX86State *env = &cpu->env;
2082
    FeatureWord w;
2083 2084
    int rv = 0;

2085
    for (w = 0; w < FEATURE_WORDS; w++) {
2086 2087
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2088 2089 2090
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2091 2092
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2093
                report_unavailable_features(w, cpu->filtered_features[w]);
2094 2095 2096
            }
            rv = 1;
        }
2097
    }
2098 2099

    return rv;
2100 2101
}

2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2114
/* Load data from X86CPUDefinition
2115
 */
2116
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2117
{
2118
    CPUX86State *env = &cpu->env;
2119 2120
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2121
    FeatureWord w;
2122

2123 2124 2125 2126 2127
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2128
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2129
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2130 2131 2132
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2133

2134
    /* Special cases not set in the X86CPUDefinition structs: */
2135
    if (kvm_enabled()) {
2136
        x86_cpu_apply_props(cpu, kvm_default_props);
2137
    }
2138

2139
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2140 2141 2142 2143 2144 2145 2146 2147

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2148
    vendor = def->vendor;
2149 2150 2151 2152 2153 2154 2155 2156 2157
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2158 2159
}

2160
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp)
2161
{
2162
    X86CPU *cpu = NULL;
2163
    X86CPUClass *xcc;
2164
    ObjectClass *oc;
2165 2166
    gchar **model_pieces;
    char *name, *features;
2167 2168
    Error *error = NULL;

2169 2170 2171 2172 2173 2174 2175 2176
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2177 2178 2179 2180 2181
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2182 2183 2184 2185
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2186 2187 2188
        goto out;
    }

2189 2190
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2191
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2192 2193
    if (error) {
        goto out;
2194 2195
    }

2196
out:
2197 2198
    if (error != NULL) {
        error_propagate(errp, error);
2199 2200 2201 2202
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2203
    }
2204 2205 2206 2207
    g_strfreev(model_pieces);
    return cpu;
}

2208
X86CPU *cpu_x86_init(const char *cpu_model)
2209 2210 2211 2212
{
    Error *error = NULL;
    X86CPU *cpu;

2213
    cpu = cpu_x86_create(cpu_model, &error);
2214
    if (error) {
2215
        goto out;
2216
    }
2217 2218

    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2219

2220 2221 2222 2223 2224 2225 2226
out:
    if (error) {
        error_report_err(error);
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2227
    }
2228
    return cpu;
2229 2230
}

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2253 2254
#if !defined(CONFIG_USER_ONLY)

2255 2256
void cpu_clear_apic_feature(CPUX86State *env)
{
2257
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2258 2259
}

2260 2261
#endif /* !CONFIG_USER_ONLY */

2262
/* Initialize list of CPU models, filling some non-static fields if necessary
2263 2264 2265
 */
void x86_cpudef_setup(void)
{
2266 2267
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2268 2269

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2270
        X86CPUDefinition *def = &builtin_x86_defs[i];
2271 2272

        /* Look for specific "cpudef" models that */
2273
        /* have the QEMU version in .model_id */
2274
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2275 2276 2277 2278
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
2279
                        qemu_hw_version());
2280 2281 2282
                break;
            }
        }
2283 2284 2285 2286 2287 2288 2289
    }
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2290 2291 2292
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2293 2294
    /* test if maximum index reached */
    if (index & 0x80000000) {
2295 2296 2297 2298 2299 2300 2301 2302 2303
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2304 2305 2306 2307 2308
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2309 2310
            }
        }
2311 2312 2313 2314 2315 2316 2317 2318
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2319 2320 2321
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2322 2323 2324
        break;
    case 1:
        *eax = env->cpuid_version;
2325 2326
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2327
        *ecx = env->features[FEAT_1_ECX];
2328 2329 2330
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2331
        *edx = env->features[FEAT_1_EDX];
2332 2333
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2334
            *edx |= CPUID_HT;
2335 2336 2337 2338
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2339 2340 2341 2342
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2343
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2344 2345
        *ebx = 0;
        *ecx = 0;
2346 2347 2348
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2349 2350 2351
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2352 2353
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2354
            *eax &= ~0xFC000000;
2355
        } else {
A
Aurelien Jarno 已提交
2356
            *eax = 0;
2357
            switch (count) {
2358
            case 0: /* L1 dcache info */
2359 2360 2361 2362 2363 2364 2365 2366
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2367 2368
                break;
            case 1: /* L1 icache info */
2369 2370 2371 2372 2373 2374 2375 2376
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2377 2378
                break;
            case 2: /* L2 cache info */
2379 2380 2381
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2382 2383
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2384
                }
2385 2386 2387 2388 2389
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2390 2391 2392 2393 2394 2395 2396
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2397 2398 2399 2400 2401 2402
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2414
        *eax = env->features[FEAT_6_EAX];
2415 2416 2417 2418
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2419
    case 7:
2420 2421 2422
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2423
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2424
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2425
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2426 2427 2428 2429 2430 2431 2432
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2433 2434 2435 2436 2437 2438 2439 2440 2441
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2442
        if (kvm_enabled() && cpu->enable_pmu) {
2443
            KVMState *s = cs->kvm_state;
2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2455
        break;
2456 2457
    case 0xD: {
        KVMState *s = cs->kvm_state;
2458
        uint64_t ena_mask;
2459 2460
        int i;

S
Sheng Yang 已提交
2461
        /* Processor Extended State */
2462 2463 2464 2465
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2466
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2467 2468
            break;
        }
2469 2470 2471 2472 2473 2474 2475
        if (kvm_enabled()) {
            ena_mask = kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX);
            ena_mask <<= 32;
            ena_mask |= kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX);
        } else {
            ena_mask = -1;
        }
2476

2477 2478 2479 2480
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
2481 2482
                if ((env->features[esa->feature] & esa->bits) == esa->bits
                    && ((ena_mask >> i) & 1) != 0) {
2483
                    if (i < 32) {
2484
                        *eax |= 1u << i;
2485
                    } else {
2486
                        *edx |= 1u << (i - 32);
2487 2488 2489 2490
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
2491
            *eax |= ena_mask & (XSTATE_FP | XSTATE_SSE);
2492 2493
            *ebx = *ecx;
        } else if (count == 1) {
2494
            *eax = env->features[FEAT_XSAVE];
2495 2496
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
2497 2498
            if ((env->features[esa->feature] & esa->bits) == esa->bits
                && ((ena_mask >> count) & 1) != 0) {
L
Liu Jinsong 已提交
2499 2500
                *eax = esa->size;
                *ebx = esa->offset;
2501
            }
S
Sheng Yang 已提交
2502 2503
        }
        break;
2504
    }
2505 2506 2507 2508 2509 2510 2511 2512 2513
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2514 2515
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2516 2517 2518 2519 2520

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2521
        if (cs->nr_cores * cs->nr_threads > 1) {
2522 2523 2524
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2539 2540 2541 2542
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2543 2544 2545 2546 2547 2548 2549 2550
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2551 2552 2553
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2554 2555 2556 2557
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2572
        break;
2573 2574 2575 2576 2577 2578
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2579 2580 2581
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2582
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2583 2584
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2585
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2586
        } else {
2587
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2588
                *eax = 0x00000024; /* 36 bits physical */
2589
            } else {
2590
                *eax = 0x00000020; /* 32 bits physical */
2591
            }
2592 2593 2594 2595
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2596 2597
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2598 2599 2600
        }
        break;
    case 0x8000000A:
2601
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2602 2603 2604
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2605
            *edx = env->features[FEAT_SVM]; /* optional features */
2606 2607 2608 2609 2610 2611
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2612
        break;
2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2624
        *edx = env->features[FEAT_C000_0001_EDX];
2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2635 2636 2637 2638 2639 2640 2641 2642 2643
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2644 2645 2646 2647 2648 2649 2650

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2651 2652
    int i;

A
Andreas Färber 已提交
2653 2654
    xcc->parent_reset(s);

2655
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2656

2657
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2707
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2708 2709

    env->mxcsr = 0x1f80;
2710
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2711 2712 2713 2714 2715 2716 2717

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2718
    cpu_breakpoint_remove_all(s, BP_CPU);
2719
    cpu_watchpoint_remove_all(s, BP_CPU);
2720

2721
    env->xcr0 = 1;
2722

A
Alex Williamson 已提交
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2733 2734
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2735
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2736

2737
    s->halted = !cpu_is_bsp(cpu);
2738 2739 2740 2741

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2742
#endif
A
Andreas Färber 已提交
2743 2744
}

2745 2746 2747
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2748
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2749
}
2750 2751 2752 2753 2754 2755 2756

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2757 2758
#endif

A
Andreas Färber 已提交
2759 2760 2761 2762 2763 2764
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2765
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2766 2767 2768 2769 2770 2771 2772 2773 2774
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2775
#ifndef CONFIG_USER_ONLY
2776
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2777
{
2778
    APICCommonState *apic;
2779 2780
    const char *apic_type = "apic";

2781
    if (kvm_apic_in_kernel()) {
2782 2783 2784 2785 2786
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2787
    cpu->apic_state = DEVICE(object_new(apic_type));
2788 2789

    object_property_add_child(OBJECT(cpu), "apic",
2790
                              OBJECT(cpu->apic_state), NULL);
2791
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2792
    /* TODO: convert to link<> */
2793
    apic = APIC_COMMON(cpu->apic_state);
2794
    apic->cpu = cpu;
2795
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2796 2797 2798 2799
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2800 2801 2802
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2803
    if (cpu->apic_state == NULL) {
2804 2805
        return;
    }
2806 2807
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2819
}
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2835 2836 2837 2838
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2839 2840
#endif

2841 2842 2843 2844 2845 2846 2847

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2848
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2849
{
2850
    CPUState *cs = CPU(dev);
2851 2852
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2853
    CPUX86State *env = &cpu->env;
2854
    Error *local_err = NULL;
2855
    static bool ht_warned;
2856

2857 2858 2859 2860 2861
    if (cpu->apic_id < 0) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2862
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2863 2864
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2865

2866 2867 2868
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2869
    if (IS_AMD_CPU(env)) {
2870 2871
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2872 2873 2874
           & CPUID_EXT2_AMD_ALIASES);
    }

2875 2876 2877 2878 2879 2880 2881

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2882 2883
    }

2884 2885
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2886

2887
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2888
        x86_cpu_apic_create(cpu, &local_err);
2889
        if (local_err != NULL) {
2890
            goto out;
2891 2892
        }
    }
2893 2894
#endif

A
Andreas Färber 已提交
2895
    mce_init(cpu);
2896 2897 2898

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
2899 2900
        AddressSpace *newas = g_new(AddressSpace, 1);

2901
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
2902
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
2903 2904 2905

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
2906
        memory_region_set_enabled(cpu->cpu_as_root, true);
2907 2908 2909 2910 2911 2912 2913 2914

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
2915
        address_space_init(newas, cpu->cpu_as_root, "CPU");
2916
        cs->num_ases = 1;
2917
        cpu_address_space_init(cs, newas, 0);
2918 2919 2920 2921

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
2922 2923 2924
    }
#endif

2925
    qemu_init_vcpu(cs);
2926

2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2941 2942 2943 2944
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2945
    cpu_reset(cs);
2946

2947
    xcc->parent_realize(dev, &local_err);
2948

2949 2950 2951 2952 2953
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2954 2955
}

2956 2957 2958 2959 2960
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

2961 2962
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
2963 2964 2965
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
2966
    visit_type_bool(v, name, &value, errp);
2967 2968
}

2969 2970
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

2982
    visit_type_bool(v, name, &value, &local_err);
2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3056
        object_property_add_alias(obj, names[i], obj, names[0],
3057 3058 3059 3060 3061 3062
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3063 3064
static void x86_cpu_initfn(Object *obj)
{
3065
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3066
    X86CPU *cpu = X86_CPU(obj);
3067
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3068
    CPUX86State *env = &cpu->env;
3069
    FeatureWord w;
3070
    static int inited;
A
Andreas Färber 已提交
3071

3072
    cs->env_ptr = env;
3073
    cpu_exec_init(cs, &error_abort);
3074 3075

    object_property_add(obj, "family", "int",
3076
                        x86_cpuid_version_get_family,
3077
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3078
    object_property_add(obj, "model", "int",
3079
                        x86_cpuid_version_get_model,
3080
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3081
    object_property_add(obj, "stepping", "int",
3082
                        x86_cpuid_version_get_stepping,
3083
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3084 3085 3086
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3087
    object_property_add_str(obj, "model-id",
3088
                            x86_cpuid_get_model_id,
3089
                            x86_cpuid_set_model_id, NULL);
3090 3091 3092
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3093 3094 3095
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3096 3097
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3098 3099 3100 3101
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3102

3103
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3104

3105 3106 3107 3108 3109
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
    cpu->apic_id = -1;
#endif

3110 3111 3112 3113 3114 3115 3116 3117
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3118 3119
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

3120 3121 3122
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
3123
        tcg_x86_init();
3124
    }
A
Andreas Färber 已提交
3125 3126
}

3127 3128 3129 3130
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3131
    return cpu->apic_id;
3132 3133
}

3134 3135 3136 3137 3138 3139 3140
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3141 3142 3143 3144 3145 3146 3147
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3148 3149 3150 3151 3152 3153 3154
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3155 3156 3157 3158 3159
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3160 3161
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3162 3163 3164 3165
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3166 3167 3168
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3169 3170
}

3171 3172
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3173
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3174
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3175
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3176
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3177
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3178
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3179
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3180
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3181
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3182
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3183
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3184
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3185
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3186 3187
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3188
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3189
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3190 3191 3192
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3193 3194 3195 3196
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3197 3198 3199 3200
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3201
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3202 3203 3204

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3205
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3206

3207
    cc->class_by_name = x86_cpu_class_by_name;
3208
    cc->parse_features = x86_cpu_parse_featurestr;
3209
    cc->has_work = x86_cpu_has_work;
3210
    cc->do_interrupt = x86_cpu_do_interrupt;
3211
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3212
    cc->dump_state = x86_cpu_dump_state;
3213
    cc->set_pc = x86_cpu_set_pc;
3214
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3215 3216
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3217 3218
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3219 3220 3221
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3222
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3223
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3224 3225 3226 3227
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3228
    cc->vmsd = &vmstate_x86_cpu;
3229
#endif
3230
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3231 3232 3233
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3234 3235
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3236 3237 3238 3239 3240 3241

    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3242 3243 3244 3245 3246 3247
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3248
    .instance_init = x86_cpu_initfn,
3249
    .abstract = true,
A
Andreas Färber 已提交
3250 3251 3252 3253 3254 3255
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3256 3257
    int i;

A
Andreas Färber 已提交
3258
    type_register_static(&x86_cpu_type_info);
3259 3260 3261 3262 3263 3264
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3265 3266 3267
}

type_init(x86_cpu_register_types)