cpu-exec.c 54.9 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18
 */
B
bellard 已提交
19
#include "config.h"
20
#include "exec.h"
B
log fix  
bellard 已提交
21
#include "disas.h"
22
#include "tcg.h"
A
aliguori 已提交
23
#include "kvm.h"
B
bellard 已提交
24

25 26 27 28 29 30 31 32 33 34 35
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
36
#ifdef __linux__
37 38
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
39
#endif
40

41
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
42 43 44 45 46
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

47 48
int tb_invalidated_flag;

49
//#define CONFIG_DEBUG_EXEC
B
bellard 已提交
50
//#define DEBUG_SIGNAL
B
bellard 已提交
51

52 53 54 55 56
int qemu_cpu_has_work(CPUState *env)
{
    return cpu_has_work(env);
}

B
bellard 已提交
57 58
void cpu_loop_exit(void)
{
59 60 61
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
62 63
    longjmp(env->jmp_env, 1);
}
64

65 66 67
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
68
void cpu_resume_from_signal(CPUState *env1, void *puc)
69 70
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
71
#ifdef __linux__
72
    struct ucontext *uc = puc;
B
blueswir1 已提交
73 74 75
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
76 77 78 79 80 81 82 83 84
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
85
#ifdef __linux__
86
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
B
blueswir1 已提交
87 88 89
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
90 91
    }
#endif
92
    env->exception_index = -1;
93 94 95
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
117
        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
118 119 120 121 122
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

123 124
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
125
                                      uint64_t flags)
126 127 128 129
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
130

131
    tb_invalidated_flag = 0;
132

133
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
134

135 136 137 138 139 140 141 142 143 144
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
145
        if (tb->pc == pc &&
146
            tb->page_addr[0] == phys_page1 &&
147
            tb->cs_base == cs_base &&
148 149 150
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
151
                virt_page2 = (pc & TARGET_PAGE_MASK) +
152 153 154 155 156 157 158 159 160 161 162
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
163 164
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
165

166 167 168 169 170 171 172 173 174 175
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
176
    int flags;
177 178 179 180

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
181
    cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
B
bellard 已提交
182
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
183 184
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
185 186 187 188 189
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

A
aliguori 已提交
190 191 192 193 194 195 196 197 198 199
static CPUDebugExcpHandler *debug_excp_handler;

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
{
    CPUDebugExcpHandler *old_handler = debug_excp_handler;

    debug_excp_handler = handler;
    return old_handler;
}

200 201 202 203 204
static void cpu_handle_debug_exception(CPUState *env)
{
    CPUWatchpoint *wp;

    if (!env->watchpoint_hit)
205
        TAILQ_FOREACH(wp, &env->watchpoints, entry)
206
            wp->flags &= ~BP_WATCHPOINT_HIT;
A
aliguori 已提交
207 208 209

    if (debug_excp_handler)
        debug_excp_handler(env);
210 211
}

B
bellard 已提交
212 213
/* main execution loop */

B
bellard 已提交
214
int cpu_exec(CPUState *env1)
B
bellard 已提交
215
{
P
pbrook 已提交
216 217
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
218 219
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
220
    uint8_t *tc_ptr;
P
pbrook 已提交
221
    unsigned long next_tb;
222

223 224
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
225

226
    cpu_single_env = env1;
B
bellard 已提交
227

B
bellard 已提交
228
    /* first we save global registers */
P
pbrook 已提交
229 230
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
231
    env = env1;
B
bellard 已提交
232

B
bellard 已提交
233
    env_to_regs();
234
#if defined(TARGET_I386)
B
bellard 已提交
235
    /* put eflags in CPU temporary format */
B
bellard 已提交
236 237
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
238
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
239
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
240
#elif defined(TARGET_SPARC)
P
pbrook 已提交
241 242 243 244
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
245 246 247
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
248
#elif defined(TARGET_MICROBLAZE)
B
bellard 已提交
249
#elif defined(TARGET_MIPS)
B
bellard 已提交
250
#elif defined(TARGET_SH4)
251
#elif defined(TARGET_CRIS)
B
bellard 已提交
252
    /* XXXXX */
B
bellard 已提交
253 254 255
#else
#error unsupported target CPU
#endif
256
    env->exception_index = -1;
257

B
bellard 已提交
258
    /* prepare setjmp context for exception handling */
259 260
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
261
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
B
blueswir1 已提交
262 263 264 265
#undef env
                    env = cpu_single_env;
#define env cpu_single_env
#endif
266
            env->current_tb = NULL;
267 268 269 270 271
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
272 273
                    if (ret == EXCP_DEBUG)
                        cpu_handle_debug_exception(env);
274
                    break;
A
aurel32 已提交
275 276
                } else {
#if defined(CONFIG_USER_ONLY)
277
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
278
                       which will be handled outside the cpu execution
279
                       loop */
B
bellard 已提交
280
#if defined(TARGET_I386)
281 282 283
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
284
                                      env->exception_next_eip);
285 286
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
287
#endif
288 289
                    ret = env->exception_index;
                    break;
A
aurel32 已提交
290
#else
B
bellard 已提交
291
#if defined(TARGET_I386)
292 293 294
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
295 296 297
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
298
                                 env->exception_next_eip, 0);
299 300
                    /* successfully delivered */
                    env->old_exception = -1;
301 302
#elif defined(TARGET_PPC)
                    do_interrupt(env);
303 304
#elif defined(TARGET_MICROBLAZE)
                    do_interrupt(env);
B
bellard 已提交
305 306
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
307
#elif defined(TARGET_SPARC)
308
                    do_interrupt(env);
B
bellard 已提交
309 310
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
311 312
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
313 314
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
315 316
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
317 318
#elif defined(TARGET_M68K)
                    do_interrupt(0);
A
aurel32 已提交
319
#endif
B
bellard 已提交
320
#endif
321 322
                }
                env->exception_index = -1;
323
            }
324
#ifdef CONFIG_KQEMU
325
            if (kqemu_is_ok(env) && env->interrupt_request == 0 && env->exit_request == 0) {
B
bellard 已提交
326
                int ret;
P
pbrook 已提交
327
                env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
328 329 330 331 332 333 334 335 336 337 338 339
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
340
                    if (env->interrupt_request != 0 || env->exit_request != 0) {
B
bellard 已提交
341 342 343 344 345 346
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
347
            }
B
bellard 已提交
348 349
#endif

A
aliguori 已提交
350
            if (kvm_enabled()) {
A
aliguori 已提交
351 352
                kvm_cpu_exec(env);
                longjmp(env->jmp_env, 1);
A
aliguori 已提交
353 354
            }

355
            next_tb = 0; /* force lookup of first TB */
356
            for(;;) {
B
bellard 已提交
357
                interrupt_request = env->interrupt_request;
M
malc 已提交
358 359 360 361 362 363 364 365
                if (unlikely(interrupt_request)) {
                    if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
                        /* Mask out external interrupts for this step. */
                        interrupt_request &= ~(CPU_INTERRUPT_HARD |
                                               CPU_INTERRUPT_FIQ |
                                               CPU_INTERRUPT_SMI |
                                               CPU_INTERRUPT_NMI);
                    }
366 367 368 369 370
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
371
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
372 373
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
    defined(TARGET_MICROBLAZE)
374 375 376 377 378 379 380
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
381
#if defined(TARGET_I386)
382 383 384 385 386 387 388 389
                    if (interrupt_request & CPU_INTERRUPT_INIT) {
                            svm_check_intercept(SVM_EXIT_INIT);
                            do_cpu_init(env);
                            env->exception_index = EXCP_HALTED;
                            cpu_loop_exit();
                    } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
                            do_cpu_sipi(env);
                    } else if (env->hflags2 & HF2_GIF_MASK) {
390 391 392 393 394 395 396 397 398 399 400 401
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
402 403 404 405
			} else if (interrupt_request & CPU_INTERRUPT_MCE) {
                            env->interrupt_request &= ~CPU_INTERRUPT_MCE;
                            do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
                            next_tb = 0;
406 407 408 409 410 411 412 413 414 415
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
416
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
417
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
B
blueswir1 已提交
418 419 420 421
#undef env
                    env = cpu_single_env;
#define env cpu_single_env
#endif
422 423 424 425
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
426
#if !defined(CONFIG_USER_ONLY)
427 428 429 430 431 432 433
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
434
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
435
                            do_interrupt(intno, 0, 0, 0, 1);
436
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
437
                            next_tb = 0;
B
bellard 已提交
438
#endif
439
                        }
B
bellard 已提交
440
                    }
441
#elif defined(TARGET_PPC)
442 443 444 445 446
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
447
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
448 449 450
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
451
                        next_tb = 0;
452
                    }
453 454 455 456 457 458 459 460 461
#elif defined(TARGET_MICROBLAZE)
                    if ((interrupt_request & CPU_INTERRUPT_HARD)
                        && (env->sregs[SR_MSR] & MSR_IE)
                        && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
                        && !(env->iflags & (D_FLAG | IMM_FLAG))) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
B
bellard 已提交
462 463
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
464
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
465
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
466 467
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
468 469 470 471 472
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
473
                        next_tb = 0;
B
bellard 已提交
474
                    }
475
#elif defined(TARGET_SPARC)
B
bellard 已提交
476
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
477
			cpu_interrupts_enabled(env)) {
B
bellard 已提交
478 479 480 481 482 483 484
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
485 486
                            env->exception_index = env->interrupt_index;
                            do_interrupt(env);
B
bellard 已提交
487
			    env->interrupt_index = 0;
488
                        next_tb = 0;
B
bellard 已提交
489
			}
490 491 492
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
493
		    }
B
bellard 已提交
494 495 496 497 498
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
499
                        next_tb = 0;
B
bellard 已提交
500
                    }
P
pbrook 已提交
501 502 503 504 505 506 507 508 509
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
510
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
511 512
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
513 514
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
515
                        next_tb = 0;
B
bellard 已提交
516
                    }
B
bellard 已提交
517
#elif defined(TARGET_SH4)
518 519
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
520
                        next_tb = 0;
521
                    }
J
j_mayer 已提交
522 523 524
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
525
                        next_tb = 0;
J
j_mayer 已提交
526
                    }
527
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
528 529 530 531 532 533 534 535 536
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && (env->pregs[PR_CCS] & I_FLAG)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
537
                        do_interrupt(env);
538
                        next_tb = 0;
539
                    }
P
pbrook 已提交
540 541 542 543 544 545 546 547 548 549 550
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
551
                        next_tb = 0;
P
pbrook 已提交
552
                    }
B
bellard 已提交
553
#endif
B
bellard 已提交
554 555
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
556
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
557 558 559
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
560
                        next_tb = 0;
561
                    }
562 563 564 565 566
                }
                if (unlikely(env->exit_request)) {
                    env->exit_request = 0;
                    env->exception_index = EXCP_INTERRUPT;
                    cpu_loop_exit();
567
                }
568
#ifdef CONFIG_DEBUG_EXEC
569
                if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
570
                    /* restore flags in standard format */
571 572
                    regs_to_env();
#if defined(TARGET_I386)
P
pbrook 已提交
573
                    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
574
                    log_cpu_state(env, X86_DUMP_CCOP);
575
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
576
#elif defined(TARGET_ARM)
577
                    log_cpu_state(env, 0);
578
#elif defined(TARGET_SPARC)
579
                    log_cpu_state(env, 0);
580
#elif defined(TARGET_PPC)
581
                    log_cpu_state(env, 0);
P
pbrook 已提交
582 583 584 585 586
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
587
                    log_cpu_state(env, 0);
588 589
#elif defined(TARGET_MICROBLAZE)
                    log_cpu_state(env, 0);
B
bellard 已提交
590
#elif defined(TARGET_MIPS)
591
                    log_cpu_state(env, 0);
B
bellard 已提交
592
#elif defined(TARGET_SH4)
593
		    log_cpu_state(env, 0);
J
j_mayer 已提交
594
#elif defined(TARGET_ALPHA)
595
                    log_cpu_state(env, 0);
596
#elif defined(TARGET_CRIS)
597
                    log_cpu_state(env, 0);
B
bellard 已提交
598
#else
599
#error unsupported target CPU
B
bellard 已提交
600
#endif
601
                }
B
bellard 已提交
602
#endif
P
pbrook 已提交
603
                spin_lock(&tb_lock);
604
                tb = tb_find_fast();
P
pbrook 已提交
605 606 607 608 609 610 611
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
612
                    tb_invalidated_flag = 0;
P
pbrook 已提交
613
                }
614
#ifdef CONFIG_DEBUG_EXEC
615 616 617
                qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                             (long)tb->tc_ptr, tb->pc,
                             lookup_symbol(tb->pc));
618
#endif
619 620 621
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
622
                {
623
                    if (next_tb != 0 &&
624
#ifdef CONFIG_KQEMU
625 626
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
627
                        tb->page_addr[1] == -1) {
628
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
629
                }
B
bellard 已提交
630
                }
P
pbrook 已提交
631
                spin_unlock(&tb_lock);
B
bellard 已提交
632
                env->current_tb = tb;
633 634 635 636 637

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
638
                if (unlikely (env->exit_request))
639 640
                    env->current_tb = NULL;

P
pbrook 已提交
641 642
                while (env->current_tb) {
                    tc_ptr = tb->tc_ptr;
643
                /* execute the generated code */
644
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
645
#undef env
P
pbrook 已提交
646
                    env = cpu_single_env;
647 648
#define env cpu_single_env
#endif
P
pbrook 已提交
649 650 651
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
652
                        /* Instruction counter expired.  */
P
pbrook 已提交
653 654 655
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
656
                        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
679 680
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
681
#if defined(CONFIG_KQEMU)
682 683 684 685 686
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
687
#endif
T
ths 已提交
688
            } /* for(;;) */
689
        } else {
B
bellard 已提交
690
            env_to_regs();
B
bellard 已提交
691
        }
692 693
    } /* for(;;) */

B
bellard 已提交
694

B
bellard 已提交
695
#if defined(TARGET_I386)
B
bellard 已提交
696
    /* restore flags in standard format */
P
pbrook 已提交
697
    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
698
#elif defined(TARGET_ARM)
B
bellard 已提交
699
    /* XXX: Save/restore host fpu exception state?.  */
700
#elif defined(TARGET_SPARC)
701
#elif defined(TARGET_PPC)
P
pbrook 已提交
702 703 704 705 706
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
707
#elif defined(TARGET_MICROBLAZE)
B
bellard 已提交
708
#elif defined(TARGET_MIPS)
B
bellard 已提交
709
#elif defined(TARGET_SH4)
J
j_mayer 已提交
710
#elif defined(TARGET_ALPHA)
711
#elif defined(TARGET_CRIS)
B
bellard 已提交
712
    /* XXXXX */
B
bellard 已提交
713 714 715
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
716 717 718 719

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
720
    /* fail safe : never use cpu_single_env outside cpu_exec() */
721
    cpu_single_env = NULL;
B
bellard 已提交
722 723
    return ret;
}
B
bellard 已提交
724

725 726 727 728
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
729 730 731
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
732 733 734
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
735
#endif
736 737
}

B
bellard 已提交
738
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
739

B
bellard 已提交
740 741 742 743 744 745
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
746
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
747
        selector &= 0xffff;
748
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
749
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
750
    } else {
B
bellard 已提交
751
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
752
    }
B
bellard 已提交
753 754
    env = saved_env;
}
B
bellard 已提交
755

756
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
757 758 759 760 761
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
762

763
    helper_fsave(ptr, data32);
764 765 766 767

    env = saved_env;
}

768
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
769 770 771 772 773
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
774

775
    helper_frstor(ptr, data32);
776 777 778 779

    env = saved_env;
}

B
bellard 已提交
780 781
#endif /* TARGET_I386 */

B
bellard 已提交
782 783
#if !defined(CONFIG_SOFTMMU)

784 785
#if defined(TARGET_I386)

786
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
787 788 789
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
790
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
791
                                    int is_write, sigset_t *old_set,
792
                                    void *puc)
B
bellard 已提交
793
{
B
bellard 已提交
794 795
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
796

B
bellard 已提交
797 798
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
799
#if defined(DEBUG_SIGNAL)
800
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
801
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
802
#endif
803
    /* XXX: locking issue */
804
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
805 806
        return 1;
    }
807

808
    /* see if it is an MMU fault */
809
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
810 811 812 813 814
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
815 816
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
817 818
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
819
        cpu_restore_state(tb, env, pc, puc);
820
    }
B
bellard 已提交
821
    if (ret == 1) {
822
#if 0
823
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
824
               env->eip, env->cr[2], env->error_code);
825
#endif
B
bellard 已提交
826 827 828
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
829
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
830 831
    } else {
        /* activate soft MMU for this block */
832
        env->hflags |= HF_SOFTMMU_MASK;
833
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
834
    }
835 836 837 838
    /* never comes here */
    return 1;
}

B
bellard 已提交
839
#elif defined(TARGET_ARM)
840
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
841 842
                                    int is_write, sigset_t *old_set,
                                    void *puc)
843
{
B
bellard 已提交
844 845 846 847 848 849
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
850
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
851 852
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
853
    /* XXX: locking issue */
854
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
855 856
        return 1;
    }
B
bellard 已提交
857
    /* see if it is an MMU fault */
858
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
874 875
    /* never comes here */
    return 1;
876
}
877 878
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
879 880
                                    int is_write, sigset_t *old_set,
                                    void *puc)
881
{
B
bellard 已提交
882 883 884 885 886 887
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
888
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
889 890
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
891
    /* XXX: locking issue */
892
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
893 894
        return 1;
    }
B
bellard 已提交
895
    /* see if it is an MMU fault */
896
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
912 913
    /* never comes here */
    return 1;
914
}
915 916
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
917 918
                                    int is_write, sigset_t *old_set,
                                    void *puc)
919 920
{
    TranslationBlock *tb;
921
    int ret;
922

923 924 925
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
926
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
927 928 929
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
930
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
931 932 933
        return 1;
    }

934
    /* see if it is an MMU fault */
935
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
936 937 938 939 940
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

941 942 943 944 945
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
946
        cpu_restore_state(tb, env, pc, puc);
947
    }
948
    if (ret == 1) {
949
#if 0
950
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
951
               env->nip, env->error_code, tb);
952 953 954
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
955
        sigprocmask(SIG_SETMASK, old_set, NULL);
A
aurel32 已提交
956
        cpu_loop_exit();
957 958
    } else {
        /* activate soft MMU for this block */
959
        cpu_resume_from_signal(env, puc);
960
    }
961
    /* never comes here */
P
pbrook 已提交
962 963 964 965 966 967 968 969 970 971 972 973 974 975
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
976
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
977 978 979 980 981 982 983
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
984
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
1001 1002
    return 1;
}
B
bellard 已提交
1003 1004 1005 1006 1007 1008 1009 1010

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1011

B
bellard 已提交
1012 1013 1014
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1015
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1016 1017 1018
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
1019
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
1020 1021 1022 1023
        return 1;
    }

    /* see if it is an MMU fault */
1024
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
1039
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
1040
               env->PC, env->error_code, tb);
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        cpu_loop_exit();
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

#elif defined (TARGET_MICROBLAZE)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
    ret = cpu_mb_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
               env->PC, env->error_code, tb);
B
bellard 已提交
1091 1092 1093 1094
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
1095
        cpu_loop_exit();
B
bellard 已提交
1096 1097 1098 1099 1100 1101 1102 1103
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1104 1105 1106 1107 1108 1109 1110
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1111

B
bellard 已提交
1112 1113 1114
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1115
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1116 1117 1118 1119 1120 1121 1122 1123
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1124
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1125 1126 1127 1128 1129 1130
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1131 1132 1133 1134 1135 1136 1137
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1138
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1156

J
j_mayer 已提交
1157 1158 1159
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1160
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1161 1162 1163 1164 1165 1166 1167 1168
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1169
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1170 1171 1172 1173 1174 1175
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1176 1177 1178 1179 1180 1181 1182
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1183
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1184 1185 1186 1187
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1188 1189
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1190 1191 1192
    /* never comes here */
    return 1;
}
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1213
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1234 1235 1236
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1237

B
bellard 已提交
1238 1239
#if defined(__i386__)

1240 1241 1242 1243 1244 1245
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
1246 1247 1248 1249 1250 1251
# define MASK_sig(context)    ((context)->uc_sigmask)
#elif defined(__OpenBSD__)
# define EIP_sig(context)     ((context)->sc_eip)
# define TRAP_sig(context)    ((context)->sc_trapno)
# define ERROR_sig(context)   ((context)->sc_err)
# define MASK_sig(context)    ((context)->sc_mask)
1252 1253 1254 1255
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
1256
# define MASK_sig(context)    ((context)->uc_sigmask)
1257 1258
#endif

1259
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1260
                       void *puc)
B
bellard 已提交
1261
{
1262
    siginfo_t *info = pinfo;
1263 1264 1265
#if defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#else
B
bellard 已提交
1266
    struct ucontext *uc = puc;
1267
#endif
B
bellard 已提交
1268
    unsigned long pc;
1269
    int trapno;
B
bellard 已提交
1270

1271 1272
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1273 1274 1275
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1276
#endif
1277 1278
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1279 1280 1281
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
1282
                             &MASK_sig(uc), puc);
B
bellard 已提交
1283 1284
}

1285 1286
#elif defined(__x86_64__)

1287
#ifdef __NetBSD__
1288 1289 1290 1291 1292 1293 1294 1295 1296
#define PC_sig(context)       _UC_MACHINE_PC(context)
#define TRAP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
#define ERROR_sig(context)    ((context)->uc_mcontext.__gregs[_REG_ERR])
#define MASK_sig(context)     ((context)->uc_sigmask)
#elif defined(__OpenBSD__)
#define PC_sig(context)       ((context)->sc_rip)
#define TRAP_sig(context)     ((context)->sc_trapno)
#define ERROR_sig(context)    ((context)->sc_err)
#define MASK_sig(context)     ((context)->sc_mask)
1297
#else
1298 1299 1300 1301
#define PC_sig(context)       ((context)->uc_mcontext.gregs[REG_RIP])
#define TRAP_sig(context)     ((context)->uc_mcontext.gregs[REG_TRAPNO])
#define ERROR_sig(context)    ((context)->uc_mcontext.gregs[REG_ERR])
#define MASK_sig(context)     ((context)->uc_sigmask)
1302 1303
#endif

1304
int cpu_signal_handler(int host_signum, void *pinfo,
1305 1306
                       void *puc)
{
1307
    siginfo_t *info = pinfo;
1308
    unsigned long pc;
1309 1310
#ifdef __NetBSD__
    ucontext_t *uc = puc;
1311 1312
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
1313 1314 1315
#else
    struct ucontext *uc = puc;
#endif
1316

1317
    pc = PC_sig(uc);
1318
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1319 1320 1321
                             TRAP_sig(uc) == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &MASK_sig(uc), puc);
1322 1323
}

M
malc 已提交
1324
#elif defined(_ARCH_PPC)
B
bellard 已提交
1325

1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1375
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1376
                       void *puc)
B
bellard 已提交
1377
{
1378
    siginfo_t *info = pinfo;
1379 1380 1381 1382
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1383
    pc = IAR_sig(uc);
1384 1385 1386
    is_write = 0;
#if 0
    /* ppc 4xx case */
1387
    if (DSISR_sig(uc) & 0x00800000)
1388 1389
        is_write = 1;
#else
1390
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1391 1392
        is_write = 1;
#endif
1393
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1394
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1395 1396
}

B
bellard 已提交
1397 1398
#elif defined(__alpha__)

1399
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1400 1401
                           void *puc)
{
1402
    siginfo_t *info = pinfo;
B
bellard 已提交
1403 1404 1405 1406 1407
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1408
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1424
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1425
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1426
}
1427 1428
#elif defined(__sparc__)

1429
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1430
                       void *puc)
1431
{
1432
    siginfo_t *info = pinfo;
1433 1434
    int is_write;
    uint32_t insn;
1435
#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
B
blueswir1 已提交
1436 1437
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1438
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1439 1440
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1441
#ifdef __linux__
B
blueswir1 已提交
1442 1443 1444
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1445 1446 1447 1448 1449
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1450 1451
#endif

1452 1453 1454 1455 1456 1457
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
1458
      case 0x15: // stba
1459
      case 0x06: // sth
1460
      case 0x16: // stha
1461
      case 0x04: // st
1462
      case 0x14: // sta
1463
      case 0x07: // std
1464 1465 1466
      case 0x17: // stda
      case 0x0e: // stx
      case 0x1e: // stxa
1467
      case 0x24: // stf
1468
      case 0x34: // stfa
1469
      case 0x27: // stdf
1470 1471 1472
      case 0x37: // stdfa
      case 0x26: // stqf
      case 0x36: // stqfa
1473
      case 0x25: // stfsr
1474 1475
      case 0x3c: // casa
      case 0x3e: // casxa
1476 1477 1478 1479
	is_write = 1;
	break;
      }
    }
1480
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1481
                             is_write, sigmask, NULL);
1482 1483 1484 1485
}

#elif defined(__arm__)

1486
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1487
                       void *puc)
1488
{
1489
    siginfo_t *info = pinfo;
1490 1491 1492
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1493

1494
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1495 1496
    pc = uc->uc_mcontext.gregs[R15];
#else
1497
    pc = uc->uc_mcontext.arm_pc;
1498
#endif
1499 1500
    /* XXX: compute is_write */
    is_write = 0;
1501
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1502
                             is_write,
P
pbrook 已提交
1503
                             &uc->uc_sigmask, puc);
1504 1505
}

B
bellard 已提交
1506 1507
#elif defined(__mc68000)

1508
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1509 1510
                       void *puc)
{
1511
    siginfo_t *info = pinfo;
B
bellard 已提交
1512 1513 1514
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1515

B
bellard 已提交
1516 1517 1518
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1519
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1520
                             is_write,
1521
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1522 1523
}

B
bellard 已提交
1524 1525 1526 1527 1528 1529 1530
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1531
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1532
{
1533
    siginfo_t *info = pinfo;
B
bellard 已提交
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1545
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1558 1559
#elif defined(__s390__)

1560
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1561 1562
                       void *puc)
{
1563
    siginfo_t *info = pinfo;
B
bellard 已提交
1564 1565 1566
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1567

B
bellard 已提交
1568 1569 1570
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1571
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1572 1573 1574 1575 1576
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1577
int cpu_signal_handler(int host_signum, void *pinfo,
1578 1579
                       void *puc)
{
T
ths 已提交
1580
    siginfo_t *info = pinfo;
1581 1582 1583
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1584

1585 1586
    /* XXX: compute is_write */
    is_write = 0;
1587
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1588
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1589 1590
}

A
aurel32 已提交
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1609
#else
B
bellard 已提交
1610

1611
#error host CPU specific signal handler needed
B
bellard 已提交
1612

B
bellard 已提交
1613
#endif
B
bellard 已提交
1614 1615

#endif /* !defined(CONFIG_SOFTMMU) */