i915_debugfs.c 140.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33

34 35 36 37 38
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

39 40 41 42 43 44 45 46 47 48 49
static __always_inline void seq_print_param(struct seq_file *m,
					    const char *name,
					    const char *type,
					    const void *x)
{
	if (!__builtin_strcmp(type, "bool"))
		seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
	else if (!__builtin_strcmp(type, "int"))
		seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
	else if (!__builtin_strcmp(type, "unsigned int"))
		seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
50 51
	else if (!__builtin_strcmp(type, "char *"))
		seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
52 53 54 55
	else
		BUILD_BUG();
}

56 57
static int i915_capabilities(struct seq_file *m, void *data)
{
58 59
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
60

61
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
62
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
63
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
64

65
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
66
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
67
#undef PRINT_FLAG
68

69
	kernel_param_lock(THIS_MODULE);
70
#define PRINT_PARAM(T, x, ...) seq_print_param(m, #x, #T, &i915_modparams.x);
71 72 73 74
	I915_PARAMS_FOR_EACH(PRINT_PARAM);
#undef PRINT_PARAM
	kernel_param_unlock(THIS_MODULE);

75 76
	return 0;
}
77

78
static char get_active_flag(struct drm_i915_gem_object *obj)
79
{
80
	return i915_gem_object_is_active(obj) ? '*' : ' ';
81 82
}

83
static char get_pin_flag(struct drm_i915_gem_object *obj)
84 85 86 87
{
	return obj->pin_display ? 'p' : ' ';
}

88
static char get_tiling_flag(struct drm_i915_gem_object *obj)
89
{
90
	switch (i915_gem_object_get_tiling(obj)) {
91
	default:
92 93 94
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
95
	}
96 97
}

98
static char get_global_flag(struct drm_i915_gem_object *obj)
99
{
100
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
101 102
}

103
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
104
{
C
Chris Wilson 已提交
105
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
106 107
}

108 109 110 111 112
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

113
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
114
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
115 116 117 118 119 120
			size += vma->node.size;
	}

	return size;
}

121 122 123
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
124
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
125
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
126
	struct i915_vma *vma;
127
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
128 129
	int pin_count = 0;

130 131
	lockdep_assert_held(&obj->base.dev->struct_mutex);

132
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
133
		   &obj->base,
134
		   get_active_flag(obj),
135 136
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
137
		   get_global_flag(obj),
138
		   get_pin_mapped_flag(obj),
139
		   obj->base.size / 1024,
140
		   obj->base.read_domains,
141
		   obj->base.write_domain,
142
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
143 144
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
145 146
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
147
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
148
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
149
			pin_count++;
D
Dan Carpenter 已提交
150 151
	}
	seq_printf(m, " (pinned x %d)", pin_count);
152 153
	if (obj->pin_display)
		seq_printf(m, " (display)");
154
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
155 156 157
		if (!drm_mm_node_allocated(&vma->node))
			continue;

158
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
159
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
160
			   vma->node.start, vma->node.size);
161 162 163 164 165 166 167 168
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
169 170
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
171 172 173 174
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
175 176 177 178 179 180 181 182
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
183 184 185 186 187 188 189
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
190 191 192 193
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
194
		seq_puts(m, ")");
B
Ben Widawsky 已提交
195
	}
196
	if (obj->stolen)
197
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
198

199
	engine = i915_gem_object_last_write_engine(obj);
200 201 202
	if (engine)
		seq_printf(m, " (%s)", engine->name);

203 204 205
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
206 207
}

208
static int obj_rank_by_stolen(const void *A, const void *B)
209
{
210 211 212 213
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
214

R
Rasmus Villemoes 已提交
215 216 217 218 219
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
220 221 222 223
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
224 225
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
226
	struct drm_i915_gem_object **objects;
227
	struct drm_i915_gem_object *obj;
228
	u64 total_obj_size, total_gtt_size;
229 230 231 232
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
233
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
234 235
	if (!objects)
		return -ENOMEM;
236 237 238

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
239
		goto out;
240 241

	total_obj_size = total_gtt_size = count = 0;
242
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
243 244 245
		if (count == total)
			break;

246 247 248
		if (obj->stolen == NULL)
			continue;

249
		objects[count++] = obj;
250
		total_obj_size += obj->base.size;
251
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
252

253
	}
254
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
255 256 257
		if (count == total)
			break;

258 259 260
		if (obj->stolen == NULL)
			continue;

261
		objects[count++] = obj;
262 263
		total_obj_size += obj->base.size;
	}
264 265 266

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

267
	seq_puts(m, "Stolen:\n");
268
	for (n = 0; n < count; n++) {
269
		seq_puts(m, "   ");
270
		describe_obj(m, objects[n]);
271 272
		seq_putc(m, '\n');
	}
273
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
274
		   count, total_obj_size, total_gtt_size);
275 276 277

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
278
	kvfree(objects);
279
	return ret;
280 281
}

282
struct file_stats {
283
	struct drm_i915_file_private *file_priv;
284 285 286 287
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
288 289 290 291 292 293
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
294
	struct i915_vma *vma;
295

296 297
	lockdep_assert_held(&obj->base.dev->struct_mutex);

298 299
	stats->count++;
	stats->total += obj->base.size;
300 301
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
302 303 304
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

305 306 307
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
308

309
		if (i915_vma_is_ggtt(vma)) {
310 311 312
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
313

314
			if (ppgtt->base.file != stats->file_priv)
315 316
				continue;
		}
317

318
		if (i915_vma_is_active(vma))
319 320 321
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
322 323 324 325 326
	}

	return 0;
}

327 328
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
329
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
330 331 332 333 334 335 336 337 338
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
339 340 341 342 343 344

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
345
	struct intel_engine_cs *engine;
346
	enum intel_engine_id id;
347
	int j;
348 349 350

	memset(&stats, 0, sizeof(stats));

351
	for_each_engine(engine, dev_priv, id) {
352
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
353
			list_for_each_entry(obj,
354
					    &engine->batch_pool.cache_list[j],
355 356 357
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
358
	}
359

360
	print_file_stats(m, "[k]batch pool", stats);
361 362
}

363 364 365 366 367 368 369
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
370
			per_file_stats(0, ctx->engine[n].state->obj, data);
371
		if (ctx->engine[n].ring)
372
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
373 374 375 376 377 378 379 380
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
381
	struct drm_device *dev = &dev_priv->drm;
382 383 384 385 386
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

387
	mutex_lock(&dev->struct_mutex);
388 389 390
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

391
	list_for_each_entry(file, &dev->filelist, lhead) {
392 393 394
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
395
	mutex_unlock(&dev->struct_mutex);
396 397 398 399

	print_file_stats(m, "[k]contexts", stats);
}

400
static int i915_gem_object_info(struct seq_file *m, void *data)
401
{
402 403
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
404
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
405 406
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
407
	struct drm_i915_gem_object *obj;
408
	struct drm_file *file;
409 410 411 412 413 414
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

415
	seq_printf(m, "%u objects, %llu bytes\n",
416 417 418
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

419 420 421
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
422
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
423 424 425
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
426
		if (obj->mm.madv == I915_MADV_DONTNEED) {
427 428 429 430
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
431
		if (obj->mm.mapping) {
432 433
			mapped_count++;
			mapped_size += obj->base.size;
434
		}
435
	}
436
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
437

438
	size = count = dpy_size = dpy_count = 0;
439
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
440 441 442
		size += obj->base.size;
		++count;

443
		if (obj->pin_display) {
444 445
			dpy_size += obj->base.size;
			++dpy_count;
446
		}
447

C
Chris Wilson 已提交
448
		if (obj->mm.madv == I915_MADV_DONTNEED) {
449 450 451
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
452

C
Chris Wilson 已提交
453
		if (obj->mm.mapping) {
454 455
			mapped_count++;
			mapped_size += obj->base.size;
456
		}
457
	}
458 459
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
460
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
461
		   purgeable_count, purgeable_size);
462 463 464 465
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
466

467
	seq_printf(m, "%llu [%llu] gtt total\n",
468
		   ggtt->base.total, ggtt->mappable_end);
469

470 471
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
472 473 474
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
475
	print_context_stats(m, dev_priv);
476 477
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
478 479
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
480
		struct task_struct *task;
481

482 483
		mutex_lock(&dev->struct_mutex);

484
		memset(&stats, 0, sizeof(stats));
485
		stats.file_priv = file->driver_priv;
486
		spin_lock(&file->table_lock);
487
		idr_for_each(&file->object_idr, per_file_stats, &stats);
488
		spin_unlock(&file->table_lock);
489 490 491 492 493 494
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
495 496
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
497
						   client_link);
498
		rcu_read_lock();
499 500 501
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
502
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
503
		rcu_read_unlock();
504

505
		mutex_unlock(&dev->struct_mutex);
506
	}
507
	mutex_unlock(&dev->filelist_mutex);
508 509 510 511

	return 0;
}

512
static int i915_gem_gtt_info(struct seq_file *m, void *data)
513
{
514
	struct drm_info_node *node = m->private;
515 516
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
517
	bool show_pin_display_only = !!node->info_ent->data;
518
	struct drm_i915_gem_object *obj;
519
	u64 total_obj_size, total_gtt_size;
520 521 522 523 524 525 526
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
527
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
528
		if (show_pin_display_only && !obj->pin_display)
529 530
			continue;

531
		seq_puts(m, "   ");
532
		describe_obj(m, obj);
533
		seq_putc(m, '\n');
534
		total_obj_size += obj->base.size;
535
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
536 537 538 539 540
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

541
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
542 543 544 545 546
		   count, total_obj_size, total_gtt_size);

	return 0;
}

547 548
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
549 550
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
551
	struct drm_i915_gem_object *obj;
552
	struct intel_engine_cs *engine;
553
	enum intel_engine_id id;
554
	int total = 0;
555
	int ret, j;
556 557 558 559 560

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

561
	for_each_engine(engine, dev_priv, id) {
562
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
563 564 565 566
			int count;

			count = 0;
			list_for_each_entry(obj,
567
					    &engine->batch_pool.cache_list[j],
568 569 570
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
571
				   engine->name, j, count);
572 573

			list_for_each_entry(obj,
574
					    &engine->batch_pool.cache_list[j],
575 576 577 578 579 580 581
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
582
		}
583 584
	}

585
	seq_printf(m, "total: %d\n", total);
586 587 588 589 590 591

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

592 593 594 595
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
596
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
597
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
598
		   rq->priotree.priority,
599
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
600
		   rq->timeline->common->name);
601 602
}

603 604
static int i915_gem_request_info(struct seq_file *m, void *data)
{
605 606
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
607
	struct drm_i915_gem_request *req;
608 609
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
610
	int ret, any;
611 612 613 614

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
615

616
	any = 0;
617
	for_each_engine(engine, dev_priv, id) {
618 619 620
		int count;

		count = 0;
621
		list_for_each_entry(req, &engine->timeline->requests, link)
622 623
			count++;
		if (count == 0)
624 625
			continue;

626
		seq_printf(m, "%s requests: %d\n", engine->name, count);
627
		list_for_each_entry(req, &engine->timeline->requests, link)
628
			print_request(m, req, "    ");
629 630

		any++;
631
	}
632 633
	mutex_unlock(&dev->struct_mutex);

634
	if (any == 0)
635
		seq_puts(m, "No requests\n");
636

637 638 639
	return 0;
}

640
static void i915_ring_seqno_info(struct seq_file *m,
641
				 struct intel_engine_cs *engine)
642
{
643 644 645
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

646
	seq_printf(m, "Current sequence (%s): %x\n",
647
		   engine->name, intel_engine_get_seqno(engine));
648

649
	spin_lock_irq(&b->rb_lock);
650
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
651
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
652 653 654 655

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
656
	spin_unlock_irq(&b->rb_lock);
657 658
}

659 660
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
661
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
662
	struct intel_engine_cs *engine;
663
	enum intel_engine_id id;
664

665
	for_each_engine(engine, dev_priv, id)
666
		i915_ring_seqno_info(m, engine);
667

668 669 670 671 672 673
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
674
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
675
	struct intel_engine_cs *engine;
676
	enum intel_engine_id id;
677
	int i, pipe;
678

679
	intel_runtime_pm_get(dev_priv);
680

681
	if (IS_CHERRYVIEW(dev_priv)) {
682 683 684 685 686 687 688 689 690 691 692
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
693 694 695 696 697 698 699 700 701 702 703
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

704 705 706 707
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

708 709 710 711
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
712 713 714 715 716 717
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
718
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
735
	} else if (INTEL_GEN(dev_priv) >= 8) {
736 737 738 739 740 741 742 743 744 745 746 747
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

748
		for_each_pipe(dev_priv, pipe) {
749 750 751 752 753
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
754 755 756 757
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
758
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
759 760
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
761
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
762 763
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
764
			seq_printf(m, "Pipe %c IER:\t%08x\n",
765 766
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
767 768

			intel_display_power_put(dev_priv, power_domain);
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
791
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
792 793 794 795 796 797 798 799
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
800 801 802 803 804 805 806 807 808 809 810
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
811 812 813
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
814 815
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

841
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
842 843 844 845 846 847
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
848
		for_each_pipe(dev_priv, pipe)
849 850 851
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
872
	for_each_engine(engine, dev_priv, id) {
873
		if (INTEL_GEN(dev_priv) >= 6) {
874 875
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
876
				   engine->name, I915_READ_IMR(engine));
877
		}
878
		i915_ring_seqno_info(m, engine);
879
	}
880
	intel_runtime_pm_put(dev_priv);
881

882 883 884
	return 0;
}

885 886
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
887 888
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
889 890 891 892 893
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
894 895 896

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
897
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
898

C
Chris Wilson 已提交
899 900
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
901
		if (!vma)
902
			seq_puts(m, "unused");
903
		else
904
			describe_obj(m, vma->obj);
905
		seq_putc(m, '\n');
906 907
	}

908
	mutex_unlock(&dev->struct_mutex);
909 910 911
	return 0;
}

912
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
913 914
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
915
{
916 917 918 919
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
920

921 922
	if (!error)
		return 0;
923

924 925 926
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
927

928 929 930
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
931

932 933 934 935
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
936

937 938 939 940 941
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
942

943 944 945
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
946
	return 0;
947 948
}

949
static int i915_gpu_info_open(struct inode *inode, struct file *file)
950
{
951
	struct drm_i915_private *i915 = inode->i_private;
952
	struct i915_gpu_state *gpu;
953

954 955 956
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
957 958
	if (!gpu)
		return -ENOMEM;
959

960
	file->private_data = gpu;
961 962 963
	return 0;
}

964 965 966 967 968 969 970 971 972 973 974 975 976
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
977
{
978
	struct i915_gpu_state *error = filp->private_data;
979

980 981
	if (!error)
		return 0;
982

983 984
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
985

986 987
	return cnt;
}
988

989 990 991 992
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
993 994 995 996 997
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
998
	.read = gpu_state_read,
999 1000
	.write = i915_error_state_write,
	.llseek = default_llseek,
1001
	.release = gpu_state_release,
1002
};
1003 1004
#endif

1005 1006 1007
static int
i915_next_seqno_set(void *data, u64 val)
{
1008 1009
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1010 1011 1012 1013 1014 1015
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1016
	ret = i915_gem_set_global_seqno(dev, val);
1017 1018
	mutex_unlock(&dev->struct_mutex);

1019
	return ret;
1020 1021
}

1022
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1023
			NULL, i915_next_seqno_set,
1024
			"0x%llx\n");
1025

1026
static int i915_frequency_info(struct seq_file *m, void *unused)
1027
{
1028
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1029 1030 1031
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1032

1033
	if (IS_GEN5(dev_priv)) {
1034 1035 1036 1037 1038 1039 1040 1041 1042
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1043
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1070
	} else if (INTEL_GEN(dev_priv) >= 6) {
1071 1072 1073
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1074
		u32 rpmodectl, rpinclimit, rpdeclimit;
1075
		u32 rpstat, cagf, reqf;
1076 1077
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1078
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1079 1080
		int max_freq;

1081
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1082
		if (IS_GEN9_LP(dev_priv)) {
1083 1084 1085 1086 1087 1088 1089
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1090
		/* RPSTAT1 is in the GT power well */
1091
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1092

1093
		reqf = I915_READ(GEN6_RPNSWREQ);
1094
		if (INTEL_GEN(dev_priv) >= 9)
1095 1096 1097
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1098
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1099 1100 1101 1102
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1103
		reqf = intel_gpu_freq(dev_priv, reqf);
1104

1105 1106 1107 1108
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1109
		rpstat = I915_READ(GEN6_RPSTAT1);
1110 1111 1112 1113 1114 1115
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1116
		if (INTEL_GEN(dev_priv) >= 9)
1117
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1118
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1119 1120 1121
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1122
		cagf = intel_gpu_freq(dev_priv, cagf);
1123

1124
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1125

1126
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1139
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1140
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1141 1142
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
			   dev_priv->rps.pm_intrmsk_mbz);
1143 1144
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1145
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1146 1147 1148 1149
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1150 1151 1152 1153
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1154
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1155
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1156 1157 1158 1159 1160 1161
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1162 1163 1164
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1165 1166 1167 1168 1169 1170
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1171 1172
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1173

1174
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1175
			    rp_state_cap >> 16) & 0xff;
1176 1177
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1178
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1179
			   intel_gpu_freq(dev_priv, max_freq));
1180 1181

		max_freq = (rp_state_cap & 0xff00) >> 8;
1182 1183
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1184
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1185
			   intel_gpu_freq(dev_priv, max_freq));
1186

1187
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1188
			    rp_state_cap >> 0) & 0xff;
1189 1190
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1191
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1192
			   intel_gpu_freq(dev_priv, max_freq));
1193
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1194
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1195

1196 1197 1198
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1199 1200
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1201 1202
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1203 1204
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1205 1206 1207 1208 1209
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1210
	} else {
1211
		seq_puts(m, "no P-state info available\n");
1212
	}
1213

1214
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1215 1216 1217
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1218 1219
	intel_runtime_pm_put(dev_priv);
	return ret;
1220 1221
}

1222 1223 1224 1225
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1226 1227 1228
	int slice;
	int subslice;

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1241 1242 1243 1244 1245 1246 1247
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1248 1249
}

1250 1251
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1252
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1253
	struct intel_engine_cs *engine;
1254 1255
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1256
	struct intel_instdone instdone;
1257
	enum intel_engine_id id;
1258

1259
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1260 1261 1262 1263 1264
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1265
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1266
		seq_puts(m, "Waiter holding struct mutex\n");
1267
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1268
		seq_puts(m, "struct_mutex blocked for reset\n");
1269

1270
	if (!i915_modparams.enable_hangcheck) {
1271
		seq_puts(m, "Hangcheck disabled\n");
1272 1273 1274
		return 0;
	}

1275 1276
	intel_runtime_pm_get(dev_priv);

1277
	for_each_engine(engine, dev_priv, id) {
1278
		acthd[id] = intel_engine_get_active_head(engine);
1279
		seqno[id] = intel_engine_get_seqno(engine);
1280 1281
	}

1282
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1283

1284 1285
	intel_runtime_pm_put(dev_priv);

1286 1287
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1288 1289
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1290 1291 1292 1293
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1294

1295 1296
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1297
	for_each_engine(engine, dev_priv, id) {
1298 1299 1300
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1301
		seq_printf(m, "%s:\n", engine->name);
1302
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1303
			   engine->hangcheck.seqno, seqno[id],
1304 1305
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1306
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1307 1308
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1309 1310 1311
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1312
		spin_lock_irq(&b->rb_lock);
1313
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1314
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1315 1316 1317 1318

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1319
		spin_unlock_irq(&b->rb_lock);
1320

1321
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1322
			   (long long)engine->hangcheck.acthd,
1323
			   (long long)acthd[id]);
1324 1325 1326 1327 1328
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1329

1330
		if (engine->id == RCS) {
1331
			seq_puts(m, "\tinstdone read =\n");
1332

1333
			i915_instdone_info(dev_priv, m, &instdone);
1334

1335
			seq_puts(m, "\tinstdone accu =\n");
1336

1337 1338
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1339
		}
1340 1341 1342 1343 1344
	}

	return 0;
}

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1362
static int ironlake_drpc_info(struct seq_file *m)
1363
{
1364
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1365 1366 1367 1368 1369 1370 1371
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1372
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1373 1374 1375 1376
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1377
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1378
	seq_printf(m, "SW control enabled: %s\n",
1379
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1380
	seq_printf(m, "Gated voltage change: %s\n",
1381
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1382 1383
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1384
	seq_printf(m, "Max P-state: P%d\n",
1385
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1386 1387 1388 1389
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1390
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1391
	seq_puts(m, "Current RS state: ");
1392 1393
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1394
		seq_puts(m, "on\n");
1395 1396
		break;
	case RSX_STATUS_RC1:
1397
		seq_puts(m, "RC1\n");
1398 1399
		break;
	case RSX_STATUS_RC1E:
1400
		seq_puts(m, "RC1E\n");
1401 1402
		break;
	case RSX_STATUS_RS1:
1403
		seq_puts(m, "RS1\n");
1404 1405
		break;
	case RSX_STATUS_RS2:
1406
		seq_puts(m, "RS2 (RC6)\n");
1407 1408
		break;
	case RSX_STATUS_RS3:
1409
		seq_puts(m, "RC3 (RC6+)\n");
1410 1411
		break;
	default:
1412
		seq_puts(m, "unknown\n");
1413 1414
		break;
	}
1415 1416 1417 1418

	return 0;
}

1419
static int i915_forcewake_domains(struct seq_file *m, void *data)
1420
{
1421
	struct drm_i915_private *i915 = node_to_i915(m->private);
1422
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1423
	unsigned int tmp;
1424

1425 1426 1427
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1428
	for_each_fw_domain(fw_domain, i915, tmp)
1429
		seq_printf(m, "%s.wake_count = %u\n",
1430
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1431
			   READ_ONCE(fw_domain->wake_count));
1432

1433 1434 1435
	return 0;
}

1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1447 1448
static int vlv_drpc_info(struct seq_file *m)
{
1449
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1450
	u32 rpmodectl1, rcctl1, pw_status;
1451

1452
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1469
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1470
	seq_printf(m, "Media Power Well: %s\n",
1471
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1472

1473 1474
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1475

1476
	return i915_forcewake_domains(m, NULL);
1477 1478
}

1479 1480
static int gen6_drpc_info(struct seq_file *m)
{
1481
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
B
Ben Widawsky 已提交
1482
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1483
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1484
	unsigned forcewake_count;
1485
	int count = 0;
1486

1487
	forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
1488
	if (forcewake_count) {
1489 1490
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1491 1492 1493 1494 1495 1496 1497
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1498
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1499
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1500 1501 1502

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1503
	if (INTEL_GEN(dev_priv) >= 9) {
1504 1505 1506
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1507

1508 1509 1510
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1511 1512 1513 1514 1515 1516 1517 1518

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1519
	seq_printf(m, "RC1e Enabled: %s\n",
1520 1521 1522
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1523
	if (INTEL_GEN(dev_priv) >= 9) {
1524 1525 1526 1527 1528
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1529 1530 1531 1532
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1533
	seq_puts(m, "Current RC state: ");
1534 1535 1536
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1537
			seq_puts(m, "Core Power Down\n");
1538
		else
1539
			seq_puts(m, "on\n");
1540 1541
		break;
	case GEN6_RC3:
1542
		seq_puts(m, "RC3\n");
1543 1544
		break;
	case GEN6_RC6:
1545
		seq_puts(m, "RC6\n");
1546 1547
		break;
	case GEN6_RC7:
1548
		seq_puts(m, "RC7\n");
1549 1550
		break;
	default:
1551
		seq_puts(m, "Unknown\n");
1552 1553 1554 1555 1556
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1557
	if (INTEL_GEN(dev_priv) >= 9) {
1558 1559 1560 1561 1562 1563 1564
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1565 1566

	/* Not exactly sure what this is */
1567 1568 1569 1570 1571
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1572

B
Ben Widawsky 已提交
1573 1574 1575 1576 1577 1578
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1579
	return i915_forcewake_domains(m, NULL);
1580 1581 1582 1583
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1584
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1585 1586 1587
	int err;

	intel_runtime_pm_get(dev_priv);
1588

1589
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1590
		err = vlv_drpc_info(m);
1591
	else if (INTEL_GEN(dev_priv) >= 6)
1592
		err = gen6_drpc_info(m);
1593
	else
1594 1595 1596 1597 1598
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1599 1600
}

1601 1602
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1603
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1614 1615
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1616
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1617

1618
	if (!HAS_FBC(dev_priv)) {
1619
		seq_puts(m, "FBC unsupported on this chipset\n");
1620 1621 1622
		return 0;
	}

1623
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1624
	mutex_lock(&dev_priv->fbc.lock);
1625

1626
	if (intel_fbc_is_active(dev_priv))
1627
		seq_puts(m, "FBC enabled\n");
1628 1629
	else
		seq_printf(m, "FBC disabled: %s\n",
1630
			   dev_priv->fbc.no_fbc_reason);
1631

1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1648
	}
1649

P
Paulo Zanoni 已提交
1650
	mutex_unlock(&dev_priv->fbc.lock);
1651 1652
	intel_runtime_pm_put(dev_priv);

1653 1654 1655
	return 0;
}

1656
static int i915_fbc_false_color_get(void *data, u64 *val)
1657
{
1658
	struct drm_i915_private *dev_priv = data;
1659

1660
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1661 1662 1663 1664 1665 1666 1667
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1668
static int i915_fbc_false_color_set(void *data, u64 val)
1669
{
1670
	struct drm_i915_private *dev_priv = data;
1671 1672
	u32 reg;

1673
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1674 1675
		return -ENODEV;

P
Paulo Zanoni 已提交
1676
	mutex_lock(&dev_priv->fbc.lock);
1677 1678 1679 1680 1681 1682 1683 1684

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1685
	mutex_unlock(&dev_priv->fbc.lock);
1686 1687 1688
	return 0;
}

1689 1690
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1691 1692
			"%llu\n");

1693 1694
static int i915_ips_status(struct seq_file *m, void *unused)
{
1695
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1696

1697
	if (!HAS_IPS(dev_priv)) {
1698 1699 1700 1701
		seq_puts(m, "not supported\n");
		return 0;
	}

1702 1703
	intel_runtime_pm_get(dev_priv);

1704
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1705
		   yesno(i915_modparams.enable_ips));
1706

1707
	if (INTEL_GEN(dev_priv) >= 8) {
1708 1709 1710 1711 1712 1713 1714
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1715

1716 1717
	intel_runtime_pm_put(dev_priv);

1718 1719 1720
	return 0;
}

1721 1722
static int i915_sr_status(struct seq_file *m, void *unused)
{
1723
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1724 1725
	bool sr_enabled = false;

1726
	intel_runtime_pm_get(dev_priv);
1727
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1728

1729 1730 1731
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1732
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1733
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1734
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1735
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1736
	else if (IS_I915GM(dev_priv))
1737
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1738
	else if (IS_PINEVIEW(dev_priv))
1739
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1740
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1741
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1742

1743
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1744 1745
	intel_runtime_pm_put(dev_priv);

1746
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1747 1748 1749 1750

	return 0;
}

1751 1752
static int i915_emon_status(struct seq_file *m, void *unused)
{
1753 1754
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1755
	unsigned long temp, chipset, gfx;
1756 1757
	int ret;

1758
	if (!IS_GEN5(dev_priv))
1759 1760
		return -ENODEV;

1761 1762 1763
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1764 1765 1766 1767

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1768
	mutex_unlock(&dev->struct_mutex);
1769 1770 1771 1772 1773 1774 1775 1776 1777

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1778 1779
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1780
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1781
	int ret = 0;
1782
	int gpu_freq, ia_freq;
1783
	unsigned int max_gpu_freq, min_gpu_freq;
1784

1785
	if (!HAS_LLC(dev_priv)) {
1786
		seq_puts(m, "unsupported on this chipset\n");
1787 1788 1789
		return 0;
	}

1790 1791
	intel_runtime_pm_get(dev_priv);

1792
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1793
	if (ret)
1794
		goto out;
1795

1796
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1807
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1808

1809
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1810 1811 1812 1813
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1814
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1815
			   intel_gpu_freq(dev_priv, (gpu_freq *
1816 1817
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1818
						      GEN9_FREQ_SCALER : 1))),
1819 1820
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1821 1822
	}

1823
	mutex_unlock(&dev_priv->rps.hw_lock);
1824

1825 1826 1827
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1828 1829
}

1830 1831
static int i915_opregion(struct seq_file *m, void *unused)
{
1832 1833
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1834 1835 1836 1837 1838
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1839
		goto out;
1840

1841 1842
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1843 1844 1845

	mutex_unlock(&dev->struct_mutex);

1846
out:
1847 1848 1849
	return 0;
}

1850 1851
static int i915_vbt(struct seq_file *m, void *unused)
{
1852
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1853 1854 1855 1856 1857 1858 1859

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1860 1861
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1862 1863
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1864
	struct intel_framebuffer *fbdev_fb = NULL;
1865
	struct drm_framebuffer *drm_fb;
1866 1867 1868 1869 1870
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1871

1872
#ifdef CONFIG_DRM_FBDEV_EMULATION
1873
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1874
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1875 1876 1877 1878

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1879
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1880
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1881
			   fbdev_fb->base.modifier,
1882 1883 1884 1885
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1886
#endif
1887

1888
	mutex_lock(&dev->mode_config.fb_lock);
1889
	drm_for_each_fb(drm_fb, dev) {
1890 1891
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1892 1893
			continue;

1894
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1895 1896
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1897
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1898
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1899
			   fb->base.modifier,
1900
			   drm_framebuffer_read_refcount(&fb->base));
1901
		describe_obj(m, fb->obj);
1902
		seq_putc(m, '\n');
1903
	}
1904
	mutex_unlock(&dev->mode_config.fb_lock);
1905
	mutex_unlock(&dev->struct_mutex);
1906 1907 1908 1909

	return 0;
}

1910
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1911
{
1912 1913
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1914 1915
}

1916 1917
static int i915_context_status(struct seq_file *m, void *unused)
{
1918 1919
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1920
	struct intel_engine_cs *engine;
1921
	struct i915_gem_context *ctx;
1922
	enum intel_engine_id id;
1923
	int ret;
1924

1925
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1926 1927 1928
	if (ret)
		return ret;

1929
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1930
		seq_printf(m, "HW context %u ", ctx->hw_id);
1931
		if (ctx->pid) {
1932 1933
			struct task_struct *task;

1934
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1935 1936 1937 1938 1939
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1940 1941
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1942 1943 1944 1945
		} else {
			seq_puts(m, "(kernel) ");
		}

1946 1947
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1948

1949
		for_each_engine(engine, dev_priv, id) {
1950 1951 1952 1953 1954
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1955
				describe_obj(m, ce->state->obj);
1956
			if (ce->ring)
1957
				describe_ctx_ring(m, ce->ring);
1958 1959
			seq_putc(m, '\n');
		}
1960 1961

		seq_putc(m, '\n');
1962 1963
	}

1964
	mutex_unlock(&dev->struct_mutex);
1965 1966 1967 1968

	return 0;
}

1969
static void i915_dump_lrc_obj(struct seq_file *m,
1970
			      struct i915_gem_context *ctx,
1971
			      struct intel_engine_cs *engine)
1972
{
1973
	struct i915_vma *vma = ctx->engine[engine->id].state;
1974 1975 1976
	struct page *page;
	int j;

1977 1978
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1979 1980
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1981 1982 1983
		return;
	}

1984 1985
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
1986
			   i915_ggtt_offset(vma));
1987

C
Chris Wilson 已提交
1988
	if (i915_gem_object_pin_pages(vma->obj)) {
1989
		seq_puts(m, "\tFailed to get pages for context object\n\n");
1990 1991 1992
		return;
	}

1993 1994 1995
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
1996 1997

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1998 1999 2000
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2001 2002 2003 2004 2005 2006
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2007
	i915_gem_object_unpin_pages(vma->obj);
2008 2009 2010
	seq_putc(m, '\n');
}

2011 2012
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2013 2014
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2015
	struct intel_engine_cs *engine;
2016
	struct i915_gem_context *ctx;
2017
	enum intel_engine_id id;
2018
	int ret;
2019

2020
	if (!i915_modparams.enable_execlists) {
2021 2022 2023 2024 2025 2026 2027 2028
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2029
	list_for_each_entry(ctx, &dev_priv->contexts.list, link)
2030
		for_each_engine(engine, dev_priv, id)
2031
			i915_dump_lrc_obj(m, ctx, engine);
2032 2033 2034 2035 2036 2037

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2038 2039
static const char *swizzle_string(unsigned swizzle)
{
2040
	switch (swizzle) {
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2056
		return "unknown";
2057 2058 2059 2060 2061 2062 2063
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2064
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2065

2066
	intel_runtime_pm_get(dev_priv);
2067 2068 2069 2070 2071 2072

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2073
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2074 2075
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2076 2077
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2078 2079 2080 2081
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2082
	} else if (INTEL_GEN(dev_priv) >= 6) {
2083 2084 2085 2086 2087 2088 2089 2090
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2091
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2092 2093 2094 2095 2096
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2097 2098
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2099
	}
2100 2101 2102 2103

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2104
	intel_runtime_pm_put(dev_priv);
2105 2106 2107 2108

	return 0;
}

B
Ben Widawsky 已提交
2109 2110
static int per_file_ctx(int id, void *ptr, void *data)
{
2111
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2112
	struct seq_file *m = data;
2113 2114 2115 2116 2117 2118 2119
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2120

2121 2122 2123
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2124
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2125 2126 2127 2128 2129
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2130 2131
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2132
{
B
Ben Widawsky 已提交
2133
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2134 2135
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2136
	int i;
D
Daniel Vetter 已提交
2137

B
Ben Widawsky 已提交
2138 2139 2140
	if (!ppgtt)
		return;

2141
	for_each_engine(engine, dev_priv, id) {
2142
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2143
		for (i = 0; i < 4; i++) {
2144
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2145
			pdp <<= 32;
2146
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2147
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2148 2149 2150 2151
		}
	}
}

2152 2153
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2154
{
2155
	struct intel_engine_cs *engine;
2156
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2157

2158
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2159 2160
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2161
	for_each_engine(engine, dev_priv, id) {
2162
		seq_printf(m, "%s\n", engine->name);
2163
		if (IS_GEN7(dev_priv))
2164 2165 2166 2167 2168 2169 2170 2171
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2172 2173 2174 2175
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2176
		seq_puts(m, "aliasing PPGTT:\n");
2177
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2178

B
Ben Widawsky 已提交
2179
		ppgtt->debug_dump(ppgtt, m);
2180
	}
B
Ben Widawsky 已提交
2181

D
Daniel Vetter 已提交
2182
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2183 2184 2185 2186
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2187 2188
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2189
	struct drm_file *file;
2190
	int ret;
B
Ben Widawsky 已提交
2191

2192 2193
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2194
	if (ret)
2195 2196
		goto out_unlock;

2197
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2198

2199 2200 2201 2202
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2203

2204 2205
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2206
		struct task_struct *task;
2207

2208
		task = get_pid_task(file->pid, PIDTYPE_PID);
2209 2210
		if (!task) {
			ret = -ESRCH;
2211
			goto out_rpm;
2212
		}
2213 2214
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2215 2216 2217 2218
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2219
out_rpm:
2220
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2221
	mutex_unlock(&dev->struct_mutex);
2222 2223
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2224
	return ret;
D
Daniel Vetter 已提交
2225 2226
}

2227 2228
static int count_irq_waiters(struct drm_i915_private *i915)
{
2229
	struct intel_engine_cs *engine;
2230
	enum intel_engine_id id;
2231 2232
	int count = 0;

2233
	for_each_engine(engine, i915, id)
2234
		count += intel_engine_has_waiter(engine);
2235 2236 2237 2238

	return count;
}

2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2253 2254
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2255 2256
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2257 2258
	struct drm_file *file;

2259
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2260 2261
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2262
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2263 2264
	seq_printf(m, "Boosts outstanding? %d\n",
		   atomic_read(&dev_priv->rps.num_waiters));
2265 2266 2267
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2268 2269 2270 2271
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2272 2273 2274 2275
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2276 2277

	mutex_lock(&dev->filelist_mutex);
2278 2279 2280 2281 2282 2283
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2284
		seq_printf(m, "%s [%d]: %d boosts\n",
2285 2286
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2287
			   atomic_read(&file_priv->rps.boosts));
2288 2289
		rcu_read_unlock();
	}
2290 2291
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
		   atomic_read(&dev_priv->rps.boosts));
2292
	mutex_unlock(&dev->filelist_mutex);
2293

2294 2295
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2296
	    dev_priv->gt.active_requests) {
2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2310
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2311 2312
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2313
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2314 2315 2316 2317 2318
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2319
	return 0;
2320 2321
}

2322 2323
static int i915_llc(struct seq_file *m, void *data)
{
2324
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2325
	const bool edram = INTEL_GEN(dev_priv) > 8;
2326

2327
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2328 2329
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2330 2331 2332 2333

	return 0;
}

2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

2359
	intel_runtime_pm_get(dev_priv);
2360
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2361
	intel_runtime_pm_put(dev_priv);
2362 2363 2364 2365

	return 0;
}

2366 2367
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2368
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2369
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2370 2371
	u32 tmp, i;

2372
	if (!HAS_GUC_UCODE(dev_priv))
2373 2374 2375 2376
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2377
		guc_fw->path);
2378
	seq_printf(m, "\tfetch: %s\n",
2379
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2380
	seq_printf(m, "\tload: %s\n",
2381
		intel_uc_fw_status_repr(guc_fw->load_status));
2382
	seq_printf(m, "\tversion wanted: %d.%d\n",
2383
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2384
	seq_printf(m, "\tversion found: %d.%d\n",
2385
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2386 2387 2388 2389 2390 2391
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2392

2393 2394
	intel_runtime_pm_get(dev_priv);

2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2408 2409
	intel_runtime_pm_put(dev_priv);

2410 2411 2412
	return 0;
}

2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2439 2440 2441 2442
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2443
	struct intel_engine_cs *engine;
2444
	enum intel_engine_id id;
2445 2446
	uint64_t tot = 0;

2447 2448
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2449 2450
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2451

2452
	for_each_engine(engine, dev_priv, id) {
2453 2454
		u64 submissions = client->submissions[id];
		tot += submissions;
2455
		seq_printf(m, "\tSubmissions: %llu %s\n",
2456
				submissions, engine->name);
2457 2458 2459 2460
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2461
static bool check_guc_submission(struct seq_file *m)
2462
{
2463
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2464
	const struct intel_guc *guc = &dev_priv->guc;
2465

2466 2467 2468 2469 2470
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
2471
		return false;
2472
	}
2473

2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
	return true;
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

	if (!check_guc_submission(m))
		return 0;

2485
	seq_printf(m, "Doorbell map:\n");
2486
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2487
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2488

2489 2490
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2491

2492 2493
	i915_guc_log_info(m, dev_priv);

2494 2495 2496 2497 2498
	/* Add more as required ... */

	return 0;
}

2499
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2500
{
2501
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2502 2503 2504 2505 2506
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	struct i915_guc_client *client = guc->execbuf_client;
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2507

2508
	if (!check_guc_submission(m))
A
Alex Dai 已提交
2509 2510
		return 0;

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2530
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2553 2554
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2555 2556 2557 2558 2559 2560
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2561

2562 2563 2564 2565
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2566

2567 2568
	if (!obj)
		return 0;
A
Alex Dai 已提交
2569

2570 2571 2572 2573 2574
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2575 2576
	}

2577 2578 2579 2580 2581
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2582 2583
	seq_putc(m, '\n');

2584 2585
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2586 2587 2588
	return 0;
}

2589 2590
static int i915_guc_log_control_get(void *data, u64 *val)
{
2591
	struct drm_i915_private *dev_priv = data;
2592 2593 2594 2595

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2596
	*val = i915_modparams.guc_log_level;
2597 2598 2599 2600 2601 2602

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
2603
	struct drm_i915_private *dev_priv = data;
2604 2605 2606 2607 2608
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2609
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
2610 2611 2612 2613 2614 2615 2616
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

2617
	mutex_unlock(&dev_priv->drm.struct_mutex);
2618 2619 2620 2621 2622 2623 2624
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2648 2649
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2650
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2651
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2652 2653
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2654
	bool enabled = false;
2655

2656
	if (!HAS_PSR(dev_priv)) {
2657 2658 2659 2660
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2661 2662
	intel_runtime_pm_get(dev_priv);

2663
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2664 2665
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2666
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2667
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2668 2669 2670 2671
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2672

2673 2674 2675 2676 2677 2678
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2679
		for_each_pipe(dev_priv, pipe) {
2680 2681 2682 2683 2684 2685 2686 2687 2688
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2689 2690 2691 2692 2693
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2694 2695

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2696 2697
		}
	}
2698 2699 2700 2701

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2702 2703
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2704
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2705 2706 2707 2708 2709 2710
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2711

2712 2713 2714 2715
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2716
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2717
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2718
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2719 2720 2721

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2722
	if (dev_priv->psr.psr2_support) {
2723 2724 2725 2726
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2727
	}
2728
	mutex_unlock(&dev_priv->psr.lock);
2729

2730
	intel_runtime_pm_put(dev_priv);
2731 2732 2733
	return 0;
}

2734 2735
static int i915_sink_crc(struct seq_file *m, void *data)
{
2736 2737
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2738
	struct intel_connector *connector;
2739
	struct drm_connector_list_iter conn_iter;
2740 2741 2742 2743 2744
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2745 2746
	drm_connector_list_iter_begin(dev, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
2747
		struct drm_crtc *crtc;
2748

2749
		if (!connector->base.state->best_encoder)
2750 2751
			continue;

2752 2753
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2754 2755
			continue;

2756
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2757 2758
			continue;

2759
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
2772
	drm_connector_list_iter_end(&conn_iter);
2773 2774 2775 2776
	drm_modeset_unlock_all(dev);
	return ret;
}

2777 2778
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2779
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2780
	unsigned long long power;
2781 2782
	u32 units;

2783
	if (INTEL_GEN(dev_priv) < 6)
2784 2785
		return -ENODEV;

2786 2787
	intel_runtime_pm_get(dev_priv);

2788 2789 2790 2791 2792 2793
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2794
	power = I915_READ(MCH_SECP_NRG_STTS);
2795
	power = (1000000 * power) >> units; /* convert to uJ */
2796

2797 2798
	intel_runtime_pm_put(dev_priv);

2799
	seq_printf(m, "%llu", power);
2800 2801 2802 2803

	return 0;
}

2804
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2805
{
2806
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2807
	struct pci_dev *pdev = dev_priv->drm.pdev;
2808

2809 2810
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2811

2812
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2813
	seq_printf(m, "IRQs disabled: %s\n",
2814
		   yesno(!intel_irqs_enabled(dev_priv)));
2815
#ifdef CONFIG_PM
2816
	seq_printf(m, "Usage count: %d\n",
2817
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2818 2819 2820
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2821
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2822 2823
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2824

2825 2826 2827
	return 0;
}

2828 2829
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2830
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2845
		for_each_power_domain(power_domain, power_well->domains)
2846
			seq_printf(m, "  %-23s %d\n",
2847
				 intel_display_power_domain_str(power_domain),
2848 2849 2850 2851 2852 2853 2854 2855
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2856 2857
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2858
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2859 2860
	struct intel_csr *csr;

2861
	if (!HAS_CSR(dev_priv)) {
2862 2863 2864 2865 2866 2867
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2868 2869
	intel_runtime_pm_get(dev_priv);

2870 2871 2872 2873
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2874
		goto out;
2875 2876 2877 2878

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2879 2880
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2881 2882 2883 2884
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2885
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2886 2887
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2888 2889
	}

2890 2891 2892 2893 2894
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2895 2896
	intel_runtime_pm_put(dev_priv);

2897 2898 2899
	return 0;
}

2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2922 2923
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2924 2925 2926 2927 2928 2929
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2930
		   encoder->base.id, encoder->name);
2931 2932 2933 2934
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2935
			   connector->name,
2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2949 2950
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2951 2952
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2953 2954
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2955

2956
	if (fb)
2957
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2958 2959
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2960 2961
	else
		seq_puts(m, "\tprimary plane disabled\n");
2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2981
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2982
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2983
		intel_panel_info(m, &intel_connector->panel);
2984 2985 2986

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2987 2988
}

L
Libin Yang 已提交
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

3003 3004 3005 3006 3007 3008
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3009
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3023
	struct drm_display_mode *mode;
3024 3025

	seq_printf(m, "connector %d: type %s, status: %s\n",
3026
		   connector->base.id, connector->name,
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3038

3039
	if (!intel_encoder)
3040 3041 3042 3043 3044
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3045 3046 3047 3048
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3049 3050 3051
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3052
			intel_lvds_info(m, intel_connector);
3053 3054 3055 3056 3057 3058 3059 3060
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3061
	}
3062

3063 3064 3065
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3066 3067
}

3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3090
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3091 3092 3093 3094
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3095 3096 3097 3098 3099 3100
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3101 3102 3103 3104 3105 3106 3107
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3108 3109
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3110 3111 3112 3113 3114
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3115
		struct drm_format_name_buf format_name;
3116 3117 3118 3119 3120 3121 3122 3123

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3124
		if (state->fb) {
V
Ville Syrjälä 已提交
3125 3126
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3127
		} else {
3128
			sprintf(format_name.str, "N/A");
3129 3130
		}

3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3144
			   format_name.str,
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3164
		for (i = 0; i < num_scalers; i++) {
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3177 3178
static int i915_display_info(struct seq_file *m, void *unused)
{
3179 3180
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3181
	struct intel_crtc *crtc;
3182
	struct drm_connector *connector;
3183
	struct drm_connector_list_iter conn_iter;
3184

3185
	intel_runtime_pm_get(dev_priv);
3186 3187
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3188
	for_each_intel_crtc(dev, crtc) {
3189
		struct intel_crtc_state *pipe_config;
3190

3191
		drm_modeset_lock(&crtc->base.mutex, NULL);
3192 3193
		pipe_config = to_intel_crtc_state(crtc->base.state);

3194
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3195
			   crtc->base.base.id, pipe_name(crtc->pipe),
3196
			   yesno(pipe_config->base.active),
3197 3198 3199
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3200
		if (pipe_config->base.active) {
3201 3202 3203
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3204 3205
			intel_crtc_info(m, crtc);

3206 3207 3208 3209 3210 3211 3212
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3213 3214
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3215
		}
3216 3217 3218 3219

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3220
		drm_modeset_unlock(&crtc->base.mutex);
3221 3222 3223 3224 3225
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3226 3227 3228
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3229
		intel_connector_info(m, connector);
3230 3231 3232
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3233
	intel_runtime_pm_put(dev_priv);
3234 3235 3236 3237

	return 0;
}

3238 3239 3240
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3241
	struct i915_gpu_error *error = &dev_priv->gpu_error;
3242
	struct intel_engine_cs *engine;
3243
	enum intel_engine_id id;
3244

3245 3246
	intel_runtime_pm_get(dev_priv);

3247 3248 3249 3250 3251
	seq_printf(m, "GT awake? %s\n",
		   yesno(dev_priv->gt.awake));
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);

3252
	for_each_engine(engine, dev_priv, id) {
3253 3254 3255 3256 3257 3258
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3259
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
3260
			   intel_engine_get_seqno(engine),
3261
			   intel_engine_last_submit(engine),
3262
			   engine->hangcheck.seqno,
3263 3264
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
			   engine->timeline->inflight_seqnos);
3265 3266
		seq_printf(m, "\tReset count: %d\n",
			   i915_reset_engine_count(error, engine));
3267 3268 3269 3270 3271

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3272 3273 3274
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3275 3276
			print_request(m, rq, "\t\tfirst  ");

3277 3278 3279
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

3314
		if (i915_modparams.enable_execlists) {
3315
			const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
3316
			struct intel_engine_execlists * const execlists = &engine->execlists;
3317
			u32 ptr, read, write;
3318
			unsigned int idx;
3319 3320 3321 3322 3323 3324 3325 3326

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
3327
			seq_printf(m, "\tExeclist CSB read %d [%d cached], write %d [%d from hws], interrupt posted? %s\n",
3328
				   read, execlists->csb_head,
3329 3330
				   write,
				   intel_read_status_page(engine, intel_hws_csb_write_index(engine->i915)),
3331 3332
				   yesno(test_bit(ENGINE_IRQ_EXECLIST,
						  &engine->irq_posted)));
3333 3334 3335 3336 3337 3338 3339
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
3340
				idx = ++read % GEN8_CSB_ENTRIES;
3341
				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x [0x%08x in hwsp], context: %d [%d in hwsp]\n",
3342 3343
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3344 3345 3346
					   hws[idx * 2],
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)),
					   hws[idx * 2 + 1]);
3347 3348 3349
			}

			rcu_read_lock();
3350
			for (idx = 0; idx < execlists_num_ports(execlists); idx++) {
3351 3352
				unsigned int count;

3353
				rq = port_unpack(&execlists->port[idx], &count);
3354 3355 3356 3357 3358 3359 3360 3361
				if (rq) {
					seq_printf(m, "\t\tELSP[%d] count=%d, ",
						   idx, count);
					print_request(m, rq, "rq: ");
				} else {
					seq_printf(m, "\t\tELSP[%d] idle\n",
						   idx);
				}
3362
			}
3363
			rcu_read_unlock();
3364

3365
			spin_lock_irq(&engine->timeline->lock);
3366
			for (rb = execlists->first; rb; rb = rb_next(rb)) {
3367 3368 3369 3370 3371 3372
				struct i915_priolist *p =
					rb_entry(rb, typeof(*p), node);

				list_for_each_entry(rq, &p->requests,
						    priotree.link)
					print_request(m, rq, "\t\tQ ");
3373
			}
3374
			spin_unlock_irq(&engine->timeline->lock);
3375 3376 3377 3378 3379 3380 3381 3382 3383
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3384
		spin_lock_irq(&b->rb_lock);
3385
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3386
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3387 3388 3389 3390

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3391
		spin_unlock_irq(&b->rb_lock);
3392 3393 3394 3395

		seq_puts(m, "\n");
	}

3396 3397
	intel_runtime_pm_put(dev_priv);

3398 3399 3400
	return 0;
}

B
Ben Widawsky 已提交
3401 3402
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3403 3404
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3405
	struct intel_engine_cs *engine;
3406
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3407 3408
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3409

3410
	if (!i915_modparams.semaphores) {
B
Ben Widawsky 已提交
3411 3412 3413 3414 3415 3416 3417
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3418
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3419

3420
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3421 3422 3423
		struct page *page;
		uint64_t *seqno;

3424
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3425 3426

		seqno = (uint64_t *)kmap_atomic(page);
3427
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3428 3429
			uint64_t offset;

3430
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3431 3432 3433

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3434
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3435 3436 3437 3438 3439 3440 3441
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3442
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3443 3444 3445 3446 3447 3448 3449 3450 3451
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3452
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3453 3454
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3455
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3456 3457 3458
		seq_putc(m, '\n');
	}

3459
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3460 3461 3462 3463
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3464 3465
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3466 3467
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3468 3469 3470 3471 3472 3473 3474
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3475
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3476
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3477
		seq_printf(m, " tracked hardware state:\n");
3478
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3479
		seq_printf(m, " dpll_md: 0x%08x\n",
3480 3481 3482 3483
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3484 3485 3486 3487 3488 3489
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3490
static int i915_wa_registers(struct seq_file *m, void *unused)
3491 3492 3493
{
	int i;
	int ret;
3494
	struct intel_engine_cs *engine;
3495 3496
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3497
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3498
	enum intel_engine_id id;
3499 3500 3501 3502 3503 3504 3505

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3506
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3507
	for_each_engine(engine, dev_priv, id)
3508
		seq_printf(m, "HW whitelist count for %s: %d\n",
3509
			   engine->name, workarounds->hw_whitelist_count[id]);
3510
	for (i = 0; i < workarounds->count; ++i) {
3511 3512
		i915_reg_t addr;
		u32 mask, value, read;
3513
		bool ok;
3514

3515 3516 3517
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3518 3519 3520
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3521
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3522 3523 3524 3525 3526 3527 3528 3529
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3581 3582
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3583 3584
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3585 3586 3587 3588 3589
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3590
	if (INTEL_GEN(dev_priv) < 9)
3591 3592
		return 0;

3593 3594 3595 3596 3597 3598 3599 3600 3601
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3602
		for_each_universal_plane(dev_priv, pipe, plane) {
3603 3604 3605 3606 3607 3608
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3609
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3610 3611 3612 3613 3614 3615 3616 3617 3618
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3619
static void drrs_status_per_crtc(struct seq_file *m,
3620 3621
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3622
{
3623
	struct drm_i915_private *dev_priv = to_i915(dev);
3624 3625
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3626
	struct drm_connector *connector;
3627
	struct drm_connector_list_iter conn_iter;
3628

3629 3630
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3631 3632 3633 3634
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3635
	}
3636
	drm_connector_list_iter_end(&conn_iter);
3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3649
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3693 3694
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3695 3696 3697
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3698
	drm_modeset_lock_all(dev);
3699
	for_each_intel_crtc(dev, intel_crtc) {
3700
		if (intel_crtc->base.state->active) {
3701 3702 3703 3704 3705 3706
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3707
	drm_modeset_unlock_all(dev);
3708 3709 3710 3711 3712 3713 3714

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3715 3716
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3717 3718
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3719 3720
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3721
	struct drm_connector *connector;
3722
	struct drm_connector_list_iter conn_iter;
3723

3724 3725
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3726
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3727
			continue;
3728 3729 3730 3731 3732 3733

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3734 3735
		if (!intel_dig_port->dp.can_mst)
			continue;
3736

3737 3738
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3739 3740
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3741 3742
	drm_connector_list_iter_end(&conn_iter);

3743 3744 3745
	return 0;
}

3746
static ssize_t i915_displayport_test_active_write(struct file *file,
3747 3748
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3749 3750 3751 3752 3753
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3754
	struct drm_connector_list_iter conn_iter;
3755 3756 3757
	struct intel_dp *intel_dp;
	int val = 0;

3758
	dev = ((struct seq_file *)file->private_data)->private;
3759 3760 3761 3762

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3763 3764 3765
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3766 3767 3768

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3769 3770
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3771 3772
		struct intel_encoder *encoder;

3773 3774 3775 3776
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3777 3778 3779 3780 3781 3782
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3783 3784
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3785
				break;
3786 3787 3788 3789 3790
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3791
				intel_dp->compliance.test_active = 1;
3792
			else
3793
				intel_dp->compliance.test_active = 0;
3794 3795
		}
	}
3796
	drm_connector_list_iter_end(&conn_iter);
3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3809
	struct drm_connector_list_iter conn_iter;
3810 3811
	struct intel_dp *intel_dp;

3812 3813
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3814 3815
		struct intel_encoder *encoder;

3816 3817 3818 3819
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3820 3821 3822 3823 3824 3825
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3826
			if (intel_dp->compliance.test_active)
3827 3828 3829 3830 3831 3832
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3833
	drm_connector_list_iter_end(&conn_iter);
3834 3835 3836 3837 3838

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3839
					     struct file *file)
3840
{
3841
	struct drm_i915_private *dev_priv = inode->i_private;
3842

3843 3844
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3860
	struct drm_connector_list_iter conn_iter;
3861 3862
	struct intel_dp *intel_dp;

3863 3864
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3865 3866
		struct intel_encoder *encoder;

3867 3868 3869 3870
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3871 3872 3873 3874 3875 3876
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3877 3878 3879 3880
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3881 3882 3883 3884 3885 3886 3887 3888 3889
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3890 3891 3892
		} else
			seq_puts(m, "0");
	}
3893
	drm_connector_list_iter_end(&conn_iter);
3894 3895 3896 3897

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3898
					   struct file *file)
3899
{
3900
	struct drm_i915_private *dev_priv = inode->i_private;
3901

3902 3903
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3918
	struct drm_connector_list_iter conn_iter;
3919 3920
	struct intel_dp *intel_dp;

3921 3922
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3923 3924
		struct intel_encoder *encoder;

3925 3926 3927 3928
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3929 3930 3931 3932 3933 3934
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3935
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3936 3937 3938
		} else
			seq_puts(m, "0");
	}
3939
	drm_connector_list_iter_end(&conn_iter);
3940 3941 3942 3943 3944 3945 3946

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3947
	struct drm_i915_private *dev_priv = inode->i_private;
3948

3949 3950
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3961
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3962
{
3963 3964
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3965
	int level;
3966 3967
	int num_levels;

3968
	if (IS_CHERRYVIEW(dev_priv))
3969
		num_levels = 3;
3970
	else if (IS_VALLEYVIEW(dev_priv))
3971
		num_levels = 1;
3972 3973
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3974
	else
3975
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3976 3977 3978 3979 3980 3981

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3982 3983
		/*
		 * - WM1+ latency values in 0.5us units
3984
		 * - latencies are in us on gen9/vlv/chv
3985
		 */
3986 3987 3988 3989
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3990 3991
			latency *= 10;
		else if (level > 0)
3992 3993 3994
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3995
			   level, wm[level], latency / 10, latency % 10);
3996 3997 3998 3999 4000 4001 4002
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4003
	struct drm_i915_private *dev_priv = m->private;
4004 4005
	const uint16_t *latencies;

4006
	if (INTEL_GEN(dev_priv) >= 9)
4007 4008
		latencies = dev_priv->wm.skl_latency;
	else
4009
		latencies = dev_priv->wm.pri_latency;
4010

4011
	wm_latency_show(m, latencies);
4012 4013 4014 4015 4016 4017

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4018
	struct drm_i915_private *dev_priv = m->private;
4019 4020
	const uint16_t *latencies;

4021
	if (INTEL_GEN(dev_priv) >= 9)
4022 4023
		latencies = dev_priv->wm.skl_latency;
	else
4024
		latencies = dev_priv->wm.spr_latency;
4025

4026
	wm_latency_show(m, latencies);
4027 4028 4029 4030 4031 4032

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4033
	struct drm_i915_private *dev_priv = m->private;
4034 4035
	const uint16_t *latencies;

4036
	if (INTEL_GEN(dev_priv) >= 9)
4037 4038
		latencies = dev_priv->wm.skl_latency;
	else
4039
		latencies = dev_priv->wm.cur_latency;
4040

4041
	wm_latency_show(m, latencies);
4042 4043 4044 4045 4046 4047

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4048
	struct drm_i915_private *dev_priv = inode->i_private;
4049

4050
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
4051 4052
		return -ENODEV;

4053
	return single_open(file, pri_wm_latency_show, dev_priv);
4054 4055 4056 4057
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4058
	struct drm_i915_private *dev_priv = inode->i_private;
4059

4060
	if (HAS_GMCH_DISPLAY(dev_priv))
4061 4062
		return -ENODEV;

4063
	return single_open(file, spr_wm_latency_show, dev_priv);
4064 4065 4066 4067
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4068
	struct drm_i915_private *dev_priv = inode->i_private;
4069

4070
	if (HAS_GMCH_DISPLAY(dev_priv))
4071 4072
		return -ENODEV;

4073
	return single_open(file, cur_wm_latency_show, dev_priv);
4074 4075 4076
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4077
				size_t len, loff_t *offp, uint16_t wm[8])
4078 4079
{
	struct seq_file *m = file->private_data;
4080 4081
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4082
	uint16_t new[8] = { 0 };
4083
	int num_levels;
4084 4085 4086 4087
	int level;
	int ret;
	char tmp[32];

4088
	if (IS_CHERRYVIEW(dev_priv))
4089
		num_levels = 3;
4090
	else if (IS_VALLEYVIEW(dev_priv))
4091
		num_levels = 1;
4092 4093
	else if (IS_G4X(dev_priv))
		num_levels = 3;
4094
	else
4095
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4096

4097 4098 4099 4100 4101 4102 4103 4104
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4105 4106 4107
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4126
	struct drm_i915_private *dev_priv = m->private;
4127
	uint16_t *latencies;
4128

4129
	if (INTEL_GEN(dev_priv) >= 9)
4130 4131
		latencies = dev_priv->wm.skl_latency;
	else
4132
		latencies = dev_priv->wm.pri_latency;
4133 4134

	return wm_latency_write(file, ubuf, len, offp, latencies);
4135 4136 4137 4138 4139 4140
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4141
	struct drm_i915_private *dev_priv = m->private;
4142
	uint16_t *latencies;
4143

4144
	if (INTEL_GEN(dev_priv) >= 9)
4145 4146
		latencies = dev_priv->wm.skl_latency;
	else
4147
		latencies = dev_priv->wm.spr_latency;
4148 4149

	return wm_latency_write(file, ubuf, len, offp, latencies);
4150 4151 4152 4153 4154 4155
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4156
	struct drm_i915_private *dev_priv = m->private;
4157 4158
	uint16_t *latencies;

4159
	if (INTEL_GEN(dev_priv) >= 9)
4160 4161
		latencies = dev_priv->wm.skl_latency;
	else
4162
		latencies = dev_priv->wm.cur_latency;
4163

4164
	return wm_latency_write(file, ubuf, len, offp, latencies);
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4194 4195
static int
i915_wedged_get(void *data, u64 *val)
4196
{
4197
	struct drm_i915_private *dev_priv = data;
4198

4199
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4200

4201
	return 0;
4202 4203
}

4204 4205
static int
i915_wedged_set(void *data, u64 val)
4206
{
4207 4208 4209
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
4210

4211 4212 4213 4214 4215 4216 4217 4218
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4219
	if (i915_reset_backoff(&i915->gpu_error))
4220 4221
		return -EAGAIN;

4222 4223 4224 4225 4226 4227
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

	i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
4228

4229
	wait_on_bit(&i915->gpu_error.flags,
4230 4231 4232
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4233
	return 0;
4234 4235
}

4236 4237
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4238
			"%llu\n");
4239

4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
	while (flush_delayed_work(&i915->gt.idle_work))
		;

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4271 4272 4273
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4274
	struct drm_i915_private *dev_priv = data;
4275 4276 4277 4278 4279 4280 4281 4282

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4283
	struct drm_i915_private *i915 = data;
4284

4285
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4286 4287 4288 4289 4290 4291 4292 4293 4294
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4295
	struct drm_i915_private *dev_priv = data;
4296 4297 4298 4299 4300 4301 4302 4303 4304

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4305
	struct drm_i915_private *i915 = data;
4306

4307
	val &= INTEL_INFO(i915)->ring_mask;
4308 4309
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4310
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4311 4312 4313 4314 4315 4316
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4317 4318 4319 4320
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4321
#define DROP_FREED 0x10
4322
#define DROP_SHRINK_ALL 0x20
4323 4324 4325 4326
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4327 4328
		  DROP_FREED	| \
		  DROP_SHRINK_ALL)
4329 4330
static int
i915_drop_caches_get(void *data, u64 *val)
4331
{
4332
	*val = DROP_ALL;
4333

4334
	return 0;
4335 4336
}

4337 4338
static int
i915_drop_caches_set(void *data, u64 val)
4339
{
4340 4341
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4342
	int ret = 0;
4343

4344
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4345 4346 4347

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4348 4349
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4350
		if (ret)
4351
			return ret;
4352

4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
			i915_gem_retire_requests(dev_priv);

		mutex_unlock(&dev->struct_mutex);
	}
4363

4364
	fs_reclaim_acquire(GFP_KERNEL);
4365
	if (val & DROP_BOUND)
4366
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
4367

4368
	if (val & DROP_UNBOUND)
4369
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4370

4371 4372
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4373
	fs_reclaim_release(GFP_KERNEL);
4374

4375 4376
	if (val & DROP_FREED) {
		synchronize_rcu();
4377
		i915_gem_drain_freed_objects(dev_priv);
4378 4379
	}

4380
	return ret;
4381 4382
}

4383 4384 4385
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4386

4387 4388
static int
i915_max_freq_get(void *data, u64 *val)
4389
{
4390
	struct drm_i915_private *dev_priv = data;
4391

4392
	if (INTEL_GEN(dev_priv) < 6)
4393 4394
		return -ENODEV;

4395
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4396
	return 0;
4397 4398
}

4399 4400
static int
i915_max_freq_set(void *data, u64 val)
4401
{
4402
	struct drm_i915_private *dev_priv = data;
4403
	u32 hw_max, hw_min;
4404
	int ret;
4405

4406
	if (INTEL_GEN(dev_priv) < 6)
4407
		return -ENODEV;
4408

4409
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4410

4411
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4412 4413 4414
	if (ret)
		return ret;

4415 4416 4417
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4418
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4419

4420 4421
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4422

4423
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4424 4425
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4426 4427
	}

4428
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4429

4430 4431
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4432

4433
	mutex_unlock(&dev_priv->rps.hw_lock);
4434

4435
	return 0;
4436 4437
}

4438 4439
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4440
			"%llu\n");
4441

4442 4443
static int
i915_min_freq_get(void *data, u64 *val)
4444
{
4445
	struct drm_i915_private *dev_priv = data;
4446

4447
	if (INTEL_GEN(dev_priv) < 6)
4448 4449
		return -ENODEV;

4450
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4451
	return 0;
4452 4453
}

4454 4455
static int
i915_min_freq_set(void *data, u64 val)
4456
{
4457
	struct drm_i915_private *dev_priv = data;
4458
	u32 hw_max, hw_min;
4459
	int ret;
4460

4461
	if (INTEL_GEN(dev_priv) < 6)
4462
		return -ENODEV;
4463

4464
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4465

4466
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4467 4468 4469
	if (ret)
		return ret;

4470 4471 4472
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4473
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4474

4475 4476
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4477

4478 4479
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4480 4481
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4482
	}
J
Jeff McGee 已提交
4483

4484
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4485

4486 4487
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4488

4489
	mutex_unlock(&dev_priv->rps.hw_lock);
4490

4491
	return 0;
4492 4493
}

4494 4495
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4496
			"%llu\n");
4497

4498 4499
static int
i915_cache_sharing_get(void *data, u64 *val)
4500
{
4501
	struct drm_i915_private *dev_priv = data;
4502 4503
	u32 snpcr;

4504
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4505 4506
		return -ENODEV;

4507
	intel_runtime_pm_get(dev_priv);
4508

4509
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4510 4511

	intel_runtime_pm_put(dev_priv);
4512

4513
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4514

4515
	return 0;
4516 4517
}

4518 4519
static int
i915_cache_sharing_set(void *data, u64 val)
4520
{
4521
	struct drm_i915_private *dev_priv = data;
4522 4523
	u32 snpcr;

4524
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4525 4526
		return -ENODEV;

4527
	if (val > 3)
4528 4529
		return -EINVAL;

4530
	intel_runtime_pm_get(dev_priv);
4531
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4532 4533 4534 4535 4536 4537 4538

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4539
	intel_runtime_pm_put(dev_priv);
4540
	return 0;
4541 4542
}

4543 4544 4545
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4546

4547
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4548
					  struct sseu_dev_info *sseu)
4549
{
4550
	int ss_max = 2;
4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4566
		sseu->slice_mask = BIT(0);
4567
		sseu->subslice_mask |= BIT(ss);
4568 4569 4570 4571
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4572 4573 4574
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4575 4576 4577
	}
}

4578
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4579
				    struct sseu_dev_info *sseu)
4580
{
4581
	int s_max = 3, ss_max = 4;
4582 4583 4584
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4585
	/* BXT has a single slice and at most 3 subslices. */
4586
	if (IS_GEN9_LP(dev_priv)) {
4587 4588 4589 4590 4591 4592 4593 4594 4595 4596
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4611
		sseu->slice_mask |= BIT(s);
4612

4613
		if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
4614 4615
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4616

4617 4618 4619
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4620
			if (IS_GEN9_LP(dev_priv)) {
4621 4622 4623
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4624

4625 4626
				sseu->subslice_mask |= BIT(ss);
			}
4627

4628 4629
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4630 4631 4632 4633
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4634 4635 4636 4637
		}
	}
}

4638
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4639
					 struct sseu_dev_info *sseu)
4640 4641
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4642
	int s;
4643

4644
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4645

4646
	if (sseu->slice_mask) {
4647
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4648 4649
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4650 4651
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4652 4653

		/* subtract fused off EU(s) from enabled slice(s) */
4654
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4655 4656
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4657

4658
			sseu->eu_total -= hweight8(subslice_7eu);
4659 4660 4661 4662
		}
	}
}

4663 4664 4665 4666 4667 4668
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4669 4670
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4671
	seq_printf(m, "  %s Slice Total: %u\n", type,
4672
		   hweight8(sseu->slice_mask));
4673
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4674
		   sseu_subslice_total(sseu));
4675 4676
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4677
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4678
		   hweight8(sseu->subslice_mask));
4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4699 4700
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4701
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4702
	struct sseu_dev_info sseu;
4703

4704
	if (INTEL_GEN(dev_priv) < 8)
4705 4706 4707
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4708
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4709

4710
	seq_puts(m, "SSEU Device Status\n");
4711
	memset(&sseu, 0, sizeof(sseu));
4712 4713 4714

	intel_runtime_pm_get(dev_priv);

4715
	if (IS_CHERRYVIEW(dev_priv)) {
4716
		cherryview_sseu_device_status(dev_priv, &sseu);
4717
	} else if (IS_BROADWELL(dev_priv)) {
4718
		broadwell_sseu_device_status(dev_priv, &sseu);
4719
	} else if (INTEL_GEN(dev_priv) >= 9) {
4720
		gen9_sseu_device_status(dev_priv, &sseu);
4721
	}
4722 4723 4724

	intel_runtime_pm_put(dev_priv);

4725
	i915_print_sseu_info(m, false, &sseu);
4726

4727 4728 4729
	return 0;
}

4730 4731
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4732
	struct drm_i915_private *i915 = inode->i_private;
4733

4734
	if (INTEL_GEN(i915) < 6)
4735 4736
		return 0;

4737 4738
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4739 4740 4741 4742

	return 0;
}

4743
static int i915_forcewake_release(struct inode *inode, struct file *file)
4744
{
4745
	struct drm_i915_private *i915 = inode->i_private;
4746

4747
	if (INTEL_GEN(i915) < 6)
4748 4749
		return 0;

4750 4751
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4752 4753 4754 4755 4756 4757 4758 4759 4760 4761

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4837
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4838
	{"i915_capabilities", i915_capabilities, 0},
4839
	{"i915_gem_objects", i915_gem_object_info, 0},
4840
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4841
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4842
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4843 4844
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4845
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4846
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4847
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4848
	{"i915_guc_info", i915_guc_info, 0},
4849
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4850
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4851
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4852
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4853
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4854
	{"i915_frequency_info", i915_frequency_info, 0},
4855
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4856
	{"i915_reset_info", i915_reset_info, 0},
4857
	{"i915_drpc_info", i915_drpc_info, 0},
4858
	{"i915_emon_status", i915_emon_status, 0},
4859
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4860
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4861
	{"i915_fbc_status", i915_fbc_status, 0},
4862
	{"i915_ips_status", i915_ips_status, 0},
4863
	{"i915_sr_status", i915_sr_status, 0},
4864
	{"i915_opregion", i915_opregion, 0},
4865
	{"i915_vbt", i915_vbt, 0},
4866
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4867
	{"i915_context_status", i915_context_status, 0},
4868
	{"i915_dump_lrc", i915_dump_lrc, 0},
4869
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4870
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4871
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4872
	{"i915_llc", i915_llc, 0},
4873
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4874
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4875
	{"i915_energy_uJ", i915_energy_uJ, 0},
4876
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4877
	{"i915_power_domain_info", i915_power_domain_info, 0},
4878
	{"i915_dmc_info", i915_dmc_info, 0},
4879
	{"i915_display_info", i915_display_info, 0},
4880
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4881
	{"i915_semaphore_status", i915_semaphore_status, 0},
4882
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4883
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4884
	{"i915_wa_registers", i915_wa_registers, 0},
4885
	{"i915_ddb_info", i915_ddb_info, 0},
4886
	{"i915_sseu_status", i915_sseu_status, 0},
4887
	{"i915_drrs_status", i915_drrs_status, 0},
4888
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4889
};
4890
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4891

4892
static const struct i915_debugfs_files {
4893 4894 4895 4896 4897 4898 4899
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4900 4901
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4902
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4903
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4904
	{"i915_error_state", &i915_error_state_fops},
4905
	{"i915_gpu_info", &i915_gpu_info_fops},
4906
#endif
4907
	{"i915_next_seqno", &i915_next_seqno_fops},
4908
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4909 4910 4911
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4912
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4913 4914
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4915
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4916
	{"i915_guc_log_control", &i915_guc_log_control_fops},
4917 4918
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
	{"i915_ipc_status", &i915_ipc_status_fops}
4919 4920
};

4921
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4922
{
4923
	struct drm_minor *minor = dev_priv->drm.primary;
4924
	struct dentry *ent;
4925
	int ret, i;
4926

4927 4928 4929 4930 4931
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4932

4933 4934 4935
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4936

4937
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4938 4939 4940 4941
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4942
					  i915_debugfs_files[i].fops);
4943 4944
		if (!ent)
			return -ENOMEM;
4945
	}
4946

4947 4948
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4949 4950 4951
					minor->debugfs_root, minor);
}

4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4985 4986 4987
	if (connector->status != connector_status_connected)
		return -ENODEV;

4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5008
	}
5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5079 5080 5081 5082 5083 5084
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5085 5086 5087

	return 0;
}