i915_debugfs.c 134.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/list_sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
55
	node->info_ent = (void *)key;
56 57 58 59 60 61 62 63

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

64 65
static int i915_capabilities(struct seq_file *m, void *data)
{
66 67
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
68

69
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
70
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
71
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
72
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
73
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
74
#undef PRINT_FLAG
75 76 77

	return 0;
}
78

79
static char get_active_flag(struct drm_i915_gem_object *obj)
80
{
81
	return i915_gem_object_is_active(obj) ? '*' : ' ';
82 83
}

84
static char get_pin_flag(struct drm_i915_gem_object *obj)
85 86 87 88
{
	return obj->pin_display ? 'p' : ' ';
}

89
static char get_tiling_flag(struct drm_i915_gem_object *obj)
90
{
91
	switch (i915_gem_object_get_tiling(obj)) {
92
	default:
93 94 95
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
96
	}
97 98
}

99
static char get_global_flag(struct drm_i915_gem_object *obj)
100
{
101
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
102 103
}

104
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
105
{
C
Chris Wilson 已提交
106
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
107 108
}

109 110 111 112 113
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

114
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
115
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
116 117 118 119 120 121
			size += vma->node.size;
	}

	return size;
}

122 123 124
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
125
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
126
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
127
	struct i915_vma *vma;
128
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
129 130
	int pin_count = 0;

131 132
	lockdep_assert_held(&obj->base.dev->struct_mutex);

133
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
134
		   &obj->base,
135
		   get_active_flag(obj),
136 137
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
138
		   get_global_flag(obj),
139
		   get_pin_mapped_flag(obj),
140
		   obj->base.size / 1024,
141
		   obj->base.read_domains,
142
		   obj->base.write_domain,
143
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
144 145
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
146 147
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
148
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
149
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
150
			pin_count++;
D
Dan Carpenter 已提交
151 152
	}
	seq_printf(m, " (pinned x %d)", pin_count);
153 154
	if (obj->pin_display)
		seq_printf(m, " (display)");
155
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
156 157 158
		if (!drm_mm_node_allocated(&vma->node))
			continue;

159
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
160
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
161
			   vma->node.start, vma->node.size);
162 163 164 165 166 167 168 169
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
170 171
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
172 173 174 175
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
176 177 178 179 180 181 182 183
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
184 185 186 187 188 189 190
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
191 192 193 194
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
195
		seq_puts(m, ")");
B
Ben Widawsky 已提交
196
	}
197
	if (obj->stolen)
198
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
199

200
	engine = i915_gem_object_last_write_engine(obj);
201 202 203
	if (engine)
		seq_printf(m, " (%s)", engine->name);

204 205 206
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
207 208
}

209 210 211 212
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
213
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
214
	struct drm_i915_gem_object *b =
215
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
216

R
Rasmus Villemoes 已提交
217 218 219 220 221
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
222 223 224 225
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
226 227
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
228
	struct drm_i915_gem_object *obj;
229
	u64 total_obj_size, total_gtt_size;
230 231 232 233 234 235 236 237
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
238
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
239 240 241
		if (obj->stolen == NULL)
			continue;

242
		list_add(&obj->obj_exec_link, &stolen);
243 244

		total_obj_size += obj->base.size;
245
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
246 247
		count++;
	}
248
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
249 250 251
		if (obj->stolen == NULL)
			continue;

252
		list_add(&obj->obj_exec_link, &stolen);
253 254 255 256 257 258 259

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
260
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
261 262 263
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
264
		list_del_init(&obj->obj_exec_link);
265 266 267
	}
	mutex_unlock(&dev->struct_mutex);

268
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
269 270 271 272
		   count, total_obj_size, total_gtt_size);
	return 0;
}

273
struct file_stats {
274
	struct drm_i915_file_private *file_priv;
275 276 277 278
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
279 280 281 282 283 284
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
285
	struct i915_vma *vma;
286 287 288

	stats->count++;
	stats->total += obj->base.size;
289 290
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
291 292 293
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

294 295 296
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
297

298
		if (i915_vma_is_ggtt(vma)) {
299 300 301
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
302

303
			if (ppgtt->base.file != stats->file_priv)
304 305
				continue;
		}
306

307
		if (i915_vma_is_active(vma))
308 309 310
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
311 312 313 314 315
	}

	return 0;
}

316 317
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
318
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
319 320 321 322 323 324 325 326 327
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
328 329 330 331 332 333

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
334
	struct intel_engine_cs *engine;
335
	enum intel_engine_id id;
336
	int j;
337 338 339

	memset(&stats, 0, sizeof(stats));

340
	for_each_engine(engine, dev_priv, id) {
341
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
342
			list_for_each_entry(obj,
343
					    &engine->batch_pool.cache_list[j],
344 345 346
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
347
	}
348

349
	print_file_stats(m, "[k]batch pool", stats);
350 351
}

352 353 354 355 356 357 358
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
359
			per_file_stats(0, ctx->engine[n].state->obj, data);
360
		if (ctx->engine[n].ring)
361
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
362 363 364 365 366 367 368 369
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
370
	struct drm_device *dev = &dev_priv->drm;
371 372 373 374 375
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

376
	mutex_lock(&dev->struct_mutex);
377 378 379
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

380
	list_for_each_entry(file, &dev->filelist, lhead) {
381 382 383
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
384
	mutex_unlock(&dev->struct_mutex);
385 386 387 388

	print_file_stats(m, "[k]contexts", stats);
}

389
static int i915_gem_object_info(struct seq_file *m, void *data)
390
{
391 392
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
393
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
394 395
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
396
	struct drm_i915_gem_object *obj;
397
	struct drm_file *file;
398 399 400 401 402 403
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

404
	seq_printf(m, "%u objects, %llu bytes\n",
405 406 407
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

408 409 410
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
411
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
412 413 414
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
415
		if (obj->mm.madv == I915_MADV_DONTNEED) {
416 417 418 419
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
420
		if (obj->mm.mapping) {
421 422
			mapped_count++;
			mapped_size += obj->base.size;
423
		}
424
	}
425
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
426

427
	size = count = dpy_size = dpy_count = 0;
428
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
429 430 431
		size += obj->base.size;
		++count;

432
		if (obj->pin_display) {
433 434
			dpy_size += obj->base.size;
			++dpy_count;
435
		}
436

C
Chris Wilson 已提交
437
		if (obj->mm.madv == I915_MADV_DONTNEED) {
438 439 440
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
441

C
Chris Wilson 已提交
442
		if (obj->mm.mapping) {
443 444
			mapped_count++;
			mapped_size += obj->base.size;
445
		}
446
	}
447 448
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
449
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
450
		   purgeable_count, purgeable_size);
451 452 453 454
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
455

456
	seq_printf(m, "%llu [%llu] gtt total\n",
457
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
458

459 460
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
461 462 463
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
464
	print_context_stats(m, dev_priv);
465 466
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
467 468
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
469
		struct task_struct *task;
470 471

		memset(&stats, 0, sizeof(stats));
472
		stats.file_priv = file->driver_priv;
473
		spin_lock(&file->table_lock);
474
		idr_for_each(&file->object_idr, per_file_stats, &stats);
475
		spin_unlock(&file->table_lock);
476 477 478 479 480 481
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
482 483 484 485
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
486
		rcu_read_lock();
487 488 489
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
490
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
491
		rcu_read_unlock();
492
		mutex_unlock(&dev->struct_mutex);
493
	}
494
	mutex_unlock(&dev->filelist_mutex);
495 496 497 498

	return 0;
}

499
static int i915_gem_gtt_info(struct seq_file *m, void *data)
500
{
501
	struct drm_info_node *node = m->private;
502 503
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
504
	bool show_pin_display_only = !!node->info_ent->data;
505
	struct drm_i915_gem_object *obj;
506
	u64 total_obj_size, total_gtt_size;
507 508 509 510 511 512 513
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
514
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
515
		if (show_pin_display_only && !obj->pin_display)
516 517
			continue;

518
		seq_puts(m, "   ");
519
		describe_obj(m, obj);
520
		seq_putc(m, '\n');
521
		total_obj_size += obj->base.size;
522
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
523 524 525 526 527
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

528
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
529 530 531 532 533
		   count, total_obj_size, total_gtt_size);

	return 0;
}

534 535
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
536 537
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
538
	struct intel_crtc *crtc;
539 540 541 542 543
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
544

545
	for_each_intel_crtc(dev, crtc) {
546 547
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
548
		struct intel_flip_work *work;
549

550
		spin_lock_irq(&dev->event_lock);
551 552
		work = crtc->flip_work;
		if (work == NULL) {
553
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
554 555
				   pipe, plane);
		} else {
556 557 558 559 560 561 562 563 564 565 566 567
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
568
				struct intel_engine_cs *engine = work->flip_queued_req->engine;
569

570
				seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
571
					   engine->name,
572
					   work->flip_queued_req->global_seqno,
573
					   intel_engine_last_submit(engine),
574
					   intel_engine_get_seqno(engine),
575
					   i915_gem_request_completed(work->flip_queued_req));
576 577 578 579 580 581 582 583
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

584
			if (INTEL_GEN(dev_priv) >= 4)
585 586 587 588 589 590 591 592
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
593 594
			}
		}
595
		spin_unlock_irq(&dev->event_lock);
596 597
	}

598 599
	mutex_unlock(&dev->struct_mutex);

600 601 602
	return 0;
}

603 604
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
605 606
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
607
	struct drm_i915_gem_object *obj;
608
	struct intel_engine_cs *engine;
609
	enum intel_engine_id id;
610
	int total = 0;
611
	int ret, j;
612 613 614 615 616

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

617
	for_each_engine(engine, dev_priv, id) {
618
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
619 620 621 622
			int count;

			count = 0;
			list_for_each_entry(obj,
623
					    &engine->batch_pool.cache_list[j],
624 625 626
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
627
				   engine->name, j, count);
628 629

			list_for_each_entry(obj,
630
					    &engine->batch_pool.cache_list[j],
631 632 633 634 635 636 637
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
638
		}
639 640
	}

641
	seq_printf(m, "total: %d\n", total);
642 643 644 645 646 647

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

648 649 650 651
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
652
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
653
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
654
		   rq->priotree.priority,
655
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
656
		   rq->timeline->common->name);
657 658
}

659 660
static int i915_gem_request_info(struct seq_file *m, void *data)
{
661 662
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
663
	struct drm_i915_gem_request *req;
664 665
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
666
	int ret, any;
667 668 669 670

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
671

672
	any = 0;
673
	for_each_engine(engine, dev_priv, id) {
674 675 676
		int count;

		count = 0;
677
		list_for_each_entry(req, &engine->timeline->requests, link)
678 679
			count++;
		if (count == 0)
680 681
			continue;

682
		seq_printf(m, "%s requests: %d\n", engine->name, count);
683
		list_for_each_entry(req, &engine->timeline->requests, link)
684
			print_request(m, req, "    ");
685 686

		any++;
687
	}
688 689
	mutex_unlock(&dev->struct_mutex);

690
	if (any == 0)
691
		seq_puts(m, "No requests\n");
692

693 694 695
	return 0;
}

696
static void i915_ring_seqno_info(struct seq_file *m,
697
				 struct intel_engine_cs *engine)
698
{
699 700 701
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

702
	seq_printf(m, "Current sequence (%s): %x\n",
703
		   engine->name, intel_engine_get_seqno(engine));
704

705
	spin_lock_irq(&b->lock);
706
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
707
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
708 709 710 711

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
712
	spin_unlock_irq(&b->lock);
713 714
}

715 716
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
717
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
718
	struct intel_engine_cs *engine;
719
	enum intel_engine_id id;
720

721
	for_each_engine(engine, dev_priv, id)
722
		i915_ring_seqno_info(m, engine);
723

724 725 726 727 728 729
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
730
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
731
	struct intel_engine_cs *engine;
732
	enum intel_engine_id id;
733
	int i, pipe;
734

735
	intel_runtime_pm_get(dev_priv);
736

737
	if (IS_CHERRYVIEW(dev_priv)) {
738 739 740 741 742 743 744 745 746 747 748
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
749 750 751 752 753 754 755 756 757 758 759
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

760 761 762 763
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

764 765 766 767
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
768 769 770 771 772 773
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
774
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
791
	} else if (INTEL_GEN(dev_priv) >= 8) {
792 793 794 795 796 797 798 799 800 801 802 803
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

804
		for_each_pipe(dev_priv, pipe) {
805 806 807 808 809
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
810 811 812 813
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
814
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
815 816
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
817
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
818 819
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
820
			seq_printf(m, "Pipe %c IER:\t%08x\n",
821 822
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
823 824

			intel_display_power_put(dev_priv, power_domain);
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
847
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
848 849 850 851 852 853 854 855
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
856
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

885
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
886 887 888 889 890 891
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
892
		for_each_pipe(dev_priv, pipe)
893 894 895
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
916
	for_each_engine(engine, dev_priv, id) {
917
		if (INTEL_GEN(dev_priv) >= 6) {
918 919
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
920
				   engine->name, I915_READ_IMR(engine));
921
		}
922
		i915_ring_seqno_info(m, engine);
923
	}
924
	intel_runtime_pm_put(dev_priv);
925

926 927 928
	return 0;
}

929 930
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
931 932
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
933 934 935 936 937
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
938 939 940

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
941
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
942

C
Chris Wilson 已提交
943 944
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
945
		if (!vma)
946
			seq_puts(m, "unused");
947
		else
948
			describe_obj(m, vma->obj);
949
		seq_putc(m, '\n');
950 951
	}

952
	mutex_unlock(&dev->struct_mutex);
953 954 955
	return 0;
}

956 957
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

958 959 960 961 962 963
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
964
	struct i915_error_state_file_priv *error_priv = filp->private_data;
965 966

	DRM_DEBUG_DRIVER("Resetting error state\n");
967
	i915_destroy_error_state(error_priv->i915);
968 969 970 971 972 973

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
974
	struct drm_i915_private *dev_priv = inode->i_private;
975 976 977 978 979 980
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

981
	error_priv->i915 = dev_priv;
982

983
	i915_error_state_get(&dev_priv->drm, error_priv);
984

985 986 987
	file->private_data = error_priv;

	return 0;
988 989 990 991
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
992
	struct i915_error_state_file_priv *error_priv = file->private_data;
993

994
	i915_error_state_put(error_priv);
995 996
	kfree(error_priv);

997 998 999
	return 0;
}

1000 1001 1002 1003 1004 1005 1006 1007 1008
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1009 1010
	ret = i915_error_state_buf_init(&error_str, error_priv->i915,
					count, *pos);
1011 1012
	if (ret)
		return ret;
1013

1014
	ret = i915_error_state_to_str(&error_str, error_priv);
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1027
	i915_error_state_buf_release(&error_str);
1028
	return ret ?: ret_count;
1029 1030 1031 1032 1033
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1034
	.read = i915_error_state_read,
1035 1036 1037 1038 1039
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1040 1041
#endif

1042 1043
static int
i915_next_seqno_get(void *data, u64 *val)
1044
{
1045
	struct drm_i915_private *dev_priv = data;
1046

1047
	*val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
1048
	return 0;
1049 1050
}

1051 1052 1053
static int
i915_next_seqno_set(void *data, u64 val)
{
1054 1055
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1056 1057 1058 1059 1060 1061
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1062
	ret = i915_gem_set_global_seqno(dev, val);
1063 1064
	mutex_unlock(&dev->struct_mutex);

1065
	return ret;
1066 1067
}

1068 1069
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1070
			"0x%llx\n");
1071

1072
static int i915_frequency_info(struct seq_file *m, void *unused)
1073
{
1074 1075
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1076 1077 1078
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1079

1080
	if (IS_GEN5(dev_priv)) {
1081 1082 1083 1084 1085 1086 1087 1088 1089
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1090
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1117
	} else if (INTEL_GEN(dev_priv) >= 6) {
1118 1119 1120
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1121
		u32 rpmodectl, rpinclimit, rpdeclimit;
1122
		u32 rpstat, cagf, reqf;
1123 1124
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1125
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1126 1127
		int max_freq;

1128
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1129
		if (IS_GEN9_LP(dev_priv)) {
1130 1131 1132 1133 1134 1135 1136
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1137
		/* RPSTAT1 is in the GT power well */
1138 1139
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1140
			goto out;
1141

1142
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1143

1144
		reqf = I915_READ(GEN6_RPNSWREQ);
1145
		if (IS_GEN9(dev_priv))
1146 1147 1148
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1149
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1150 1151 1152 1153
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1154
		reqf = intel_gpu_freq(dev_priv, reqf);
1155

1156 1157 1158 1159
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1160
		rpstat = I915_READ(GEN6_RPSTAT1);
1161 1162 1163 1164 1165 1166
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1167
		if (IS_GEN9(dev_priv))
1168
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1169
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1170 1171 1172
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1173
		cagf = intel_gpu_freq(dev_priv, cagf);
1174

1175
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1176 1177
		mutex_unlock(&dev->struct_mutex);

1178
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1191
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1192
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1193
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1194 1195
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1196
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1197 1198 1199 1200
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1201 1202 1203 1204
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1205
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1206
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1207 1208 1209 1210 1211 1212
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1213 1214 1215
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1216 1217 1218 1219 1220 1221
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1222 1223
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1224

1225
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1226
			    rp_state_cap >> 16) & 0xff;
1227
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1228
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1229
			   intel_gpu_freq(dev_priv, max_freq));
1230 1231

		max_freq = (rp_state_cap & 0xff00) >> 8;
1232
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1233
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1234
			   intel_gpu_freq(dev_priv, max_freq));
1235

1236
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1237
			    rp_state_cap >> 0) & 0xff;
1238
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1239
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1240
			   intel_gpu_freq(dev_priv, max_freq));
1241
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1242
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1243

1244 1245 1246
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1247 1248
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1249 1250
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1251 1252
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1253 1254 1255 1256 1257
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1258
	} else {
1259
		seq_puts(m, "no P-state info available\n");
1260
	}
1261

1262 1263 1264 1265
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1266 1267 1268
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1269 1270
}

1271 1272 1273 1274
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1275 1276 1277
	int slice;
	int subslice;

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1290 1291 1292 1293 1294 1295 1296
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1297 1298
}

1299 1300
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1301
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1302
	struct intel_engine_cs *engine;
1303 1304
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1305
	struct intel_instdone instdone;
1306
	enum intel_engine_id id;
1307

1308 1309 1310 1311 1312 1313 1314 1315 1316
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1317 1318 1319 1320 1321
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1322 1323
	intel_runtime_pm_get(dev_priv);

1324
	for_each_engine(engine, dev_priv, id) {
1325
		acthd[id] = intel_engine_get_active_head(engine);
1326
		seqno[id] = intel_engine_get_seqno(engine);
1327 1328
	}

1329
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1330

1331 1332
	intel_runtime_pm_put(dev_priv);

1333 1334 1335 1336 1337 1338 1339
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1340
	for_each_engine(engine, dev_priv, id) {
1341 1342 1343
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1344
		seq_printf(m, "%s:\n", engine->name);
1345
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1346 1347
			   engine->hangcheck.seqno, seqno[id],
			   intel_engine_last_submit(engine));
1348
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1349 1350
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1351 1352 1353
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1354
		spin_lock_irq(&b->lock);
1355
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1356
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1357 1358 1359 1360

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1361
		spin_unlock_irq(&b->lock);
1362

1363
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1364
			   (long long)engine->hangcheck.acthd,
1365
			   (long long)acthd[id]);
1366 1367 1368 1369 1370
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1371

1372
		if (engine->id == RCS) {
1373
			seq_puts(m, "\tinstdone read =\n");
1374

1375
			i915_instdone_info(dev_priv, m, &instdone);
1376

1377
			seq_puts(m, "\tinstdone accu =\n");
1378

1379 1380
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1381
		}
1382 1383 1384 1385 1386
	}

	return 0;
}

1387
static int ironlake_drpc_info(struct seq_file *m)
1388
{
1389
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1390 1391 1392
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1393
	intel_runtime_pm_get(dev_priv);
1394 1395 1396 1397 1398

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1399
	intel_runtime_pm_put(dev_priv);
1400

1401
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1402 1403 1404 1405
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1406
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1407
	seq_printf(m, "SW control enabled: %s\n",
1408
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1409
	seq_printf(m, "Gated voltage change: %s\n",
1410
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1411 1412
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1413
	seq_printf(m, "Max P-state: P%d\n",
1414
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1415 1416 1417 1418
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1419
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1420
	seq_puts(m, "Current RS state: ");
1421 1422
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1423
		seq_puts(m, "on\n");
1424 1425
		break;
	case RSX_STATUS_RC1:
1426
		seq_puts(m, "RC1\n");
1427 1428
		break;
	case RSX_STATUS_RC1E:
1429
		seq_puts(m, "RC1E\n");
1430 1431
		break;
	case RSX_STATUS_RS1:
1432
		seq_puts(m, "RS1\n");
1433 1434
		break;
	case RSX_STATUS_RS2:
1435
		seq_puts(m, "RS2 (RC6)\n");
1436 1437
		break;
	case RSX_STATUS_RS3:
1438
		seq_puts(m, "RC3 (RC6+)\n");
1439 1440
		break;
	default:
1441
		seq_puts(m, "unknown\n");
1442 1443
		break;
	}
1444 1445 1446 1447

	return 0;
}

1448
static int i915_forcewake_domains(struct seq_file *m, void *data)
1449
{
1450
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1451 1452 1453
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1454
	for_each_fw_domain(fw_domain, dev_priv) {
1455
		seq_printf(m, "%s.wake_count = %u\n",
1456
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1457 1458 1459
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1460

1461 1462 1463 1464 1465
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1466
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1467
	u32 rpmodectl1, rcctl1, pw_status;
1468

1469 1470
	intel_runtime_pm_get(dev_priv);

1471
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1472 1473 1474
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1475 1476
	intel_runtime_pm_put(dev_priv);

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1490
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1491
	seq_printf(m, "Media Power Well: %s\n",
1492
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1493

1494 1495 1496 1497 1498
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1499
	return i915_forcewake_domains(m, NULL);
1500 1501
}

1502 1503
static int gen6_drpc_info(struct seq_file *m)
{
1504 1505
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1506
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1507
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1508
	unsigned forcewake_count;
1509
	int count = 0, ret;
1510 1511 1512 1513

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1514
	intel_runtime_pm_get(dev_priv);
1515

1516
	spin_lock_irq(&dev_priv->uncore.lock);
1517
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1518
	spin_unlock_irq(&dev_priv->uncore.lock);
1519 1520

	if (forcewake_count) {
1521 1522
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1523 1524 1525 1526 1527 1528 1529
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1530
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1531
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1532 1533 1534

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1535
	if (INTEL_GEN(dev_priv) >= 9) {
1536 1537 1538
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1539
	mutex_unlock(&dev->struct_mutex);
1540 1541 1542
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1543

1544 1545
	intel_runtime_pm_put(dev_priv);

1546 1547 1548 1549 1550 1551 1552
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1553
	seq_printf(m, "RC1e Enabled: %s\n",
1554 1555 1556
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1557
	if (INTEL_GEN(dev_priv) >= 9) {
1558 1559 1560 1561 1562
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1563 1564 1565 1566
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1567
	seq_puts(m, "Current RC state: ");
1568 1569 1570
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1571
			seq_puts(m, "Core Power Down\n");
1572
		else
1573
			seq_puts(m, "on\n");
1574 1575
		break;
	case GEN6_RC3:
1576
		seq_puts(m, "RC3\n");
1577 1578
		break;
	case GEN6_RC6:
1579
		seq_puts(m, "RC6\n");
1580 1581
		break;
	case GEN6_RC7:
1582
		seq_puts(m, "RC7\n");
1583 1584
		break;
	default:
1585
		seq_puts(m, "Unknown\n");
1586 1587 1588 1589 1590
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1591
	if (INTEL_GEN(dev_priv) >= 9) {
1592 1593 1594 1595 1596 1597 1598
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1610 1611 1612 1613 1614 1615
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1616
	return i915_forcewake_domains(m, NULL);
1617 1618 1619 1620
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1621
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1622

1623
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1624
		return vlv_drpc_info(m);
1625
	else if (INTEL_GEN(dev_priv) >= 6)
1626 1627 1628 1629 1630
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1631 1632
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1633
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1644 1645
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1646
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1647

1648
	if (!HAS_FBC(dev_priv)) {
1649
		seq_puts(m, "FBC unsupported on this chipset\n");
1650 1651 1652
		return 0;
	}

1653
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1654
	mutex_lock(&dev_priv->fbc.lock);
1655

1656
	if (intel_fbc_is_active(dev_priv))
1657
		seq_puts(m, "FBC enabled\n");
1658 1659
	else
		seq_printf(m, "FBC disabled: %s\n",
1660
			   dev_priv->fbc.no_fbc_reason);
1661

1662 1663 1664 1665
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1666
		seq_printf(m, "Compressing: %s\n",
1667 1668
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1669

P
Paulo Zanoni 已提交
1670
	mutex_unlock(&dev_priv->fbc.lock);
1671 1672
	intel_runtime_pm_put(dev_priv);

1673 1674 1675
	return 0;
}

1676 1677
static int i915_fbc_fc_get(void *data, u64 *val)
{
1678
	struct drm_i915_private *dev_priv = data;
1679

1680
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1681 1682 1683 1684 1685 1686 1687 1688 1689
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1690
	struct drm_i915_private *dev_priv = data;
1691 1692
	u32 reg;

1693
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1694 1695
		return -ENODEV;

P
Paulo Zanoni 已提交
1696
	mutex_lock(&dev_priv->fbc.lock);
1697 1698 1699 1700 1701 1702 1703 1704

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1705
	mutex_unlock(&dev_priv->fbc.lock);
1706 1707 1708 1709 1710 1711 1712
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1713 1714
static int i915_ips_status(struct seq_file *m, void *unused)
{
1715
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1716

1717
	if (!HAS_IPS(dev_priv)) {
1718 1719 1720 1721
		seq_puts(m, "not supported\n");
		return 0;
	}

1722 1723
	intel_runtime_pm_get(dev_priv);

1724 1725 1726
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1727
	if (INTEL_GEN(dev_priv) >= 8) {
1728 1729 1730 1731 1732 1733 1734
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1735

1736 1737
	intel_runtime_pm_put(dev_priv);

1738 1739 1740
	return 0;
}

1741 1742
static int i915_sr_status(struct seq_file *m, void *unused)
{
1743
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1744 1745
	bool sr_enabled = false;

1746
	intel_runtime_pm_get(dev_priv);
1747
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1748

1749
	if (HAS_PCH_SPLIT(dev_priv))
1750
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1751
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1752
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1753
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1754
	else if (IS_I915GM(dev_priv))
1755
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1756
	else if (IS_PINEVIEW(dev_priv))
1757
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1758
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1759
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1760

1761
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1762 1763
	intel_runtime_pm_put(dev_priv);

1764
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1765 1766 1767 1768

	return 0;
}

1769 1770
static int i915_emon_status(struct seq_file *m, void *unused)
{
1771 1772
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1773
	unsigned long temp, chipset, gfx;
1774 1775
	int ret;

1776
	if (!IS_GEN5(dev_priv))
1777 1778
		return -ENODEV;

1779 1780 1781
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1782 1783 1784 1785

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1786
	mutex_unlock(&dev->struct_mutex);
1787 1788 1789 1790 1791 1792 1793 1794 1795

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1796 1797
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1798
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1799
	int ret = 0;
1800
	int gpu_freq, ia_freq;
1801
	unsigned int max_gpu_freq, min_gpu_freq;
1802

1803
	if (!HAS_LLC(dev_priv)) {
1804
		seq_puts(m, "unsupported on this chipset\n");
1805 1806 1807
		return 0;
	}

1808 1809
	intel_runtime_pm_get(dev_priv);

1810
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1811
	if (ret)
1812
		goto out;
1813

1814
	if (IS_GEN9_BC(dev_priv)) {
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1825
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1826

1827
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1828 1829 1830 1831
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1832
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1833
			   intel_gpu_freq(dev_priv, (gpu_freq *
1834 1835
						     (IS_GEN9_BC(dev_priv) ?
						      GEN9_FREQ_SCALER : 1))),
1836 1837
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1838 1839
	}

1840
	mutex_unlock(&dev_priv->rps.hw_lock);
1841

1842 1843 1844
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1845 1846
}

1847 1848
static int i915_opregion(struct seq_file *m, void *unused)
{
1849 1850
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1851 1852 1853 1854 1855
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1856
		goto out;
1857

1858 1859
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1860 1861 1862

	mutex_unlock(&dev->struct_mutex);

1863
out:
1864 1865 1866
	return 0;
}

1867 1868
static int i915_vbt(struct seq_file *m, void *unused)
{
1869
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1870 1871 1872 1873 1874 1875 1876

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1877 1878
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1879 1880
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1881
	struct intel_framebuffer *fbdev_fb = NULL;
1882
	struct drm_framebuffer *drm_fb;
1883 1884 1885 1886 1887
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1888

1889
#ifdef CONFIG_DRM_FBDEV_EMULATION
1890 1891
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1892 1893 1894 1895

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1896
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1897
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1898
			   fbdev_fb->base.modifier,
1899 1900 1901 1902
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1903
#endif
1904

1905
	mutex_lock(&dev->mode_config.fb_lock);
1906
	drm_for_each_fb(drm_fb, dev) {
1907 1908
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1909 1910
			continue;

1911
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1912 1913
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1914
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1915
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1916
			   fb->base.modifier,
1917
			   drm_framebuffer_read_refcount(&fb->base));
1918
		describe_obj(m, fb->obj);
1919
		seq_putc(m, '\n');
1920
	}
1921
	mutex_unlock(&dev->mode_config.fb_lock);
1922
	mutex_unlock(&dev->struct_mutex);
1923 1924 1925 1926

	return 0;
}

1927
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1928 1929
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1930 1931
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1932 1933
}

1934 1935
static int i915_context_status(struct seq_file *m, void *unused)
{
1936 1937
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1938
	struct intel_engine_cs *engine;
1939
	struct i915_gem_context *ctx;
1940
	enum intel_engine_id id;
1941
	int ret;
1942

1943
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1944 1945 1946
	if (ret)
		return ret;

1947
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1948
		seq_printf(m, "HW context %u ", ctx->hw_id);
1949
		if (ctx->pid) {
1950 1951
			struct task_struct *task;

1952
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1953 1954 1955 1956 1957
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1958 1959
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1960 1961 1962 1963
		} else {
			seq_puts(m, "(kernel) ");
		}

1964 1965
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1966

1967
		for_each_engine(engine, dev_priv, id) {
1968 1969 1970 1971 1972
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1973
				describe_obj(m, ce->state->obj);
1974
			if (ce->ring)
1975
				describe_ctx_ring(m, ce->ring);
1976 1977
			seq_putc(m, '\n');
		}
1978 1979

		seq_putc(m, '\n');
1980 1981
	}

1982
	mutex_unlock(&dev->struct_mutex);
1983 1984 1985 1986

	return 0;
}

1987
static void i915_dump_lrc_obj(struct seq_file *m,
1988
			      struct i915_gem_context *ctx,
1989
			      struct intel_engine_cs *engine)
1990
{
1991
	struct i915_vma *vma = ctx->engine[engine->id].state;
1992 1993 1994
	struct page *page;
	int j;

1995 1996
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1997 1998
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1999 2000 2001
		return;
	}

2002 2003
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2004
			   i915_ggtt_offset(vma));
2005

C
Chris Wilson 已提交
2006
	if (i915_gem_object_pin_pages(vma->obj)) {
2007
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2008 2009 2010
		return;
	}

2011 2012 2013
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2014 2015

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2016 2017 2018
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2019 2020 2021 2022 2023 2024
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2025
	i915_gem_object_unpin_pages(vma->obj);
2026 2027 2028
	seq_putc(m, '\n');
}

2029 2030
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2031 2032
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2033
	struct intel_engine_cs *engine;
2034
	struct i915_gem_context *ctx;
2035
	enum intel_engine_id id;
2036
	int ret;
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2047
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2048
		for_each_engine(engine, dev_priv, id)
2049
			i915_dump_lrc_obj(m, ctx, engine);
2050 2051 2052 2053 2054 2055

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2056 2057
static const char *swizzle_string(unsigned swizzle)
{
2058
	switch (swizzle) {
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2074
		return "unknown";
2075 2076 2077 2078 2079 2080 2081
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2082
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2083

2084
	intel_runtime_pm_get(dev_priv);
2085 2086 2087 2088 2089 2090

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2091
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2092 2093
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2094 2095
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2096 2097 2098 2099
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2100
	} else if (INTEL_GEN(dev_priv) >= 6) {
2101 2102 2103 2104 2105 2106 2107 2108
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2109
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2110 2111 2112 2113 2114
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2115 2116
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2117
	}
2118 2119 2120 2121

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2122
	intel_runtime_pm_put(dev_priv);
2123 2124 2125 2126

	return 0;
}

B
Ben Widawsky 已提交
2127 2128
static int per_file_ctx(int id, void *ptr, void *data)
{
2129
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2130
	struct seq_file *m = data;
2131 2132 2133 2134 2135 2136 2137
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2138

2139 2140 2141
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2142
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2143 2144 2145 2146 2147
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2148 2149
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2150
{
B
Ben Widawsky 已提交
2151
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2152 2153
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2154
	int i;
D
Daniel Vetter 已提交
2155

B
Ben Widawsky 已提交
2156 2157 2158
	if (!ppgtt)
		return;

2159
	for_each_engine(engine, dev_priv, id) {
2160
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2161
		for (i = 0; i < 4; i++) {
2162
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2163
			pdp <<= 32;
2164
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2165
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2166 2167 2168 2169
		}
	}
}

2170 2171
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2172
{
2173
	struct intel_engine_cs *engine;
2174
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2175

2176
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2177 2178
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2179
	for_each_engine(engine, dev_priv, id) {
2180
		seq_printf(m, "%s\n", engine->name);
2181
		if (IS_GEN7(dev_priv))
2182 2183 2184 2185 2186 2187 2188 2189
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2190 2191 2192 2193
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2194
		seq_puts(m, "aliasing PPGTT:\n");
2195
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2196

B
Ben Widawsky 已提交
2197
		ppgtt->debug_dump(ppgtt, m);
2198
	}
B
Ben Widawsky 已提交
2199

D
Daniel Vetter 已提交
2200
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2201 2202 2203 2204
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2205 2206
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2207
	struct drm_file *file;
2208
	int ret;
B
Ben Widawsky 已提交
2209

2210 2211
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2212
	if (ret)
2213 2214
		goto out_unlock;

2215
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2216

2217 2218 2219 2220
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2221

2222 2223
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2224
		struct task_struct *task;
2225

2226
		task = get_pid_task(file->pid, PIDTYPE_PID);
2227 2228
		if (!task) {
			ret = -ESRCH;
2229
			goto out_rpm;
2230
		}
2231 2232
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2233 2234 2235 2236
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2237
out_rpm:
2238
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2239
	mutex_unlock(&dev->struct_mutex);
2240 2241
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2242
	return ret;
D
Daniel Vetter 已提交
2243 2244
}

2245 2246
static int count_irq_waiters(struct drm_i915_private *i915)
{
2247
	struct intel_engine_cs *engine;
2248
	enum intel_engine_id id;
2249 2250
	int count = 0;

2251
	for_each_engine(engine, i915, id)
2252
		count += intel_engine_has_waiter(engine);
2253 2254 2255 2256

	return count;
}

2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2271 2272
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2273 2274
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2275 2276
	struct drm_file *file;

2277
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2278 2279
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2280
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2281 2282 2283
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2284 2285 2286 2287
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2288 2289 2290 2291
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2292 2293

	mutex_lock(&dev->filelist_mutex);
2294
	spin_lock(&dev_priv->rps.client_lock);
2295 2296 2297 2298 2299 2300 2301 2302 2303
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2304 2305
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2306 2307
		rcu_read_unlock();
	}
2308
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2309
	spin_unlock(&dev_priv->rps.client_lock);
2310
	mutex_unlock(&dev->filelist_mutex);
2311

2312 2313
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2314
	    dev_priv->gt.active_requests) {
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2337
	return 0;
2338 2339
}

2340 2341
static int i915_llc(struct seq_file *m, void *data)
{
2342
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2343
	const bool edram = INTEL_GEN(dev_priv) > 8;
2344

2345
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2346 2347
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2348 2349 2350 2351

	return 0;
}

2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));

	return 0;
}

2382 2383
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2384
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2385
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2386 2387
	u32 tmp, i;

2388
	if (!HAS_GUC_UCODE(dev_priv))
2389 2390 2391 2392
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2393
		guc_fw->path);
2394
	seq_printf(m, "\tfetch: %s\n",
2395
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2396
	seq_printf(m, "\tload: %s\n",
2397
		intel_uc_fw_status_repr(guc_fw->load_status));
2398
	seq_printf(m, "\tversion wanted: %d.%d\n",
2399
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2400
	seq_printf(m, "\tversion found: %d.%d\n",
2401
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2402 2403 2404 2405 2406 2407
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2451 2452 2453 2454
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2455
	struct intel_engine_cs *engine;
2456
	enum intel_engine_id id;
2457 2458 2459 2460 2461
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2462
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2463 2464 2465
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2466
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2467 2468 2469
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2470
	for_each_engine(engine, dev_priv, id) {
2471 2472
		u64 submissions = client->submissions[id];
		tot += submissions;
2473
		seq_printf(m, "\tSubmissions: %llu %s\n",
2474
				submissions, engine->name);
2475 2476 2477 2478 2479 2480
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2481
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2482
	const struct intel_guc *guc = &dev_priv->guc;
2483
	struct intel_engine_cs *engine;
2484
	enum intel_engine_id id;
2485
	u64 total;
2486

2487 2488 2489 2490 2491
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
A
Alex Dai 已提交
2492
		return 0;
2493
	}
2494

2495
	seq_printf(m, "Doorbell map:\n");
2496 2497
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2498

2499 2500 2501 2502 2503
	seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
2504

2505
	total = 0;
2506
	seq_printf(m, "\nGuC submissions:\n");
2507
	for_each_engine(engine, dev_priv, id) {
2508
		u64 submissions = guc->submissions[id];
2509
		total += submissions;
2510
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2511
			engine->name, submissions, guc->last_seqno[id]);
2512 2513 2514
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

2515 2516
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2517

2518 2519
	i915_guc_log_info(m, dev_priv);

2520 2521 2522 2523 2524
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2525 2526
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2527
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2528
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2529 2530
	int i = 0, pg;

2531
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2532 2533
		return 0;

2534
	obj = dev_priv->guc.log.vma->obj;
2535 2536
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2612 2613
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2614
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2615
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2616 2617
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2618
	bool enabled = false;
2619

2620
	if (!HAS_PSR(dev_priv)) {
2621 2622 2623 2624
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2625 2626
	intel_runtime_pm_get(dev_priv);

2627
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2628 2629
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2630
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2631
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2632 2633 2634 2635
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2636

2637 2638 2639 2640 2641 2642
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2643
		for_each_pipe(dev_priv, pipe) {
2644 2645 2646 2647 2648 2649 2650 2651 2652
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2653 2654 2655 2656 2657
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2658 2659

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2660 2661
		}
	}
2662 2663 2664 2665

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2666 2667
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2668
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2669 2670 2671 2672 2673 2674
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2675

2676 2677 2678 2679
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2680
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2681
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2682
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2683 2684 2685

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2686
	if (dev_priv->psr.psr2_support) {
2687 2688 2689 2690
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2691
	}
2692
	mutex_unlock(&dev_priv->psr.lock);
2693

2694
	intel_runtime_pm_put(dev_priv);
2695 2696 2697
	return 0;
}

2698 2699
static int i915_sink_crc(struct seq_file *m, void *data)
{
2700 2701
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2702 2703 2704 2705 2706 2707
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2708
	for_each_intel_connector(dev, connector) {
2709
		struct drm_crtc *crtc;
2710

2711
		if (!connector->base.state->best_encoder)
2712 2713
			continue;

2714 2715
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2716 2717
			continue;

2718
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2719 2720
			continue;

2721
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2738 2739
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2740
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2741 2742 2743
	u64 power;
	u32 units;

2744
	if (INTEL_GEN(dev_priv) < 6)
2745 2746
		return -ENODEV;

2747 2748
	intel_runtime_pm_get(dev_priv);

2749 2750 2751 2752 2753 2754
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2755 2756
	intel_runtime_pm_put(dev_priv);

2757
	seq_printf(m, "%llu", (long long unsigned)power);
2758 2759 2760 2761

	return 0;
}

2762
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2763
{
2764
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2765
	struct pci_dev *pdev = dev_priv->drm.pdev;
2766

2767 2768
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2769

2770
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2771
	seq_printf(m, "IRQs disabled: %s\n",
2772
		   yesno(!intel_irqs_enabled(dev_priv)));
2773
#ifdef CONFIG_PM
2774
	seq_printf(m, "Usage count: %d\n",
2775
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2776 2777 2778
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2779
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2780 2781
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2782

2783 2784 2785
	return 0;
}

2786 2787
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2788
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2809
				 intel_display_power_domain_str(power_domain),
2810 2811 2812 2813 2814 2815 2816 2817 2818
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2819 2820
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2821
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2822 2823
	struct intel_csr *csr;

2824
	if (!HAS_CSR(dev_priv)) {
2825 2826 2827 2828 2829 2830
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2831 2832
	intel_runtime_pm_get(dev_priv);

2833 2834 2835 2836
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2837
		goto out;
2838 2839 2840 2841

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2842
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2843 2844 2845 2846
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2847
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2848 2849
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2850 2851
	}

2852 2853 2854 2855 2856
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2857 2858
	intel_runtime_pm_put(dev_priv);

2859 2860 2861
	return 0;
}

2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2884 2885
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2886 2887 2888 2889 2890 2891
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2892
		   encoder->base.id, encoder->name);
2893 2894 2895 2896
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2897
			   connector->name,
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2911 2912
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2913 2914
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2915 2916
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2917

2918
	if (fb)
2919
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2920 2921
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2922 2923
	else
		seq_puts(m, "\tprimary plane disabled\n");
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2943
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2944
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2945
		intel_panel_info(m, &intel_connector->panel);
2946 2947 2948

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2949 2950
}

L
Libin Yang 已提交
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2965 2966 2967 2968 2969 2970
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2971
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2985
	struct drm_display_mode *mode;
2986 2987

	seq_printf(m, "connector %d: type %s, status: %s\n",
2988
		   connector->base.id, connector->name,
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3000 3001 3002 3003 3004 3005 3006

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3007 3008 3009 3010
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3011 3012 3013
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3014
			intel_lvds_info(m, intel_connector);
3015 3016 3017 3018 3019 3020 3021 3022
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3023
	}
3024

3025 3026 3027
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3028 3029
}

3030
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
3031 3032 3033
{
	u32 state;

3034
	if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
3035
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
3036
	else
3037
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
3038 3039 3040 3041

	return state;
}

3042 3043
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
3044 3045 3046
{
	u32 pos;

3047
	pos = I915_READ(CURPOS(pipe));
3048 3049 3050 3051 3052 3053 3054 3055 3056

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

3057
	return cursor_active(dev_priv, pipe);
3058 3059
}

3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3087 3088 3089 3090 3091 3092
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3093 3094 3095 3096 3097 3098 3099
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3100 3101
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3102 3103 3104 3105 3106
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3107
		struct drm_format_name_buf format_name;
3108 3109 3110 3111 3112 3113 3114 3115

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3116
		if (state->fb) {
V
Ville Syrjälä 已提交
3117 3118
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3119
		} else {
3120
			sprintf(format_name.str, "N/A");
3121 3122
		}

3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3136
			   format_name.str,
3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3156
		for (i = 0; i < num_scalers; i++) {
3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3169 3170
static int i915_display_info(struct seq_file *m, void *unused)
{
3171 3172
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3173
	struct intel_crtc *crtc;
3174 3175
	struct drm_connector *connector;

3176
	intel_runtime_pm_get(dev_priv);
3177 3178 3179
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3180
	for_each_intel_crtc(dev, crtc) {
3181
		bool active;
3182
		struct intel_crtc_state *pipe_config;
3183
		int x, y;
3184

3185 3186
		pipe_config = to_intel_crtc_state(crtc->base.state);

3187
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3188
			   crtc->base.base.id, pipe_name(crtc->pipe),
3189
			   yesno(pipe_config->base.active),
3190 3191 3192
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3193
		if (pipe_config->base.active) {
3194 3195
			intel_crtc_info(m, crtc);

3196
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3197
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3198
				   yesno(crtc->cursor_base),
3199 3200
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3201
				   crtc->cursor_addr, yesno(active));
3202 3203
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3204
		}
3205 3206 3207 3208

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3209 3210 3211 3212 3213 3214 3215 3216 3217
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3218
	intel_runtime_pm_put(dev_priv);
3219 3220 3221 3222

	return 0;
}

3223 3224 3225 3226
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3227
	enum intel_engine_id id;
3228

3229 3230
	intel_runtime_pm_get(dev_priv);

3231
	for_each_engine(engine, dev_priv, id) {
3232 3233 3234 3235 3236 3237
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3238
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
3239
			   intel_engine_get_seqno(engine),
3240
			   intel_engine_last_submit(engine),
3241
			   engine->hangcheck.seqno,
3242
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
3243 3244 3245 3246 3247

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3248 3249 3250
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3251 3252
			print_request(m, rq, "\t\tfirst  ");

3253 3254 3255
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3292
			struct rb_node *rb;
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
3320 3321 3322 3323 3324
			if (rq) {
				seq_printf(m, "\t\tELSP[0] count=%d, ",
					   engine->execlist_port[0].count);
				print_request(m, rq, "rq: ");
			} else {
3325
				seq_printf(m, "\t\tELSP[0] idle\n");
3326
			}
3327
			rq = READ_ONCE(engine->execlist_port[1].request);
3328 3329 3330 3331 3332
			if (rq) {
				seq_printf(m, "\t\tELSP[1] count=%d, ",
					   engine->execlist_port[1].count);
				print_request(m, rq, "rq: ");
			} else {
3333
				seq_printf(m, "\t\tELSP[1] idle\n");
3334
			}
3335
			rcu_read_unlock();
3336

3337
			spin_lock_irq(&engine->timeline->lock);
3338 3339
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
				rq = rb_entry(rb, typeof(*rq), priotree.node);
3340 3341
				print_request(m, rq, "\t\tQ ");
			}
3342
			spin_unlock_irq(&engine->timeline->lock);
3343 3344 3345 3346 3347 3348 3349 3350 3351
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3352
		spin_lock_irq(&b->lock);
3353
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3354
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3355 3356 3357 3358

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3359
		spin_unlock_irq(&b->lock);
3360 3361 3362 3363

		seq_puts(m, "\n");
	}

3364 3365
	intel_runtime_pm_put(dev_priv);

3366 3367 3368
	return 0;
}

B
Ben Widawsky 已提交
3369 3370
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3371 3372
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3373
	struct intel_engine_cs *engine;
3374
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3375 3376
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3377

3378
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3379 3380 3381 3382 3383 3384 3385
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3386
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3387

3388
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3389 3390 3391
		struct page *page;
		uint64_t *seqno;

3392
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3393 3394

		seqno = (uint64_t *)kmap_atomic(page);
3395
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3396 3397
			uint64_t offset;

3398
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3399 3400 3401

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3402
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3403 3404 3405 3406 3407 3408 3409
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3410
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3411 3412 3413 3414 3415 3416 3417 3418 3419
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3420
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3421 3422
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3423
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3424 3425 3426
		seq_putc(m, '\n');
	}

3427
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3428 3429 3430 3431
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3432 3433
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3434 3435
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3436 3437 3438 3439 3440 3441 3442
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3443
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3444
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3445
		seq_printf(m, " tracked hardware state:\n");
3446
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3447
		seq_printf(m, " dpll_md: 0x%08x\n",
3448 3449 3450 3451
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3452 3453 3454 3455 3456 3457
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3458
static int i915_wa_registers(struct seq_file *m, void *unused)
3459 3460 3461
{
	int i;
	int ret;
3462
	struct intel_engine_cs *engine;
3463 3464
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3465
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3466
	enum intel_engine_id id;
3467 3468 3469 3470 3471 3472 3473

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3474
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3475
	for_each_engine(engine, dev_priv, id)
3476
		seq_printf(m, "HW whitelist count for %s: %d\n",
3477
			   engine->name, workarounds->hw_whitelist_count[id]);
3478
	for (i = 0; i < workarounds->count; ++i) {
3479 3480
		i915_reg_t addr;
		u32 mask, value, read;
3481
		bool ok;
3482

3483 3484 3485
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3486 3487 3488
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3489
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3490 3491 3492 3493 3494 3495 3496 3497
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3498 3499
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3500 3501
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3502 3503 3504 3505 3506
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3507
	if (INTEL_GEN(dev_priv) < 9)
3508 3509
		return 0;

3510 3511 3512 3513 3514 3515 3516 3517 3518
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3519
		for_each_universal_plane(dev_priv, pipe, plane) {
3520 3521 3522 3523 3524 3525
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3526
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3527 3528 3529 3530 3531 3532 3533 3534 3535
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3536
static void drrs_status_per_crtc(struct seq_file *m,
3537 3538
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3539
{
3540
	struct drm_i915_private *dev_priv = to_i915(dev);
3541 3542
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3543
	struct drm_connector *connector;
3544

3545 3546 3547 3548 3549
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3563
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3607 3608
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3609 3610 3611
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3612
	drm_modeset_lock_all(dev);
3613
	for_each_intel_crtc(dev, intel_crtc) {
3614
		if (intel_crtc->base.state->active) {
3615 3616 3617 3618 3619 3620
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3621
	drm_modeset_unlock_all(dev);
3622 3623 3624 3625 3626 3627 3628

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3629 3630
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3631 3632
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3633 3634
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3635 3636
	struct drm_connector *connector;

3637
	drm_modeset_lock_all(dev);
3638 3639
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3640
			continue;
3641 3642 3643 3644 3645 3646

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3647 3648
		if (!intel_dig_port->dp.can_mst)
			continue;
3649

3650 3651
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3652 3653 3654 3655 3656 3657
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3658
static ssize_t i915_displayport_test_active_write(struct file *file,
3659 3660
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3661 3662 3663 3664 3665 3666 3667 3668 3669
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

3670
	dev = ((struct seq_file *)file->private_data)->private;
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3694
		if (connector->status == connector_status_connected &&
3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3705
				intel_dp->compliance.test_active = 1;
3706
			else
3707
				intel_dp->compliance.test_active = 0;
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3734
			if (intel_dp->compliance.test_active)
3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3746
					     struct file *file)
3747
{
3748
	struct drm_i915_private *dev_priv = inode->i_private;
3749

3750 3751
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3778 3779 3780 3781
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3782 3783 3784 3785 3786 3787 3788 3789 3790
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3791 3792 3793 3794 3795 3796 3797
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3798
					   struct file *file)
3799
{
3800
	struct drm_i915_private *dev_priv = inode->i_private;
3801

3802 3803
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3829
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3830 3831 3832 3833 3834 3835 3836 3837 3838 3839
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3840
	struct drm_i915_private *dev_priv = inode->i_private;
3841

3842 3843
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3844 3845 3846 3847 3848 3849 3850 3851 3852 3853
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3854
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3855
{
3856 3857
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3858
	int level;
3859 3860
	int num_levels;

3861
	if (IS_CHERRYVIEW(dev_priv))
3862
		num_levels = 3;
3863
	else if (IS_VALLEYVIEW(dev_priv))
3864 3865
		num_levels = 1;
	else
3866
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3867 3868 3869 3870 3871 3872

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3873 3874
		/*
		 * - WM1+ latency values in 0.5us units
3875
		 * - latencies are in us on gen9/vlv/chv
3876
		 */
3877 3878
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
3879 3880
			latency *= 10;
		else if (level > 0)
3881 3882 3883
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3884
			   level, wm[level], latency / 10, latency % 10);
3885 3886 3887 3888 3889 3890 3891
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3892
	struct drm_i915_private *dev_priv = m->private;
3893 3894
	const uint16_t *latencies;

3895
	if (INTEL_GEN(dev_priv) >= 9)
3896 3897
		latencies = dev_priv->wm.skl_latency;
	else
3898
		latencies = dev_priv->wm.pri_latency;
3899

3900
	wm_latency_show(m, latencies);
3901 3902 3903 3904 3905 3906

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3907
	struct drm_i915_private *dev_priv = m->private;
3908 3909
	const uint16_t *latencies;

3910
	if (INTEL_GEN(dev_priv) >= 9)
3911 3912
		latencies = dev_priv->wm.skl_latency;
	else
3913
		latencies = dev_priv->wm.spr_latency;
3914

3915
	wm_latency_show(m, latencies);
3916 3917 3918 3919 3920 3921

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3922
	struct drm_i915_private *dev_priv = m->private;
3923 3924
	const uint16_t *latencies;

3925
	if (INTEL_GEN(dev_priv) >= 9)
3926 3927
		latencies = dev_priv->wm.skl_latency;
	else
3928
		latencies = dev_priv->wm.cur_latency;
3929

3930
	wm_latency_show(m, latencies);
3931 3932 3933 3934 3935 3936

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3937
	struct drm_i915_private *dev_priv = inode->i_private;
3938

3939
	if (INTEL_GEN(dev_priv) < 5)
3940 3941
		return -ENODEV;

3942
	return single_open(file, pri_wm_latency_show, dev_priv);
3943 3944 3945 3946
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3947
	struct drm_i915_private *dev_priv = inode->i_private;
3948

3949
	if (HAS_GMCH_DISPLAY(dev_priv))
3950 3951
		return -ENODEV;

3952
	return single_open(file, spr_wm_latency_show, dev_priv);
3953 3954 3955 3956
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3957
	struct drm_i915_private *dev_priv = inode->i_private;
3958

3959
	if (HAS_GMCH_DISPLAY(dev_priv))
3960 3961
		return -ENODEV;

3962
	return single_open(file, cur_wm_latency_show, dev_priv);
3963 3964 3965
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3966
				size_t len, loff_t *offp, uint16_t wm[8])
3967 3968
{
	struct seq_file *m = file->private_data;
3969 3970
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3971
	uint16_t new[8] = { 0 };
3972
	int num_levels;
3973 3974 3975 3976
	int level;
	int ret;
	char tmp[32];

3977
	if (IS_CHERRYVIEW(dev_priv))
3978
		num_levels = 3;
3979
	else if (IS_VALLEYVIEW(dev_priv))
3980 3981
		num_levels = 1;
	else
3982
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3983

3984 3985 3986 3987 3988 3989 3990 3991
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3992 3993 3994
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4013
	struct drm_i915_private *dev_priv = m->private;
4014
	uint16_t *latencies;
4015

4016
	if (INTEL_GEN(dev_priv) >= 9)
4017 4018
		latencies = dev_priv->wm.skl_latency;
	else
4019
		latencies = dev_priv->wm.pri_latency;
4020 4021

	return wm_latency_write(file, ubuf, len, offp, latencies);
4022 4023 4024 4025 4026 4027
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4028
	struct drm_i915_private *dev_priv = m->private;
4029
	uint16_t *latencies;
4030

4031
	if (INTEL_GEN(dev_priv) >= 9)
4032 4033
		latencies = dev_priv->wm.skl_latency;
	else
4034
		latencies = dev_priv->wm.spr_latency;
4035 4036

	return wm_latency_write(file, ubuf, len, offp, latencies);
4037 4038 4039 4040 4041 4042
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4043
	struct drm_i915_private *dev_priv = m->private;
4044 4045
	uint16_t *latencies;

4046
	if (INTEL_GEN(dev_priv) >= 9)
4047 4048
		latencies = dev_priv->wm.skl_latency;
	else
4049
		latencies = dev_priv->wm.cur_latency;
4050

4051
	return wm_latency_write(file, ubuf, len, offp, latencies);
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4081 4082
static int
i915_wedged_get(void *data, u64 *val)
4083
{
4084
	struct drm_i915_private *dev_priv = data;
4085

4086
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4087

4088
	return 0;
4089 4090
}

4091 4092
static int
i915_wedged_set(void *data, u64 val)
4093
{
4094
	struct drm_i915_private *dev_priv = data;
4095

4096 4097 4098 4099 4100 4101 4102 4103
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4104
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4105 4106
		return -EAGAIN;

4107
	i915_handle_error(dev_priv, val,
4108
			  "Manually setting wedged to %llu", val);
4109

4110
	return 0;
4111 4112
}

4113 4114
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4115
			"%llu\n");
4116

4117 4118 4119
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4120
	struct drm_i915_private *dev_priv = data;
4121 4122 4123 4124 4125 4126 4127 4128

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4129 4130
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4150
	struct drm_i915_private *dev_priv = data;
4151 4152 4153 4154 4155 4156 4157 4158 4159

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4160
	struct drm_i915_private *dev_priv = data;
4161

4162
	val &= INTEL_INFO(dev_priv)->ring_mask;
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4173 4174 4175 4176
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4177 4178 4179 4180 4181 4182
#define DROP_FREED 0x10
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
		  DROP_FREED)
4183 4184
static int
i915_drop_caches_get(void *data, u64 *val)
4185
{
4186
	*val = DROP_ALL;
4187

4188
	return 0;
4189 4190
}

4191 4192
static int
i915_drop_caches_set(void *data, u64 val)
4193
{
4194 4195
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4196
	int ret;
4197

4198
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4199 4200 4201 4202 4203 4204 4205 4206

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4207 4208 4209
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4210 4211 4212 4213 4214
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4215
		i915_gem_retire_requests(dev_priv);
4216

4217 4218
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4219

4220 4221
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4222 4223 4224 4225

unlock:
	mutex_unlock(&dev->struct_mutex);

4226 4227
	if (val & DROP_FREED) {
		synchronize_rcu();
4228
		i915_gem_drain_freed_objects(dev_priv);
4229 4230
	}

4231
	return ret;
4232 4233
}

4234 4235 4236
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4237

4238 4239
static int
i915_max_freq_get(void *data, u64 *val)
4240
{
4241
	struct drm_i915_private *dev_priv = data;
4242

4243
	if (INTEL_GEN(dev_priv) < 6)
4244 4245
		return -ENODEV;

4246
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4247
	return 0;
4248 4249
}

4250 4251
static int
i915_max_freq_set(void *data, u64 val)
4252
{
4253
	struct drm_i915_private *dev_priv = data;
4254
	u32 hw_max, hw_min;
4255
	int ret;
4256

4257
	if (INTEL_GEN(dev_priv) < 6)
4258
		return -ENODEV;
4259

4260
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4261

4262
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4263 4264 4265
	if (ret)
		return ret;

4266 4267 4268
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4269
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4270

4271 4272
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4273

4274
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4275 4276
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4277 4278
	}

4279
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4280

4281
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4282

4283
	mutex_unlock(&dev_priv->rps.hw_lock);
4284

4285
	return 0;
4286 4287
}

4288 4289
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4290
			"%llu\n");
4291

4292 4293
static int
i915_min_freq_get(void *data, u64 *val)
4294
{
4295
	struct drm_i915_private *dev_priv = data;
4296

4297
	if (INTEL_GEN(dev_priv) < 6)
4298 4299
		return -ENODEV;

4300
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4301
	return 0;
4302 4303
}

4304 4305
static int
i915_min_freq_set(void *data, u64 val)
4306
{
4307
	struct drm_i915_private *dev_priv = data;
4308
	u32 hw_max, hw_min;
4309
	int ret;
4310

4311
	if (INTEL_GEN(dev_priv) < 6)
4312
		return -ENODEV;
4313

4314
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4315

4316
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4317 4318 4319
	if (ret)
		return ret;

4320 4321 4322
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4323
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4324

4325 4326
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4327

4328 4329
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4330 4331
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4332
	}
J
Jeff McGee 已提交
4333

4334
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4335

4336
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4337

4338
	mutex_unlock(&dev_priv->rps.hw_lock);
4339

4340
	return 0;
4341 4342
}

4343 4344
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4345
			"%llu\n");
4346

4347 4348
static int
i915_cache_sharing_get(void *data, u64 *val)
4349
{
4350
	struct drm_i915_private *dev_priv = data;
4351 4352
	u32 snpcr;

4353
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4354 4355
		return -ENODEV;

4356
	intel_runtime_pm_get(dev_priv);
4357

4358
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4359 4360

	intel_runtime_pm_put(dev_priv);
4361

4362
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4363

4364
	return 0;
4365 4366
}

4367 4368
static int
i915_cache_sharing_set(void *data, u64 val)
4369
{
4370
	struct drm_i915_private *dev_priv = data;
4371 4372
	u32 snpcr;

4373
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4374 4375
		return -ENODEV;

4376
	if (val > 3)
4377 4378
		return -EINVAL;

4379
	intel_runtime_pm_get(dev_priv);
4380
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4381 4382 4383 4384 4385 4386 4387

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4388
	intel_runtime_pm_put(dev_priv);
4389
	return 0;
4390 4391
}

4392 4393 4394
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4395

4396
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4397
					  struct sseu_dev_info *sseu)
4398
{
4399
	int ss_max = 2;
4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4415
		sseu->slice_mask = BIT(0);
4416
		sseu->subslice_mask |= BIT(ss);
4417 4418 4419 4420
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4421 4422 4423
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4424 4425 4426
	}
}

4427
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4428
				    struct sseu_dev_info *sseu)
4429
{
4430
	int s_max = 3, ss_max = 4;
4431 4432 4433
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4434
	/* BXT has a single slice and at most 3 subslices. */
4435
	if (IS_GEN9_LP(dev_priv)) {
4436 4437 4438 4439 4440 4441 4442 4443 4444 4445
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4460
		sseu->slice_mask |= BIT(s);
4461

4462
		if (IS_GEN9_BC(dev_priv))
4463 4464
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4465

4466 4467 4468
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4469
			if (IS_GEN9_LP(dev_priv)) {
4470 4471 4472
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4473

4474 4475
				sseu->subslice_mask |= BIT(ss);
			}
4476

4477 4478
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4479 4480 4481 4482
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4483 4484 4485 4486
		}
	}
}

4487
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4488
					 struct sseu_dev_info *sseu)
4489 4490
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4491
	int s;
4492

4493
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4494

4495
	if (sseu->slice_mask) {
4496
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4497 4498
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4499 4500
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4501 4502

		/* subtract fused off EU(s) from enabled slice(s) */
4503
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4504 4505
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4506

4507
			sseu->eu_total -= hweight8(subslice_7eu);
4508 4509 4510 4511
		}
	}
}

4512 4513 4514 4515 4516 4517
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4518 4519
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4520
	seq_printf(m, "  %s Slice Total: %u\n", type,
4521
		   hweight8(sseu->slice_mask));
4522
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4523
		   sseu_subslice_total(sseu));
4524 4525
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4526
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4527
		   hweight8(sseu->subslice_mask));
4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4548 4549
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4550
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4551
	struct sseu_dev_info sseu;
4552

4553
	if (INTEL_GEN(dev_priv) < 8)
4554 4555 4556
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4557
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4558

4559
	seq_puts(m, "SSEU Device Status\n");
4560
	memset(&sseu, 0, sizeof(sseu));
4561 4562 4563

	intel_runtime_pm_get(dev_priv);

4564
	if (IS_CHERRYVIEW(dev_priv)) {
4565
		cherryview_sseu_device_status(dev_priv, &sseu);
4566
	} else if (IS_BROADWELL(dev_priv)) {
4567
		broadwell_sseu_device_status(dev_priv, &sseu);
4568
	} else if (INTEL_GEN(dev_priv) >= 9) {
4569
		gen9_sseu_device_status(dev_priv, &sseu);
4570
	}
4571 4572 4573

	intel_runtime_pm_put(dev_priv);

4574
	i915_print_sseu_info(m, false, &sseu);
4575

4576 4577 4578
	return 0;
}

4579 4580
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4581
	struct drm_i915_private *dev_priv = inode->i_private;
4582

4583
	if (INTEL_GEN(dev_priv) < 6)
4584 4585
		return 0;

4586
	intel_runtime_pm_get(dev_priv);
4587
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4588 4589 4590 4591

	return 0;
}

4592
static int i915_forcewake_release(struct inode *inode, struct file *file)
4593
{
4594
	struct drm_i915_private *dev_priv = inode->i_private;
4595

4596
	if (INTEL_GEN(dev_priv) < 6)
4597 4598
		return 0;

4599
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4600
	intel_runtime_pm_put(dev_priv);
4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
4616
				  S_IRUSR,
4617
				  root, to_i915(minor->dev),
4618
				  &i915_forcewake_fops);
4619 4620
	if (!ent)
		return -ENOMEM;
4621

B
Ben Widawsky 已提交
4622
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4623 4624
}

4625 4626 4627 4628
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
4629 4630 4631
{
	struct dentry *ent;

4632
	ent = debugfs_create_file(name,
4633
				  S_IRUGO | S_IWUSR,
4634
				  root, to_i915(minor->dev),
4635
				  fops);
4636 4637
	if (!ent)
		return -ENOMEM;
4638

4639
	return drm_add_fake_info_node(minor, ent, fops);
4640 4641
}

4642
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4643
	{"i915_capabilities", i915_capabilities, 0},
4644
	{"i915_gem_objects", i915_gem_object_info, 0},
4645
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4646
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4647
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4648
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4649 4650
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4651
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4652
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4653
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4654
	{"i915_guc_info", i915_guc_info, 0},
4655
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4656
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4657
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4658
	{"i915_frequency_info", i915_frequency_info, 0},
4659
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4660
	{"i915_drpc_info", i915_drpc_info, 0},
4661
	{"i915_emon_status", i915_emon_status, 0},
4662
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4663
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4664
	{"i915_fbc_status", i915_fbc_status, 0},
4665
	{"i915_ips_status", i915_ips_status, 0},
4666
	{"i915_sr_status", i915_sr_status, 0},
4667
	{"i915_opregion", i915_opregion, 0},
4668
	{"i915_vbt", i915_vbt, 0},
4669
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4670
	{"i915_context_status", i915_context_status, 0},
4671
	{"i915_dump_lrc", i915_dump_lrc, 0},
4672
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4673
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4674
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4675
	{"i915_llc", i915_llc, 0},
4676
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4677
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4678
	{"i915_energy_uJ", i915_energy_uJ, 0},
4679
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4680
	{"i915_power_domain_info", i915_power_domain_info, 0},
4681
	{"i915_dmc_info", i915_dmc_info, 0},
4682
	{"i915_display_info", i915_display_info, 0},
4683
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4684
	{"i915_semaphore_status", i915_semaphore_status, 0},
4685
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4686
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4687
	{"i915_wa_registers", i915_wa_registers, 0},
4688
	{"i915_ddb_info", i915_ddb_info, 0},
4689
	{"i915_sseu_status", i915_sseu_status, 0},
4690
	{"i915_drrs_status", i915_drrs_status, 0},
4691
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4692
};
4693
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4694

4695
static const struct i915_debugfs_files {
4696 4697 4698 4699 4700 4701 4702
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4703 4704
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4705
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4706
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4707
	{"i915_error_state", &i915_error_state_fops},
4708
#endif
4709
	{"i915_next_seqno", &i915_next_seqno_fops},
4710
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4711 4712 4713
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4714
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4715 4716
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4717 4718
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
	{"i915_guc_log_control", &i915_guc_log_control_fops}
4719 4720
};

4721
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4722
{
4723
	struct drm_minor *minor = dev_priv->drm.primary;
4724
	int ret, i;
4725

4726
	ret = i915_forcewake_create(minor->debugfs_root, minor);
4727 4728
	if (ret)
		return ret;
4729

4730 4731 4732
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4733

4734 4735 4736 4737 4738 4739 4740
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4741

4742 4743
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4744 4745 4746
					minor->debugfs_root, minor);
}

4747
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
4748
{
4749
	struct drm_minor *minor = dev_priv->drm.primary;
4750 4751
	int i;

4752 4753
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4754

4755
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
4756
				 1, minor);
4757

4758
	intel_pipe_crc_cleanup(minor);
4759

4760 4761
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
4762
			(struct drm_info_list *)i915_debugfs_files[i].fops;
4763 4764 4765

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4766
}
4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4801 4802 4803
	if (connector->status != connector_status_connected)
		return -ENODEV;

4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4824
	}
4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4895 4896 4897 4898 4899 4900
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4901 4902 4903

	return 0;
}