i915_debugfs.c 138.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39 40 41 42 43 44 45 46 47 48
static __always_inline void seq_print_param(struct seq_file *m,
					    const char *name,
					    const char *type,
					    const void *x)
{
	if (!__builtin_strcmp(type, "bool"))
		seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
	else if (!__builtin_strcmp(type, "int"))
		seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
	else if (!__builtin_strcmp(type, "unsigned int"))
		seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
49 50
	else if (!__builtin_strcmp(type, "char *"))
		seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
51 52 53 54
	else
		BUILD_BUG();
}

55 56
static int i915_capabilities(struct seq_file *m, void *data)
{
57 58
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
59

60
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
61
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
63

64
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
65
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
66
#undef PRINT_FLAG
67

68 69 70 71 72 73
	kernel_param_lock(THIS_MODULE);
#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
	I915_PARAMS_FOR_EACH(PRINT_PARAM);
#undef PRINT_PARAM
	kernel_param_unlock(THIS_MODULE);

74 75
	return 0;
}
76

77
static char get_active_flag(struct drm_i915_gem_object *obj)
78
{
79
	return i915_gem_object_is_active(obj) ? '*' : ' ';
80 81
}

82
static char get_pin_flag(struct drm_i915_gem_object *obj)
83 84 85 86
{
	return obj->pin_display ? 'p' : ' ';
}

87
static char get_tiling_flag(struct drm_i915_gem_object *obj)
88
{
89
	switch (i915_gem_object_get_tiling(obj)) {
90
	default:
91 92 93
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
94
	}
95 96
}

97
static char get_global_flag(struct drm_i915_gem_object *obj)
98
{
99
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
100 101
}

102
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
103
{
C
Chris Wilson 已提交
104
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
105 106
}

107 108 109 110 111
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

112
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
113
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
114 115 116 117 118 119
			size += vma->node.size;
	}

	return size;
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
123
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
126
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
127 128
	int pin_count = 0;

129 130
	lockdep_assert_held(&obj->base.dev->struct_mutex);

131
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
132
		   &obj->base,
133
		   get_active_flag(obj),
134 135
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
136
		   get_global_flag(obj),
137
		   get_pin_mapped_flag(obj),
138
		   obj->base.size / 1024,
139
		   obj->base.read_domains,
140
		   obj->base.write_domain,
141
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
142 143
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
144 145
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
146
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
147
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
148
			pin_count++;
D
Dan Carpenter 已提交
149 150
	}
	seq_printf(m, " (pinned x %d)", pin_count);
151 152
	if (obj->pin_display)
		seq_printf(m, " (display)");
153
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
154 155 156
		if (!drm_mm_node_allocated(&vma->node))
			continue;

157
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
158
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
159
			   vma->node.start, vma->node.size);
160 161 162 163 164 165 166 167
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
168 169
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
170 171 172 173
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
174 175 176 177 178 179 180 181
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
182 183 184 185 186 187 188
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
189 190 191 192
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
193
		seq_puts(m, ")");
B
Ben Widawsky 已提交
194
	}
195
	if (obj->stolen)
196
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
197

198
	engine = i915_gem_object_last_write_engine(obj);
199 200 201
	if (engine)
		seq_printf(m, " (%s)", engine->name);

202 203 204
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
205 206
}

207
static int obj_rank_by_stolen(const void *A, const void *B)
208
{
209 210 211 212
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
213

R
Rasmus Villemoes 已提交
214 215 216 217 218
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
219 220 221 222
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
223 224
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
225
	struct drm_i915_gem_object **objects;
226
	struct drm_i915_gem_object *obj;
227
	u64 total_obj_size, total_gtt_size;
228 229 230 231
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
232
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
233 234
	if (!objects)
		return -ENOMEM;
235 236 237

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
238
		goto out;
239 240

	total_obj_size = total_gtt_size = count = 0;
241
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
242 243 244
		if (count == total)
			break;

245 246 247
		if (obj->stolen == NULL)
			continue;

248
		objects[count++] = obj;
249
		total_obj_size += obj->base.size;
250
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
251

252
	}
253
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
254 255 256
		if (count == total)
			break;

257 258 259
		if (obj->stolen == NULL)
			continue;

260
		objects[count++] = obj;
261 262
		total_obj_size += obj->base.size;
	}
263 264 265

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

266
	seq_puts(m, "Stolen:\n");
267
	for (n = 0; n < count; n++) {
268
		seq_puts(m, "   ");
269
		describe_obj(m, objects[n]);
270 271
		seq_putc(m, '\n');
	}
272
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
273
		   count, total_obj_size, total_gtt_size);
274 275 276

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
277
	kvfree(objects);
278
	return ret;
279 280
}

281
struct file_stats {
282
	struct drm_i915_file_private *file_priv;
283 284 285 286
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
287 288 289 290 291 292
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
293
	struct i915_vma *vma;
294

295 296
	lockdep_assert_held(&obj->base.dev->struct_mutex);

297 298
	stats->count++;
	stats->total += obj->base.size;
299 300
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
301 302 303
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

304 305 306
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
307

308
		if (i915_vma_is_ggtt(vma)) {
309 310 311
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
312

313
			if (ppgtt->base.file != stats->file_priv)
314 315
				continue;
		}
316

317
		if (i915_vma_is_active(vma))
318 319 320
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
321 322 323 324 325
	}

	return 0;
}

326 327
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
328
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
329 330 331 332 333 334 335 336 337
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
338 339 340 341 342 343

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
344
	struct intel_engine_cs *engine;
345
	enum intel_engine_id id;
346
	int j;
347 348 349

	memset(&stats, 0, sizeof(stats));

350
	for_each_engine(engine, dev_priv, id) {
351
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
352
			list_for_each_entry(obj,
353
					    &engine->batch_pool.cache_list[j],
354 355 356
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
357
	}
358

359
	print_file_stats(m, "[k]batch pool", stats);
360 361
}

362 363 364 365 366 367 368
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
369
			per_file_stats(0, ctx->engine[n].state->obj, data);
370
		if (ctx->engine[n].ring)
371
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
372 373 374 375 376 377 378 379
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
380
	struct drm_device *dev = &dev_priv->drm;
381 382 383 384 385
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

386
	mutex_lock(&dev->struct_mutex);
387 388 389
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

390
	list_for_each_entry(file, &dev->filelist, lhead) {
391 392 393
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
394
	mutex_unlock(&dev->struct_mutex);
395 396 397 398

	print_file_stats(m, "[k]contexts", stats);
}

399
static int i915_gem_object_info(struct seq_file *m, void *data)
400
{
401 402
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
403
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
404 405
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
406
	struct drm_i915_gem_object *obj;
407
	struct drm_file *file;
408 409 410 411 412 413
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

414
	seq_printf(m, "%u objects, %llu bytes\n",
415 416 417
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

418 419 420
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
421
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
422 423 424
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
425
		if (obj->mm.madv == I915_MADV_DONTNEED) {
426 427 428 429
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
430
		if (obj->mm.mapping) {
431 432
			mapped_count++;
			mapped_size += obj->base.size;
433
		}
434
	}
435
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
436

437
	size = count = dpy_size = dpy_count = 0;
438
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
439 440 441
		size += obj->base.size;
		++count;

442
		if (obj->pin_display) {
443 444
			dpy_size += obj->base.size;
			++dpy_count;
445
		}
446

C
Chris Wilson 已提交
447
		if (obj->mm.madv == I915_MADV_DONTNEED) {
448 449 450
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
451

C
Chris Wilson 已提交
452
		if (obj->mm.mapping) {
453 454
			mapped_count++;
			mapped_size += obj->base.size;
455
		}
456
	}
457 458
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
459
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
460
		   purgeable_count, purgeable_size);
461 462 463 464
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
465

466
	seq_printf(m, "%llu [%llu] gtt total\n",
467
		   ggtt->base.total, ggtt->mappable_end);
468

469 470
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
471 472 473
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
474
	print_context_stats(m, dev_priv);
475 476
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
477 478
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
479
		struct task_struct *task;
480

481 482
		mutex_lock(&dev->struct_mutex);

483
		memset(&stats, 0, sizeof(stats));
484
		stats.file_priv = file->driver_priv;
485
		spin_lock(&file->table_lock);
486
		idr_for_each(&file->object_idr, per_file_stats, &stats);
487
		spin_unlock(&file->table_lock);
488 489 490 491 492 493
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
494 495
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
496
						   client_link);
497
		rcu_read_lock();
498 499 500
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
501
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
502
		rcu_read_unlock();
503

504
		mutex_unlock(&dev->struct_mutex);
505
	}
506
	mutex_unlock(&dev->filelist_mutex);
507 508 509 510

	return 0;
}

511
static int i915_gem_gtt_info(struct seq_file *m, void *data)
512
{
513
	struct drm_info_node *node = m->private;
514 515
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
516
	bool show_pin_display_only = !!node->info_ent->data;
517
	struct drm_i915_gem_object *obj;
518
	u64 total_obj_size, total_gtt_size;
519 520 521 522 523 524 525
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
526
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
527
		if (show_pin_display_only && !obj->pin_display)
528 529
			continue;

530
		seq_puts(m, "   ");
531
		describe_obj(m, obj);
532
		seq_putc(m, '\n');
533
		total_obj_size += obj->base.size;
534
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
535 536 537 538 539
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

540
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
541 542 543 544 545
		   count, total_obj_size, total_gtt_size);

	return 0;
}

546 547
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
548 549
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
550
	struct drm_i915_gem_object *obj;
551
	struct intel_engine_cs *engine;
552
	enum intel_engine_id id;
553
	int total = 0;
554
	int ret, j;
555 556 557 558 559

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

560
	for_each_engine(engine, dev_priv, id) {
561
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
562 563 564 565
			int count;

			count = 0;
			list_for_each_entry(obj,
566
					    &engine->batch_pool.cache_list[j],
567 568 569
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
570
				   engine->name, j, count);
571 572

			list_for_each_entry(obj,
573
					    &engine->batch_pool.cache_list[j],
574 575 576 577 578 579 580
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
581
		}
582 583
	}

584
	seq_printf(m, "total: %d\n", total);
585 586 587 588 589 590

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

591 592 593 594
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
595
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
596
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
597
		   rq->priotree.priority,
598
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
599
		   rq->timeline->common->name);
600 601
}

602 603
static int i915_gem_request_info(struct seq_file *m, void *data)
{
604 605
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
606
	struct drm_i915_gem_request *req;
607 608
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
609
	int ret, any;
610 611 612 613

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
614

615
	any = 0;
616
	for_each_engine(engine, dev_priv, id) {
617 618 619
		int count;

		count = 0;
620
		list_for_each_entry(req, &engine->timeline->requests, link)
621 622
			count++;
		if (count == 0)
623 624
			continue;

625
		seq_printf(m, "%s requests: %d\n", engine->name, count);
626
		list_for_each_entry(req, &engine->timeline->requests, link)
627
			print_request(m, req, "    ");
628 629

		any++;
630
	}
631 632
	mutex_unlock(&dev->struct_mutex);

633
	if (any == 0)
634
		seq_puts(m, "No requests\n");
635

636 637 638
	return 0;
}

639
static void i915_ring_seqno_info(struct seq_file *m,
640
				 struct intel_engine_cs *engine)
641
{
642 643 644
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

645
	seq_printf(m, "Current sequence (%s): %x\n",
646
		   engine->name, intel_engine_get_seqno(engine));
647

648
	spin_lock_irq(&b->rb_lock);
649
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
650
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
651 652 653 654

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
655
	spin_unlock_irq(&b->rb_lock);
656 657
}

658 659
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
660
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
661
	struct intel_engine_cs *engine;
662
	enum intel_engine_id id;
663

664
	for_each_engine(engine, dev_priv, id)
665
		i915_ring_seqno_info(m, engine);
666

667 668 669 670 671 672
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
673
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
674
	struct intel_engine_cs *engine;
675
	enum intel_engine_id id;
676
	int i, pipe;
677

678
	intel_runtime_pm_get(dev_priv);
679

680
	if (IS_CHERRYVIEW(dev_priv)) {
681 682 683 684 685 686 687 688 689 690 691
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
692 693 694 695 696 697 698 699 700 701 702
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

703 704 705 706
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

707 708 709 710
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
711 712 713 714 715 716
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
717
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
734
	} else if (INTEL_GEN(dev_priv) >= 8) {
735 736 737 738 739 740 741 742 743 744 745 746
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

747
		for_each_pipe(dev_priv, pipe) {
748 749 750 751 752
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
753 754 755 756
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
757
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
758 759
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
760
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
761 762
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
763
			seq_printf(m, "Pipe %c IER:\t%08x\n",
764 765
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
766 767

			intel_display_power_put(dev_priv, power_domain);
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
790
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
791 792 793 794 795 796 797 798
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
799 800 801 802 803 804 805 806 807 808 809
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
810 811 812
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
813 814
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

840
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
841 842 843 844 845 846
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
847
		for_each_pipe(dev_priv, pipe)
848 849 850
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
871
	for_each_engine(engine, dev_priv, id) {
872
		if (INTEL_GEN(dev_priv) >= 6) {
873 874
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
875
				   engine->name, I915_READ_IMR(engine));
876
		}
877
		i915_ring_seqno_info(m, engine);
878
	}
879
	intel_runtime_pm_put(dev_priv);
880

881 882 883
	return 0;
}

884 885
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
886 887
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
888 889 890 891 892
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
893 894 895

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
896
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
897

C
Chris Wilson 已提交
898 899
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
900
		if (!vma)
901
			seq_puts(m, "unused");
902
		else
903
			describe_obj(m, vma->obj);
904
		seq_putc(m, '\n');
905 906
	}

907
	mutex_unlock(&dev->struct_mutex);
908 909 910
	return 0;
}

911
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
912 913
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
914
{
915 916 917 918
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
919

920 921
	if (!error)
		return 0;
922

923 924 925
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
926

927 928 929
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
930

931 932 933 934
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
935

936 937 938 939 940
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
941

942 943 944
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
945
	return 0;
946 947
}

948
static int i915_gpu_info_open(struct inode *inode, struct file *file)
949
{
950
	struct drm_i915_private *i915 = inode->i_private;
951
	struct i915_gpu_state *gpu;
952

953 954 955
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
956 957
	if (!gpu)
		return -ENOMEM;
958

959
	file->private_data = gpu;
960 961 962
	return 0;
}

963 964 965 966 967 968 969 970 971 972 973 974 975
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
976
{
977
	struct i915_gpu_state *error = filp->private_data;
978

979 980
	if (!error)
		return 0;
981

982 983
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
984

985 986
	return cnt;
}
987

988 989 990 991
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
992 993 994 995 996
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
997
	.read = gpu_state_read,
998 999
	.write = i915_error_state_write,
	.llseek = default_llseek,
1000
	.release = gpu_state_release,
1001
};
1002 1003
#endif

1004 1005 1006
static int
i915_next_seqno_set(void *data, u64 val)
{
1007 1008
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1009 1010 1011 1012 1013 1014
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1015
	ret = i915_gem_set_global_seqno(dev, val);
1016 1017
	mutex_unlock(&dev->struct_mutex);

1018
	return ret;
1019 1020
}

1021
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1022
			NULL, i915_next_seqno_set,
1023
			"0x%llx\n");
1024

1025
static int i915_frequency_info(struct seq_file *m, void *unused)
1026
{
1027
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1028 1029 1030
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1031

1032
	if (IS_GEN5(dev_priv)) {
1033 1034 1035 1036 1037 1038 1039 1040 1041
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1042
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1069
	} else if (INTEL_GEN(dev_priv) >= 6) {
1070 1071 1072
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1073
		u32 rpmodectl, rpinclimit, rpdeclimit;
1074
		u32 rpstat, cagf, reqf;
1075 1076
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1077
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1078 1079
		int max_freq;

1080
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1081
		if (IS_GEN9_LP(dev_priv)) {
1082 1083 1084 1085 1086 1087 1088
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1089
		/* RPSTAT1 is in the GT power well */
1090
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1091

1092
		reqf = I915_READ(GEN6_RPNSWREQ);
1093
		if (INTEL_GEN(dev_priv) >= 9)
1094 1095 1096
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1097
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1098 1099 1100 1101
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1102
		reqf = intel_gpu_freq(dev_priv, reqf);
1103

1104 1105 1106 1107
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1108
		rpstat = I915_READ(GEN6_RPSTAT1);
1109 1110 1111 1112 1113 1114
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1115
		if (INTEL_GEN(dev_priv) >= 9)
1116
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1117
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1118 1119 1120
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1121
		cagf = intel_gpu_freq(dev_priv, cagf);
1122

1123
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1124

1125
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1138
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1139
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1140 1141
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
			   dev_priv->rps.pm_intrmsk_mbz);
1142 1143
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1144
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1145 1146 1147 1148
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1149 1150 1151 1152
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1153
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1154
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1155 1156 1157 1158 1159 1160
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1161 1162 1163
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1164 1165 1166 1167 1168 1169
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1170 1171
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1172

1173
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1174
			    rp_state_cap >> 16) & 0xff;
1175 1176
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1177
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1178
			   intel_gpu_freq(dev_priv, max_freq));
1179 1180

		max_freq = (rp_state_cap & 0xff00) >> 8;
1181 1182
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1183
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1184
			   intel_gpu_freq(dev_priv, max_freq));
1185

1186
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1187
			    rp_state_cap >> 0) & 0xff;
1188 1189
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1190
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1191
			   intel_gpu_freq(dev_priv, max_freq));
1192
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1193
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1194

1195 1196 1197
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1198 1199
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1200 1201
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1202 1203
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1204 1205 1206 1207 1208
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1209
	} else {
1210
		seq_puts(m, "no P-state info available\n");
1211
	}
1212

1213
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1214 1215 1216
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1217 1218
	intel_runtime_pm_put(dev_priv);
	return ret;
1219 1220
}

1221 1222 1223 1224
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1225 1226 1227
	int slice;
	int subslice;

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1240 1241 1242 1243 1244 1245 1246
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1247 1248
}

1249 1250
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1251
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1252
	struct intel_engine_cs *engine;
1253 1254
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1255
	struct intel_instdone instdone;
1256
	enum intel_engine_id id;
1257

1258
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1259 1260 1261 1262 1263
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1264
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1265
		seq_puts(m, "Waiter holding struct mutex\n");
1266
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1267
		seq_puts(m, "struct_mutex blocked for reset\n");
1268

1269
	if (!i915.enable_hangcheck) {
1270
		seq_puts(m, "Hangcheck disabled\n");
1271 1272 1273
		return 0;
	}

1274 1275
	intel_runtime_pm_get(dev_priv);

1276
	for_each_engine(engine, dev_priv, id) {
1277
		acthd[id] = intel_engine_get_active_head(engine);
1278
		seqno[id] = intel_engine_get_seqno(engine);
1279 1280
	}

1281
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1282

1283 1284
	intel_runtime_pm_put(dev_priv);

1285 1286
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1287 1288
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1289 1290 1291 1292
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1293

1294 1295
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1296
	for_each_engine(engine, dev_priv, id) {
1297 1298 1299
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1300
		seq_printf(m, "%s:\n", engine->name);
1301
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1302
			   engine->hangcheck.seqno, seqno[id],
1303 1304
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1305
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1306 1307
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1308 1309 1310
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1311
		spin_lock_irq(&b->rb_lock);
1312
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1313
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1314 1315 1316 1317

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1318
		spin_unlock_irq(&b->rb_lock);
1319

1320
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1321
			   (long long)engine->hangcheck.acthd,
1322
			   (long long)acthd[id]);
1323 1324 1325 1326 1327
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1328

1329
		if (engine->id == RCS) {
1330
			seq_puts(m, "\tinstdone read =\n");
1331

1332
			i915_instdone_info(dev_priv, m, &instdone);
1333

1334
			seq_puts(m, "\tinstdone accu =\n");
1335

1336 1337
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1338
		}
1339 1340 1341 1342 1343
	}

	return 0;
}

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1361
static int ironlake_drpc_info(struct seq_file *m)
1362
{
1363
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1364 1365 1366 1367 1368 1369 1370
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1371
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1372 1373 1374 1375
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1376
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1377
	seq_printf(m, "SW control enabled: %s\n",
1378
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1379
	seq_printf(m, "Gated voltage change: %s\n",
1380
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1381 1382
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1383
	seq_printf(m, "Max P-state: P%d\n",
1384
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1385 1386 1387 1388
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1389
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1390
	seq_puts(m, "Current RS state: ");
1391 1392
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1393
		seq_puts(m, "on\n");
1394 1395
		break;
	case RSX_STATUS_RC1:
1396
		seq_puts(m, "RC1\n");
1397 1398
		break;
	case RSX_STATUS_RC1E:
1399
		seq_puts(m, "RC1E\n");
1400 1401
		break;
	case RSX_STATUS_RS1:
1402
		seq_puts(m, "RS1\n");
1403 1404
		break;
	case RSX_STATUS_RS2:
1405
		seq_puts(m, "RS2 (RC6)\n");
1406 1407
		break;
	case RSX_STATUS_RS3:
1408
		seq_puts(m, "RC3 (RC6+)\n");
1409 1410
		break;
	default:
1411
		seq_puts(m, "unknown\n");
1412 1413
		break;
	}
1414 1415 1416 1417

	return 0;
}

1418
static int i915_forcewake_domains(struct seq_file *m, void *data)
1419
{
1420
	struct drm_i915_private *i915 = node_to_i915(m->private);
1421
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1422
	unsigned int tmp;
1423

1424
	for_each_fw_domain(fw_domain, i915, tmp)
1425
		seq_printf(m, "%s.wake_count = %u\n",
1426
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1427
			   READ_ONCE(fw_domain->wake_count));
1428

1429 1430 1431
	return 0;
}

1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1443 1444
static int vlv_drpc_info(struct seq_file *m)
{
1445
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1446
	u32 rpmodectl1, rcctl1, pw_status;
1447

1448
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1465
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1466
	seq_printf(m, "Media Power Well: %s\n",
1467
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1468

1469 1470
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1471

1472
	return i915_forcewake_domains(m, NULL);
1473 1474
}

1475 1476
static int gen6_drpc_info(struct seq_file *m)
{
1477
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
B
Ben Widawsky 已提交
1478
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1479
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1480
	unsigned forcewake_count;
1481
	int count = 0;
1482

1483
	forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
1484
	if (forcewake_count) {
1485 1486
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1487 1488 1489 1490 1491 1492 1493
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1494
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1495
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1496 1497 1498

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1499
	if (INTEL_GEN(dev_priv) >= 9) {
1500 1501 1502
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1503

1504 1505 1506
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1507 1508 1509 1510 1511 1512 1513 1514

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1515
	seq_printf(m, "RC1e Enabled: %s\n",
1516 1517 1518
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1519
	if (INTEL_GEN(dev_priv) >= 9) {
1520 1521 1522 1523 1524
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1525 1526 1527 1528
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1529
	seq_puts(m, "Current RC state: ");
1530 1531 1532
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1533
			seq_puts(m, "Core Power Down\n");
1534
		else
1535
			seq_puts(m, "on\n");
1536 1537
		break;
	case GEN6_RC3:
1538
		seq_puts(m, "RC3\n");
1539 1540
		break;
	case GEN6_RC6:
1541
		seq_puts(m, "RC6\n");
1542 1543
		break;
	case GEN6_RC7:
1544
		seq_puts(m, "RC7\n");
1545 1546
		break;
	default:
1547
		seq_puts(m, "Unknown\n");
1548 1549 1550 1551 1552
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1553
	if (INTEL_GEN(dev_priv) >= 9) {
1554 1555 1556 1557 1558 1559 1560
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1561 1562

	/* Not exactly sure what this is */
1563 1564 1565 1566 1567
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1568

B
Ben Widawsky 已提交
1569 1570 1571 1572 1573 1574
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1575
	return i915_forcewake_domains(m, NULL);
1576 1577 1578 1579
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1580
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1581 1582 1583
	int err;

	intel_runtime_pm_get(dev_priv);
1584

1585
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1586
		err = vlv_drpc_info(m);
1587
	else if (INTEL_GEN(dev_priv) >= 6)
1588
		err = gen6_drpc_info(m);
1589
	else
1590 1591 1592 1593 1594
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1595 1596
}

1597 1598
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1599
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1610 1611
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1612
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1613

1614
	if (!HAS_FBC(dev_priv)) {
1615
		seq_puts(m, "FBC unsupported on this chipset\n");
1616 1617 1618
		return 0;
	}

1619
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1620
	mutex_lock(&dev_priv->fbc.lock);
1621

1622
	if (intel_fbc_is_active(dev_priv))
1623
		seq_puts(m, "FBC enabled\n");
1624 1625
	else
		seq_printf(m, "FBC disabled: %s\n",
1626
			   dev_priv->fbc.no_fbc_reason);
1627

1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1644
	}
1645

P
Paulo Zanoni 已提交
1646
	mutex_unlock(&dev_priv->fbc.lock);
1647 1648
	intel_runtime_pm_put(dev_priv);

1649 1650 1651
	return 0;
}

1652
static int i915_fbc_false_color_get(void *data, u64 *val)
1653
{
1654
	struct drm_i915_private *dev_priv = data;
1655

1656
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1657 1658 1659 1660 1661 1662 1663
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1664
static int i915_fbc_false_color_set(void *data, u64 val)
1665
{
1666
	struct drm_i915_private *dev_priv = data;
1667 1668
	u32 reg;

1669
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1670 1671
		return -ENODEV;

P
Paulo Zanoni 已提交
1672
	mutex_lock(&dev_priv->fbc.lock);
1673 1674 1675 1676 1677 1678 1679 1680

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1681
	mutex_unlock(&dev_priv->fbc.lock);
1682 1683 1684
	return 0;
}

1685 1686
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1687 1688
			"%llu\n");

1689 1690
static int i915_ips_status(struct seq_file *m, void *unused)
{
1691
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1692

1693
	if (!HAS_IPS(dev_priv)) {
1694 1695 1696 1697
		seq_puts(m, "not supported\n");
		return 0;
	}

1698 1699
	intel_runtime_pm_get(dev_priv);

1700 1701 1702
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1703
	if (INTEL_GEN(dev_priv) >= 8) {
1704 1705 1706 1707 1708 1709 1710
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1711

1712 1713
	intel_runtime_pm_put(dev_priv);

1714 1715 1716
	return 0;
}

1717 1718
static int i915_sr_status(struct seq_file *m, void *unused)
{
1719
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1720 1721
	bool sr_enabled = false;

1722
	intel_runtime_pm_get(dev_priv);
1723
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1724

1725 1726 1727
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1728
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1729
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1730
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1731
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1732
	else if (IS_I915GM(dev_priv))
1733
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1734
	else if (IS_PINEVIEW(dev_priv))
1735
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1736
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1737
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1738

1739
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1740 1741
	intel_runtime_pm_put(dev_priv);

1742
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1743 1744 1745 1746

	return 0;
}

1747 1748
static int i915_emon_status(struct seq_file *m, void *unused)
{
1749 1750
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1751
	unsigned long temp, chipset, gfx;
1752 1753
	int ret;

1754
	if (!IS_GEN5(dev_priv))
1755 1756
		return -ENODEV;

1757 1758 1759
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1760 1761 1762 1763

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1764
	mutex_unlock(&dev->struct_mutex);
1765 1766 1767 1768 1769 1770 1771 1772 1773

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1774 1775
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1776
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1777
	int ret = 0;
1778
	int gpu_freq, ia_freq;
1779
	unsigned int max_gpu_freq, min_gpu_freq;
1780

1781
	if (!HAS_LLC(dev_priv)) {
1782
		seq_puts(m, "unsupported on this chipset\n");
1783 1784 1785
		return 0;
	}

1786 1787
	intel_runtime_pm_get(dev_priv);

1788
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1789
	if (ret)
1790
		goto out;
1791

1792
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1803
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1804

1805
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1806 1807 1808 1809
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1810
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1811
			   intel_gpu_freq(dev_priv, (gpu_freq *
1812 1813
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1814
						      GEN9_FREQ_SCALER : 1))),
1815 1816
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1817 1818
	}

1819
	mutex_unlock(&dev_priv->rps.hw_lock);
1820

1821 1822 1823
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1824 1825
}

1826 1827
static int i915_opregion(struct seq_file *m, void *unused)
{
1828 1829
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1830 1831 1832 1833 1834
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1835
		goto out;
1836

1837 1838
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1839 1840 1841

	mutex_unlock(&dev->struct_mutex);

1842
out:
1843 1844 1845
	return 0;
}

1846 1847
static int i915_vbt(struct seq_file *m, void *unused)
{
1848
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1849 1850 1851 1852 1853 1854 1855

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1856 1857
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1858 1859
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1860
	struct intel_framebuffer *fbdev_fb = NULL;
1861
	struct drm_framebuffer *drm_fb;
1862 1863 1864 1865 1866
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1867

1868
#ifdef CONFIG_DRM_FBDEV_EMULATION
1869
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1870
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1871 1872 1873 1874

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1875
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1876
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1877
			   fbdev_fb->base.modifier,
1878 1879 1880 1881
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1882
#endif
1883

1884
	mutex_lock(&dev->mode_config.fb_lock);
1885
	drm_for_each_fb(drm_fb, dev) {
1886 1887
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1888 1889
			continue;

1890
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1891 1892
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1893
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1894
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1895
			   fb->base.modifier,
1896
			   drm_framebuffer_read_refcount(&fb->base));
1897
		describe_obj(m, fb->obj);
1898
		seq_putc(m, '\n');
1899
	}
1900
	mutex_unlock(&dev->mode_config.fb_lock);
1901
	mutex_unlock(&dev->struct_mutex);
1902 1903 1904 1905

	return 0;
}

1906
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1907
{
1908 1909
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1910 1911
}

1912 1913
static int i915_context_status(struct seq_file *m, void *unused)
{
1914 1915
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1916
	struct intel_engine_cs *engine;
1917
	struct i915_gem_context *ctx;
1918
	enum intel_engine_id id;
1919
	int ret;
1920

1921
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1922 1923 1924
	if (ret)
		return ret;

1925
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1926
		seq_printf(m, "HW context %u ", ctx->hw_id);
1927
		if (ctx->pid) {
1928 1929
			struct task_struct *task;

1930
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1931 1932 1933 1934 1935
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1936 1937
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1938 1939 1940 1941
		} else {
			seq_puts(m, "(kernel) ");
		}

1942 1943
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1944

1945
		for_each_engine(engine, dev_priv, id) {
1946 1947 1948 1949 1950
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1951
				describe_obj(m, ce->state->obj);
1952
			if (ce->ring)
1953
				describe_ctx_ring(m, ce->ring);
1954 1955
			seq_putc(m, '\n');
		}
1956

1957 1958 1959 1960 1961 1962
		seq_printf(m,
			   "\tvma hashtable size=%u (actual %lu), count=%u\n",
			   ctx->vma_lut.ht_size,
			   BIT(ctx->vma_lut.ht_bits),
			   ctx->vma_lut.ht_count);

1963
		seq_putc(m, '\n');
1964 1965
	}

1966
	mutex_unlock(&dev->struct_mutex);
1967 1968 1969 1970

	return 0;
}

1971
static void i915_dump_lrc_obj(struct seq_file *m,
1972
			      struct i915_gem_context *ctx,
1973
			      struct intel_engine_cs *engine)
1974
{
1975
	struct i915_vma *vma = ctx->engine[engine->id].state;
1976 1977 1978
	struct page *page;
	int j;

1979 1980
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1981 1982
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1983 1984 1985
		return;
	}

1986 1987
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
1988
			   i915_ggtt_offset(vma));
1989

C
Chris Wilson 已提交
1990
	if (i915_gem_object_pin_pages(vma->obj)) {
1991
		seq_puts(m, "\tFailed to get pages for context object\n\n");
1992 1993 1994
		return;
	}

1995 1996 1997
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
1998 1999

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2000 2001 2002
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2003 2004 2005 2006 2007 2008
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2009
	i915_gem_object_unpin_pages(vma->obj);
2010 2011 2012
	seq_putc(m, '\n');
}

2013 2014
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2015 2016
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2017
	struct intel_engine_cs *engine;
2018
	struct i915_gem_context *ctx;
2019
	enum intel_engine_id id;
2020
	int ret;
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2031
	list_for_each_entry(ctx, &dev_priv->contexts.list, link)
2032
		for_each_engine(engine, dev_priv, id)
2033
			i915_dump_lrc_obj(m, ctx, engine);
2034 2035 2036 2037 2038 2039

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2040 2041
static const char *swizzle_string(unsigned swizzle)
{
2042
	switch (swizzle) {
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2058
		return "unknown";
2059 2060 2061 2062 2063 2064 2065
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2066
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2067

2068
	intel_runtime_pm_get(dev_priv);
2069 2070 2071 2072 2073 2074

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2075
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2076 2077
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2078 2079
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2080 2081 2082 2083
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2084
	} else if (INTEL_GEN(dev_priv) >= 6) {
2085 2086 2087 2088 2089 2090 2091 2092
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2093
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2094 2095 2096 2097 2098
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2099 2100
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2101
	}
2102 2103 2104 2105

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2106
	intel_runtime_pm_put(dev_priv);
2107 2108 2109 2110

	return 0;
}

B
Ben Widawsky 已提交
2111 2112
static int per_file_ctx(int id, void *ptr, void *data)
{
2113
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2114
	struct seq_file *m = data;
2115 2116 2117 2118 2119 2120 2121
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2122

2123 2124 2125
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2126
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2127 2128 2129 2130 2131
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2132 2133
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2134
{
B
Ben Widawsky 已提交
2135
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2136 2137
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2138
	int i;
D
Daniel Vetter 已提交
2139

B
Ben Widawsky 已提交
2140 2141 2142
	if (!ppgtt)
		return;

2143
	for_each_engine(engine, dev_priv, id) {
2144
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2145
		for (i = 0; i < 4; i++) {
2146
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2147
			pdp <<= 32;
2148
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2149
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2150 2151 2152 2153
		}
	}
}

2154 2155
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2156
{
2157
	struct intel_engine_cs *engine;
2158
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2159

2160
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2161 2162
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2163
	for_each_engine(engine, dev_priv, id) {
2164
		seq_printf(m, "%s\n", engine->name);
2165
		if (IS_GEN7(dev_priv))
2166 2167 2168 2169 2170 2171 2172 2173
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2174 2175 2176 2177
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2178
		seq_puts(m, "aliasing PPGTT:\n");
2179
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2180

B
Ben Widawsky 已提交
2181
		ppgtt->debug_dump(ppgtt, m);
2182
	}
B
Ben Widawsky 已提交
2183

D
Daniel Vetter 已提交
2184
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2185 2186 2187 2188
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2189 2190
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2191
	struct drm_file *file;
2192
	int ret;
B
Ben Widawsky 已提交
2193

2194 2195
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2196
	if (ret)
2197 2198
		goto out_unlock;

2199
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2200

2201 2202 2203 2204
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2205

2206 2207
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2208
		struct task_struct *task;
2209

2210
		task = get_pid_task(file->pid, PIDTYPE_PID);
2211 2212
		if (!task) {
			ret = -ESRCH;
2213
			goto out_rpm;
2214
		}
2215 2216
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2217 2218 2219 2220
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2221
out_rpm:
2222
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2223
	mutex_unlock(&dev->struct_mutex);
2224 2225
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2226
	return ret;
D
Daniel Vetter 已提交
2227 2228
}

2229 2230
static int count_irq_waiters(struct drm_i915_private *i915)
{
2231
	struct intel_engine_cs *engine;
2232
	enum intel_engine_id id;
2233 2234
	int count = 0;

2235
	for_each_engine(engine, i915, id)
2236
		count += intel_engine_has_waiter(engine);
2237 2238 2239 2240

	return count;
}

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2255 2256
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2257 2258
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2259 2260
	struct drm_file *file;

2261
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2262 2263
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2264
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2265 2266
	seq_printf(m, "Boosts outstanding? %d\n",
		   atomic_read(&dev_priv->rps.num_waiters));
2267 2268 2269
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2270 2271 2272 2273
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2274 2275 2276 2277
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2278 2279

	mutex_lock(&dev->filelist_mutex);
2280 2281 2282 2283 2284 2285
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2286
		seq_printf(m, "%s [%d]: %d boosts\n",
2287 2288
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2289
			   atomic_read(&file_priv->rps.boosts));
2290 2291
		rcu_read_unlock();
	}
2292 2293
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
		   atomic_read(&dev_priv->rps.boosts));
2294
	mutex_unlock(&dev->filelist_mutex);
2295

2296 2297
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2298
	    dev_priv->gt.active_requests) {
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2312
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2313 2314
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2315
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2316 2317 2318 2319 2320
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2321
	return 0;
2322 2323
}

2324 2325
static int i915_llc(struct seq_file *m, void *data)
{
2326
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2327
	const bool edram = INTEL_GEN(dev_priv) > 8;
2328

2329
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2330 2331
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2332 2333 2334 2335

	return 0;
}

2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

2361
	intel_runtime_pm_get(dev_priv);
2362
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2363
	intel_runtime_pm_put(dev_priv);
2364 2365 2366 2367

	return 0;
}

2368 2369
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2370
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2371
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2372 2373
	u32 tmp, i;

2374
	if (!HAS_GUC_UCODE(dev_priv))
2375 2376 2377 2378
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2379
		guc_fw->path);
2380
	seq_printf(m, "\tfetch: %s\n",
2381
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2382
	seq_printf(m, "\tload: %s\n",
2383
		intel_uc_fw_status_repr(guc_fw->load_status));
2384
	seq_printf(m, "\tversion wanted: %d.%d\n",
2385
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2386
	seq_printf(m, "\tversion found: %d.%d\n",
2387
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2388 2389 2390 2391 2392 2393
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2394

2395 2396
	intel_runtime_pm_get(dev_priv);

2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2410 2411
	intel_runtime_pm_put(dev_priv);

2412 2413 2414
	return 0;
}

2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2441 2442 2443 2444
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2445
	struct intel_engine_cs *engine;
2446
	enum intel_engine_id id;
2447 2448
	uint64_t tot = 0;

2449 2450
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2451
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx, cookie 0x%x\n",
2452
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2453 2454 2455
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2456
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2457

2458
	for_each_engine(engine, dev_priv, id) {
2459 2460
		u64 submissions = client->submissions[id];
		tot += submissions;
2461
		seq_printf(m, "\tSubmissions: %llu %s\n",
2462
				submissions, engine->name);
2463 2464 2465 2466
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2467
static bool check_guc_submission(struct seq_file *m)
2468
{
2469
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2470
	const struct intel_guc *guc = &dev_priv->guc;
2471

2472 2473 2474 2475 2476
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
2477
		return false;
2478
	}
2479

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
	return true;
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

	if (!check_guc_submission(m))
		return 0;

2491
	seq_printf(m, "Doorbell map:\n");
2492
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2493
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2494

2495 2496
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2497

2498 2499
	i915_guc_log_info(m, dev_priv);

2500 2501 2502 2503 2504
	/* Add more as required ... */

	return 0;
}

2505
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2506
{
2507
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2508 2509 2510 2511 2512
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	struct i915_guc_client *client = guc->execbuf_client;
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2513

2514
	if (!check_guc_submission(m))
A
Alex Dai 已提交
2515 2516
		return 0;

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2536
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2559 2560
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2561 2562 2563 2564 2565 2566
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2567

2568 2569 2570 2571
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2572

2573 2574
	if (!obj)
		return 0;
A
Alex Dai 已提交
2575

2576 2577 2578 2579 2580
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2581 2582
	}

2583 2584 2585 2586 2587
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2588 2589
	seq_putc(m, '\n');

2590 2591
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2592 2593 2594
	return 0;
}

2595 2596
static int i915_guc_log_control_get(void *data, u64 *val)
{
2597
	struct drm_i915_private *dev_priv = data;
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
2609
	struct drm_i915_private *dev_priv = data;
2610 2611 2612 2613 2614
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2615
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
2616 2617 2618 2619 2620 2621 2622
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

2623
	mutex_unlock(&dev_priv->drm.struct_mutex);
2624 2625 2626 2627 2628 2629 2630
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2654 2655
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2656
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2657
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2658 2659
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2660
	bool enabled = false;
2661

2662
	if (!HAS_PSR(dev_priv)) {
2663 2664 2665 2666
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2667 2668
	intel_runtime_pm_get(dev_priv);

2669
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2670 2671
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2672
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2673
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2674 2675 2676 2677
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2678

2679 2680 2681 2682 2683 2684
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2685
		for_each_pipe(dev_priv, pipe) {
2686 2687 2688 2689 2690 2691 2692 2693 2694
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2695 2696 2697 2698 2699
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2700 2701

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2702 2703
		}
	}
2704 2705 2706 2707

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2708 2709
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2710
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2711 2712 2713 2714 2715 2716
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2717

2718 2719 2720 2721
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2722
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2723
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2724
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2725 2726 2727

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2728
	if (dev_priv->psr.psr2_support) {
2729 2730 2731 2732
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2733
	}
2734
	mutex_unlock(&dev_priv->psr.lock);
2735

2736
	intel_runtime_pm_put(dev_priv);
2737 2738 2739
	return 0;
}

2740 2741
static int i915_sink_crc(struct seq_file *m, void *data)
{
2742 2743
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2744
	struct intel_connector *connector;
2745
	struct drm_connector_list_iter conn_iter;
2746 2747 2748 2749 2750
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2751 2752
	drm_connector_list_iter_begin(dev, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
2753
		struct drm_crtc *crtc;
2754

2755
		if (!connector->base.state->best_encoder)
2756 2757
			continue;

2758 2759
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2760 2761
			continue;

2762
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2763 2764
			continue;

2765
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
2778
	drm_connector_list_iter_end(&conn_iter);
2779 2780 2781 2782
	drm_modeset_unlock_all(dev);
	return ret;
}

2783 2784
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2785
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2786 2787 2788
	u64 power;
	u32 units;

2789
	if (INTEL_GEN(dev_priv) < 6)
2790 2791
		return -ENODEV;

2792 2793
	intel_runtime_pm_get(dev_priv);

2794 2795 2796 2797 2798 2799
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2800 2801
	intel_runtime_pm_put(dev_priv);

2802
	seq_printf(m, "%llu", (long long unsigned)power);
2803 2804 2805 2806

	return 0;
}

2807
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2808
{
2809
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2810
	struct pci_dev *pdev = dev_priv->drm.pdev;
2811

2812 2813
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2814

2815
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2816
	seq_printf(m, "IRQs disabled: %s\n",
2817
		   yesno(!intel_irqs_enabled(dev_priv)));
2818
#ifdef CONFIG_PM
2819
	seq_printf(m, "Usage count: %d\n",
2820
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2821 2822 2823
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2824
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2825 2826
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2827

2828 2829 2830
	return 0;
}

2831 2832
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2833
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2848
		for_each_power_domain(power_domain, power_well->domains)
2849
			seq_printf(m, "  %-23s %d\n",
2850
				 intel_display_power_domain_str(power_domain),
2851 2852 2853 2854 2855 2856 2857 2858
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2859 2860
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2861
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2862 2863
	struct intel_csr *csr;

2864
	if (!HAS_CSR(dev_priv)) {
2865 2866 2867 2868 2869 2870
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2871 2872
	intel_runtime_pm_get(dev_priv);

2873 2874 2875 2876
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2877
		goto out;
2878 2879 2880 2881

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2882 2883
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2884 2885 2886 2887
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2888
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2889 2890
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2891 2892
	}

2893 2894 2895 2896 2897
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2898 2899
	intel_runtime_pm_put(dev_priv);

2900 2901 2902
	return 0;
}

2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2925 2926
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2927 2928 2929 2930 2931 2932
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2933
		   encoder->base.id, encoder->name);
2934 2935 2936 2937
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2938
			   connector->name,
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2952 2953
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2954 2955
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2956 2957
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2958

2959
	if (fb)
2960
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2961 2962
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2963 2964
	else
		seq_puts(m, "\tprimary plane disabled\n");
2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2984
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2985
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2986
		intel_panel_info(m, &intel_connector->panel);
2987 2988 2989

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2990 2991
}

L
Libin Yang 已提交
2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

3006 3007 3008 3009 3010 3011
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3012
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3026
	struct drm_display_mode *mode;
3027 3028

	seq_printf(m, "connector %d: type %s, status: %s\n",
3029
		   connector->base.id, connector->name,
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3041

3042
	if (!intel_encoder)
3043 3044 3045 3046 3047
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3048 3049 3050 3051
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3052 3053 3054
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3055
			intel_lvds_info(m, intel_connector);
3056 3057 3058 3059 3060 3061 3062 3063
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3064
	}
3065

3066 3067 3068
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3069 3070
}

3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3093
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3094 3095 3096 3097
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3098 3099 3100 3101 3102 3103
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3104 3105 3106 3107 3108 3109 3110
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3111 3112
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3113 3114 3115 3116 3117
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3118
		struct drm_format_name_buf format_name;
3119 3120 3121 3122 3123 3124 3125 3126

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3127
		if (state->fb) {
V
Ville Syrjälä 已提交
3128 3129
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3130
		} else {
3131
			sprintf(format_name.str, "N/A");
3132 3133
		}

3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3147
			   format_name.str,
3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3167
		for (i = 0; i < num_scalers; i++) {
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3180 3181
static int i915_display_info(struct seq_file *m, void *unused)
{
3182 3183
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3184
	struct intel_crtc *crtc;
3185
	struct drm_connector *connector;
3186
	struct drm_connector_list_iter conn_iter;
3187

3188
	intel_runtime_pm_get(dev_priv);
3189 3190
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3191
	for_each_intel_crtc(dev, crtc) {
3192
		struct intel_crtc_state *pipe_config;
3193

3194
		drm_modeset_lock(&crtc->base.mutex, NULL);
3195 3196
		pipe_config = to_intel_crtc_state(crtc->base.state);

3197
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3198
			   crtc->base.base.id, pipe_name(crtc->pipe),
3199
			   yesno(pipe_config->base.active),
3200 3201 3202
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3203
		if (pipe_config->base.active) {
3204 3205 3206
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3207 3208
			intel_crtc_info(m, crtc);

3209 3210 3211 3212 3213 3214 3215
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3216 3217
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3218
		}
3219 3220 3221 3222

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3223
		drm_modeset_unlock(&crtc->base.mutex);
3224 3225 3226 3227 3228
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3229 3230 3231
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3232
		intel_connector_info(m, connector);
3233 3234 3235
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3236
	intel_runtime_pm_put(dev_priv);
3237 3238 3239 3240

	return 0;
}

3241 3242 3243
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3244
	struct i915_gpu_error *error = &dev_priv->gpu_error;
3245
	struct intel_engine_cs *engine;
3246
	enum intel_engine_id id;
3247

3248 3249
	intel_runtime_pm_get(dev_priv);

3250 3251 3252 3253 3254
	seq_printf(m, "GT awake? %s\n",
		   yesno(dev_priv->gt.awake));
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);

3255
	for_each_engine(engine, dev_priv, id) {
3256 3257 3258 3259 3260 3261
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3262
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
3263
			   intel_engine_get_seqno(engine),
3264
			   intel_engine_last_submit(engine),
3265
			   engine->hangcheck.seqno,
3266 3267
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
			   engine->timeline->inflight_seqnos);
3268 3269
		seq_printf(m, "\tReset count: %d\n",
			   i915_reset_engine_count(error, engine));
3270 3271 3272 3273 3274

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3275 3276 3277
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3278 3279
			print_request(m, rq, "\t\tfirst  ");

3280 3281 3282
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3319
			unsigned int idx;
3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
3337
				idx = ++read % GEN8_CSB_ENTRIES;
3338 3339 3340 3341 3342 3343 3344
				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357
			for (idx = 0; idx < ARRAY_SIZE(engine->execlist_port); idx++) {
				unsigned int count;

				rq = port_unpack(&engine->execlist_port[idx],
						 &count);
				if (rq) {
					seq_printf(m, "\t\tELSP[%d] count=%d, ",
						   idx, count);
					print_request(m, rq, "rq: ");
				} else {
					seq_printf(m, "\t\tELSP[%d] idle\n",
						   idx);
				}
3358
			}
3359
			rcu_read_unlock();
3360

3361
			spin_lock_irq(&engine->timeline->lock);
3362 3363 3364 3365 3366 3367 3368
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)){
				struct i915_priolist *p =
					rb_entry(rb, typeof(*p), node);

				list_for_each_entry(rq, &p->requests,
						    priotree.link)
					print_request(m, rq, "\t\tQ ");
3369
			}
3370
			spin_unlock_irq(&engine->timeline->lock);
3371 3372 3373 3374 3375 3376 3377 3378 3379
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3380
		spin_lock_irq(&b->rb_lock);
3381
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3382
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3383 3384 3385 3386

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3387
		spin_unlock_irq(&b->rb_lock);
3388 3389 3390 3391

		seq_puts(m, "\n");
	}

3392 3393
	intel_runtime_pm_put(dev_priv);

3394 3395 3396
	return 0;
}

B
Ben Widawsky 已提交
3397 3398
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3399 3400
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3401
	struct intel_engine_cs *engine;
3402
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3403 3404
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3405

3406
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3407 3408 3409 3410 3411 3412 3413
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3414
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3415

3416
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3417 3418 3419
		struct page *page;
		uint64_t *seqno;

3420
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3421 3422

		seqno = (uint64_t *)kmap_atomic(page);
3423
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3424 3425
			uint64_t offset;

3426
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3427 3428 3429

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3430
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3431 3432 3433 3434 3435 3436 3437
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3438
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3439 3440 3441 3442 3443 3444 3445 3446 3447
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3448
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3449 3450
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3451
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3452 3453 3454
		seq_putc(m, '\n');
	}

3455
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3456 3457 3458 3459
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3460 3461
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3462 3463
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3464 3465 3466 3467 3468 3469 3470
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3471
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3472
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3473
		seq_printf(m, " tracked hardware state:\n");
3474
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3475
		seq_printf(m, " dpll_md: 0x%08x\n",
3476 3477 3478 3479
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3480 3481 3482 3483 3484 3485
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3486
static int i915_wa_registers(struct seq_file *m, void *unused)
3487 3488 3489
{
	int i;
	int ret;
3490
	struct intel_engine_cs *engine;
3491 3492
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3493
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3494
	enum intel_engine_id id;
3495 3496 3497 3498 3499 3500 3501

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3502
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3503
	for_each_engine(engine, dev_priv, id)
3504
		seq_printf(m, "HW whitelist count for %s: %d\n",
3505
			   engine->name, workarounds->hw_whitelist_count[id]);
3506
	for (i = 0; i < workarounds->count; ++i) {
3507 3508
		i915_reg_t addr;
		u32 mask, value, read;
3509
		bool ok;
3510

3511 3512 3513
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3514 3515 3516
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3517
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3518 3519 3520 3521 3522 3523 3524 3525
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3526 3527
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3528 3529
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3530 3531 3532 3533 3534
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3535
	if (INTEL_GEN(dev_priv) < 9)
3536 3537
		return 0;

3538 3539 3540 3541 3542 3543 3544 3545 3546
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3547
		for_each_universal_plane(dev_priv, pipe, plane) {
3548 3549 3550 3551 3552 3553
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3554
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3555 3556 3557 3558 3559 3560 3561 3562 3563
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3564
static void drrs_status_per_crtc(struct seq_file *m,
3565 3566
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3567
{
3568
	struct drm_i915_private *dev_priv = to_i915(dev);
3569 3570
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3571
	struct drm_connector *connector;
3572
	struct drm_connector_list_iter conn_iter;
3573

3574 3575
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3576 3577 3578 3579
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3580
	}
3581
	drm_connector_list_iter_end(&conn_iter);
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3594
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3638 3639
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3640 3641 3642
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3643
	drm_modeset_lock_all(dev);
3644
	for_each_intel_crtc(dev, intel_crtc) {
3645
		if (intel_crtc->base.state->active) {
3646 3647 3648 3649 3650 3651
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3652
	drm_modeset_unlock_all(dev);
3653 3654 3655 3656 3657 3658 3659

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3660 3661
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3662 3663
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3664 3665
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3666
	struct drm_connector *connector;
3667
	struct drm_connector_list_iter conn_iter;
3668

3669 3670
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3671
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3672
			continue;
3673 3674 3675 3676 3677 3678

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3679 3680
		if (!intel_dig_port->dp.can_mst)
			continue;
3681

3682 3683
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3684 3685
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3686 3687
	drm_connector_list_iter_end(&conn_iter);

3688 3689 3690
	return 0;
}

3691
static ssize_t i915_displayport_test_active_write(struct file *file,
3692 3693
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3694 3695 3696 3697 3698
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3699
	struct drm_connector_list_iter conn_iter;
3700 3701 3702
	struct intel_dp *intel_dp;
	int val = 0;

3703
	dev = ((struct seq_file *)file->private_data)->private;
3704 3705 3706 3707

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3708 3709 3710
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3711 3712 3713

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3714 3715
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3716 3717
		struct intel_encoder *encoder;

3718 3719 3720 3721
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3722 3723 3724 3725 3726 3727
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3728 3729
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3730
				break;
3731 3732 3733 3734 3735
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3736
				intel_dp->compliance.test_active = 1;
3737
			else
3738
				intel_dp->compliance.test_active = 0;
3739 3740
		}
	}
3741
	drm_connector_list_iter_end(&conn_iter);
3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3754
	struct drm_connector_list_iter conn_iter;
3755 3756
	struct intel_dp *intel_dp;

3757 3758
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3759 3760
		struct intel_encoder *encoder;

3761 3762 3763 3764
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3765 3766 3767 3768 3769 3770
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3771
			if (intel_dp->compliance.test_active)
3772 3773 3774 3775 3776 3777
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3778
	drm_connector_list_iter_end(&conn_iter);
3779 3780 3781 3782 3783

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3784
					     struct file *file)
3785
{
3786
	struct drm_i915_private *dev_priv = inode->i_private;
3787

3788 3789
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3805
	struct drm_connector_list_iter conn_iter;
3806 3807
	struct intel_dp *intel_dp;

3808 3809
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3810 3811
		struct intel_encoder *encoder;

3812 3813 3814 3815
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3816 3817 3818 3819 3820 3821
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3822 3823 3824 3825
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3826 3827 3828 3829 3830 3831 3832 3833 3834
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3835 3836 3837
		} else
			seq_puts(m, "0");
	}
3838
	drm_connector_list_iter_end(&conn_iter);
3839 3840 3841 3842

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3843
					   struct file *file)
3844
{
3845
	struct drm_i915_private *dev_priv = inode->i_private;
3846

3847 3848
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3863
	struct drm_connector_list_iter conn_iter;
3864 3865
	struct intel_dp *intel_dp;

3866 3867
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3868 3869
		struct intel_encoder *encoder;

3870 3871 3872 3873
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3874 3875 3876 3877 3878 3879
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3880
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3881 3882 3883
		} else
			seq_puts(m, "0");
	}
3884
	drm_connector_list_iter_end(&conn_iter);
3885 3886 3887 3888 3889 3890 3891

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3892
	struct drm_i915_private *dev_priv = inode->i_private;
3893

3894 3895
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3896 3897 3898 3899 3900 3901 3902 3903 3904 3905
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3906
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3907
{
3908 3909
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3910
	int level;
3911 3912
	int num_levels;

3913
	if (IS_CHERRYVIEW(dev_priv))
3914
		num_levels = 3;
3915
	else if (IS_VALLEYVIEW(dev_priv))
3916
		num_levels = 1;
3917 3918
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3919
	else
3920
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3921 3922 3923 3924 3925 3926

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3927 3928
		/*
		 * - WM1+ latency values in 0.5us units
3929
		 * - latencies are in us on gen9/vlv/chv
3930
		 */
3931 3932 3933 3934
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3935 3936
			latency *= 10;
		else if (level > 0)
3937 3938 3939
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3940
			   level, wm[level], latency / 10, latency % 10);
3941 3942 3943 3944 3945 3946 3947
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3948
	struct drm_i915_private *dev_priv = m->private;
3949 3950
	const uint16_t *latencies;

3951
	if (INTEL_GEN(dev_priv) >= 9)
3952 3953
		latencies = dev_priv->wm.skl_latency;
	else
3954
		latencies = dev_priv->wm.pri_latency;
3955

3956
	wm_latency_show(m, latencies);
3957 3958 3959 3960 3961 3962

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3963
	struct drm_i915_private *dev_priv = m->private;
3964 3965
	const uint16_t *latencies;

3966
	if (INTEL_GEN(dev_priv) >= 9)
3967 3968
		latencies = dev_priv->wm.skl_latency;
	else
3969
		latencies = dev_priv->wm.spr_latency;
3970

3971
	wm_latency_show(m, latencies);
3972 3973 3974 3975 3976 3977

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3978
	struct drm_i915_private *dev_priv = m->private;
3979 3980
	const uint16_t *latencies;

3981
	if (INTEL_GEN(dev_priv) >= 9)
3982 3983
		latencies = dev_priv->wm.skl_latency;
	else
3984
		latencies = dev_priv->wm.cur_latency;
3985

3986
	wm_latency_show(m, latencies);
3987 3988 3989 3990 3991 3992

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3993
	struct drm_i915_private *dev_priv = inode->i_private;
3994

3995
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3996 3997
		return -ENODEV;

3998
	return single_open(file, pri_wm_latency_show, dev_priv);
3999 4000 4001 4002
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4003
	struct drm_i915_private *dev_priv = inode->i_private;
4004

4005
	if (HAS_GMCH_DISPLAY(dev_priv))
4006 4007
		return -ENODEV;

4008
	return single_open(file, spr_wm_latency_show, dev_priv);
4009 4010 4011 4012
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4013
	struct drm_i915_private *dev_priv = inode->i_private;
4014

4015
	if (HAS_GMCH_DISPLAY(dev_priv))
4016 4017
		return -ENODEV;

4018
	return single_open(file, cur_wm_latency_show, dev_priv);
4019 4020 4021
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4022
				size_t len, loff_t *offp, uint16_t wm[8])
4023 4024
{
	struct seq_file *m = file->private_data;
4025 4026
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4027
	uint16_t new[8] = { 0 };
4028
	int num_levels;
4029 4030 4031 4032
	int level;
	int ret;
	char tmp[32];

4033
	if (IS_CHERRYVIEW(dev_priv))
4034
		num_levels = 3;
4035
	else if (IS_VALLEYVIEW(dev_priv))
4036
		num_levels = 1;
4037 4038
	else if (IS_G4X(dev_priv))
		num_levels = 3;
4039
	else
4040
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4041

4042 4043 4044 4045 4046 4047 4048 4049
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4050 4051 4052
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4071
	struct drm_i915_private *dev_priv = m->private;
4072
	uint16_t *latencies;
4073

4074
	if (INTEL_GEN(dev_priv) >= 9)
4075 4076
		latencies = dev_priv->wm.skl_latency;
	else
4077
		latencies = dev_priv->wm.pri_latency;
4078 4079

	return wm_latency_write(file, ubuf, len, offp, latencies);
4080 4081 4082 4083 4084 4085
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4086
	struct drm_i915_private *dev_priv = m->private;
4087
	uint16_t *latencies;
4088

4089
	if (INTEL_GEN(dev_priv) >= 9)
4090 4091
		latencies = dev_priv->wm.skl_latency;
	else
4092
		latencies = dev_priv->wm.spr_latency;
4093 4094

	return wm_latency_write(file, ubuf, len, offp, latencies);
4095 4096 4097 4098 4099 4100
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4101
	struct drm_i915_private *dev_priv = m->private;
4102 4103
	uint16_t *latencies;

4104
	if (INTEL_GEN(dev_priv) >= 9)
4105 4106
		latencies = dev_priv->wm.skl_latency;
	else
4107
		latencies = dev_priv->wm.cur_latency;
4108

4109
	return wm_latency_write(file, ubuf, len, offp, latencies);
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4139 4140
static int
i915_wedged_get(void *data, u64 *val)
4141
{
4142
	struct drm_i915_private *dev_priv = data;
4143

4144
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4145

4146
	return 0;
4147 4148
}

4149 4150
static int
i915_wedged_set(void *data, u64 val)
4151
{
4152 4153 4154
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
4155

4156 4157 4158 4159 4160 4161 4162 4163
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4164
	if (i915_reset_backoff(&i915->gpu_error))
4165 4166
		return -EAGAIN;

4167 4168 4169 4170 4171 4172
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

	i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
4173

4174
	wait_on_bit(&i915->gpu_error.flags,
4175 4176 4177
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4178
	return 0;
4179 4180
}

4181 4182
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4183
			"%llu\n");
4184

4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
	while (flush_delayed_work(&i915->gt.idle_work))
		;

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4216 4217 4218
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4219
	struct drm_i915_private *dev_priv = data;
4220 4221 4222 4223 4224 4225 4226 4227

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4228
	struct drm_i915_private *i915 = data;
4229

4230
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4231 4232 4233 4234 4235 4236 4237 4238 4239
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4240
	struct drm_i915_private *dev_priv = data;
4241 4242 4243 4244 4245 4246 4247 4248 4249

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4250
	struct drm_i915_private *i915 = data;
4251

4252
	val &= INTEL_INFO(i915)->ring_mask;
4253 4254
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4255
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4256 4257 4258 4259 4260 4261
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4262 4263 4264 4265
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4266
#define DROP_FREED 0x10
4267
#define DROP_SHRINK_ALL 0x20
4268 4269 4270 4271
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4272 4273
		  DROP_FREED	| \
		  DROP_SHRINK_ALL)
4274 4275
static int
i915_drop_caches_get(void *data, u64 *val)
4276
{
4277
	*val = DROP_ALL;
4278

4279
	return 0;
4280 4281
}

4282 4283
static int
i915_drop_caches_set(void *data, u64 val)
4284
{
4285 4286
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4287
	int ret = 0;
4288

4289
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4290 4291 4292

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4293 4294
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4295
		if (ret)
4296
			return ret;
4297

4298 4299 4300 4301 4302 4303 4304 4305 4306 4307
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
			i915_gem_retire_requests(dev_priv);

		mutex_unlock(&dev->struct_mutex);
	}
4308

4309
	lockdep_set_current_reclaim_state(GFP_KERNEL);
4310 4311
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4312

4313 4314
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4315

4316 4317
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4318
	lockdep_clear_current_reclaim_state();
4319

4320 4321
	if (val & DROP_FREED) {
		synchronize_rcu();
4322
		i915_gem_drain_freed_objects(dev_priv);
4323 4324
	}

4325
	return ret;
4326 4327
}

4328 4329 4330
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4331

4332 4333
static int
i915_max_freq_get(void *data, u64 *val)
4334
{
4335
	struct drm_i915_private *dev_priv = data;
4336

4337
	if (INTEL_GEN(dev_priv) < 6)
4338 4339
		return -ENODEV;

4340
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4341
	return 0;
4342 4343
}

4344 4345
static int
i915_max_freq_set(void *data, u64 val)
4346
{
4347
	struct drm_i915_private *dev_priv = data;
4348
	u32 hw_max, hw_min;
4349
	int ret;
4350

4351
	if (INTEL_GEN(dev_priv) < 6)
4352
		return -ENODEV;
4353

4354
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4355

4356
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4357 4358 4359
	if (ret)
		return ret;

4360 4361 4362
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4363
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4364

4365 4366
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4367

4368
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4369 4370
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4371 4372
	}

4373
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4374

4375 4376
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4377

4378
	mutex_unlock(&dev_priv->rps.hw_lock);
4379

4380
	return 0;
4381 4382
}

4383 4384
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4385
			"%llu\n");
4386

4387 4388
static int
i915_min_freq_get(void *data, u64 *val)
4389
{
4390
	struct drm_i915_private *dev_priv = data;
4391

4392
	if (INTEL_GEN(dev_priv) < 6)
4393 4394
		return -ENODEV;

4395
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4396
	return 0;
4397 4398
}

4399 4400
static int
i915_min_freq_set(void *data, u64 val)
4401
{
4402
	struct drm_i915_private *dev_priv = data;
4403
	u32 hw_max, hw_min;
4404
	int ret;
4405

4406
	if (INTEL_GEN(dev_priv) < 6)
4407
		return -ENODEV;
4408

4409
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4410

4411
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4412 4413 4414
	if (ret)
		return ret;

4415 4416 4417
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4418
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4419

4420 4421
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4422

4423 4424
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4425 4426
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4427
	}
J
Jeff McGee 已提交
4428

4429
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4430

4431 4432
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4433

4434
	mutex_unlock(&dev_priv->rps.hw_lock);
4435

4436
	return 0;
4437 4438
}

4439 4440
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4441
			"%llu\n");
4442

4443 4444
static int
i915_cache_sharing_get(void *data, u64 *val)
4445
{
4446
	struct drm_i915_private *dev_priv = data;
4447 4448
	u32 snpcr;

4449
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4450 4451
		return -ENODEV;

4452
	intel_runtime_pm_get(dev_priv);
4453

4454
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4455 4456

	intel_runtime_pm_put(dev_priv);
4457

4458
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4459

4460
	return 0;
4461 4462
}

4463 4464
static int
i915_cache_sharing_set(void *data, u64 val)
4465
{
4466
	struct drm_i915_private *dev_priv = data;
4467 4468
	u32 snpcr;

4469
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4470 4471
		return -ENODEV;

4472
	if (val > 3)
4473 4474
		return -EINVAL;

4475
	intel_runtime_pm_get(dev_priv);
4476
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4477 4478 4479 4480 4481 4482 4483

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4484
	intel_runtime_pm_put(dev_priv);
4485
	return 0;
4486 4487
}

4488 4489 4490
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4491

4492
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4493
					  struct sseu_dev_info *sseu)
4494
{
4495
	int ss_max = 2;
4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4511
		sseu->slice_mask = BIT(0);
4512
		sseu->subslice_mask |= BIT(ss);
4513 4514 4515 4516
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4517 4518 4519
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4520 4521 4522
	}
}

4523
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4524
				    struct sseu_dev_info *sseu)
4525
{
4526
	int s_max = 3, ss_max = 4;
4527 4528 4529
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4530
	/* BXT has a single slice and at most 3 subslices. */
4531
	if (IS_GEN9_LP(dev_priv)) {
4532 4533 4534 4535 4536 4537 4538 4539 4540 4541
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4556
		sseu->slice_mask |= BIT(s);
4557

4558
		if (IS_GEN9_BC(dev_priv))
4559 4560
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4561

4562 4563 4564
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4565
			if (IS_GEN9_LP(dev_priv)) {
4566 4567 4568
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4569

4570 4571
				sseu->subslice_mask |= BIT(ss);
			}
4572

4573 4574
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4575 4576 4577 4578
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4579 4580 4581 4582
		}
	}
}

4583
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4584
					 struct sseu_dev_info *sseu)
4585 4586
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4587
	int s;
4588

4589
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4590

4591
	if (sseu->slice_mask) {
4592
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4593 4594
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4595 4596
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4597 4598

		/* subtract fused off EU(s) from enabled slice(s) */
4599
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4600 4601
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4602

4603
			sseu->eu_total -= hweight8(subslice_7eu);
4604 4605 4606 4607
		}
	}
}

4608 4609 4610 4611 4612 4613
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4614 4615
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4616
	seq_printf(m, "  %s Slice Total: %u\n", type,
4617
		   hweight8(sseu->slice_mask));
4618
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4619
		   sseu_subslice_total(sseu));
4620 4621
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4622
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4623
		   hweight8(sseu->subslice_mask));
4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4644 4645
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4646
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4647
	struct sseu_dev_info sseu;
4648

4649
	if (INTEL_GEN(dev_priv) < 8)
4650 4651 4652
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4653
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4654

4655
	seq_puts(m, "SSEU Device Status\n");
4656
	memset(&sseu, 0, sizeof(sseu));
4657 4658 4659

	intel_runtime_pm_get(dev_priv);

4660
	if (IS_CHERRYVIEW(dev_priv)) {
4661
		cherryview_sseu_device_status(dev_priv, &sseu);
4662
	} else if (IS_BROADWELL(dev_priv)) {
4663
		broadwell_sseu_device_status(dev_priv, &sseu);
4664
	} else if (INTEL_GEN(dev_priv) >= 9) {
4665
		gen9_sseu_device_status(dev_priv, &sseu);
4666
	}
4667 4668 4669

	intel_runtime_pm_put(dev_priv);

4670
	i915_print_sseu_info(m, false, &sseu);
4671

4672 4673 4674
	return 0;
}

4675 4676
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4677
	struct drm_i915_private *dev_priv = inode->i_private;
4678

4679
	if (INTEL_GEN(dev_priv) < 6)
4680 4681
		return 0;

4682
	intel_runtime_pm_get(dev_priv);
4683
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4684 4685 4686 4687

	return 0;
}

4688
static int i915_forcewake_release(struct inode *inode, struct file *file)
4689
{
4690
	struct drm_i915_private *dev_priv = inode->i_private;
4691

4692
	if (INTEL_GEN(dev_priv) < 6)
4693 4694
		return 0;

4695
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4696
	intel_runtime_pm_put(dev_priv);
4697 4698 4699 4700 4701 4702 4703 4704 4705 4706

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4782
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4783
	{"i915_capabilities", i915_capabilities, 0},
4784
	{"i915_gem_objects", i915_gem_object_info, 0},
4785
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4786
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4787
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4788 4789
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4790
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4791
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4792
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4793
	{"i915_guc_info", i915_guc_info, 0},
4794
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4795
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4796
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4797
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4798
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4799
	{"i915_frequency_info", i915_frequency_info, 0},
4800
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4801
	{"i915_reset_info", i915_reset_info, 0},
4802
	{"i915_drpc_info", i915_drpc_info, 0},
4803
	{"i915_emon_status", i915_emon_status, 0},
4804
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4805
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4806
	{"i915_fbc_status", i915_fbc_status, 0},
4807
	{"i915_ips_status", i915_ips_status, 0},
4808
	{"i915_sr_status", i915_sr_status, 0},
4809
	{"i915_opregion", i915_opregion, 0},
4810
	{"i915_vbt", i915_vbt, 0},
4811
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4812
	{"i915_context_status", i915_context_status, 0},
4813
	{"i915_dump_lrc", i915_dump_lrc, 0},
4814
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4815
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4816
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4817
	{"i915_llc", i915_llc, 0},
4818
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4819
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4820
	{"i915_energy_uJ", i915_energy_uJ, 0},
4821
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4822
	{"i915_power_domain_info", i915_power_domain_info, 0},
4823
	{"i915_dmc_info", i915_dmc_info, 0},
4824
	{"i915_display_info", i915_display_info, 0},
4825
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4826
	{"i915_semaphore_status", i915_semaphore_status, 0},
4827
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4828
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4829
	{"i915_wa_registers", i915_wa_registers, 0},
4830
	{"i915_ddb_info", i915_ddb_info, 0},
4831
	{"i915_sseu_status", i915_sseu_status, 0},
4832
	{"i915_drrs_status", i915_drrs_status, 0},
4833
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4834
};
4835
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4836

4837
static const struct i915_debugfs_files {
4838 4839 4840 4841 4842 4843 4844
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4845 4846
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4847
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4848
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4849
	{"i915_error_state", &i915_error_state_fops},
4850
	{"i915_gpu_info", &i915_gpu_info_fops},
4851
#endif
4852
	{"i915_next_seqno", &i915_next_seqno_fops},
4853
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4854 4855 4856
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4857
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4858 4859
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4860
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4861 4862
	{"i915_guc_log_control", &i915_guc_log_control_fops},
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
4863 4864
};

4865
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4866
{
4867
	struct drm_minor *minor = dev_priv->drm.primary;
4868
	struct dentry *ent;
4869
	int ret, i;
4870

4871 4872 4873 4874 4875
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4876

4877 4878 4879
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4880

4881
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4882 4883 4884 4885
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4886
					  i915_debugfs_files[i].fops);
4887 4888
		if (!ent)
			return -ENOMEM;
4889
	}
4890

4891 4892
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4893 4894 4895
					minor->debugfs_root, minor);
}

4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4929 4930 4931
	if (connector->status != connector_status_connected)
		return -ENODEV;

4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4952
	}
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5023 5024 5025 5026 5027 5028
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5029 5030 5031

	return 0;
}