lapic.c 75.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "ioapic.h"
40
#include "trace.h"
41
#include "x86.h"
A
Avi Kivity 已提交
42
#include "cpuid.h"
43
#include "hyperv.h"
E
Eddie Dong 已提交
44

45 46 47 48 49 50
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
51 52 53 54 55 56
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
57
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
58 59 60
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define MAX_APIC_VECTOR			256
61
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
62

63
static bool lapic_timer_advance_dynamic __read_mostly;
64 65 66 67
#define LAPIC_TIMER_ADVANCE_ADJUST_MIN	100	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_ADJUST_MAX	10000	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_NS_INIT	1000
#define LAPIC_TIMER_ADVANCE_NS_MAX     5000
68 69 70
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
71 72 73 74 75
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

76 77 78 79 80 81 82 83
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
84 85 86 87 88 89 90 91 92 93
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

94 95
__read_mostly DEFINE_STATIC_KEY_DEFERRED_FALSE(apic_hw_disabled, HZ);
__read_mostly DEFINE_STATIC_KEY_DEFERRED_FALSE(apic_sw_disabled, HZ);
96

E
Eddie Dong 已提交
97 98
static inline int apic_enabled(struct kvm_lapic *apic)
{
99
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
100 101
}

E
Eddie Dong 已提交
102 103 104 105 106 107 108
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

109 110 111 112 113
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

114
static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
115 116 117
{
	return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
}
118 119 120 121 122 123 124 125

bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
{
	return kvm_x86_ops.set_hv_timer
	       && !(kvm_mwait_in_guest(vcpu->kvm) ||
		    kvm_can_post_timer_interrupt(vcpu));
}
EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
126 127 128 129 130 131

static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
}

132 133 134 135 136
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
137
		u32 max_apic_id = map->max_apic_id;
138 139 140 141

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
142
			offset = array_index_nospec(offset, map->max_apic_id + 1);
143 144 145 146 147
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
148

149 150 151 152 153 154 155
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
156
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
157 158 159 160 161 162
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
163 164
}

165
static void kvm_apic_map_free(struct rcu_head *rcu)
166
{
167
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
168

169
	kvfree(map);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183
/*
 * CLEAN -> DIRTY and UPDATE_IN_PROGRESS -> DIRTY changes happen without a lock.
 *
 * DIRTY -> UPDATE_IN_PROGRESS and UPDATE_IN_PROGRESS -> CLEAN happen with
 * apic_map_lock_held.
 */
enum {
	CLEAN,
	UPDATE_IN_PROGRESS,
	DIRTY
};

184
void kvm_recalculate_apic_map(struct kvm *kvm)
185 186 187
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
188
	unsigned long i;
189
	u32 max_id = 255; /* enough space for any xAPIC ID */
190

191 192
	/* Read kvm->arch.apic_map_dirty before kvm->arch.apic_map.  */
	if (atomic_read_acquire(&kvm->arch.apic_map_dirty) == CLEAN)
193 194
		return;

195 196 197
	WARN_ONCE(!irqchip_in_kernel(kvm),
		  "Dirty APIC map without an in-kernel local APIC");

198
	mutex_lock(&kvm->arch.apic_map_lock);
199 200 201 202 203 204
	/*
	 * Read kvm->arch.apic_map_dirty before kvm->arch.apic_map
	 * (if clean) or the APIC registers (if dirty).
	 */
	if (atomic_cmpxchg_acquire(&kvm->arch.apic_map_dirty,
				   DIRTY, UPDATE_IN_PROGRESS) == CLEAN) {
205 206 207 208
		/* Someone else has updated the map. */
		mutex_unlock(&kvm->arch.apic_map_lock);
		return;
	}
209

R
Radim Krčmář 已提交
210 211
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
212
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
213

M
Michal Hocko 已提交
214
	new = kvzalloc(sizeof(struct kvm_apic_map) +
215 216
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
217

218 219 220
	if (!new)
		goto out;

R
Radim Krčmář 已提交
221 222
	new->max_apic_id = max_id;

223 224
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
225 226
		struct kvm_lapic **cluster;
		u16 mask;
227 228 229
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
230

231 232 233
		if (!kvm_apic_present(vcpu))
			continue;

234 235 236 237 238 239 240 241 242 243 244 245 246
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
247

248 249 250
		if (!kvm_apic_sw_enabled(apic))
			continue;

251 252
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

253 254 255 256
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
257
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
258 259 260 261 262
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

263
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
264 265
			continue;

266 267
		if (mask)
			cluster[ffs(mask) - 1] = apic;
268 269 270 271 272
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
273
	/*
274 275
	 * Write kvm->arch.apic_map before clearing apic->apic_map_dirty.
	 * If another update has come in, leave it DIRTY.
276
	 */
277 278
	atomic_cmpxchg_release(&kvm->arch.apic_map_dirty,
			       UPDATE_IN_PROGRESS, CLEAN);
279 280 281
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
282
		call_rcu(&old->rcu, kvm_apic_map_free);
283

284
	kvm_make_scan_ioapic_request(kvm);
285 286
}

287 288
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
289
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
290

291
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
292 293 294

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
295
		if (enabled)
296
			static_branch_slow_dec_deferred(&apic_sw_disabled);
297
		else
298
			static_branch_inc(&apic_sw_disabled.key);
299

300
		atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
301
	}
302 303 304 305

	/* Check if there are APF page ready requests pending */
	if (enabled)
		kvm_make_request(KVM_REQ_APF_READY, apic->vcpu);
306 307
}

308
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
309
{
310
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
311
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
312 313 314 315
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
316
	kvm_lapic_set_reg(apic, APIC_LDR, id);
317
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
318 319
}

320 321 322 323 324 325
static inline void kvm_apic_set_dfr(struct kvm_lapic *apic, u32 val)
{
	kvm_lapic_set_reg(apic, APIC_DFR, val);
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
}

326 327 328 329 330
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

331
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
332
{
333
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
334

335 336
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

337
	kvm_lapic_set_reg(apic, APIC_ID, id);
338
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
339
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
340 341
}

E
Eddie Dong 已提交
342 343
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
344
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
345 346
}

347 348
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
349
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
350 351
}

E
Eddie Dong 已提交
352 353
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
354
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
355 356 357 358
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
359
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
360 361
}

362 363 364 365 366
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

367 368 369 370 371
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 v = APIC_VERSION;

372
	if (!lapic_in_kernel(vcpu))
373 374
		return;

375 376 377 378 379 380 381
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
382
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) &&
383
	    !ioapic_in_kernel(vcpu->kvm))
384
		v |= APIC_LVR_DIRECTED_EOI;
385
	kvm_lapic_set_reg(apic, APIC_LVR, v);
386 387
}

388
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
389
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
390 391 392 393 394 395 396 397
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
398 399
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
400

401 402 403 404
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
405
			return __fls(*reg) + vec;
406
	}
E
Eddie Dong 已提交
407

408
	return -1;
E
Eddie Dong 已提交
409 410
}

M
Michael S. Tsirkin 已提交
411 412
static u8 count_vectors(void *bitmap)
{
413 414
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
415
	u8 count = 0;
416 417 418 419 420 421

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
422 423 424
	return count;
}

425
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
426
{
427
	u32 i, vec;
428 429 430 431 432
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
433

434
	for (i = vec = 0; i <= 7; i++, vec += 32) {
435
		pir_val = READ_ONCE(pir[i]);
436
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
437
		if (pir_val) {
438
			prev_irr_val = irr_val;
439 440
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
441 442 443 444
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
445
		}
446
		if (irr_val)
447
			*max_irr = __fls(irr_val) + vec;
448
	}
449

450 451
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
452
}
453 454
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

455
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
456 457 458
{
	struct kvm_lapic *apic = vcpu->arch.apic;

459
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
460
}
461 462
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

463
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
464
{
465
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
466 467 468 469 470 471
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

472 473 474 475
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
476 477 478 479
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
480 481 482 483 484
	ASSERT(result == -1 || result >= 16);

	return result;
}

485 486
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
487 488 489 490
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

491
	if (unlikely(vcpu->arch.apicv_active)) {
492
		/* need to update RVI */
493
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
494
		static_call(kvm_x86_hwapic_irr_update)(vcpu,
495
				apic_find_highest_irr(apic));
496 497
	} else {
		apic->irr_pending = false;
498
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
499 500
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
501
	}
502 503
}

504 505 506 507 508 509
void kvm_apic_clear_irr(struct kvm_vcpu *vcpu, int vec)
{
	apic_clear_irr(vec, vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_clear_irr);

M
Michael S. Tsirkin 已提交
510 511
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
512 513 514 515 516 517
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
518

M
Michael S. Tsirkin 已提交
519
	/*
520 521 522
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
523
	 */
524
	if (unlikely(vcpu->arch.apicv_active))
525
		static_call(kvm_x86_hwapic_isr_update)(vcpu, vec);
526 527 528 529 530 531 532 533 534 535
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
536 537
}

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
557 558
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
559 560 561 562 563 564 565 566 567 568 569 570 571
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
572
	if (unlikely(vcpu->arch.apicv_active))
573 574
		static_call(kvm_x86_hwapic_isr_update)(vcpu,
						apic_find_highest_isr(apic));
575
	else {
M
Michael S. Tsirkin 已提交
576
		--apic->isr_count;
577 578 579
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
580 581
}

582 583
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
584 585 586 587 588
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
589
	return apic_find_highest_irr(vcpu->arch.apic);
590
}
591
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
592

593
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
594
			     int vector, int level, int trig_mode,
595
			     struct dest_map *dest_map);
596

597
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
598
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
599
{
600
	struct kvm_lapic *apic = vcpu->arch.apic;
601

602
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
603
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
604 605
}

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
			 struct kvm_lapic_irq *irq, u32 min)
{
	int i, count = 0;
	struct kvm_vcpu *vcpu;

	if (min > map->max_apic_id)
		return 0;

	for_each_set_bit(i, ipi_bitmap,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, irq, NULL);
		}
	}

	return count;
}

626
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
627
		    unsigned long ipi_bitmap_high, u32 min,
628 629 630 631 632
		    unsigned long icr, int op_64_bit)
{
	struct kvm_apic_map *map;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
633 634 635 636
	int count;

	if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
		return -KVM_EINVAL;
637 638 639 640 641 642 643 644 645

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

646 647 648 649 650
	count = -EOPNOTSUPP;
	if (likely(map)) {
		count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
		min += cluster_size;
		count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
651 652 653 654 655 656
	}

	rcu_read_unlock();
	return count;
}

657 658
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
659 660 661

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
662 663 664 665
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
666 667 668

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
669 670 671 672 673 674 675 676 677 678
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
679
	if (pv_eoi_get_user(vcpu, &val) < 0) {
680
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
681
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
682 683
		return false;
	}
684
	return val & KVM_PV_EOI_ENABLED;
685 686 687 688 689
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
690
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
691
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
692 693 694 695 696 697 698 699
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
700
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
701
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
702 703 704 705 706
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

707 708
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
709
	int highest_irr;
710
	if (kvm_x86_ops.sync_pir_to_irr)
711
		highest_irr = static_call(kvm_x86_sync_pir_to_irr)(apic->vcpu);
712 713
	else
		highest_irr = apic_find_highest_irr(apic);
714 715 716 717 718 719
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
720
{
721
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
722 723
	int isr;

724 725
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
726 727 728 729 730 731 732 733
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

734 735
	*new_ppr = ppr;
	if (old_ppr != ppr)
736
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
737 738 739 740 741 742 743 744

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

745 746
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
747
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
748 749
}

750 751 752 753 754 755
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
756 757
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
758
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
759 760 761
	apic_update_ppr(apic);
}

762
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
763
{
764 765
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
766 767
}

768
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
769
{
770 771 772 773
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
774
		return mda == kvm_x2apic_id(apic);
775

776 777 778 779 780 781 782 783 784
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

785
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
786 787
}

788
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
789
{
G
Gleb Natapov 已提交
790 791
	u32 logical_id;

792
	if (kvm_apic_broadcast(apic, mda))
793
		return true;
794

795
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
796

797
	if (apic_x2apic_mode(apic))
798 799
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
800

801
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
802

803
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
804
	case APIC_DFR_FLAT:
805
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
806
	case APIC_DFR_CLUSTER:
807 808
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
809
	default:
810
		return false;
E
Eddie Dong 已提交
811 812 813
	}
}

814 815
/* The KVM local APIC implementation has two quirks:
 *
816 817 818
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
819 820 821 822 823 824 825 826 827 828
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
829
 */
830 831
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
832 833 834
{
	bool ipi = source != NULL;

835
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
836
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
837 838
		return X2APIC_BROADCAST;

839
	return dest_id;
840 841
}

842
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
843
			   int shorthand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
844
{
845
	struct kvm_lapic *target = vcpu->arch.apic;
846
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
847

Z
Zachary Amsden 已提交
848
	ASSERT(target);
849
	switch (shorthand) {
E
Eddie Dong 已提交
850
	case APIC_DEST_NOSHORT:
851
		if (dest_mode == APIC_DEST_PHYSICAL)
852
			return kvm_apic_match_physical_addr(target, mda);
853
		else
854
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
855
	case APIC_DEST_SELF:
856
		return target == source;
E
Eddie Dong 已提交
857
	case APIC_DEST_ALLINC:
858
		return true;
E
Eddie Dong 已提交
859
	case APIC_DEST_ALLBUT:
860
		return target != source;
E
Eddie Dong 已提交
861
	default:
862
		return false;
E
Eddie Dong 已提交
863 864
	}
}
865
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
866

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

883 884 885 886 887 888 889 890 891
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

892 893
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
894
{
895 896 897 898 899 900 901 902 903 904 905 906
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
907

908 909
	return false;
}
910

911 912 913 914 915 916 917 918 919 920 921 922 923
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
924

925 926 927 928 929
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
930 931
		return false;

932
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
933 934
		return false;

935
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
936
		if (irq->dest_id > map->max_apic_id) {
937 938
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
939 940
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
941 942
			*bitmap = 1;
		}
943
		return true;
944
	}
945

946 947 948
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
949
		return false;
950

951 952
	if (!kvm_lowest_prio_delivery(irq))
		return true;
953

954 955 956 957 958 959 960 961 962 963
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
964
		}
965 966 967
	} else {
		if (!*bitmap)
			return true;
968

969 970
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
971

972 973 974 975 976 977
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
978

979
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
980

981 982
	return true;
}
983

984 985 986 987 988 989 990 991
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
992

993
	*r = -1;
994

995 996 997 998
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
999

1000 1001
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
1002

1003
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
1004 1005
	if (ret) {
		*r = 0;
1006 1007 1008 1009
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
1010
		}
1011
	}
1012 1013 1014 1015 1016

	rcu_read_unlock();
	return ret;
}

1017
/*
M
Miaohe Lin 已提交
1018
 * This routine tries to handle interrupts in posted mode, here is how
1019 1020 1021 1022
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
1023
 *   to find the destination vCPU.
1024 1025 1026 1027 1028 1029 1030
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
1031 1032 1033 1034
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1035 1036
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1037 1038 1039 1040 1041 1042 1043 1044
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1045 1046 1047
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1048

1049 1050 1051
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1052
		}
1053 1054 1055 1056 1057 1058
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1059 1060 1061 1062 1063
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1064
			     int vector, int level, int trig_mode,
1065
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1066
{
1067
	int result = 0;
1068
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1069

1070 1071
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1072 1073
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1074
		vcpu->arch.apic_arb_prio++;
1075
		fallthrough;
1076
	case APIC_DM_FIXED:
1077 1078 1079
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1080 1081 1082 1083
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1084 1085
		result = 1;

1086
		if (dest_map) {
1087
			__set_bit(vcpu->vcpu_id, dest_map->map);
1088 1089
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1090

1091 1092
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1093 1094
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1095
			else
1096 1097
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1098 1099
		}

1100
		if (static_call(kvm_x86_deliver_posted_interrupt)(vcpu, vector)) {
1101
			kvm_lapic_set_irr(vector, apic);
1102 1103 1104
			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1105 1106 1107
		break;

	case APIC_DM_REMRD:
1108 1109 1110 1111
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1112 1113 1114
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1115 1116 1117
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1118
		break;
1119

E
Eddie Dong 已提交
1120
	case APIC_DM_NMI:
1121
		result = 1;
1122
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1123
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1124 1125 1126
		break;

	case APIC_DM_INIT:
1127
		if (!trig_mode || level) {
1128
			result = 1;
1129 1130
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
1131
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1132 1133
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1134 1135 1136
		break;

	case APIC_DM_STARTUP:
1137 1138 1139 1140 1141 1142 1143
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1144 1145
		break;

1146 1147 1148 1149 1150 1151 1152 1153
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1154 1155 1156 1157 1158 1159 1160 1161
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
/*
 * This routine identifies the destination vcpus mask meant to receive the
 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
 * out the destination vcpus array and set the bitmap or it traverses to
 * each available vcpu to identify the same.
 */
void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
			      unsigned long *vcpu_bitmap)
{
	struct kvm_lapic **dest_vcpu = NULL;
	struct kvm_lapic *src = NULL;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
1175 1176
	unsigned long bitmap, i;
	int vcpu_idx;
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	bool ret;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
					  &bitmap);
	if (ret) {
		for_each_set_bit(i, &bitmap, 16) {
			if (!dest_vcpu[i])
				continue;
			vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
			__set_bit(vcpu_idx, vcpu_bitmap);
		}
	} else {
		kvm_for_each_vcpu(i, vcpu, kvm) {
			if (!kvm_apic_present(vcpu))
				continue;
			if (!kvm_apic_match_dest(vcpu, NULL,
1196
						 irq->shorthand,
1197 1198 1199 1200 1201 1202 1203 1204 1205
						 irq->dest_id,
						 irq->dest_mode))
				continue;
			__set_bit(i, vcpu_bitmap);
		}
	}
	rcu_read_unlock();
}

1206
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1207
{
1208
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1209 1210
}

1211 1212
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1213
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1214 1215
}

1216 1217
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1218 1219 1220 1221 1222
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1223

1224 1225 1226 1227 1228
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1229
	}
1230 1231 1232 1233 1234 1235 1236

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1237 1238
}

1239
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1240 1241
{
	int vector = apic_find_highest_isr(apic);
1242 1243 1244

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1245 1246 1247 1248 1249
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1250
		return vector;
E
Eddie Dong 已提交
1251

M
Michael S. Tsirkin 已提交
1252
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1253 1254
	apic_update_ppr(apic);

1255 1256
	if (to_hv_vcpu(apic->vcpu) &&
	    test_bit(vector, to_hv_synic(apic->vcpu)->vec_bitmap))
1257 1258
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1259
	kvm_ioapic_send_eoi(apic, vector);
1260
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1261
	return vector;
E
Eddie Dong 已提交
1262 1263
}

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

1279
void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
E
Eddie Dong 已提交
1280
{
1281
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1282

1283 1284 1285
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1286
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1287 1288
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1289
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1290 1291 1292 1293
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1294

1295 1296
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1297
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1298 1299 1300 1301
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1302
	ktime_t remaining, now;
1303
	s64 ns;
1304
	u32 tmcct;
E
Eddie Dong 已提交
1305 1306 1307

	ASSERT(apic != NULL);

1308
	/* if initial count is 0, current count should also be 0 */
1309
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1310
		apic->lapic_timer.period == 0)
1311 1312
		return 0;

1313
	now = ktime_get();
1314
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1315
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1316
		remaining = 0;
1317

1318 1319 1320
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1321 1322 1323 1324

	return tmcct;
}

1325 1326 1327 1328 1329
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1330
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1331
	run->tpr_access.rip = kvm_rip_read(vcpu);
1332 1333 1334 1335 1336 1337 1338 1339 1340
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1353 1354 1355
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1356 1357
		val = apic_get_tmcct(apic);
		break;
1358 1359
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1360
		val = kvm_lapic_get_reg(apic, offset);
1361
		break;
1362 1363
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
1364
		fallthrough;
E
Eddie Dong 已提交
1365
	default:
1366
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1367 1368 1369 1370 1371 1372
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1373 1374 1375 1376 1377
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1378 1379 1380 1381
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1382
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1383
		void *data)
E
Eddie Dong 已提交
1384 1385 1386
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1387
	/* this bitmask has a bit cleared for each reserved register */
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1415

1416 1417 1418
	if (alignment + len > 4)
		return 1;

1419
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1420 1421
		return 1;

E
Eddie Dong 已提交
1422 1423
	result = __apic_read(apic, offset & ~0xf);

1424 1425
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1437
	return 0;
E
Eddie Dong 已提交
1438
}
1439
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1440

G
Gleb Natapov 已提交
1441 1442
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1443 1444
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1445 1446
}

1447
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1448 1449 1450 1451 1452 1453 1454 1455
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1456 1457 1458 1459 1460 1461 1462 1463 1464
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1465
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1466 1467 1468 1469

	return 0;
}

E
Eddie Dong 已提交
1470 1471 1472 1473
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1474
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1475 1476
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1477
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1478 1479
}

1480 1481 1482 1483 1484 1485 1486
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1487
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1501 1502
static void cancel_hv_timer(struct kvm_lapic *apic);

1503 1504 1505 1506 1507 1508 1509 1510 1511
static void cancel_apic_timer(struct kvm_lapic *apic)
{
	hrtimer_cancel(&apic->lapic_timer.timer);
	preempt_disable();
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	preempt_enable();
}

1512 1513
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1514
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1515 1516 1517
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1518
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1519
				APIC_LVT_TIMER_TSCDEADLINE)) {
1520
			cancel_apic_timer(apic);
1521 1522 1523
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1524
		}
1525
		apic->lapic_timer.timer_mode = timer_mode;
1526
		limit_periodic_timer_frequency(apic);
1527 1528 1529
	}
}

1530 1531 1532 1533 1534 1535 1536 1537
/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1538
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1539 1540 1541

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1542
		void *bitmap = apic->regs + APIC_ISR;
1543

1544
		if (vcpu->arch.apicv_active)
1545 1546 1547 1548
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1549 1550 1551 1552
	}
	return false;
}

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1573
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1574
					      s64 advance_expire_delta)
1575 1576
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1577
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1578 1579
	u64 ns;

1580 1581 1582 1583 1584
	/* Do not adjust for tiny fluctuations or large random spikes. */
	if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
	    abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
		return;

1585
	/* too early */
1586 1587
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1588
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1589
		timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1590 1591
	} else {
	/* too late */
1592
		ns = advance_expire_delta * 1000000ULL;
1593
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1594
		timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1595 1596
	}

1597 1598
	if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
		timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
1599 1600 1601
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1602
static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1603 1604 1605
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1606 1607 1608

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1609
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1610
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1611

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	if (lapic_timer_advance_dynamic) {
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
		/*
		 * If the timer fired early, reread the TSC to account for the
		 * overhead of the above adjustment to avoid waiting longer
		 * than is necessary.
		 */
		if (guest_tsc < tsc_deadline)
			guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
	}

1623
	if (guest_tsc < tsc_deadline)
1624
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1625
}
1626 1627 1628

void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
{
1629 1630 1631 1632
	if (lapic_in_kernel(vcpu) &&
	    vcpu->arch.apic->lapic_timer.expired_tscdeadline &&
	    vcpu->arch.apic->lapic_timer.timer_advance_ns &&
	    lapic_timer_int_injected(vcpu))
1633 1634
		__kvm_wait_lapic_expire(vcpu);
}
1635
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1636

1637 1638 1639 1640 1641
static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
{
	struct kvm_timer *ktimer = &apic->lapic_timer;

	kvm_apic_local_deliver(apic, APIC_LVTT);
H
Haiwei Li 已提交
1642
	if (apic_lvtt_tscdeadline(apic)) {
1643
		ktimer->tscdeadline = 0;
H
Haiwei Li 已提交
1644
	} else if (apic_lvtt_oneshot(apic)) {
1645 1646 1647 1648 1649
		ktimer->tscdeadline = 0;
		ktimer->target_expiration = 0;
	}
}

1650
static void apic_timer_expired(struct kvm_lapic *apic, bool from_timer_fn)
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_timer *ktimer = &apic->lapic_timer;

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
		ktimer->expired_tscdeadline = ktimer->tscdeadline;

1661 1662 1663 1664 1665 1666
	if (!from_timer_fn && vcpu->arch.apicv_active) {
		WARN_ON(kvm_get_running_vcpu() != vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

1667
	if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
		/*
		 * Ensure the guest's timer has truly expired before posting an
		 * interrupt.  Open code the relevant checks to avoid querying
		 * lapic_timer_int_injected(), which will be false since the
		 * interrupt isn't yet injected.  Waiting until after injecting
		 * is not an option since that won't help a posted interrupt.
		 */
		if (vcpu->arch.apic->lapic_timer.expired_tscdeadline &&
		    vcpu->arch.apic->lapic_timer.timer_advance_ns)
			__kvm_wait_lapic_expire(vcpu);
1678 1679 1680 1681 1682
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

	atomic_inc(&apic->lapic_timer.pending);
1683
	kvm_make_request(KVM_REQ_UNBLOCK, vcpu);
1684 1685
	if (from_timer_fn)
		kvm_vcpu_kick(vcpu);
1686 1687
}

1688 1689
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1690 1691
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1704
	now = ktime_get();
1705
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1706 1707 1708 1709 1710

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1711
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1712
		expire = ktime_add_ns(now, ns);
1713
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1714
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
1715
	} else
1716
		apic_timer_expired(apic, false);
1717 1718 1719 1720

	local_irq_restore(flags);
}

1721 1722 1723 1724 1725
static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
{
	return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
}

1726 1727 1728 1729 1730
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

1731 1732
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1750
static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
1751 1752
{
	ktime_t now;
1753
	u64 tscl = rdtsc();
1754
	s64 deadline;
1755

1756
	now = ktime_get();
1757 1758
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1759

1760 1761
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1762
		return false;
1763 1764
	}

1765
	limit_periodic_timer_frequency(apic);
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
	deadline = apic->lapic_timer.period;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
		if (unlikely(count_reg != APIC_TMICT)) {
			deadline = tmict_to_ns(apic,
				     kvm_lapic_get_reg(apic, count_reg));
			if (unlikely(deadline <= 0))
				deadline = apic->lapic_timer.period;
			else if (unlikely(deadline > apic->lapic_timer.period)) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested lapic timer restore with "
				    "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
				    "Using initial count to start timer.\n",
				    apic->vcpu->vcpu_id,
				    count_reg,
				    kvm_lapic_get_reg(apic, count_reg),
				    deadline, apic->lapic_timer.period);
				kvm_lapic_set_reg(apic, count_reg, 0);
				deadline = apic->lapic_timer.period;
			}
		}
	}
1788

1789
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1790 1791
		nsec_to_cycles(apic->vcpu, deadline);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
1792 1793 1794 1795 1796 1797

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1809 1810 1811
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1812 1813 1814
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1815 1816
}

1817 1818 1819 1820 1821 1822 1823
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
1824
		apic_timer_expired(apic, false);
1825 1826 1827 1828 1829 1830 1831 1832 1833

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1834
		HRTIMER_MODE_ABS_HARD);
1835 1836
}

1837 1838
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1839 1840 1841
	if (!lapic_in_kernel(vcpu))
		return false;

1842 1843 1844 1845
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1846
static void cancel_hv_timer(struct kvm_lapic *apic)
1847
{
1848
	WARN_ON(preemptible());
1849
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1850
	static_call(kvm_x86_cancel_hv_timer)(apic->vcpu);
1851 1852 1853
	apic->lapic_timer.hv_timer_in_use = false;
}

1854
static bool start_hv_timer(struct kvm_lapic *apic)
1855
{
1856
	struct kvm_timer *ktimer = &apic->lapic_timer;
1857 1858
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1859

1860
	WARN_ON(preemptible());
1861
	if (!kvm_can_use_hv_timer(vcpu))
1862 1863
		return false;

1864 1865 1866
	if (!ktimer->tscdeadline)
		return false;

1867
	if (static_call(kvm_x86_set_hv_timer)(vcpu, ktimer->tscdeadline, &expired))
1868 1869 1870 1871
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1872

1873
	/*
1874 1875 1876
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1877
	 */
1878 1879 1880 1881 1882 1883 1884
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1885
		} else if (expired) {
1886
			apic_timer_expired(apic, false);
1887 1888
			cancel_hv_timer(apic);
		}
1889
	}
1890

1891
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1892

1893 1894 1895
	return true;
}

1896
static void start_sw_timer(struct kvm_lapic *apic)
1897
{
1898
	struct kvm_timer *ktimer = &apic->lapic_timer;
1899 1900

	WARN_ON(preemptible());
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1912

1913 1914
static void restart_apic_timer(struct kvm_lapic *apic)
{
1915
	preempt_disable();
1916 1917 1918 1919

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1920 1921
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1922
out:
1923
	preempt_enable();
1924 1925
}

1926 1927 1928 1929
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1930 1931 1932 1933
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1934
	WARN_ON(rcuwait_active(&vcpu->wait));
1935
	apic_timer_expired(apic, false);
1936
	cancel_hv_timer(apic);
1937 1938 1939

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1940
		restart_apic_timer(apic);
1941
	}
1942 1943
out:
	preempt_enable();
1944 1945 1946
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1947 1948
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1949
	restart_apic_timer(vcpu->arch.apic);
1950 1951 1952 1953 1954 1955 1956
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1957
	preempt_disable();
1958
	/* Possibly the TSC deadline timer is not enabled yet */
1959 1960
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1961
	preempt_enable();
1962 1963
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1964

1965 1966 1967
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1968

1969 1970
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1971 1972
}

1973
static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
E
Eddie Dong 已提交
1974
{
1975
	atomic_set(&apic->lapic_timer.pending, 0);
1976

1977
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1978
	    && !set_target_expiration(apic, count_reg))
1979 1980 1981
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1982 1983
}

1984 1985 1986 1987 1988
static void start_apic_timer(struct kvm_lapic *apic)
{
	__start_apic_timer(apic, APIC_TMICT);
}

1989 1990
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1991
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1992

1993 1994 1995
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1996
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1997 1998 1999
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
2000 2001
}

2002
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
2003
{
G
Gleb Natapov 已提交
2004
	int ret = 0;
E
Eddie Dong 已提交
2005

G
Gleb Natapov 已提交
2006
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
2007

G
Gleb Natapov 已提交
2008
	switch (reg) {
E
Eddie Dong 已提交
2009
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
2010
		if (!apic_x2apic_mode(apic))
2011
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
2012 2013
		else
			ret = 1;
E
Eddie Dong 已提交
2014 2015 2016
		break;

	case APIC_TASKPRI:
2017
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
2018 2019 2020 2021 2022 2023 2024 2025
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
2026
		if (!apic_x2apic_mode(apic))
2027
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
2028 2029
		else
			ret = 1;
E
Eddie Dong 已提交
2030 2031 2032
		break;

	case APIC_DFR:
2033 2034 2035
		if (!apic_x2apic_mode(apic))
			kvm_apic_set_dfr(apic, val | 0x0FFFFFFF);
		else
G
Gleb Natapov 已提交
2036
			ret = 1;
E
Eddie Dong 已提交
2037 2038
		break;

2039 2040
	case APIC_SPIV: {
		u32 mask = 0x3ff;
2041
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
2042
			mask |= APIC_SPIV_DIRECTED_EOI;
2043
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
2044 2045 2046 2047
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

2048
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
2049
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
2050
						       APIC_LVTT + 0x10 * i);
2051
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
2052 2053
					     lvt_val | APIC_LVT_MASKED);
			}
2054
			apic_update_lvtt(apic);
2055
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
2056 2057 2058

		}
		break;
2059
	}
E
Eddie Dong 已提交
2060 2061
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
2062
		val &= ~(1 << 12);
2063
		kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
2064
		kvm_lapic_set_reg(apic, APIC_ICR, val);
E
Eddie Dong 已提交
2065 2066 2067
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
2068 2069
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
2070
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
2071 2072
		break;

2073
	case APIC_LVT0:
2074
		apic_manage_nmi_watchdog(apic, val);
2075
		fallthrough;
E
Eddie Dong 已提交
2076 2077 2078
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
2079
	case APIC_LVTERR: {
E
Eddie Dong 已提交
2080
		/* TODO: Check vector */
2081 2082 2083
		size_t size;
		u32 index;

2084
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
2085
			val |= APIC_LVT_MASKED;
2086 2087 2088 2089
		size = ARRAY_SIZE(apic_lvt_mask);
		index = array_index_nospec(
				(reg - APIC_LVTT) >> 4, size);
		val &= apic_lvt_mask[index];
2090
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
2091
		break;
2092
	}
E
Eddie Dong 已提交
2093

2094
	case APIC_LVTT:
2095
		if (!kvm_apic_sw_enabled(apic))
2096 2097
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
2098
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
2099
		apic_update_lvtt(apic);
2100 2101
		break;

E
Eddie Dong 已提交
2102
	case APIC_TMICT:
2103 2104 2105
		if (apic_lvtt_tscdeadline(apic))
			break;

2106
		cancel_apic_timer(apic);
2107
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
2108
		start_apic_timer(apic);
G
Gleb Natapov 已提交
2109
		break;
E
Eddie Dong 已提交
2110

2111 2112 2113
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

2114
		kvm_lapic_set_reg(apic, APIC_TDCR, val & 0xb);
E
Eddie Dong 已提交
2115
		update_divide_count(apic);
2116 2117 2118 2119 2120 2121
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
2122
		break;
2123
	}
G
Gleb Natapov 已提交
2124
	case APIC_ESR:
2125
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
2126 2127 2128 2129 2130
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
2131 2132
			kvm_lapic_reg_write(apic, APIC_ICR,
					    APIC_DEST_SELF | (val & APIC_VECTOR_MASK));
G
Gleb Natapov 已提交
2133 2134 2135
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
2136
	default:
G
Gleb Natapov 已提交
2137
		ret = 1;
E
Eddie Dong 已提交
2138 2139
		break;
	}
2140

2141 2142
	kvm_recalculate_apic_map(apic->vcpu->kvm);

G
Gleb Natapov 已提交
2143 2144
	return ret;
}
2145
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
2146

2147
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
2148 2149 2150 2151 2152 2153 2154 2155 2156
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2157 2158 2159 2160 2161 2162 2163 2164
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2165 2166 2167 2168 2169
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
2170
	if (len != 4 || (offset & 0xf))
2171
		return 0;
G
Gleb Natapov 已提交
2172 2173 2174

	val = *(u32*)data;

2175
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2176

2177
	return 0;
E
Eddie Dong 已提交
2178 2179
}

2180 2181
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2182
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2183 2184 2185
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2186 2187 2188 2189 2190 2191 2192 2193
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2194
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2195 2196

	/* TODO: optimize to just emulate side effect w/o one more write */
2197
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2198 2199 2200
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2201
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2202
{
2203 2204
	struct kvm_lapic *apic = vcpu->arch.apic;

2205
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2206 2207
		return;

2208
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2209

2210
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
2211
		static_branch_slow_dec_deferred(&apic_hw_disabled);
2212

2213
	if (!apic->sw_enabled)
2214
		static_branch_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2215

2216 2217 2218 2219
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2220 2221 2222 2223 2224 2225 2226
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2227 2228 2229 2230
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2231
	if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
2232 2233 2234 2235 2236 2237 2238 2239 2240
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2241
	if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
2242 2243 2244 2245 2246 2247 2248
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2249 2250
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2251
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2252

A
Avi Kivity 已提交
2253
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2254
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2255 2256 2257 2258 2259 2260
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2261
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2262 2263 2264 2265 2266 2267

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2268
	u64 old_value = vcpu->arch.apic_base;
2269
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2270

2271 2272
	vcpu->arch.apic_base = value;

2273
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2274
		kvm_update_cpuid_runtime(vcpu);
2275 2276 2277 2278

	if (!apic)
		return;

2279
	/* update jump label if enable bit changes */
2280
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2281 2282
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2283
			static_branch_slow_dec_deferred(&apic_hw_disabled);
2284 2285
			/* Check if there are APF page ready requests pending */
			kvm_make_request(KVM_REQ_APF_READY, vcpu);
2286
		} else {
2287
			static_branch_inc(&apic_hw_disabled.key);
2288
			atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2289
		}
2290 2291
	}

2292 2293 2294 2295
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2296
		static_call(kvm_x86_set_virtual_apic_mode)(vcpu);
2297

2298
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2299 2300
			     MSR_IA32_APICBASE_BASE;

2301 2302 2303
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2304 2305
}

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (vcpu->arch.apicv_active) {
		/* irr_pending is always true when apicv is activated. */
		apic->irr_pending = true;
		apic->isr_count = 1;
	} else {
		apic->irr_pending = (apic_search_irr(apic) != -1);
		apic->isr_count = count_vectors(apic->regs + APIC_ISR);
	}
}
EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);

2321
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2322
{
2323
	struct kvm_lapic *apic = vcpu->arch.apic;
2324
	u64 msr_val;
E
Eddie Dong 已提交
2325 2326
	int i;

2327
	if (!init_event) {
2328
		msr_val = APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE;
2329
		if (kvm_vcpu_is_reset_bsp(vcpu))
2330 2331
			msr_val |= MSR_IA32_APICBASE_BSP;
		kvm_lapic_set_base(vcpu, msr_val);
2332 2333
	}

2334 2335
	if (!apic)
		return;
E
Eddie Dong 已提交
2336 2337

	/* Stop the timer in case it's a reset to an active apic */
2338
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2339

2340 2341
	/* The xAPIC ID is set at RESET even if the APIC was already enabled. */
	if (!init_event)
2342
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2343
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2344

2345 2346
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2347
	apic_update_lvtt(apic);
2348 2349
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2350
		kvm_lapic_set_reg(apic, APIC_LVT0,
2351
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2352
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2353

2354
	kvm_apic_set_dfr(apic, 0xffffffffU);
2355
	apic_set_spiv(apic, 0xff);
2356
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2357 2358
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2359 2360 2361 2362 2363
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2364
	for (i = 0; i < 8; i++) {
2365 2366 2367
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2368
	}
2369
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2370
	apic->highest_isr_cache = -1;
2371
	update_divide_count(apic);
2372
	atomic_set(&apic->lapic_timer.pending, 0);
2373

2374
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2375
	apic_update_ppr(apic);
2376
	if (vcpu->arch.apicv_active) {
2377 2378 2379
		static_call(kvm_x86_apicv_post_state_restore)(vcpu);
		static_call(kvm_x86_hwapic_irr_update)(vcpu, -1);
		static_call(kvm_x86_hwapic_isr_update)(vcpu, -1);
2380
	}
E
Eddie Dong 已提交
2381

2382
	vcpu->arch.apic_arb_prio = 0;
2383
	vcpu->arch.apic_attention = 0;
2384 2385

	kvm_recalculate_apic_map(vcpu->kvm);
E
Eddie Dong 已提交
2386 2387 2388 2389 2390 2391 2392
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2393

A
Avi Kivity 已提交
2394
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2395
{
2396
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2397 2398
}

2399 2400
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2401
	struct kvm_lapic *apic = vcpu->arch.apic;
2402

2403
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2404
		return atomic_read(&apic->lapic_timer.pending);
2405 2406 2407 2408

	return 0;
}

A
Avi Kivity 已提交
2409
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2410
{
2411
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2412 2413
	int vector, mode, trig_mode;

2414
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2415 2416 2417
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2418 2419
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2420 2421 2422
	}
	return 0;
}
2423

2424
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2425
{
2426 2427 2428 2429
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2430 2431
}

G
Gregory Haskins 已提交
2432 2433 2434 2435 2436
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2437 2438 2439
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2440
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2441

2442
	apic_timer_expired(apic, true);
2443

A
Avi Kivity 已提交
2444
	if (lapic_is_periodic(apic)) {
2445
		advance_periodic_target_expiration(apic);
2446 2447 2448 2449 2450 2451
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2452
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2453 2454 2455 2456 2457
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2458
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2459 2460 2461
	if (!apic)
		goto nomem;

2462
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2463

2464
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2465
	if (!apic->regs) {
E
Eddie Dong 已提交
2466 2467
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2468
		goto nomem_free_apic;
E
Eddie Dong 已提交
2469 2470 2471
	}
	apic->vcpu = vcpu;

2472
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2473
		     HRTIMER_MODE_ABS_HARD);
2474
	apic->lapic_timer.timer.function = apic_timer_fn;
2475
	if (timer_advance_ns == -1) {
2476
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
2477
		lapic_timer_advance_dynamic = true;
2478 2479
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
2480
		lapic_timer_advance_dynamic = false;
2481 2482
	}

2483 2484 2485 2486 2487
	/*
	 * Stuff the APIC ENABLE bit in lieu of temporarily incrementing
	 * apic_hw_disabled; the full RESET value is set by kvm_lapic_reset().
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2488
	static_branch_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2489
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2490 2491

	return 0;
2492 2493
nomem_free_apic:
	kfree(apic);
2494
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2495 2496 2497 2498 2499 2500
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2501
	struct kvm_lapic *apic = vcpu->arch.apic;
2502
	u32 ppr;
E
Eddie Dong 已提交
2503

2504
	if (!kvm_apic_present(vcpu))
E
Eddie Dong 已提交
2505 2506
		return -1;

2507 2508
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2509
}
2510
EXPORT_SYMBOL_GPL(kvm_apic_has_interrupt);
E
Eddie Dong 已提交
2511

Q
Qing He 已提交
2512 2513
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2514
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2515

2516
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2517
		return 1;
2518 2519
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2520 2521
		return 1;
	return 0;
Q
Qing He 已提交
2522 2523
}

2524 2525
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2526
	struct kvm_lapic *apic = vcpu->arch.apic;
2527

2528
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2529
		kvm_apic_inject_pending_timer_irqs(apic);
2530
		atomic_set(&apic->lapic_timer.pending, 0);
2531 2532 2533
	}
}

E
Eddie Dong 已提交
2534 2535 2536
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2537
	struct kvm_lapic *apic = vcpu->arch.apic;
2538
	u32 ppr;
E
Eddie Dong 已提交
2539 2540 2541 2542

	if (vector == -1)
		return -1;

2543 2544 2545 2546 2547 2548 2549
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2550
	apic_clear_irr(vector, apic);
2551
	if (to_hv_vcpu(vcpu) && test_bit(vector, to_hv_synic(vcpu)->auto_eoi_bitmap)) {
2552 2553 2554 2555 2556
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2557
		apic_update_ppr(apic);
2558 2559 2560 2561 2562 2563 2564 2565 2566
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2567 2568
	}

E
Eddie Dong 已提交
2569 2570
	return vector;
}
2571

2572 2573 2574 2575 2576
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2577
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2578

2579 2580 2581 2582 2583 2584 2585 2586 2587
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2588 2589 2590 2591

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2592 2593 2594 2595 2596 2597 2598 2599
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2600 2601 2602 2603 2604 2605 2606 2607

	/*
	 * Get calculated timer current count for remaining timer period (if
	 * any) and store it in the returned register set.
	 */
	__kvm_lapic_set_reg(s->regs, APIC_TMCCT,
			    __apic_read(vcpu->arch.apic, APIC_TMCCT));

2608 2609 2610 2611
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2612
{
2613
	struct kvm_lapic *apic = vcpu->arch.apic;
2614 2615
	int r;

2616
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2617 2618
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2619 2620

	r = kvm_apic_state_fixup(vcpu, s, true);
2621 2622
	if (r) {
		kvm_recalculate_apic_map(vcpu->kvm);
2623
		return r;
2624
	}
2625
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2626

2627
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2628
	kvm_recalculate_apic_map(vcpu->kvm);
2629 2630
	kvm_apic_set_version(vcpu);

2631
	apic_update_ppr(apic);
2632
	hrtimer_cancel(&apic->lapic_timer.timer);
2633
	apic->lapic_timer.expired_tscdeadline = 0;
2634
	apic_update_lvtt(apic);
2635
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2636
	update_divide_count(apic);
2637
	__start_apic_timer(apic, APIC_TMCCT);
2638
	kvm_lapic_set_reg(apic, APIC_TMCCT, 0);
2639
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2640
	apic->highest_isr_cache = -1;
2641
	if (vcpu->arch.apicv_active) {
2642 2643
		static_call(kvm_x86_apicv_post_state_restore)(vcpu);
		static_call(kvm_x86_hwapic_irr_update)(vcpu,
W
Wei Wang 已提交
2644
				apic_find_highest_irr(apic));
2645
		static_call(kvm_x86_hwapic_isr_update)(vcpu,
2646
				apic_find_highest_isr(apic));
2647
	}
2648
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2649 2650
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2651 2652

	vcpu->arch.apic_arb_prio = 0;
2653 2654

	return 0;
2655
}
2656

2657
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2658 2659 2660
{
	struct hrtimer *timer;

2661 2662
	if (!lapic_in_kernel(vcpu) ||
		kvm_can_post_timer_interrupt(vcpu))
2663 2664
		return;

2665
	timer = &vcpu->arch.apic->lapic_timer.timer;
2666
	if (hrtimer_cancel(timer))
2667
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
2668
}
A
Avi Kivity 已提交
2669

2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2707 2708 2709 2710
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2711 2712 2713
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2714
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2715 2716
		return;

2717 2718
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2719
		return;
A
Avi Kivity 已提交
2720 2721 2722 2723

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2739
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2750 2751 2752 2753
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2754
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2755

2756 2757
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2758
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2759 2760
		return;

2761
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2762 2763 2764 2765 2766 2767 2768 2769
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2770 2771
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2772 2773
}

2774
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2775
{
2776
	if (vapic_addr) {
2777
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2778 2779 2780
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2781
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2782
	} else {
2783
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2784 2785 2786 2787
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2788
}
G
Gleb Natapov 已提交
2789 2790 2791 2792 2793 2794

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2795
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2796 2797
		return 1;

2798 2799 2800
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2801
	/* if this is ICR write vector before command */
2802
	if (reg == APIC_ICR)
2803 2804
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2805 2806 2807 2808 2809 2810 2811
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2812
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2813 2814
		return 1;

2815
	if (reg == APIC_DFR || reg == APIC_ICR2)
2816 2817
		return 1;

2818
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2819
		return 1;
2820
	if (reg == APIC_ICR)
2821
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2822 2823 2824 2825 2826

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2827 2828 2829 2830 2831

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2832
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2833 2834 2835 2836
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2837 2838
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2839 2840 2841 2842 2843 2844 2845
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2846
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2847 2848
		return 1;

2849
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2850 2851
		return 1;
	if (reg == APIC_ICR)
2852
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2853 2854 2855 2856 2857

	*data = (((u64)high) << 32) | low;

	return 0;
}
2858

2859
int kvm_lapic_set_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2860 2861
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2862 2863
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;
2864
	int ret;
2865

2866 2867 2868
	if (!IS_ALIGNED(addr, 4))
		return 1;

2869 2870 2871 2872 2873
	if (data & KVM_MSR_ENABLED) {
		if (addr == ghc->gpa && len <= ghc->len)
			new_len = ghc->len;
		else
			new_len = len;
2874

2875 2876 2877 2878 2879 2880
		ret = kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
		if (ret)
			return ret;
	}

	vcpu->arch.pv_eoi.msr_val = data;
2881

2882
	return 0;
2883
}
2884

2885
int kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2886 2887
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2888
	u8 sipi_vector;
2889
	int r;
2890
	unsigned long pe;
2891

2892
	if (!lapic_in_kernel(vcpu))
2893
		return 0;
2894 2895 2896 2897 2898 2899 2900

	/*
	 * Read pending events before calling the check_events
	 * callback.
	 */
	pe = smp_load_acquire(&apic->pending_events);
	if (!pe)
2901
		return 0;
2902

2903
	if (is_guest_mode(vcpu)) {
2904
		r = kvm_check_nested_events(vcpu);
2905
		if (r < 0)
2906
			return r == -EBUSY ? 0 : r;
2907 2908 2909 2910 2911 2912 2913 2914
		/*
		 * If an event has happened and caused a vmexit,
		 * we know INITs are latched and therefore
		 * we will not incorrectly deliver an APIC
		 * event instead of a vmexit.
		 */
	}

2915
	/*
2916
	 * INITs are latched while CPU is in specific states
2917
	 * (SMM, VMX root mode, SVM with GIF=0).
2918 2919 2920 2921
	 * Because a CPU cannot be in these states immediately
	 * after it has processed an INIT signal (and thus in
	 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
	 * and leave the INIT pending.
2922
	 */
2923
	if (kvm_vcpu_latch_init(vcpu)) {
2924
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2925
		if (test_bit(KVM_APIC_SIPI, &pe))
2926
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2927
		return 0;
2928
	}
2929 2930

	if (test_bit(KVM_APIC_INIT, &pe)) {
2931
		clear_bit(KVM_APIC_INIT, &apic->pending_events);
2932
		kvm_vcpu_reset(vcpu, true);
2933 2934 2935 2936 2937
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2938
	if (test_bit(KVM_APIC_SIPI, &pe)) {
2939
		clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2940 2941 2942 2943
		if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
			/* evaluate pending_events before reading the vector */
			smp_rmb();
			sipi_vector = apic->sipi_vector;
2944
			kvm_x86_ops.vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2945 2946
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		}
2947
	}
2948
	return 0;
2949 2950
}

2951 2952 2953
void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
2954
	WARN_ON(static_branch_unlikely(&apic_hw_disabled.key));
2955
	static_key_deferred_flush(&apic_sw_disabled);
2956
	WARN_ON(static_branch_unlikely(&apic_sw_disabled.key));
2957
}