lapic.c 68.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "trace.h"
40
#include "x86.h"
A
Avi Kivity 已提交
41
#include "cpuid.h"
42
#include "hyperv.h"
E
Eddie Dong 已提交
43

44 45 46 47 48 49
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
50 51 52 53 54 55
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
56
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
57 58 59 60 61 62
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
63
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
64

65 66 67
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

68
#define LAPIC_TIMER_ADVANCE_ADJUST_DONE 100
69
#define LAPIC_TIMER_ADVANCE_ADJUST_INIT 1000
70 71 72
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
73 74 75 76 77
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

78 79 80 81 82 83 84 85
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
86 87 88 89 90 91 92 93 94 95
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

96
struct static_key_deferred apic_hw_disabled __read_mostly;
97 98
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
99 100
static inline int apic_enabled(struct kvm_lapic *apic)
{
101
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
102 103
}

E
Eddie Dong 已提交
104 105 106 107 108 109 110
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

111 112 113 114 115 116 117 118 119 120
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
{
	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
}

static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

121 122 123 124 125
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
126
		u32 max_apic_id = map->max_apic_id;
127 128 129 130

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
131
			offset = array_index_nospec(offset, map->max_apic_id + 1);
132 133 134 135 136
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
137

138 139 140 141 142 143 144
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
145
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
146 147 148 149 150 151
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
152 153
}

154
static void kvm_apic_map_free(struct rcu_head *rcu)
155
{
156
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
157

158
	kvfree(map);
159 160
}

161 162 163 164 165
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
166
	u32 max_id = 255; /* enough space for any xAPIC ID */
167 168 169

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
170 171
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
172
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
173

M
Michal Hocko 已提交
174
	new = kvzalloc(sizeof(struct kvm_apic_map) +
175 176
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
177

178 179 180
	if (!new)
		goto out;

R
Radim Krčmář 已提交
181 182
	new->max_apic_id = max_id;

183 184
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
185 186
		struct kvm_lapic **cluster;
		u16 mask;
187 188 189
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
190

191 192 193
		if (!kvm_apic_present(vcpu))
			continue;

194 195 196 197 198 199 200 201 202 203 204 205 206
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
207

208 209
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

210 211 212 213
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
214
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
215 216 217 218 219
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

220
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
221 222
			continue;

223 224
		if (mask)
			cluster[ffs(mask) - 1] = apic;
225 226 227 228 229 230 231 232
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
233
		call_rcu(&old->rcu, kvm_apic_map_free);
234

235
	kvm_make_scan_ioapic_request(kvm);
236 237
}

238 239
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
240
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
241

242
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
243 244 245

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
246
		if (enabled)
247
			static_key_slow_dec_deferred(&apic_sw_disabled);
248
		else
249 250 251 252
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

253
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
254
{
255
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
256 257 258 259 260
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
261
	kvm_lapic_set_reg(apic, APIC_LDR, id);
262 263 264
	recalculate_apic_map(apic->vcpu->kvm);
}

265 266 267 268 269
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

270
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
271
{
272
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
273

274 275
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

276
	kvm_lapic_set_reg(apic, APIC_ID, id);
277
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
278 279 280
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
281 282
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
283
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
284 285 286 287
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
288
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
289 290
}

291 292
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
293
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
294 295
}

E
Eddie Dong 已提交
296 297
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
298
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
299 300 301 302
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
303
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
304 305
}

306 307 308 309 310
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

311 312 313 314 315 316
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

317
	if (!lapic_in_kernel(vcpu))
318 319
		return;

320 321 322 323 324 325 326
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
327
	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
328 329
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
	    !ioapic_in_kernel(vcpu->kvm))
330
		v |= APIC_LVR_DIRECTED_EOI;
331
	kvm_lapic_set_reg(apic, APIC_LVR, v);
332 333
}

334
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
335
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
336 337 338 339 340 341 342 343
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
344 345
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
346

347 348 349 350
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
351
			return __fls(*reg) + vec;
352
	}
E
Eddie Dong 已提交
353

354
	return -1;
E
Eddie Dong 已提交
355 356
}

M
Michael S. Tsirkin 已提交
357 358
static u8 count_vectors(void *bitmap)
{
359 360
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
361
	u8 count = 0;
362 363 364 365 366 367

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
368 369 370
	return count;
}

371
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
372
{
373
	u32 i, vec;
374 375 376 377 378
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
379

380
	for (i = vec = 0; i <= 7; i++, vec += 32) {
381
		pir_val = READ_ONCE(pir[i]);
382
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
383
		if (pir_val) {
384
			prev_irr_val = irr_val;
385 386
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
387 388 389 390
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
391
		}
392
		if (irr_val)
393
			*max_irr = __fls(irr_val) + vec;
394
	}
395

396 397
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
398
}
399 400
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

401
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
402 403 404
{
	struct kvm_lapic *apic = vcpu->arch.apic;

405
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
406
}
407 408
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

409
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
410
{
411
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
412 413 414 415 416 417
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

418 419 420 421
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
422 423 424 425
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
426 427 428 429 430
	ASSERT(result == -1 || result >= 16);

	return result;
}

431 432
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
433 434 435 436
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

437
	if (unlikely(vcpu->arch.apicv_active)) {
438
		/* need to update RVI */
439
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
440 441
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
442 443
	} else {
		apic->irr_pending = false;
444
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
445 446
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
447
	}
448 449
}

M
Michael S. Tsirkin 已提交
450 451
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
452 453 454 455 456 457
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
458

M
Michael S. Tsirkin 已提交
459
	/*
460 461 462
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
463
	 */
464
	if (unlikely(vcpu->arch.apicv_active))
465
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
466 467 468 469 470 471 472 473 474 475
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
476 477
}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
497 498
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
499 500 501 502 503 504 505 506 507 508 509 510 511
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
512
	if (unlikely(vcpu->arch.apicv_active))
513
		kvm_x86_ops->hwapic_isr_update(vcpu,
514 515
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
516
		--apic->isr_count;
517 518 519
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
520 521
}

522 523
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
524 525 526 527 528
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
529
	return apic_find_highest_irr(vcpu->arch.apic);
530
}
531
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
532

533
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
534
			     int vector, int level, int trig_mode,
535
			     struct dest_map *dest_map);
536

537
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
538
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
539
{
540
	struct kvm_lapic *apic = vcpu->arch.apic;
541

542
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
543
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
544 545
}

546
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
547
		    unsigned long ipi_bitmap_high, u32 min,
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
		    unsigned long icr, int op_64_bit)
{
	int i;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
	int count = 0;

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	if (icr & APIC_DEST_MASK)
		return -KVM_EINVAL;
	if (icr & APIC_SHORT_MASK)
		return -KVM_EINVAL;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

570 571 572 573 574
	if (unlikely(!map)) {
		count = -EOPNOTSUPP;
		goto out;
	}

575 576
	if (min > map->max_apic_id)
		goto out;
577
	/* Bits above cluster_size are masked in the caller.  */
578 579 580 581 582 583
	for_each_set_bit(i, &ipi_bitmap_low,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
584 585 586
	}

	min += cluster_size;
587 588 589 590 591 592 593 594 595 596

	if (min > map->max_apic_id)
		goto out;

	for_each_set_bit(i, &ipi_bitmap_high,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
597 598
	}

599
out:
600 601 602 603
	rcu_read_unlock();
	return count;
}

604 605
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
606 607 608

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
609 610 611 612
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
613 614 615

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
616 617 618 619 620 621 622 623 624 625 626
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
627
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
628
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
629 630 631 632 633 634
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
635
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
636
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
637 638 639 640 641 642 643 644
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
645
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
646
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
647 648 649 650 651
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

652 653
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
654
	int highest_irr;
655
	if (apic->vcpu->arch.apicv_active)
656 657 658
		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
	else
		highest_irr = apic_find_highest_irr(apic);
659 660 661 662 663 664
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
665
{
666
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
667 668
	int isr;

669 670
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
671 672 673 674 675 676 677 678
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

679 680
	*new_ppr = ppr;
	if (old_ppr != ppr)
681
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
682 683 684 685 686 687 688 689

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

690 691
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
692
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
693 694
}

695 696 697 698 699 700
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
701 702
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
703
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
704 705 706
	apic_update_ppr(apic);
}

707
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
708
{
709 710
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
711 712
}

713
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
714
{
715 716 717 718
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
719
		return mda == kvm_x2apic_id(apic);
720

721 722 723 724 725 726 727 728 729
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

730
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
731 732
}

733
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
734
{
G
Gleb Natapov 已提交
735 736
	u32 logical_id;

737
	if (kvm_apic_broadcast(apic, mda))
738
		return true;
739

740
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
741

742
	if (apic_x2apic_mode(apic))
743 744
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
745

746
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
747

748
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
749
	case APIC_DFR_FLAT:
750
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
751
	case APIC_DFR_CLUSTER:
752 753
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
754
	default:
755
		return false;
E
Eddie Dong 已提交
756 757 758
	}
}

759 760
/* The KVM local APIC implementation has two quirks:
 *
761 762 763
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
764 765 766 767 768 769 770 771 772 773
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
774
 */
775 776
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
777 778 779
{
	bool ipi = source != NULL;

780
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
781
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
782 783
		return X2APIC_BROADCAST;

784
	return dest_id;
785 786
}

787
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
788
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
789
{
790
	struct kvm_lapic *target = vcpu->arch.apic;
791
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
792

Z
Zachary Amsden 已提交
793
	ASSERT(target);
E
Eddie Dong 已提交
794 795
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
796
		if (dest_mode == APIC_DEST_PHYSICAL)
797
			return kvm_apic_match_physical_addr(target, mda);
798
		else
799
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
800
	case APIC_DEST_SELF:
801
		return target == source;
E
Eddie Dong 已提交
802
	case APIC_DEST_ALLINC:
803
		return true;
E
Eddie Dong 已提交
804
	case APIC_DEST_ALLBUT:
805
		return target != source;
E
Eddie Dong 已提交
806
	default:
807
		return false;
E
Eddie Dong 已提交
808 809
	}
}
810
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
811

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

828 829 830 831 832 833 834 835 836
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

837 838
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
839
{
840 841 842 843 844 845 846 847 848 849 850 851
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
852

853 854
	return false;
}
855

856 857 858 859 860 861 862 863 864 865 866 867 868
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
869

870 871 872 873 874
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
875 876
		return false;

877
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
878 879
		return false;

880
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
881
		if (irq->dest_id > map->max_apic_id) {
882 883
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
884 885
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
886 887
			*bitmap = 1;
		}
888
		return true;
889
	}
890

891 892 893
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
894
		return false;
895

896 897
	if (!kvm_lowest_prio_delivery(irq))
		return true;
898

899 900 901 902 903 904 905 906 907 908
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
909
		}
910 911 912
	} else {
		if (!*bitmap)
			return true;
913

914 915
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
916

917 918 919 920 921 922
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
923

924
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
925

926 927
	return true;
}
928

929 930 931 932 933 934 935 936
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
937

938
	*r = -1;
939

940 941 942 943
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
944

945 946
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
947

948
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
949 950
	if (ret) {
		*r = 0;
951 952 953 954
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
955
		}
956
	}
957 958 959 960 961

	rcu_read_unlock();
	return ret;
}

962 963 964 965 966 967 968 969 970 971 972 973 974 975
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
976 977 978 979
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
980 981
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
982 983 984 985 986 987 988 989
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

990 991 992
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
993

994 995 996
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
997
		}
998 999 1000 1001 1002 1003
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1004 1005 1006 1007 1008
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1009
			     int vector, int level, int trig_mode,
1010
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1011
{
1012
	int result = 0;
1013
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1014

1015 1016
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1017 1018
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1019
		vcpu->arch.apic_arb_prio++;
1020
		/* fall through */
1021
	case APIC_DM_FIXED:
1022 1023 1024
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1025 1026 1027 1028
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1029 1030
		result = 1;

1031
		if (dest_map) {
1032
			__set_bit(vcpu->vcpu_id, dest_map->map);
1033 1034
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1035

1036 1037
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1038 1039
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1040
			else
1041 1042
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1043 1044
		}

1045
		if (vcpu->arch.apicv_active)
1046
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
1047
		else {
1048
			kvm_lapic_set_irr(vector, apic);
1049 1050 1051 1052

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1053 1054 1055
		break;

	case APIC_DM_REMRD:
1056 1057 1058 1059
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1060 1061 1062
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1063 1064 1065
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1066
		break;
1067

E
Eddie Dong 已提交
1068
	case APIC_DM_NMI:
1069
		result = 1;
1070
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1071
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1072 1073 1074
		break;

	case APIC_DM_INIT:
1075
		if (!trig_mode || level) {
1076
			result = 1;
1077 1078 1079 1080 1081
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1082
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1083 1084
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1085 1086 1087
		break;

	case APIC_DM_STARTUP:
1088 1089 1090 1091 1092 1093 1094
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1095 1096
		break;

1097 1098 1099 1100 1101 1102 1103 1104
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1105 1106 1107 1108 1109 1110 1111 1112
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1113
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1114
{
1115
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1116 1117
}

1118 1119
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1120
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1121 1122
}

1123 1124
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1125 1126 1127 1128 1129
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1130

1131 1132 1133 1134 1135
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1136
	}
1137 1138 1139 1140 1141 1142 1143

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1144 1145
}

1146
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1147 1148
{
	int vector = apic_find_highest_isr(apic);
1149 1150 1151

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1152 1153 1154 1155 1156
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1157
		return vector;
E
Eddie Dong 已提交
1158

M
Michael S. Tsirkin 已提交
1159
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1160 1161
	apic_update_ppr(apic);

1162 1163 1164
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1165
	kvm_ioapic_send_eoi(apic, vector);
1166
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1167
	return vector;
E
Eddie Dong 已提交
1168 1169
}

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1185 1186
static void apic_send_ipi(struct kvm_lapic *apic)
{
1187 1188
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1189
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1190

1191 1192 1193
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1194
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1195 1196
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1197
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1198 1199 1200 1201
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1202

1203 1204
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1205
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1206 1207 1208 1209
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1210
	ktime_t remaining, now;
1211
	s64 ns;
1212
	u32 tmcct;
E
Eddie Dong 已提交
1213 1214 1215

	ASSERT(apic != NULL);

1216
	/* if initial count is 0, current count should also be 0 */
1217
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1218
		apic->lapic_timer.period == 0)
1219 1220
		return 0;

1221
	now = ktime_get();
1222
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1223
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1224
		remaining = 0;
1225

1226 1227 1228
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1229 1230 1231 1232

	return tmcct;
}

1233 1234 1235 1236 1237
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1238
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1239
	run->tpr_access.rip = kvm_rip_read(vcpu);
1240 1241 1242 1243 1244 1245 1246 1247 1248
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1261 1262 1263
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1264 1265
		val = apic_get_tmcct(apic);
		break;
1266 1267
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1268
		val = kvm_lapic_get_reg(apic, offset);
1269
		break;
1270 1271 1272
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1273
	default:
1274
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1275 1276 1277 1278 1279 1280
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1281 1282 1283 1284 1285
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1286 1287 1288 1289
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1290
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1291
		void *data)
E
Eddie Dong 已提交
1292 1293 1294
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1295
	/* this bitmask has a bit cleared for each reserved register */
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1323

1324
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1325 1326
		return 1;

E
Eddie Dong 已提交
1327 1328
	result = __apic_read(apic, offset & ~0xf);

1329 1330
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1342
	return 0;
E
Eddie Dong 已提交
1343
}
1344
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1345

G
Gleb Natapov 已提交
1346 1347
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1348 1349
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1350 1351
}

1352
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1353 1354 1355 1356 1357 1358 1359 1360
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1361 1362 1363 1364 1365 1366 1367 1368 1369
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1370
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1371 1372 1373 1374

	return 0;
}

E
Eddie Dong 已提交
1375 1376 1377 1378
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1379
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1380 1381
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1382
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1383 1384
}

1385 1386 1387 1388 1389 1390 1391
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1392
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1406 1407
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1408
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1409 1410 1411
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1412
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1413 1414
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1415 1416 1417
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1418
		}
1419
		apic->lapic_timer.timer_mode = timer_mode;
1420
		limit_periodic_timer_frequency(apic);
1421 1422 1423
	}
}

1424 1425 1426
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1427
	struct swait_queue_head *q = &vcpu->wq;
1428
	struct kvm_timer *ktimer = &apic->lapic_timer;
1429 1430 1431 1432 1433

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1434
	kvm_set_pending_timer(vcpu);
1435

1436 1437 1438 1439
	/*
	 * For x86, the atomic_inc() is serialized, thus
	 * using swait_active() is safe.
	 */
1440
	if (swait_active(q))
1441
		swake_up_one(q);
1442

1443
	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1455
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1456 1457 1458

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1459
		void *bitmap = apic->regs + APIC_ISR;
1460

1461
		if (vcpu->arch.apicv_active)
1462 1463 1464 1465
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1466 1467 1468 1469
	}
	return false;
}

1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1490
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1491
					      s64 advance_expire_delta)
1492 1493
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1494
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1495 1496 1497
	u64 ns;

	/* too early */
1498 1499
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1500 1501 1502 1503 1504
		do_div(ns, vcpu->arch.virtual_tsc_khz);
		timer_advance_ns -= min((u32)ns,
			timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
	} else {
	/* too late */
1505
		ns = advance_expire_delta * 1000000ULL;
1506 1507 1508 1509 1510
		do_div(ns, vcpu->arch.virtual_tsc_khz);
		timer_advance_ns += min((u32)ns,
			timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
	}

1511
	if (abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_DONE)
1512 1513
		apic->lapic_timer.timer_advance_adjust_done = true;
	if (unlikely(timer_advance_ns > 5000)) {
1514 1515
		timer_advance_ns = LAPIC_TIMER_ADVANCE_ADJUST_INIT;
		apic->lapic_timer.timer_advance_adjust_done = false;
1516 1517 1518 1519
	}
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1520
void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1521 1522 1523
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1524 1525 1526 1527 1528 1529 1530 1531 1532

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1533
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1534
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1535 1536

	if (guest_tsc < tsc_deadline)
1537
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1538

1539
	if (unlikely(!apic->lapic_timer.timer_advance_adjust_done))
1540
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
1541
}
1542
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1543

1544 1545
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1546 1547
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1560
	now = ktime_get();
1561
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1562 1563 1564 1565 1566

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1567
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1568
		expire = ktime_add_ns(now, ns);
1569
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1570
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS);
1571 1572 1573 1574 1575 1576
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
		* APIC_BUS_CYCLE_NS * apic->divide_count;
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1601
static bool set_target_expiration(struct kvm_lapic *apic)
1602 1603
{
	ktime_t now;
1604
	u64 tscl = rdtsc();
1605

1606
	now = ktime_get();
1607
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1608
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1609

1610 1611
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1612
		return false;
1613 1614
	}

1615
	limit_periodic_timer_frequency(apic);
1616

1617 1618 1619 1620 1621 1622 1623 1624 1625
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1637 1638 1639
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1640 1641 1642
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1643 1644
}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1662
		HRTIMER_MODE_ABS);
1663 1664
}

1665 1666
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1667 1668 1669
	if (!lapic_in_kernel(vcpu))
		return false;

1670 1671 1672 1673
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1674
static void cancel_hv_timer(struct kvm_lapic *apic)
1675
{
1676
	WARN_ON(preemptible());
1677
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1678 1679 1680 1681
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1682
static bool start_hv_timer(struct kvm_lapic *apic)
1683
{
1684
	struct kvm_timer *ktimer = &apic->lapic_timer;
1685 1686
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1687

1688
	WARN_ON(preemptible());
1689 1690 1691
	if (!kvm_x86_ops->set_hv_timer)
		return false;

1692 1693 1694
	if (!ktimer->tscdeadline)
		return false;

1695
	if (kvm_x86_ops->set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
1696 1697 1698 1699
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1700

1701
	/*
1702 1703 1704
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1705
	 */
1706 1707 1708 1709 1710 1711 1712
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1713
		} else if (expired) {
1714
			apic_timer_expired(apic);
1715 1716
			cancel_hv_timer(apic);
		}
1717
	}
1718

1719
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1720

1721 1722 1723
	return true;
}

1724
static void start_sw_timer(struct kvm_lapic *apic)
1725
{
1726
	struct kvm_timer *ktimer = &apic->lapic_timer;
1727 1728

	WARN_ON(preemptible());
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1740

1741 1742
static void restart_apic_timer(struct kvm_lapic *apic)
{
1743
	preempt_disable();
1744 1745 1746 1747

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1748 1749
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1750
out:
1751
	preempt_enable();
1752 1753
}

1754 1755 1756 1757
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1758 1759 1760 1761
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1762 1763 1764 1765 1766 1767
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1768
		restart_apic_timer(apic);
1769
	}
1770 1771
out:
	preempt_enable();
1772 1773 1774
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1775 1776
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1777
	restart_apic_timer(vcpu->arch.apic);
1778 1779 1780 1781 1782 1783 1784
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1785
	preempt_disable();
1786
	/* Possibly the TSC deadline timer is not enabled yet */
1787 1788
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1789
	preempt_enable();
1790 1791
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1792

1793 1794 1795
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1796

1797 1798
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1799 1800
}

E
Eddie Dong 已提交
1801 1802
static void start_apic_timer(struct kvm_lapic *apic)
{
1803
	atomic_set(&apic->lapic_timer.pending, 0);
1804

1805 1806 1807 1808 1809
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
	    && !set_target_expiration(apic))
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1810 1811
}

1812 1813
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1814
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1815

1816 1817 1818
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1819
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1820 1821 1822
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1823 1824
}

1825
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1826
{
G
Gleb Natapov 已提交
1827
	int ret = 0;
E
Eddie Dong 已提交
1828

G
Gleb Natapov 已提交
1829
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1830

G
Gleb Natapov 已提交
1831
	switch (reg) {
E
Eddie Dong 已提交
1832
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1833
		if (!apic_x2apic_mode(apic))
1834
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1835 1836
		else
			ret = 1;
E
Eddie Dong 已提交
1837 1838 1839
		break;

	case APIC_TASKPRI:
1840
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1841 1842 1843 1844 1845 1846 1847 1848
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1849
		if (!apic_x2apic_mode(apic))
1850
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1851 1852
		else
			ret = 1;
E
Eddie Dong 已提交
1853 1854 1855
		break;

	case APIC_DFR:
1856
		if (!apic_x2apic_mode(apic)) {
1857
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1858 1859
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1860
			ret = 1;
E
Eddie Dong 已提交
1861 1862
		break;

1863 1864
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1865
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1866
			mask |= APIC_SPIV_DIRECTED_EOI;
1867
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1868 1869 1870 1871
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1872
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1873
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1874
						       APIC_LVTT + 0x10 * i);
1875
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1876 1877
					     lvt_val | APIC_LVT_MASKED);
			}
1878
			apic_update_lvtt(apic);
1879
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1880 1881 1882

		}
		break;
1883
	}
E
Eddie Dong 已提交
1884 1885
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1886
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1887 1888 1889 1890
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1891 1892
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1893
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1894 1895
		break;

1896
	case APIC_LVT0:
1897
		apic_manage_nmi_watchdog(apic, val);
1898
		/* fall through */
E
Eddie Dong 已提交
1899 1900 1901 1902 1903
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1904
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1905 1906
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1907
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1908
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1909 1910 1911

		break;

1912
	case APIC_LVTT:
1913
		if (!kvm_apic_sw_enabled(apic))
1914 1915
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1916
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1917
		apic_update_lvtt(apic);
1918 1919
		break;

E
Eddie Dong 已提交
1920
	case APIC_TMICT:
1921 1922 1923
		if (apic_lvtt_tscdeadline(apic))
			break;

1924
		hrtimer_cancel(&apic->lapic_timer.timer);
1925
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1926
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1927
		break;
E
Eddie Dong 已提交
1928

1929 1930 1931
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

1932
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1933
		update_divide_count(apic);
1934 1935 1936 1937 1938 1939
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
1940
		break;
1941
	}
G
Gleb Natapov 已提交
1942
	case APIC_ESR:
1943
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
1944 1945 1946 1947 1948
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1949
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1950 1951 1952
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1953
	default:
G
Gleb Natapov 已提交
1954
		ret = 1;
E
Eddie Dong 已提交
1955 1956
		break;
	}
1957

G
Gleb Natapov 已提交
1958 1959
	return ret;
}
1960
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1961

1962
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1963 1964 1965 1966 1967 1968 1969 1970 1971
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1972 1973 1974 1975 1976 1977 1978 1979
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
1980 1981 1982 1983 1984
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
1985
	if (len != 4 || (offset & 0xf))
1986
		return 0;
G
Gleb Natapov 已提交
1987 1988 1989

	val = *(u32*)data;

1990
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
1991

1992
	return 0;
E
Eddie Dong 已提交
1993 1994
}

1995 1996
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
1997
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1998 1999 2000
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2001 2002 2003 2004 2005 2006 2007 2008
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2009
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2010 2011

	/* TODO: optimize to just emulate side effect w/o one more write */
2012
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2013 2014 2015
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2016
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2017
{
2018 2019
	struct kvm_lapic *apic = vcpu->arch.apic;

2020
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2021 2022
		return;

2023
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2024

2025 2026 2027
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2028
	if (!apic->sw_enabled)
2029
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2030

2031 2032 2033 2034
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2035 2036 2037 2038 2039 2040 2041
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2042 2043 2044 2045
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2046 2047
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2048 2049 2050 2051 2052 2053 2054 2055 2056
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2057
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2058
			apic_lvtt_period(apic))
2059 2060 2061 2062 2063 2064 2065
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2066 2067
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2068
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2069

A
Avi Kivity 已提交
2070
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2071
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2072 2073 2074 2075 2076 2077
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2078
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2079 2080 2081 2082 2083 2084

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2085
	u64 old_value = vcpu->arch.apic_base;
2086
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2087

2088
	if (!apic)
E
Eddie Dong 已提交
2089
		value |= MSR_IA32_APICBASE_BSP;
2090

2091 2092
	vcpu->arch.apic_base = value;

2093 2094 2095 2096 2097 2098
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

2099
	/* update jump label if enable bit changes */
2100
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2101 2102
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2103
			static_key_slow_dec_deferred(&apic_hw_disabled);
2104
		} else {
2105
			static_key_slow_inc(&apic_hw_disabled.key);
2106 2107
			recalculate_apic_map(vcpu->kvm);
		}
2108 2109
	}

2110 2111 2112 2113 2114
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
		kvm_x86_ops->set_virtual_apic_mode(vcpu);
2115

2116
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2117 2118
			     MSR_IA32_APICBASE_BASE;

2119 2120 2121
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2122 2123
}

2124
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2125
{
2126
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2127 2128
	int i;

2129 2130
	if (!apic)
		return;
E
Eddie Dong 已提交
2131 2132

	/* Stop the timer in case it's a reset to an active apic */
2133
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2134

2135 2136 2137
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2138
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2139
	}
2140
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2141

2142 2143
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2144
	apic_update_lvtt(apic);
2145 2146
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2147
		kvm_lapic_set_reg(apic, APIC_LVT0,
2148
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2149
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2150

2151
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2152
	apic_set_spiv(apic, 0xff);
2153
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2154 2155
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2156 2157 2158 2159 2160
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2161
	for (i = 0; i < 8; i++) {
2162 2163 2164
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2165
	}
2166 2167
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
2168
	apic->highest_isr_cache = -1;
2169
	update_divide_count(apic);
2170
	atomic_set(&apic->lapic_timer.pending, 0);
2171
	if (kvm_vcpu_is_bsp(vcpu))
2172 2173
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2174
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2175
	apic_update_ppr(apic);
2176 2177 2178 2179 2180
	if (vcpu->arch.apicv_active) {
		kvm_x86_ops->apicv_post_state_restore(vcpu);
		kvm_x86_ops->hwapic_irr_update(vcpu, -1);
		kvm_x86_ops->hwapic_isr_update(vcpu, -1);
	}
E
Eddie Dong 已提交
2181

2182
	vcpu->arch.apic_arb_prio = 0;
2183
	vcpu->arch.apic_attention = 0;
E
Eddie Dong 已提交
2184 2185 2186 2187 2188 2189 2190
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2191

A
Avi Kivity 已提交
2192
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2193
{
2194
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2195 2196
}

2197 2198
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2199
	struct kvm_lapic *apic = vcpu->arch.apic;
2200

2201
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2202
		return atomic_read(&apic->lapic_timer.pending);
2203 2204 2205 2206

	return 0;
}

A
Avi Kivity 已提交
2207
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2208
{
2209
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2210 2211
	int vector, mode, trig_mode;

2212
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2213 2214 2215
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2216 2217
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2218 2219 2220
	}
	return 0;
}
2221

2222
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2223
{
2224 2225 2226 2227
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2228 2229
}

G
Gregory Haskins 已提交
2230 2231 2232 2233 2234
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2235 2236 2237
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2238
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2239

2240
	apic_timer_expired(apic);
2241

A
Avi Kivity 已提交
2242
	if (lapic_is_periodic(apic)) {
2243
		advance_periodic_target_expiration(apic);
2244 2245 2246 2247 2248 2249
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2250
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2251 2252 2253 2254 2255
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2256
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2257 2258 2259
	if (!apic)
		goto nomem;

2260
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2261

2262
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2263
	if (!apic->regs) {
E
Eddie Dong 已提交
2264 2265
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2266
		goto nomem_free_apic;
E
Eddie Dong 已提交
2267 2268 2269
	}
	apic->vcpu = vcpu;

2270
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2271
		     HRTIMER_MODE_ABS);
2272
	apic->lapic_timer.timer.function = apic_timer_fn;
2273
	if (timer_advance_ns == -1) {
2274
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_ADJUST_INIT;
2275 2276 2277 2278 2279 2280
		apic->lapic_timer.timer_advance_adjust_done = false;
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
		apic->lapic_timer.timer_advance_adjust_done = true;
	}

2281

2282 2283
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2284
	 * thinking that APIC state has changed.
2285 2286
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2287
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2288
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2289 2290

	return 0;
2291 2292
nomem_free_apic:
	kfree(apic);
2293
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2294 2295 2296 2297 2298 2299
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2300
	struct kvm_lapic *apic = vcpu->arch.apic;
2301
	u32 ppr;
E
Eddie Dong 已提交
2302

2303
	if (!kvm_apic_hw_enabled(apic))
E
Eddie Dong 已提交
2304 2305
		return -1;

2306 2307
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2308 2309
}

Q
Qing He 已提交
2310 2311
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2312
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2313 2314
	int r = 0;

2315
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2316 2317 2318 2319
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
2320 2321 2322
	return r;
}

2323 2324
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2325
	struct kvm_lapic *apic = vcpu->arch.apic;
2326

2327
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2328
		kvm_apic_local_deliver(apic, APIC_LVTT);
2329 2330
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
2331 2332
		if (apic_lvtt_oneshot(apic)) {
			apic->lapic_timer.tscdeadline = 0;
T
Thomas Gleixner 已提交
2333
			apic->lapic_timer.target_expiration = 0;
2334
		}
2335
		atomic_set(&apic->lapic_timer.pending, 0);
2336 2337 2338
	}
}

E
Eddie Dong 已提交
2339 2340 2341
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2342
	struct kvm_lapic *apic = vcpu->arch.apic;
2343
	u32 ppr;
E
Eddie Dong 已提交
2344 2345 2346 2347

	if (vector == -1)
		return -1;

2348 2349 2350 2351 2352 2353 2354
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2355
	apic_clear_irr(vector, apic);
2356
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2357 2358 2359 2360 2361
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2362
		apic_update_ppr(apic);
2363 2364 2365 2366 2367 2368 2369 2370 2371
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2372 2373
	}

E
Eddie Dong 已提交
2374 2375
	return vector;
}
2376

2377 2378 2379 2380 2381
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2382
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2383

2384 2385 2386 2387 2388 2389 2390 2391 2392
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2393 2394 2395 2396

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2409
{
2410
	struct kvm_lapic *apic = vcpu->arch.apic;
2411 2412
	int r;

2413

2414
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2415 2416
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2417 2418 2419 2420

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2421
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2422 2423

	recalculate_apic_map(vcpu->kvm);
2424 2425
	kvm_apic_set_version(vcpu);

2426
	apic_update_ppr(apic);
2427
	hrtimer_cancel(&apic->lapic_timer.timer);
2428
	apic_update_lvtt(apic);
2429
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2430 2431
	update_divide_count(apic);
	start_apic_timer(apic);
2432
	apic->irr_pending = true;
2433
	apic->isr_count = vcpu->arch.apicv_active ?
2434
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2435
	apic->highest_isr_cache = -1;
2436
	if (vcpu->arch.apicv_active) {
2437
		kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2438 2439
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2440
		kvm_x86_ops->hwapic_isr_update(vcpu,
2441
				apic_find_highest_isr(apic));
2442
	}
2443
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2444 2445
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2446 2447

	vcpu->arch.apic_arb_prio = 0;
2448 2449

	return 0;
2450
}
2451

2452
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2453 2454 2455
{
	struct hrtimer *timer;

2456
	if (!lapic_in_kernel(vcpu))
2457 2458
		return;

2459
	timer = &vcpu->arch.apic->lapic_timer.timer;
2460
	if (hrtimer_cancel(timer))
2461
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
2462
}
A
Avi Kivity 已提交
2463

2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2501 2502 2503 2504
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2505 2506 2507
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2508
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2509 2510
		return;

2511 2512
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2513
		return;
A
Avi Kivity 已提交
2514 2515 2516 2517

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2533
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2544 2545 2546 2547
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2548
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2549

2550 2551
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2552
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2553 2554
		return;

2555
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2556 2557 2558 2559 2560 2561 2562 2563
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2564 2565
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2566 2567
}

2568
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2569
{
2570
	if (vapic_addr) {
2571
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2572 2573 2574
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2575
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2576
	} else {
2577
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2578 2579 2580 2581
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2582
}
G
Gleb Natapov 已提交
2583 2584 2585 2586 2587 2588

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2589
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2590 2591
		return 1;

2592 2593 2594
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2595
	/* if this is ICR write vector before command */
2596
	if (reg == APIC_ICR)
2597 2598
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2599 2600 2601 2602 2603 2604 2605
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2606
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2607 2608
		return 1;

2609
	if (reg == APIC_DFR || reg == APIC_ICR2)
2610 2611
		return 1;

2612
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2613
		return 1;
2614
	if (reg == APIC_ICR)
2615
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2616 2617 2618 2619 2620

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2621 2622 2623 2624 2625

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2626
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2627 2628 2629 2630
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2631 2632
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2633 2634 2635 2636 2637 2638 2639
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2640
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2641 2642
		return 1;

2643
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2644 2645
		return 1;
	if (reg == APIC_ICR)
2646
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2647 2648 2649 2650 2651

	*data = (((u64)high) << 32) | low;

	return 0;
}
2652

2653
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2654 2655
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2656 2657 2658
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2659 2660 2661 2662 2663 2664
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2665 2666 2667 2668 2669 2670 2671

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2672
}
2673

2674 2675 2676
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2677
	u8 sipi_vector;
2678
	unsigned long pe;
2679

2680
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2681 2682
		return;

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2694

2695
	pe = xchg(&apic->pending_events, 0);
2696
	if (test_bit(KVM_APIC_INIT, &pe)) {
2697
		kvm_vcpu_reset(vcpu, true);
2698 2699 2700 2701 2702
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2703
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2704 2705 2706 2707 2708 2709 2710 2711 2712
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2713 2714 2715 2716
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2717
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2718
}
2719 2720 2721 2722 2723 2724

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}