lapic.c 72.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "ioapic.h"
40
#include "trace.h"
41
#include "x86.h"
A
Avi Kivity 已提交
42
#include "cpuid.h"
43
#include "hyperv.h"
E
Eddie Dong 已提交
44

45 46 47 48 49 50
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
51 52 53 54 55 56
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
57
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
58 59 60
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define MAX_APIC_VECTOR			256
61
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
62

63
static bool lapic_timer_advance_dynamic __read_mostly;
64 65 66 67
#define LAPIC_TIMER_ADVANCE_ADJUST_MIN	100	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_ADJUST_MAX	10000	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_NS_INIT	1000
#define LAPIC_TIMER_ADVANCE_NS_MAX     5000
68 69 70
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
71 72 73 74 75
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

76 77 78 79 80 81 82 83
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
84 85 86 87 88 89 90 91 92 93
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

94
struct static_key_deferred apic_hw_disabled __read_mostly;
95 96
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
97 98
static inline int apic_enabled(struct kvm_lapic *apic)
{
99
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
100 101
}

E
Eddie Dong 已提交
102 103 104 105 106 107 108
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

109 110 111 112 113
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

114
static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
115 116 117
{
	return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
}
118 119 120 121 122 123 124 125

bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
{
	return kvm_x86_ops.set_hv_timer
	       && !(kvm_mwait_in_guest(vcpu->kvm) ||
		    kvm_can_post_timer_interrupt(vcpu));
}
EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
126 127 128 129 130 131

static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
}

132 133 134 135 136
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
137
		u32 max_apic_id = map->max_apic_id;
138 139 140 141

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
142
			offset = array_index_nospec(offset, map->max_apic_id + 1);
143 144 145 146 147
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
148

149 150 151 152 153 154 155
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
156
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
157 158 159 160 161 162
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
163 164
}

165
static void kvm_apic_map_free(struct rcu_head *rcu)
166
{
167
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
168

169
	kvfree(map);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183
/*
 * CLEAN -> DIRTY and UPDATE_IN_PROGRESS -> DIRTY changes happen without a lock.
 *
 * DIRTY -> UPDATE_IN_PROGRESS and UPDATE_IN_PROGRESS -> CLEAN happen with
 * apic_map_lock_held.
 */
enum {
	CLEAN,
	UPDATE_IN_PROGRESS,
	DIRTY
};

184
void kvm_recalculate_apic_map(struct kvm *kvm)
185 186 187 188
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
189
	u32 max_id = 255; /* enough space for any xAPIC ID */
190

191 192
	/* Read kvm->arch.apic_map_dirty before kvm->arch.apic_map.  */
	if (atomic_read_acquire(&kvm->arch.apic_map_dirty) == CLEAN)
193 194
		return;

195
	mutex_lock(&kvm->arch.apic_map_lock);
196 197 198 199 200 201
	/*
	 * Read kvm->arch.apic_map_dirty before kvm->arch.apic_map
	 * (if clean) or the APIC registers (if dirty).
	 */
	if (atomic_cmpxchg_acquire(&kvm->arch.apic_map_dirty,
				   DIRTY, UPDATE_IN_PROGRESS) == CLEAN) {
202 203 204 205
		/* Someone else has updated the map. */
		mutex_unlock(&kvm->arch.apic_map_lock);
		return;
	}
206

R
Radim Krčmář 已提交
207 208
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
209
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
210

M
Michal Hocko 已提交
211
	new = kvzalloc(sizeof(struct kvm_apic_map) +
212 213
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
214

215 216 217
	if (!new)
		goto out;

R
Radim Krčmář 已提交
218 219
	new->max_apic_id = max_id;

220 221
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
222 223
		struct kvm_lapic **cluster;
		u16 mask;
224 225 226
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
227

228 229 230
		if (!kvm_apic_present(vcpu))
			continue;

231 232 233 234 235 236 237 238 239 240 241 242 243
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
244

245 246 247
		if (!kvm_apic_sw_enabled(apic))
			continue;

248 249
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

250 251 252 253
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
254
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
255 256 257 258 259
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

260
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
261 262
			continue;

263 264
		if (mask)
			cluster[ffs(mask) - 1] = apic;
265 266 267 268 269
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
270
	/*
271 272
	 * Write kvm->arch.apic_map before clearing apic->apic_map_dirty.
	 * If another update has come in, leave it DIRTY.
273
	 */
274 275
	atomic_cmpxchg_release(&kvm->arch.apic_map_dirty,
			       UPDATE_IN_PROGRESS, CLEAN);
276 277 278
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
279
		call_rcu(&old->rcu, kvm_apic_map_free);
280

281
	kvm_make_scan_ioapic_request(kvm);
282 283
}

284 285
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
286
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
287

288
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
289 290 291

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
292
		if (enabled)
293
			static_key_slow_dec_deferred(&apic_sw_disabled);
294
		else
295
			static_key_slow_inc(&apic_sw_disabled.key);
296

297
		atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
298 299 300
	}
}

301
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
302
{
303
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
304
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
305 306 307 308
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
309
	kvm_lapic_set_reg(apic, APIC_LDR, id);
310
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
311 312
}

313 314 315 316 317
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

318
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
319
{
320
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
321

322 323
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

324
	kvm_lapic_set_reg(apic, APIC_ID, id);
325
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
326
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
327 328
}

E
Eddie Dong 已提交
329 330
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
331
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
332 333
}

334 335
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
336
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
337 338
}

E
Eddie Dong 已提交
339 340
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
341
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
342 343 344 345
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
346
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
347 348
}

349 350 351 352 353
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

354 355 356 357 358
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 v = APIC_VERSION;

359
	if (!lapic_in_kernel(vcpu))
360 361
		return;

362 363 364 365 366 367 368
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
369
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) &&
370
	    !ioapic_in_kernel(vcpu->kvm))
371
		v |= APIC_LVR_DIRECTED_EOI;
372
	kvm_lapic_set_reg(apic, APIC_LVR, v);
373 374
}

375
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
376
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
377 378 379 380 381 382 383 384
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
385 386
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
387

388 389 390 391
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
392
			return __fls(*reg) + vec;
393
	}
E
Eddie Dong 已提交
394

395
	return -1;
E
Eddie Dong 已提交
396 397
}

M
Michael S. Tsirkin 已提交
398 399
static u8 count_vectors(void *bitmap)
{
400 401
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
402
	u8 count = 0;
403 404 405 406 407 408

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
409 410 411
	return count;
}

412
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
413
{
414
	u32 i, vec;
415 416 417 418 419
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
420

421
	for (i = vec = 0; i <= 7; i++, vec += 32) {
422
		pir_val = READ_ONCE(pir[i]);
423
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
424
		if (pir_val) {
425
			prev_irr_val = irr_val;
426 427
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
428 429 430 431
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
432
		}
433
		if (irr_val)
434
			*max_irr = __fls(irr_val) + vec;
435
	}
436

437 438
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
439
}
440 441
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

442
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
443 444 445
{
	struct kvm_lapic *apic = vcpu->arch.apic;

446
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
447
}
448 449
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

450
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
451
{
452
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
453 454 455 456 457 458
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

459 460 461 462
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
463 464 465 466
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
467 468 469 470 471
	ASSERT(result == -1 || result >= 16);

	return result;
}

472 473
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
474 475 476 477
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

478
	if (unlikely(vcpu->arch.apicv_active)) {
479
		/* need to update RVI */
480
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
481
		kvm_x86_ops.hwapic_irr_update(vcpu,
482
				apic_find_highest_irr(apic));
483 484
	} else {
		apic->irr_pending = false;
485
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
486 487
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
488
	}
489 490
}

M
Michael S. Tsirkin 已提交
491 492
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
493 494 495 496 497 498
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
499

M
Michael S. Tsirkin 已提交
500
	/*
501 502 503
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
504
	 */
505
	if (unlikely(vcpu->arch.apicv_active))
506
		kvm_x86_ops.hwapic_isr_update(vcpu, vec);
507 508 509 510 511 512 513 514 515 516
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
517 518
}

519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
538 539
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
540 541 542 543 544 545 546 547 548 549 550 551 552
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
553
	if (unlikely(vcpu->arch.apicv_active))
554
		kvm_x86_ops.hwapic_isr_update(vcpu,
555 556
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
557
		--apic->isr_count;
558 559 560
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
561 562
}

563 564
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
565 566 567 568 569
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
570
	return apic_find_highest_irr(vcpu->arch.apic);
571
}
572
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
573

574
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
575
			     int vector, int level, int trig_mode,
576
			     struct dest_map *dest_map);
577

578
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
579
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
580
{
581
	struct kvm_lapic *apic = vcpu->arch.apic;
582

583
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
584
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
585 586
}

587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
			 struct kvm_lapic_irq *irq, u32 min)
{
	int i, count = 0;
	struct kvm_vcpu *vcpu;

	if (min > map->max_apic_id)
		return 0;

	for_each_set_bit(i, ipi_bitmap,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, irq, NULL);
		}
	}

	return count;
}

607
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
608
		    unsigned long ipi_bitmap_high, u32 min,
609 610 611 612 613
		    unsigned long icr, int op_64_bit)
{
	struct kvm_apic_map *map;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
614 615 616 617
	int count;

	if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
		return -KVM_EINVAL;
618 619 620 621 622 623 624 625 626

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

627 628 629 630 631
	count = -EOPNOTSUPP;
	if (likely(map)) {
		count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
		min += cluster_size;
		count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
632 633 634 635 636 637
	}

	rcu_read_unlock();
	return count;
}

638 639
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
640 641 642

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
643 644 645 646
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
647 648 649

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
650 651 652 653 654 655 656 657 658 659
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
660
	if (pv_eoi_get_user(vcpu, &val) < 0) {
661
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
662
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
663 664
		return false;
	}
665 666 667 668 669 670
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
671
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
672
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
673 674 675 676 677 678 679 680
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
681
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
682
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
683 684 685 686 687
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

688 689
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
690
	int highest_irr;
691
	if (apic->vcpu->arch.apicv_active)
692
		highest_irr = kvm_x86_ops.sync_pir_to_irr(apic->vcpu);
693 694
	else
		highest_irr = apic_find_highest_irr(apic);
695 696 697 698 699 700
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
701
{
702
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
703 704
	int isr;

705 706
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
707 708 709 710 711 712 713 714
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

715 716
	*new_ppr = ppr;
	if (old_ppr != ppr)
717
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
718 719 720 721 722 723 724 725

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

726 727
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
728
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
729 730
}

731 732 733 734 735 736
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
737 738
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
739
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
740 741 742
	apic_update_ppr(apic);
}

743
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
744
{
745 746
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
747 748
}

749
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
750
{
751 752 753 754
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
755
		return mda == kvm_x2apic_id(apic);
756

757 758 759 760 761 762 763 764 765
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

766
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
767 768
}

769
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
770
{
G
Gleb Natapov 已提交
771 772
	u32 logical_id;

773
	if (kvm_apic_broadcast(apic, mda))
774
		return true;
775

776
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
777

778
	if (apic_x2apic_mode(apic))
779 780
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
781

782
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
783

784
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
785
	case APIC_DFR_FLAT:
786
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
787
	case APIC_DFR_CLUSTER:
788 789
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
790
	default:
791
		return false;
E
Eddie Dong 已提交
792 793 794
	}
}

795 796
/* The KVM local APIC implementation has two quirks:
 *
797 798 799
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
800 801 802 803 804 805 806 807 808 809
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
810
 */
811 812
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
813 814 815
{
	bool ipi = source != NULL;

816
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
817
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
818 819
		return X2APIC_BROADCAST;

820
	return dest_id;
821 822
}

823
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
824
			   int shorthand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
825
{
826
	struct kvm_lapic *target = vcpu->arch.apic;
827
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
828

Z
Zachary Amsden 已提交
829
	ASSERT(target);
830
	switch (shorthand) {
E
Eddie Dong 已提交
831
	case APIC_DEST_NOSHORT:
832
		if (dest_mode == APIC_DEST_PHYSICAL)
833
			return kvm_apic_match_physical_addr(target, mda);
834
		else
835
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
836
	case APIC_DEST_SELF:
837
		return target == source;
E
Eddie Dong 已提交
838
	case APIC_DEST_ALLINC:
839
		return true;
E
Eddie Dong 已提交
840
	case APIC_DEST_ALLBUT:
841
		return target != source;
E
Eddie Dong 已提交
842
	default:
843
		return false;
E
Eddie Dong 已提交
844 845
	}
}
846
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
847

848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

864 865 866 867 868 869 870 871 872
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

873 874
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
875
{
876 877 878 879 880 881 882 883 884 885 886 887
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
888

889 890
	return false;
}
891

892 893 894 895 896 897 898 899 900 901 902 903 904
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
905

906 907 908 909 910
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
911 912
		return false;

913
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
914 915
		return false;

916
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
917
		if (irq->dest_id > map->max_apic_id) {
918 919
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
920 921
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
922 923
			*bitmap = 1;
		}
924
		return true;
925
	}
926

927 928 929
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
930
		return false;
931

932 933
	if (!kvm_lowest_prio_delivery(irq))
		return true;
934

935 936 937 938 939 940 941 942 943 944
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
945
		}
946 947 948
	} else {
		if (!*bitmap)
			return true;
949

950 951
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
952

953 954 955 956 957 958
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
959

960
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
961

962 963
	return true;
}
964

965 966 967 968 969 970 971 972
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
973

974
	*r = -1;
975

976 977 978 979
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
980

981 982
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
983

984
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
985 986
	if (ret) {
		*r = 0;
987 988 989 990
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
991
		}
992
	}
993 994 995 996 997

	rcu_read_unlock();
	return ret;
}

998
/*
M
Miaohe Lin 已提交
999
 * This routine tries to handle interrupts in posted mode, here is how
1000 1001 1002 1003
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
1004
 *   to find the destination vCPU.
1005 1006 1007 1008 1009 1010 1011
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
1012 1013 1014 1015
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1016 1017
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1018 1019 1020 1021 1022 1023 1024 1025
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1026 1027 1028
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1029

1030 1031 1032
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1033
		}
1034 1035 1036 1037 1038 1039
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1040 1041 1042 1043 1044
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1045
			     int vector, int level, int trig_mode,
1046
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1047
{
1048
	int result = 0;
1049
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1050

1051 1052
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1053 1054
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1055
		vcpu->arch.apic_arb_prio++;
1056
		/* fall through */
1057
	case APIC_DM_FIXED:
1058 1059 1060
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1061 1062 1063 1064
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1065 1066
		result = 1;

1067
		if (dest_map) {
1068
			__set_bit(vcpu->vcpu_id, dest_map->map);
1069 1070
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1071

1072 1073
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1074 1075
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1076
			else
1077 1078
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1079 1080
		}

1081
		if (kvm_x86_ops.deliver_posted_interrupt(vcpu, vector)) {
1082
			kvm_lapic_set_irr(vector, apic);
1083 1084 1085
			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1086 1087 1088
		break;

	case APIC_DM_REMRD:
1089 1090 1091 1092
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1093 1094 1095
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1096 1097 1098
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1099
		break;
1100

E
Eddie Dong 已提交
1101
	case APIC_DM_NMI:
1102
		result = 1;
1103
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1104
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1105 1106 1107
		break;

	case APIC_DM_INIT:
1108
		if (!trig_mode || level) {
1109
			result = 1;
1110 1111
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
1112
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1113 1114
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1115 1116 1117
		break;

	case APIC_DM_STARTUP:
1118 1119 1120 1121 1122 1123 1124
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1125 1126
		break;

1127 1128 1129 1130 1131 1132 1133 1134
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1135 1136 1137 1138 1139 1140 1141 1142
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
/*
 * This routine identifies the destination vcpus mask meant to receive the
 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
 * out the destination vcpus array and set the bitmap or it traverses to
 * each available vcpu to identify the same.
 */
void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
			      unsigned long *vcpu_bitmap)
{
	struct kvm_lapic **dest_vcpu = NULL;
	struct kvm_lapic *src = NULL;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	unsigned long bitmap;
	int i, vcpu_idx;
	bool ret;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
					  &bitmap);
	if (ret) {
		for_each_set_bit(i, &bitmap, 16) {
			if (!dest_vcpu[i])
				continue;
			vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
			__set_bit(vcpu_idx, vcpu_bitmap);
		}
	} else {
		kvm_for_each_vcpu(i, vcpu, kvm) {
			if (!kvm_apic_present(vcpu))
				continue;
			if (!kvm_apic_match_dest(vcpu, NULL,
1177
						 irq->shorthand,
1178 1179 1180 1181 1182 1183 1184 1185 1186
						 irq->dest_id,
						 irq->dest_mode))
				continue;
			__set_bit(i, vcpu_bitmap);
		}
	}
	rcu_read_unlock();
}

1187
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1188
{
1189
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1190 1191
}

1192 1193
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1194
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1195 1196
}

1197 1198
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1199 1200 1201 1202 1203
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1204

1205 1206 1207 1208 1209
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1210
	}
1211 1212 1213 1214 1215 1216 1217

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1218 1219
}

1220
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1221 1222
{
	int vector = apic_find_highest_isr(apic);
1223 1224 1225

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1226 1227 1228 1229 1230
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1231
		return vector;
E
Eddie Dong 已提交
1232

M
Michael S. Tsirkin 已提交
1233
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1234 1235
	apic_update_ppr(apic);

1236 1237 1238
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1239
	kvm_ioapic_send_eoi(apic, vector);
1240
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1241
	return vector;
E
Eddie Dong 已提交
1242 1243
}

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

1259
void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
E
Eddie Dong 已提交
1260
{
1261
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1262

1263 1264 1265
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1266
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1267 1268
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1269
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1270 1271 1272 1273
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1274

1275 1276
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1277
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1278 1279 1280 1281
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1282
	ktime_t remaining, now;
1283
	s64 ns;
1284
	u32 tmcct;
E
Eddie Dong 已提交
1285 1286 1287

	ASSERT(apic != NULL);

1288
	/* if initial count is 0, current count should also be 0 */
1289
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1290
		apic->lapic_timer.period == 0)
1291 1292
		return 0;

1293
	now = ktime_get();
1294
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1295
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1296
		remaining = 0;
1297

1298 1299 1300
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1301 1302 1303 1304

	return tmcct;
}

1305 1306 1307 1308 1309
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1310
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1311
	run->tpr_access.rip = kvm_rip_read(vcpu);
1312 1313 1314 1315 1316 1317 1318 1319 1320
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1333 1334 1335
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1336 1337
		val = apic_get_tmcct(apic);
		break;
1338 1339
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1340
		val = kvm_lapic_get_reg(apic, offset);
1341
		break;
1342 1343 1344
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1345
	default:
1346
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1347 1348 1349 1350 1351 1352
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1353 1354 1355 1356 1357
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1358 1359 1360 1361
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1362
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1363
		void *data)
E
Eddie Dong 已提交
1364 1365 1366
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1367
	/* this bitmask has a bit cleared for each reserved register */
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1395

1396
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1397 1398
		return 1;

E
Eddie Dong 已提交
1399 1400
	result = __apic_read(apic, offset & ~0xf);

1401 1402
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1414
	return 0;
E
Eddie Dong 已提交
1415
}
1416
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1417

G
Gleb Natapov 已提交
1418 1419
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1420 1421
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1422 1423
}

1424
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1425 1426 1427 1428 1429 1430 1431 1432
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1433 1434 1435 1436 1437 1438 1439 1440 1441
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1442
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1443 1444 1445 1446

	return 0;
}

E
Eddie Dong 已提交
1447 1448 1449 1450
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1451
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1452 1453
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1454
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1455 1456
}

1457 1458 1459 1460 1461 1462 1463
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1464
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1478 1479
static void cancel_hv_timer(struct kvm_lapic *apic);

1480 1481
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1482
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1483 1484 1485
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1486
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1487 1488
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1489 1490 1491 1492
			preempt_disable();
			if (apic->lapic_timer.hv_timer_in_use)
				cancel_hv_timer(apic);
			preempt_enable();
1493 1494 1495
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1496
		}
1497
		apic->lapic_timer.timer_mode = timer_mode;
1498
		limit_periodic_timer_frequency(apic);
1499 1500 1501
	}
}

1502 1503 1504 1505 1506 1507 1508 1509
/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1510
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1511 1512 1513

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1514
		void *bitmap = apic->regs + APIC_ISR;
1515

1516
		if (vcpu->arch.apicv_active)
1517 1518 1519 1520
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1521 1522 1523 1524
	}
	return false;
}

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1545
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1546
					      s64 advance_expire_delta)
1547 1548
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1549
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1550 1551
	u64 ns;

1552 1553 1554 1555 1556
	/* Do not adjust for tiny fluctuations or large random spikes. */
	if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
	    abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
		return;

1557
	/* too early */
1558 1559
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1560
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1561
		timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1562 1563
	} else {
	/* too late */
1564
		ns = advance_expire_delta * 1000000ULL;
1565
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1566
		timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1567 1568
	}

1569 1570
	if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
		timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
1571 1572 1573
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1574
static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1575 1576 1577
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1578 1579 1580 1581 1582 1583

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1584
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1585
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1586 1587

	if (guest_tsc < tsc_deadline)
1588
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1589

1590
	if (lapic_timer_advance_dynamic)
1591
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
1592
}
1593 1594 1595 1596 1597 1598

void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	if (lapic_timer_int_injected(vcpu))
		__kvm_wait_lapic_expire(vcpu);
}
1599
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1600

1601 1602 1603 1604 1605
static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
{
	struct kvm_timer *ktimer = &apic->lapic_timer;

	kvm_apic_local_deliver(apic, APIC_LVTT);
H
Haiwei Li 已提交
1606
	if (apic_lvtt_tscdeadline(apic)) {
1607
		ktimer->tscdeadline = 0;
H
Haiwei Li 已提交
1608
	} else if (apic_lvtt_oneshot(apic)) {
1609 1610 1611 1612 1613
		ktimer->tscdeadline = 0;
		ktimer->target_expiration = 0;
	}
}

1614
static void apic_timer_expired(struct kvm_lapic *apic, bool from_timer_fn)
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_timer *ktimer = &apic->lapic_timer;

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
		ktimer->expired_tscdeadline = ktimer->tscdeadline;

1625 1626 1627 1628 1629 1630
	if (!from_timer_fn && vcpu->arch.apicv_active) {
		WARN_ON(kvm_get_running_vcpu() != vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
		if (apic->lapic_timer.timer_advance_ns)
			__kvm_wait_lapic_expire(vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

	atomic_inc(&apic->lapic_timer.pending);
	kvm_set_pending_timer(vcpu);
}

1642 1643
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1644 1645
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1658
	now = ktime_get();
1659
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1660 1661 1662 1663 1664

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1665
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1666
		expire = ktime_add_ns(now, ns);
1667
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1668
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
1669
	} else
1670
		apic_timer_expired(apic, false);
1671 1672 1673 1674

	local_irq_restore(flags);
}

1675 1676 1677 1678 1679
static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
{
	return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
}

1680 1681 1682 1683 1684
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

1685 1686
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1704
static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
1705 1706
{
	ktime_t now;
1707
	u64 tscl = rdtsc();
1708
	s64 deadline;
1709

1710
	now = ktime_get();
1711 1712
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1713

1714 1715
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1716
		return false;
1717 1718
	}

1719
	limit_periodic_timer_frequency(apic);
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
	deadline = apic->lapic_timer.period;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
		if (unlikely(count_reg != APIC_TMICT)) {
			deadline = tmict_to_ns(apic,
				     kvm_lapic_get_reg(apic, count_reg));
			if (unlikely(deadline <= 0))
				deadline = apic->lapic_timer.period;
			else if (unlikely(deadline > apic->lapic_timer.period)) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested lapic timer restore with "
				    "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
				    "Using initial count to start timer.\n",
				    apic->vcpu->vcpu_id,
				    count_reg,
				    kvm_lapic_get_reg(apic, count_reg),
				    deadline, apic->lapic_timer.period);
				kvm_lapic_set_reg(apic, count_reg, 0);
				deadline = apic->lapic_timer.period;
			}
		}
	}
1742

1743
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1744 1745
		nsec_to_cycles(apic->vcpu, deadline);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
1746 1747 1748 1749 1750 1751

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1763 1764 1765
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1766 1767 1768
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1769 1770
}

1771 1772 1773 1774 1775 1776 1777
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
1778
		apic_timer_expired(apic, false);
1779 1780 1781 1782 1783 1784 1785 1786 1787

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1788
		HRTIMER_MODE_ABS_HARD);
1789 1790
}

1791 1792
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1793 1794 1795
	if (!lapic_in_kernel(vcpu))
		return false;

1796 1797 1798 1799
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1800
static void cancel_hv_timer(struct kvm_lapic *apic)
1801
{
1802
	WARN_ON(preemptible());
1803
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1804
	kvm_x86_ops.cancel_hv_timer(apic->vcpu);
1805 1806 1807
	apic->lapic_timer.hv_timer_in_use = false;
}

1808
static bool start_hv_timer(struct kvm_lapic *apic)
1809
{
1810
	struct kvm_timer *ktimer = &apic->lapic_timer;
1811 1812
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1813

1814
	WARN_ON(preemptible());
1815
	if (!kvm_can_use_hv_timer(vcpu))
1816 1817
		return false;

1818 1819 1820
	if (!ktimer->tscdeadline)
		return false;

1821
	if (kvm_x86_ops.set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
1822 1823 1824 1825
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1826

1827
	/*
1828 1829 1830
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1831
	 */
1832 1833 1834 1835 1836 1837 1838
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1839
		} else if (expired) {
1840
			apic_timer_expired(apic, false);
1841 1842
			cancel_hv_timer(apic);
		}
1843
	}
1844

1845
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1846

1847 1848 1849
	return true;
}

1850
static void start_sw_timer(struct kvm_lapic *apic)
1851
{
1852
	struct kvm_timer *ktimer = &apic->lapic_timer;
1853 1854

	WARN_ON(preemptible());
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1866

1867 1868
static void restart_apic_timer(struct kvm_lapic *apic)
{
1869
	preempt_disable();
1870 1871 1872 1873

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1874 1875
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1876
out:
1877
	preempt_enable();
1878 1879
}

1880 1881 1882 1883
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1884 1885 1886 1887
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1888
	WARN_ON(rcuwait_active(&vcpu->wait));
1889
	cancel_hv_timer(apic);
1890
	apic_timer_expired(apic, false);
1891 1892 1893

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1894
		restart_apic_timer(apic);
1895
	}
1896 1897
out:
	preempt_enable();
1898 1899 1900
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1901 1902
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1903
	restart_apic_timer(vcpu->arch.apic);
1904 1905 1906 1907 1908 1909 1910
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1911
	preempt_disable();
1912
	/* Possibly the TSC deadline timer is not enabled yet */
1913 1914
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1915
	preempt_enable();
1916 1917
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1918

1919 1920 1921
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1922

1923 1924
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1925 1926
}

1927
static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
E
Eddie Dong 已提交
1928
{
1929
	atomic_set(&apic->lapic_timer.pending, 0);
1930

1931
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1932
	    && !set_target_expiration(apic, count_reg))
1933 1934 1935
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1936 1937
}

1938 1939 1940 1941 1942
static void start_apic_timer(struct kvm_lapic *apic)
{
	__start_apic_timer(apic, APIC_TMICT);
}

1943 1944
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1945
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1946

1947 1948 1949
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1950
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1951 1952 1953
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1954 1955
}

1956
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1957
{
G
Gleb Natapov 已提交
1958
	int ret = 0;
E
Eddie Dong 已提交
1959

G
Gleb Natapov 已提交
1960
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1961

G
Gleb Natapov 已提交
1962
	switch (reg) {
E
Eddie Dong 已提交
1963
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1964
		if (!apic_x2apic_mode(apic))
1965
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1966 1967
		else
			ret = 1;
E
Eddie Dong 已提交
1968 1969 1970
		break;

	case APIC_TASKPRI:
1971
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1972 1973 1974 1975 1976 1977 1978 1979
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1980
		if (!apic_x2apic_mode(apic))
1981
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1982 1983
		else
			ret = 1;
E
Eddie Dong 已提交
1984 1985 1986
		break;

	case APIC_DFR:
1987
		if (!apic_x2apic_mode(apic)) {
1988
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1989
			atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
1990
		} else
G
Gleb Natapov 已提交
1991
			ret = 1;
E
Eddie Dong 已提交
1992 1993
		break;

1994 1995
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1996
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1997
			mask |= APIC_SPIV_DIRECTED_EOI;
1998
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1999 2000 2001 2002
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

2003
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
2004
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
2005
						       APIC_LVTT + 0x10 * i);
2006
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
2007 2008
					     lvt_val | APIC_LVT_MASKED);
			}
2009
			apic_update_lvtt(apic);
2010
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
2011 2012 2013

		}
		break;
2014
	}
E
Eddie Dong 已提交
2015 2016
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
2017
		val &= ~(1 << 12);
2018
		kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
2019
		kvm_lapic_set_reg(apic, APIC_ICR, val);
E
Eddie Dong 已提交
2020 2021 2022
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
2023 2024
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
2025
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
2026 2027
		break;

2028
	case APIC_LVT0:
2029
		apic_manage_nmi_watchdog(apic, val);
2030
		/* fall through */
E
Eddie Dong 已提交
2031 2032 2033
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
2034
	case APIC_LVTERR: {
E
Eddie Dong 已提交
2035
		/* TODO: Check vector */
2036 2037 2038
		size_t size;
		u32 index;

2039
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
2040
			val |= APIC_LVT_MASKED;
2041 2042 2043 2044
		size = ARRAY_SIZE(apic_lvt_mask);
		index = array_index_nospec(
				(reg - APIC_LVTT) >> 4, size);
		val &= apic_lvt_mask[index];
2045
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
2046
		break;
2047
	}
E
Eddie Dong 已提交
2048

2049
	case APIC_LVTT:
2050
		if (!kvm_apic_sw_enabled(apic))
2051 2052
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
2053
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
2054
		apic_update_lvtt(apic);
2055 2056
		break;

E
Eddie Dong 已提交
2057
	case APIC_TMICT:
2058 2059 2060
		if (apic_lvtt_tscdeadline(apic))
			break;

2061
		hrtimer_cancel(&apic->lapic_timer.timer);
2062
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
2063
		start_apic_timer(apic);
G
Gleb Natapov 已提交
2064
		break;
E
Eddie Dong 已提交
2065

2066 2067 2068
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

2069
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
2070
		update_divide_count(apic);
2071 2072 2073 2074 2075 2076
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
2077
		break;
2078
	}
G
Gleb Natapov 已提交
2079
	case APIC_ESR:
2080
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
2081 2082 2083 2084 2085
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
2086
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
2087 2088 2089
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
2090
	default:
G
Gleb Natapov 已提交
2091
		ret = 1;
E
Eddie Dong 已提交
2092 2093
		break;
	}
2094

2095 2096
	kvm_recalculate_apic_map(apic->vcpu->kvm);

G
Gleb Natapov 已提交
2097 2098
	return ret;
}
2099
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
2100

2101
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
2102 2103 2104 2105 2106 2107 2108 2109 2110
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2111 2112 2113 2114 2115 2116 2117 2118
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2119 2120 2121 2122 2123
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
2124
	if (len != 4 || (offset & 0xf))
2125
		return 0;
G
Gleb Natapov 已提交
2126 2127 2128

	val = *(u32*)data;

2129
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2130

2131
	return 0;
E
Eddie Dong 已提交
2132 2133
}

2134 2135
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2136
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2137 2138 2139
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2140 2141 2142 2143 2144 2145 2146 2147
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2148
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2149 2150

	/* TODO: optimize to just emulate side effect w/o one more write */
2151
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2152 2153 2154
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2155
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2156
{
2157 2158
	struct kvm_lapic *apic = vcpu->arch.apic;

2159
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2160 2161
		return;

2162
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2163

2164 2165 2166
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2167
	if (!apic->sw_enabled)
2168
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2169

2170 2171 2172 2173
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2174 2175 2176 2177 2178 2179 2180
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2181 2182 2183 2184
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2185 2186
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2187 2188 2189 2190 2191 2192 2193 2194 2195
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2196
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2197
			apic_lvtt_period(apic))
2198 2199 2200 2201 2202 2203 2204
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2205 2206
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2207
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2208

A
Avi Kivity 已提交
2209
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2210
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2211 2212 2213 2214 2215 2216
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2217
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2218 2219 2220 2221 2222 2223

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2224
	u64 old_value = vcpu->arch.apic_base;
2225
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2226

2227
	if (!apic)
E
Eddie Dong 已提交
2228
		value |= MSR_IA32_APICBASE_BSP;
2229

2230 2231
	vcpu->arch.apic_base = value;

2232
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2233
		kvm_update_cpuid_runtime(vcpu);
2234 2235 2236 2237

	if (!apic)
		return;

2238
	/* update jump label if enable bit changes */
2239
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2240 2241
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2242
			static_key_slow_dec_deferred(&apic_hw_disabled);
2243
		} else {
2244
			static_key_slow_inc(&apic_hw_disabled.key);
2245
			atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2246
		}
2247 2248
	}

2249 2250 2251 2252
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2253
		kvm_x86_ops.set_virtual_apic_mode(vcpu);
2254

2255
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2256 2257
			     MSR_IA32_APICBASE_BASE;

2258 2259 2260
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2261 2262
}

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (vcpu->arch.apicv_active) {
		/* irr_pending is always true when apicv is activated. */
		apic->irr_pending = true;
		apic->isr_count = 1;
	} else {
		apic->irr_pending = (apic_search_irr(apic) != -1);
		apic->isr_count = count_vectors(apic->regs + APIC_ISR);
	}
}
EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);

2278
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2279
{
2280
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2281 2282
	int i;

2283 2284
	if (!apic)
		return;
E
Eddie Dong 已提交
2285 2286

	/* Stop the timer in case it's a reset to an active apic */
2287
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2288

2289 2290 2291
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2292
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2293
	}
2294
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2295

2296 2297
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2298
	apic_update_lvtt(apic);
2299 2300
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2301
		kvm_lapic_set_reg(apic, APIC_LVT0,
2302
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2303
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2304

2305
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2306
	apic_set_spiv(apic, 0xff);
2307
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2308 2309
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2310 2311 2312 2313 2314
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2315
	for (i = 0; i < 8; i++) {
2316 2317 2318
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2319
	}
2320
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2321
	apic->highest_isr_cache = -1;
2322
	update_divide_count(apic);
2323
	atomic_set(&apic->lapic_timer.pending, 0);
2324
	if (kvm_vcpu_is_bsp(vcpu))
2325 2326
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2327
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2328
	apic_update_ppr(apic);
2329
	if (vcpu->arch.apicv_active) {
2330 2331 2332
		kvm_x86_ops.apicv_post_state_restore(vcpu);
		kvm_x86_ops.hwapic_irr_update(vcpu, -1);
		kvm_x86_ops.hwapic_isr_update(vcpu, -1);
2333
	}
E
Eddie Dong 已提交
2334

2335
	vcpu->arch.apic_arb_prio = 0;
2336
	vcpu->arch.apic_attention = 0;
2337 2338

	kvm_recalculate_apic_map(vcpu->kvm);
E
Eddie Dong 已提交
2339 2340 2341 2342 2343 2344 2345
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2346

A
Avi Kivity 已提交
2347
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2348
{
2349
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2350 2351
}

2352 2353
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2354
	struct kvm_lapic *apic = vcpu->arch.apic;
2355

2356
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2357
		return atomic_read(&apic->lapic_timer.pending);
2358 2359 2360 2361

	return 0;
}

A
Avi Kivity 已提交
2362
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2363
{
2364
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2365 2366
	int vector, mode, trig_mode;

2367
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2368 2369 2370
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2371 2372
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2373 2374 2375
	}
	return 0;
}
2376

2377
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2378
{
2379 2380 2381 2382
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2383 2384
}

G
Gregory Haskins 已提交
2385 2386 2387 2388 2389
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2390 2391 2392
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2393
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2394

2395
	apic_timer_expired(apic, true);
2396

A
Avi Kivity 已提交
2397
	if (lapic_is_periodic(apic)) {
2398
		advance_periodic_target_expiration(apic);
2399 2400 2401 2402 2403 2404
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2405
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2406 2407 2408 2409 2410
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2411
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2412 2413 2414
	if (!apic)
		goto nomem;

2415
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2416

2417
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2418
	if (!apic->regs) {
E
Eddie Dong 已提交
2419 2420
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2421
		goto nomem_free_apic;
E
Eddie Dong 已提交
2422 2423 2424
	}
	apic->vcpu = vcpu;

2425
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2426
		     HRTIMER_MODE_ABS_HARD);
2427
	apic->lapic_timer.timer.function = apic_timer_fn;
2428
	if (timer_advance_ns == -1) {
2429
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
2430
		lapic_timer_advance_dynamic = true;
2431 2432
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
2433
		lapic_timer_advance_dynamic = false;
2434 2435
	}

2436 2437
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2438
	 * thinking that APIC state has changed.
2439 2440
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2441
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2442
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2443 2444

	return 0;
2445 2446
nomem_free_apic:
	kfree(apic);
2447
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2448 2449 2450 2451 2452 2453
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2454
	struct kvm_lapic *apic = vcpu->arch.apic;
2455
	u32 ppr;
E
Eddie Dong 已提交
2456

2457
	if (!kvm_apic_hw_enabled(apic))
E
Eddie Dong 已提交
2458 2459
		return -1;

2460 2461
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2462 2463
}

Q
Qing He 已提交
2464 2465
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2466
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2467

2468
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2469
		return 1;
2470 2471
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2472 2473
		return 1;
	return 0;
Q
Qing He 已提交
2474 2475
}

2476 2477
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2478
	struct kvm_lapic *apic = vcpu->arch.apic;
2479

2480
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2481
		kvm_apic_inject_pending_timer_irqs(apic);
2482
		atomic_set(&apic->lapic_timer.pending, 0);
2483 2484 2485
	}
}

E
Eddie Dong 已提交
2486 2487 2488
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2489
	struct kvm_lapic *apic = vcpu->arch.apic;
2490
	u32 ppr;
E
Eddie Dong 已提交
2491 2492 2493 2494

	if (vector == -1)
		return -1;

2495 2496 2497 2498 2499 2500 2501
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2502
	apic_clear_irr(vector, apic);
2503
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2504 2505 2506 2507 2508
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2509
		apic_update_ppr(apic);
2510 2511 2512 2513 2514 2515 2516 2517 2518
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2519 2520
	}

E
Eddie Dong 已提交
2521 2522
	return vector;
}
2523

2524 2525 2526 2527 2528
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2529
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2530

2531 2532 2533 2534 2535 2536 2537 2538 2539
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2540 2541 2542 2543

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2544 2545 2546 2547 2548 2549 2550 2551
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2552 2553 2554 2555 2556 2557 2558 2559

	/*
	 * Get calculated timer current count for remaining timer period (if
	 * any) and store it in the returned register set.
	 */
	__kvm_lapic_set_reg(s->regs, APIC_TMCCT,
			    __apic_read(vcpu->arch.apic, APIC_TMCCT));

2560 2561 2562 2563
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2564
{
2565
	struct kvm_lapic *apic = vcpu->arch.apic;
2566 2567
	int r;

2568
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2569 2570
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2571 2572

	r = kvm_apic_state_fixup(vcpu, s, true);
2573 2574
	if (r) {
		kvm_recalculate_apic_map(vcpu->kvm);
2575
		return r;
2576
	}
2577
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2578

2579
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2580
	kvm_recalculate_apic_map(vcpu->kvm);
2581 2582
	kvm_apic_set_version(vcpu);

2583
	apic_update_ppr(apic);
2584
	hrtimer_cancel(&apic->lapic_timer.timer);
2585
	apic_update_lvtt(apic);
2586
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2587
	update_divide_count(apic);
2588
	__start_apic_timer(apic, APIC_TMCCT);
2589
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2590
	apic->highest_isr_cache = -1;
2591
	if (vcpu->arch.apicv_active) {
2592 2593
		kvm_x86_ops.apicv_post_state_restore(vcpu);
		kvm_x86_ops.hwapic_irr_update(vcpu,
W
Wei Wang 已提交
2594
				apic_find_highest_irr(apic));
2595
		kvm_x86_ops.hwapic_isr_update(vcpu,
2596
				apic_find_highest_isr(apic));
2597
	}
2598
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2599 2600
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2601 2602

	vcpu->arch.apic_arb_prio = 0;
2603 2604

	return 0;
2605
}
2606

2607
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2608 2609 2610
{
	struct hrtimer *timer;

2611 2612
	if (!lapic_in_kernel(vcpu) ||
		kvm_can_post_timer_interrupt(vcpu))
2613 2614
		return;

2615
	timer = &vcpu->arch.apic->lapic_timer.timer;
2616
	if (hrtimer_cancel(timer))
2617
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
2618
}
A
Avi Kivity 已提交
2619

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2657 2658 2659 2660
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2661 2662 2663
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2664
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2665 2666
		return;

2667 2668
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2669
		return;
A
Avi Kivity 已提交
2670 2671 2672 2673

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2689
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2700 2701 2702 2703
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2704
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2705

2706 2707
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2708
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2709 2710
		return;

2711
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2712 2713 2714 2715 2716 2717 2718 2719
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2720 2721
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2722 2723
}

2724
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2725
{
2726
	if (vapic_addr) {
2727
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2728 2729 2730
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2731
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2732
	} else {
2733
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2734 2735 2736 2737
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2738
}
G
Gleb Natapov 已提交
2739 2740 2741 2742 2743 2744

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2745
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2746 2747
		return 1;

2748 2749 2750
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2751
	/* if this is ICR write vector before command */
2752
	if (reg == APIC_ICR)
2753 2754
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2755 2756 2757 2758 2759 2760 2761
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2762
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2763 2764
		return 1;

2765
	if (reg == APIC_DFR || reg == APIC_ICR2)
2766 2767
		return 1;

2768
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2769
		return 1;
2770
	if (reg == APIC_ICR)
2771
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2772 2773 2774 2775 2776

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2777 2778 2779 2780 2781

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2782
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2783 2784 2785 2786
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2787 2788
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2789 2790 2791 2792 2793 2794 2795
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2796
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2797 2798
		return 1;

2799
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2800 2801
		return 1;
	if (reg == APIC_ICR)
2802
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2803 2804 2805 2806 2807

	*data = (((u64)high) << 32) | low;

	return 0;
}
2808

2809
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2810 2811
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2812 2813 2814
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2815 2816 2817 2818 2819 2820
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2821 2822 2823 2824 2825 2826 2827

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2828
}
2829

2830 2831 2832
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2833
	u8 sipi_vector;
2834
	unsigned long pe;
2835

2836
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2837 2838
		return;

2839
	/*
2840 2841 2842 2843 2844 2845
	 * INITs are latched while CPU is in specific states
	 * (SMM, VMX non-root mode, SVM with GIF=0).
	 * Because a CPU cannot be in these states immediately
	 * after it has processed an INIT signal (and thus in
	 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
	 * and leave the INIT pending.
2846
	 */
2847
	if (kvm_vcpu_latch_init(vcpu)) {
2848 2849 2850 2851 2852
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2853

2854
	pe = xchg(&apic->pending_events, 0);
2855
	if (test_bit(KVM_APIC_INIT, &pe)) {
2856
		kvm_vcpu_reset(vcpu, true);
2857 2858 2859 2860 2861
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2862
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2863 2864 2865 2866 2867 2868 2869 2870 2871
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2872 2873 2874 2875
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2876
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2877
}
2878 2879 2880 2881 2882 2883

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}