lapic.c 74.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "ioapic.h"
40
#include "trace.h"
41
#include "x86.h"
A
Avi Kivity 已提交
42
#include "cpuid.h"
43
#include "hyperv.h"
E
Eddie Dong 已提交
44

45 46 47 48 49 50
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
51 52 53 54 55 56
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
57
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
58 59 60
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define MAX_APIC_VECTOR			256
61
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
62

63
static bool lapic_timer_advance_dynamic __read_mostly;
64 65 66 67
#define LAPIC_TIMER_ADVANCE_ADJUST_MIN	100	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_ADJUST_MAX	10000	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_NS_INIT	1000
#define LAPIC_TIMER_ADVANCE_NS_MAX     5000
68 69 70
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
71 72 73 74 75
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

76 77 78 79 80 81 82 83
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
84 85 86 87 88 89 90 91 92 93
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

94 95
__read_mostly DEFINE_STATIC_KEY_DEFERRED_FALSE(apic_hw_disabled, HZ);
__read_mostly DEFINE_STATIC_KEY_DEFERRED_FALSE(apic_sw_disabled, HZ);
96

E
Eddie Dong 已提交
97 98
static inline int apic_enabled(struct kvm_lapic *apic)
{
99
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
100 101
}

E
Eddie Dong 已提交
102 103 104 105 106 107 108
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

109 110 111 112 113
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

114
static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
115 116 117
{
	return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
}
118 119 120 121 122 123 124 125

bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
{
	return kvm_x86_ops.set_hv_timer
	       && !(kvm_mwait_in_guest(vcpu->kvm) ||
		    kvm_can_post_timer_interrupt(vcpu));
}
EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
126 127 128 129 130 131

static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
}

132 133 134 135 136
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
137
		u32 max_apic_id = map->max_apic_id;
138 139 140 141

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
142
			offset = array_index_nospec(offset, map->max_apic_id + 1);
143 144 145 146 147
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
148

149 150 151 152 153 154 155
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
156
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
157 158 159 160 161 162
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
163 164
}

165
static void kvm_apic_map_free(struct rcu_head *rcu)
166
{
167
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
168

169
	kvfree(map);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183
/*
 * CLEAN -> DIRTY and UPDATE_IN_PROGRESS -> DIRTY changes happen without a lock.
 *
 * DIRTY -> UPDATE_IN_PROGRESS and UPDATE_IN_PROGRESS -> CLEAN happen with
 * apic_map_lock_held.
 */
enum {
	CLEAN,
	UPDATE_IN_PROGRESS,
	DIRTY
};

184
void kvm_recalculate_apic_map(struct kvm *kvm)
185 186 187 188
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
189
	u32 max_id = 255; /* enough space for any xAPIC ID */
190

191 192
	/* Read kvm->arch.apic_map_dirty before kvm->arch.apic_map.  */
	if (atomic_read_acquire(&kvm->arch.apic_map_dirty) == CLEAN)
193 194
		return;

195
	mutex_lock(&kvm->arch.apic_map_lock);
196 197 198 199 200 201
	/*
	 * Read kvm->arch.apic_map_dirty before kvm->arch.apic_map
	 * (if clean) or the APIC registers (if dirty).
	 */
	if (atomic_cmpxchg_acquire(&kvm->arch.apic_map_dirty,
				   DIRTY, UPDATE_IN_PROGRESS) == CLEAN) {
202 203 204 205
		/* Someone else has updated the map. */
		mutex_unlock(&kvm->arch.apic_map_lock);
		return;
	}
206

R
Radim Krčmář 已提交
207 208
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
209
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
210

M
Michal Hocko 已提交
211
	new = kvzalloc(sizeof(struct kvm_apic_map) +
212 213
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
214

215 216 217
	if (!new)
		goto out;

R
Radim Krčmář 已提交
218 219
	new->max_apic_id = max_id;

220 221
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
222 223
		struct kvm_lapic **cluster;
		u16 mask;
224 225 226
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
227

228 229 230
		if (!kvm_apic_present(vcpu))
			continue;

231 232 233 234 235 236 237 238 239 240 241 242 243
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
244

245 246 247
		if (!kvm_apic_sw_enabled(apic))
			continue;

248 249
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

250 251 252 253
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
254
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
255 256 257 258 259
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

260
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
261 262
			continue;

263 264
		if (mask)
			cluster[ffs(mask) - 1] = apic;
265 266 267 268 269
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
270
	/*
271 272
	 * Write kvm->arch.apic_map before clearing apic->apic_map_dirty.
	 * If another update has come in, leave it DIRTY.
273
	 */
274 275
	atomic_cmpxchg_release(&kvm->arch.apic_map_dirty,
			       UPDATE_IN_PROGRESS, CLEAN);
276 277 278
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
279
		call_rcu(&old->rcu, kvm_apic_map_free);
280

281
	kvm_make_scan_ioapic_request(kvm);
282 283
}

284 285
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
286
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
287

288
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
289 290 291

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
292
		if (enabled)
293
			static_branch_slow_dec_deferred(&apic_sw_disabled);
294
		else
295
			static_branch_inc(&apic_sw_disabled.key);
296

297
		atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
298 299 300
	}
}

301
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
302
{
303
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
304
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
305 306 307 308
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
309
	kvm_lapic_set_reg(apic, APIC_LDR, id);
310
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
311 312
}

313 314 315 316 317 318
static inline void kvm_apic_set_dfr(struct kvm_lapic *apic, u32 val)
{
	kvm_lapic_set_reg(apic, APIC_DFR, val);
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
}

319 320 321 322 323
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

324
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
325
{
326
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
327

328 329
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

330
	kvm_lapic_set_reg(apic, APIC_ID, id);
331
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
332
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
333 334
}

E
Eddie Dong 已提交
335 336
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
337
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
338 339
}

340 341
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
342
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
343 344
}

E
Eddie Dong 已提交
345 346
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
347
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
348 349 350 351
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
352
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
353 354
}

355 356 357 358 359
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

360 361 362 363 364
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 v = APIC_VERSION;

365
	if (!lapic_in_kernel(vcpu))
366 367
		return;

368 369 370 371 372 373 374
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
375
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) &&
376
	    !ioapic_in_kernel(vcpu->kvm))
377
		v |= APIC_LVR_DIRECTED_EOI;
378
	kvm_lapic_set_reg(apic, APIC_LVR, v);
379 380
}

381
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
382
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
383 384 385 386 387 388 389 390
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
391 392
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
393

394 395 396 397
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
398
			return __fls(*reg) + vec;
399
	}
E
Eddie Dong 已提交
400

401
	return -1;
E
Eddie Dong 已提交
402 403
}

M
Michael S. Tsirkin 已提交
404 405
static u8 count_vectors(void *bitmap)
{
406 407
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
408
	u8 count = 0;
409 410 411 412 413 414

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
415 416 417
	return count;
}

418
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
419
{
420
	u32 i, vec;
421 422 423 424 425
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
426

427
	for (i = vec = 0; i <= 7; i++, vec += 32) {
428
		pir_val = READ_ONCE(pir[i]);
429
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
430
		if (pir_val) {
431
			prev_irr_val = irr_val;
432 433
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
434 435 436 437
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
438
		}
439
		if (irr_val)
440
			*max_irr = __fls(irr_val) + vec;
441
	}
442

443 444
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
445
}
446 447
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

448
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
449 450 451
{
	struct kvm_lapic *apic = vcpu->arch.apic;

452
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
453
}
454 455
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

456
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
457
{
458
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
459 460 461 462 463 464
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

465 466 467 468
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
469 470 471 472
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
473 474 475 476 477
	ASSERT(result == -1 || result >= 16);

	return result;
}

478 479
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
480 481 482 483
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

484
	if (unlikely(vcpu->arch.apicv_active)) {
485
		/* need to update RVI */
486
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
487
		static_call(kvm_x86_hwapic_irr_update)(vcpu,
488
				apic_find_highest_irr(apic));
489 490
	} else {
		apic->irr_pending = false;
491
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
492 493
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
494
	}
495 496
}

497 498 499 500 501 502
void kvm_apic_clear_irr(struct kvm_vcpu *vcpu, int vec)
{
	apic_clear_irr(vec, vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_clear_irr);

M
Michael S. Tsirkin 已提交
503 504
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
505 506 507 508 509 510
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
511

M
Michael S. Tsirkin 已提交
512
	/*
513 514 515
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
516
	 */
517
	if (unlikely(vcpu->arch.apicv_active))
518
		static_call(kvm_x86_hwapic_isr_update)(vcpu, vec);
519 520 521 522 523 524 525 526 527 528
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
529 530
}

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
550 551
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
552 553 554 555 556 557 558 559 560 561 562 563 564
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
565
	if (unlikely(vcpu->arch.apicv_active))
566 567
		static_call(kvm_x86_hwapic_isr_update)(vcpu,
						apic_find_highest_isr(apic));
568
	else {
M
Michael S. Tsirkin 已提交
569
		--apic->isr_count;
570 571 572
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
573 574
}

575 576
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
577 578 579 580 581
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
582
	return apic_find_highest_irr(vcpu->arch.apic);
583
}
584
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
585

586
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
587
			     int vector, int level, int trig_mode,
588
			     struct dest_map *dest_map);
589

590
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
591
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
592
{
593
	struct kvm_lapic *apic = vcpu->arch.apic;
594

595
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
596
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
597 598
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
			 struct kvm_lapic_irq *irq, u32 min)
{
	int i, count = 0;
	struct kvm_vcpu *vcpu;

	if (min > map->max_apic_id)
		return 0;

	for_each_set_bit(i, ipi_bitmap,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, irq, NULL);
		}
	}

	return count;
}

619
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
620
		    unsigned long ipi_bitmap_high, u32 min,
621 622 623 624 625
		    unsigned long icr, int op_64_bit)
{
	struct kvm_apic_map *map;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
626 627 628 629
	int count;

	if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
		return -KVM_EINVAL;
630 631 632 633 634 635 636 637 638

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

639 640 641 642 643
	count = -EOPNOTSUPP;
	if (likely(map)) {
		count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
		min += cluster_size;
		count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
644 645 646 647 648 649
	}

	rcu_read_unlock();
	return count;
}

650 651
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
652 653 654

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
655 656 657 658
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
659 660 661

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
662 663 664 665 666 667 668 669 670 671
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
672
	if (pv_eoi_get_user(vcpu, &val) < 0) {
673
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
674
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
675 676
		return false;
	}
677
	return val & KVM_PV_EOI_ENABLED;
678 679 680 681 682
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
683
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
684
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
685 686 687 688 689 690 691 692
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
693
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
694
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
695 696 697 698 699
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

700 701
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
702
	int highest_irr;
703
	if (apic->vcpu->arch.apicv_active)
704
		highest_irr = static_call(kvm_x86_sync_pir_to_irr)(apic->vcpu);
705 706
	else
		highest_irr = apic_find_highest_irr(apic);
707 708 709 710 711 712
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
713
{
714
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
715 716
	int isr;

717 718
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
719 720 721 722 723 724 725 726
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

727 728
	*new_ppr = ppr;
	if (old_ppr != ppr)
729
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
730 731 732 733 734 735 736 737

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

738 739
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
740
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
741 742
}

743 744 745 746 747 748
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
749 750
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
751
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
752 753 754
	apic_update_ppr(apic);
}

755
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
756
{
757 758
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
759 760
}

761
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
762
{
763 764 765 766
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
767
		return mda == kvm_x2apic_id(apic);
768

769 770 771 772 773 774 775 776 777
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

778
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
779 780
}

781
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
782
{
G
Gleb Natapov 已提交
783 784
	u32 logical_id;

785
	if (kvm_apic_broadcast(apic, mda))
786
		return true;
787

788
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
789

790
	if (apic_x2apic_mode(apic))
791 792
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
793

794
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
795

796
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
797
	case APIC_DFR_FLAT:
798
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
799
	case APIC_DFR_CLUSTER:
800 801
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
802
	default:
803
		return false;
E
Eddie Dong 已提交
804 805 806
	}
}

807 808
/* The KVM local APIC implementation has two quirks:
 *
809 810 811
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
812 813 814 815 816 817 818 819 820 821
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
822
 */
823 824
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
825 826 827
{
	bool ipi = source != NULL;

828
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
829
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
830 831
		return X2APIC_BROADCAST;

832
	return dest_id;
833 834
}

835
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
836
			   int shorthand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
837
{
838
	struct kvm_lapic *target = vcpu->arch.apic;
839
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
840

Z
Zachary Amsden 已提交
841
	ASSERT(target);
842
	switch (shorthand) {
E
Eddie Dong 已提交
843
	case APIC_DEST_NOSHORT:
844
		if (dest_mode == APIC_DEST_PHYSICAL)
845
			return kvm_apic_match_physical_addr(target, mda);
846
		else
847
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
848
	case APIC_DEST_SELF:
849
		return target == source;
E
Eddie Dong 已提交
850
	case APIC_DEST_ALLINC:
851
		return true;
E
Eddie Dong 已提交
852
	case APIC_DEST_ALLBUT:
853
		return target != source;
E
Eddie Dong 已提交
854
	default:
855
		return false;
E
Eddie Dong 已提交
856 857
	}
}
858
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
859

860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

876 877 878 879 880 881 882 883 884
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

885 886
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
887
{
888 889 890 891 892 893 894 895 896 897 898 899
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
900

901 902
	return false;
}
903

904 905 906 907 908 909 910 911 912 913 914 915 916
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
917

918 919 920 921 922
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
923 924
		return false;

925
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
926 927
		return false;

928
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
929
		if (irq->dest_id > map->max_apic_id) {
930 931
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
932 933
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
934 935
			*bitmap = 1;
		}
936
		return true;
937
	}
938

939 940 941
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
942
		return false;
943

944 945
	if (!kvm_lowest_prio_delivery(irq))
		return true;
946

947 948 949 950 951 952 953 954 955 956
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
957
		}
958 959 960
	} else {
		if (!*bitmap)
			return true;
961

962 963
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
964

965 966 967 968 969 970
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
971

972
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
973

974 975
	return true;
}
976

977 978 979 980 981 982 983 984
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
985

986
	*r = -1;
987

988 989 990 991
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
992

993 994
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
995

996
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
997 998
	if (ret) {
		*r = 0;
999 1000 1001 1002
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
1003
		}
1004
	}
1005 1006 1007 1008 1009

	rcu_read_unlock();
	return ret;
}

1010
/*
M
Miaohe Lin 已提交
1011
 * This routine tries to handle interrupts in posted mode, here is how
1012 1013 1014 1015
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
1016
 *   to find the destination vCPU.
1017 1018 1019 1020 1021 1022 1023
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
1024 1025 1026 1027
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1028 1029
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1030 1031 1032 1033 1034 1035 1036 1037
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1038 1039 1040
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1041

1042 1043 1044
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1045
		}
1046 1047 1048 1049 1050 1051
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1052 1053 1054 1055 1056
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1057
			     int vector, int level, int trig_mode,
1058
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1059
{
1060
	int result = 0;
1061
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1062

1063 1064
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1065 1066
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1067
		vcpu->arch.apic_arb_prio++;
1068
		fallthrough;
1069
	case APIC_DM_FIXED:
1070 1071 1072
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1073 1074 1075 1076
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1077 1078
		result = 1;

1079
		if (dest_map) {
1080
			__set_bit(vcpu->vcpu_id, dest_map->map);
1081 1082
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1083

1084 1085
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1086 1087
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1088
			else
1089 1090
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1091 1092
		}

1093
		if (static_call(kvm_x86_deliver_posted_interrupt)(vcpu, vector)) {
1094
			kvm_lapic_set_irr(vector, apic);
1095 1096 1097
			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1098 1099 1100
		break;

	case APIC_DM_REMRD:
1101 1102 1103 1104
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1105 1106 1107
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1108 1109 1110
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1111
		break;
1112

E
Eddie Dong 已提交
1113
	case APIC_DM_NMI:
1114
		result = 1;
1115
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1116
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1117 1118 1119
		break;

	case APIC_DM_INIT:
1120
		if (!trig_mode || level) {
1121
			result = 1;
1122 1123
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
1124
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1125 1126
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1127 1128 1129
		break;

	case APIC_DM_STARTUP:
1130 1131 1132 1133 1134 1135 1136
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1137 1138
		break;

1139 1140 1141 1142 1143 1144 1145 1146
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1147 1148 1149 1150 1151 1152 1153 1154
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
/*
 * This routine identifies the destination vcpus mask meant to receive the
 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
 * out the destination vcpus array and set the bitmap or it traverses to
 * each available vcpu to identify the same.
 */
void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
			      unsigned long *vcpu_bitmap)
{
	struct kvm_lapic **dest_vcpu = NULL;
	struct kvm_lapic *src = NULL;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	unsigned long bitmap;
	int i, vcpu_idx;
	bool ret;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
					  &bitmap);
	if (ret) {
		for_each_set_bit(i, &bitmap, 16) {
			if (!dest_vcpu[i])
				continue;
			vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
			__set_bit(vcpu_idx, vcpu_bitmap);
		}
	} else {
		kvm_for_each_vcpu(i, vcpu, kvm) {
			if (!kvm_apic_present(vcpu))
				continue;
			if (!kvm_apic_match_dest(vcpu, NULL,
1189
						 irq->shorthand,
1190 1191 1192 1193 1194 1195 1196 1197 1198
						 irq->dest_id,
						 irq->dest_mode))
				continue;
			__set_bit(i, vcpu_bitmap);
		}
	}
	rcu_read_unlock();
}

1199
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1200
{
1201
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1202 1203
}

1204 1205
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1206
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1207 1208
}

1209 1210
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1211 1212 1213 1214 1215
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1216

1217 1218 1219 1220 1221
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1222
	}
1223 1224 1225 1226 1227 1228 1229

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1230 1231
}

1232
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1233 1234
{
	int vector = apic_find_highest_isr(apic);
1235 1236 1237

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1238 1239 1240 1241 1242
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1243
		return vector;
E
Eddie Dong 已提交
1244

M
Michael S. Tsirkin 已提交
1245
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1246 1247
	apic_update_ppr(apic);

1248 1249
	if (to_hv_vcpu(apic->vcpu) &&
	    test_bit(vector, to_hv_synic(apic->vcpu)->vec_bitmap))
1250 1251
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1252
	kvm_ioapic_send_eoi(apic, vector);
1253
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1254
	return vector;
E
Eddie Dong 已提交
1255 1256
}

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

1272
void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
E
Eddie Dong 已提交
1273
{
1274
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1275

1276 1277 1278
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1279
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1280 1281
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1282
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1283 1284 1285 1286
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1287

1288 1289
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1290
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1291 1292 1293 1294
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1295
	ktime_t remaining, now;
1296
	s64 ns;
1297
	u32 tmcct;
E
Eddie Dong 已提交
1298 1299 1300

	ASSERT(apic != NULL);

1301
	/* if initial count is 0, current count should also be 0 */
1302
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1303
		apic->lapic_timer.period == 0)
1304 1305
		return 0;

1306
	now = ktime_get();
1307
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1308
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1309
		remaining = 0;
1310

1311 1312 1313
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1314 1315 1316 1317

	return tmcct;
}

1318 1319 1320 1321 1322
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1323
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1324
	run->tpr_access.rip = kvm_rip_read(vcpu);
1325 1326 1327 1328 1329 1330 1331 1332 1333
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1346 1347 1348
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1349 1350
		val = apic_get_tmcct(apic);
		break;
1351 1352
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1353
		val = kvm_lapic_get_reg(apic, offset);
1354
		break;
1355 1356
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
1357
		fallthrough;
E
Eddie Dong 已提交
1358
	default:
1359
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1360 1361 1362 1363 1364 1365
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1366 1367 1368 1369 1370
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1371 1372 1373 1374
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1375
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1376
		void *data)
E
Eddie Dong 已提交
1377 1378 1379
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1380
	/* this bitmask has a bit cleared for each reserved register */
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1408

1409
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1410 1411
		return 1;

E
Eddie Dong 已提交
1412 1413
	result = __apic_read(apic, offset & ~0xf);

1414 1415
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1427
	return 0;
E
Eddie Dong 已提交
1428
}
1429
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1430

G
Gleb Natapov 已提交
1431 1432
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1433 1434
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1435 1436
}

1437
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1438 1439 1440 1441 1442 1443 1444 1445
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1446 1447 1448 1449 1450 1451 1452 1453 1454
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1455
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1456 1457 1458 1459

	return 0;
}

E
Eddie Dong 已提交
1460 1461 1462 1463
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1464
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1465 1466
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1467
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1468 1469
}

1470 1471 1472 1473 1474 1475 1476
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1477
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1491 1492
static void cancel_hv_timer(struct kvm_lapic *apic);

1493 1494
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1495
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1496 1497 1498
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1499
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1500 1501
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1502 1503 1504 1505
			preempt_disable();
			if (apic->lapic_timer.hv_timer_in_use)
				cancel_hv_timer(apic);
			preempt_enable();
1506 1507 1508
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1509
		}
1510
		apic->lapic_timer.timer_mode = timer_mode;
1511
		limit_periodic_timer_frequency(apic);
1512 1513 1514
	}
}

1515 1516 1517 1518 1519 1520 1521 1522
/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1523
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1524 1525 1526

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1527
		void *bitmap = apic->regs + APIC_ISR;
1528

1529
		if (vcpu->arch.apicv_active)
1530 1531 1532 1533
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1534 1535 1536 1537
	}
	return false;
}

1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1558
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1559
					      s64 advance_expire_delta)
1560 1561
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1562
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1563 1564
	u64 ns;

1565 1566 1567 1568 1569
	/* Do not adjust for tiny fluctuations or large random spikes. */
	if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
	    abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
		return;

1570
	/* too early */
1571 1572
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1573
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1574
		timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1575 1576
	} else {
	/* too late */
1577
		ns = advance_expire_delta * 1000000ULL;
1578
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1579
		timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1580 1581
	}

1582 1583
	if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
		timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
1584 1585 1586
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1587
static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1588 1589 1590
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1591 1592 1593

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1594
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1595
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1596 1597

	if (guest_tsc < tsc_deadline)
1598
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1599

1600
	if (lapic_timer_advance_dynamic)
1601
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
1602
}
1603 1604 1605

void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
{
1606 1607 1608 1609
	if (lapic_in_kernel(vcpu) &&
	    vcpu->arch.apic->lapic_timer.expired_tscdeadline &&
	    vcpu->arch.apic->lapic_timer.timer_advance_ns &&
	    lapic_timer_int_injected(vcpu))
1610 1611
		__kvm_wait_lapic_expire(vcpu);
}
1612
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1613

1614 1615 1616 1617 1618
static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
{
	struct kvm_timer *ktimer = &apic->lapic_timer;

	kvm_apic_local_deliver(apic, APIC_LVTT);
H
Haiwei Li 已提交
1619
	if (apic_lvtt_tscdeadline(apic)) {
1620
		ktimer->tscdeadline = 0;
H
Haiwei Li 已提交
1621
	} else if (apic_lvtt_oneshot(apic)) {
1622 1623 1624 1625 1626
		ktimer->tscdeadline = 0;
		ktimer->target_expiration = 0;
	}
}

1627
static void apic_timer_expired(struct kvm_lapic *apic, bool from_timer_fn)
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_timer *ktimer = &apic->lapic_timer;

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
		ktimer->expired_tscdeadline = ktimer->tscdeadline;

1638 1639 1640 1641 1642 1643
	if (!from_timer_fn && vcpu->arch.apicv_active) {
		WARN_ON(kvm_get_running_vcpu() != vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

1644
	if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
		/*
		 * Ensure the guest's timer has truly expired before posting an
		 * interrupt.  Open code the relevant checks to avoid querying
		 * lapic_timer_int_injected(), which will be false since the
		 * interrupt isn't yet injected.  Waiting until after injecting
		 * is not an option since that won't help a posted interrupt.
		 */
		if (vcpu->arch.apic->lapic_timer.expired_tscdeadline &&
		    vcpu->arch.apic->lapic_timer.timer_advance_ns)
			__kvm_wait_lapic_expire(vcpu);
1655 1656 1657 1658 1659
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

	atomic_inc(&apic->lapic_timer.pending);
1660 1661 1662
	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
	if (from_timer_fn)
		kvm_vcpu_kick(vcpu);
1663 1664
}

1665 1666
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1667 1668
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1681
	now = ktime_get();
1682
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1683 1684 1685 1686 1687

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1688
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1689
		expire = ktime_add_ns(now, ns);
1690
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1691
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
1692
	} else
1693
		apic_timer_expired(apic, false);
1694 1695 1696 1697

	local_irq_restore(flags);
}

1698 1699 1700 1701 1702
static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
{
	return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
}

1703 1704 1705 1706 1707
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

1708 1709
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1727
static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
1728 1729
{
	ktime_t now;
1730
	u64 tscl = rdtsc();
1731
	s64 deadline;
1732

1733
	now = ktime_get();
1734 1735
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1736

1737 1738
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1739
		return false;
1740 1741
	}

1742
	limit_periodic_timer_frequency(apic);
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
	deadline = apic->lapic_timer.period;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
		if (unlikely(count_reg != APIC_TMICT)) {
			deadline = tmict_to_ns(apic,
				     kvm_lapic_get_reg(apic, count_reg));
			if (unlikely(deadline <= 0))
				deadline = apic->lapic_timer.period;
			else if (unlikely(deadline > apic->lapic_timer.period)) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested lapic timer restore with "
				    "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
				    "Using initial count to start timer.\n",
				    apic->vcpu->vcpu_id,
				    count_reg,
				    kvm_lapic_get_reg(apic, count_reg),
				    deadline, apic->lapic_timer.period);
				kvm_lapic_set_reg(apic, count_reg, 0);
				deadline = apic->lapic_timer.period;
			}
		}
	}
1765

1766
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1767 1768
		nsec_to_cycles(apic->vcpu, deadline);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
1769 1770 1771 1772 1773 1774

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1786 1787 1788
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1789 1790 1791
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1792 1793
}

1794 1795 1796 1797 1798 1799 1800
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
1801
		apic_timer_expired(apic, false);
1802 1803 1804 1805 1806 1807 1808 1809 1810

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1811
		HRTIMER_MODE_ABS_HARD);
1812 1813
}

1814 1815
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1816 1817 1818
	if (!lapic_in_kernel(vcpu))
		return false;

1819 1820 1821 1822
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1823
static void cancel_hv_timer(struct kvm_lapic *apic)
1824
{
1825
	WARN_ON(preemptible());
1826
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1827
	static_call(kvm_x86_cancel_hv_timer)(apic->vcpu);
1828 1829 1830
	apic->lapic_timer.hv_timer_in_use = false;
}

1831
static bool start_hv_timer(struct kvm_lapic *apic)
1832
{
1833
	struct kvm_timer *ktimer = &apic->lapic_timer;
1834 1835
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1836

1837
	WARN_ON(preemptible());
1838
	if (!kvm_can_use_hv_timer(vcpu))
1839 1840
		return false;

1841 1842 1843
	if (!ktimer->tscdeadline)
		return false;

1844
	if (static_call(kvm_x86_set_hv_timer)(vcpu, ktimer->tscdeadline, &expired))
1845 1846 1847 1848
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1849

1850
	/*
1851 1852 1853
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1854
	 */
1855 1856 1857 1858 1859 1860 1861
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1862
		} else if (expired) {
1863
			apic_timer_expired(apic, false);
1864 1865
			cancel_hv_timer(apic);
		}
1866
	}
1867

1868
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1869

1870 1871 1872
	return true;
}

1873
static void start_sw_timer(struct kvm_lapic *apic)
1874
{
1875
	struct kvm_timer *ktimer = &apic->lapic_timer;
1876 1877

	WARN_ON(preemptible());
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1889

1890 1891
static void restart_apic_timer(struct kvm_lapic *apic)
{
1892
	preempt_disable();
1893 1894 1895 1896

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1897 1898
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1899
out:
1900
	preempt_enable();
1901 1902
}

1903 1904 1905 1906
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1907 1908 1909 1910
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1911
	WARN_ON(rcuwait_active(&vcpu->wait));
1912
	cancel_hv_timer(apic);
1913
	apic_timer_expired(apic, false);
1914 1915 1916

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1917
		restart_apic_timer(apic);
1918
	}
1919 1920
out:
	preempt_enable();
1921 1922 1923
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1924 1925
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1926
	restart_apic_timer(vcpu->arch.apic);
1927 1928 1929 1930 1931 1932 1933
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1934
	preempt_disable();
1935
	/* Possibly the TSC deadline timer is not enabled yet */
1936 1937
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1938
	preempt_enable();
1939 1940
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1941

1942 1943 1944
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1945

1946 1947
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1948 1949
}

1950
static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
E
Eddie Dong 已提交
1951
{
1952
	atomic_set(&apic->lapic_timer.pending, 0);
1953

1954
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1955
	    && !set_target_expiration(apic, count_reg))
1956 1957 1958
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1959 1960
}

1961 1962 1963 1964 1965
static void start_apic_timer(struct kvm_lapic *apic)
{
	__start_apic_timer(apic, APIC_TMICT);
}

1966 1967
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1968
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1969

1970 1971 1972
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1973
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1974 1975 1976
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1977 1978
}

1979
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1980
{
G
Gleb Natapov 已提交
1981
	int ret = 0;
E
Eddie Dong 已提交
1982

G
Gleb Natapov 已提交
1983
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1984

G
Gleb Natapov 已提交
1985
	switch (reg) {
E
Eddie Dong 已提交
1986
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1987
		if (!apic_x2apic_mode(apic))
1988
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1989 1990
		else
			ret = 1;
E
Eddie Dong 已提交
1991 1992 1993
		break;

	case APIC_TASKPRI:
1994
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1995 1996 1997 1998 1999 2000 2001 2002
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
2003
		if (!apic_x2apic_mode(apic))
2004
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
2005 2006
		else
			ret = 1;
E
Eddie Dong 已提交
2007 2008 2009
		break;

	case APIC_DFR:
2010 2011 2012
		if (!apic_x2apic_mode(apic))
			kvm_apic_set_dfr(apic, val | 0x0FFFFFFF);
		else
G
Gleb Natapov 已提交
2013
			ret = 1;
E
Eddie Dong 已提交
2014 2015
		break;

2016 2017
	case APIC_SPIV: {
		u32 mask = 0x3ff;
2018
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
2019
			mask |= APIC_SPIV_DIRECTED_EOI;
2020
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
2021 2022 2023 2024
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

2025
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
2026
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
2027
						       APIC_LVTT + 0x10 * i);
2028
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
2029 2030
					     lvt_val | APIC_LVT_MASKED);
			}
2031
			apic_update_lvtt(apic);
2032
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
2033 2034 2035

		}
		break;
2036
	}
E
Eddie Dong 已提交
2037 2038
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
2039
		val &= ~(1 << 12);
2040
		kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
2041
		kvm_lapic_set_reg(apic, APIC_ICR, val);
E
Eddie Dong 已提交
2042 2043 2044
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
2045 2046
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
2047
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
2048 2049
		break;

2050
	case APIC_LVT0:
2051
		apic_manage_nmi_watchdog(apic, val);
2052
		fallthrough;
E
Eddie Dong 已提交
2053 2054 2055
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
2056
	case APIC_LVTERR: {
E
Eddie Dong 已提交
2057
		/* TODO: Check vector */
2058 2059 2060
		size_t size;
		u32 index;

2061
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
2062
			val |= APIC_LVT_MASKED;
2063 2064 2065 2066
		size = ARRAY_SIZE(apic_lvt_mask);
		index = array_index_nospec(
				(reg - APIC_LVTT) >> 4, size);
		val &= apic_lvt_mask[index];
2067
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
2068
		break;
2069
	}
E
Eddie Dong 已提交
2070

2071
	case APIC_LVTT:
2072
		if (!kvm_apic_sw_enabled(apic))
2073 2074
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
2075
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
2076
		apic_update_lvtt(apic);
2077 2078
		break;

E
Eddie Dong 已提交
2079
	case APIC_TMICT:
2080 2081 2082
		if (apic_lvtt_tscdeadline(apic))
			break;

2083
		hrtimer_cancel(&apic->lapic_timer.timer);
2084
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
2085
		start_apic_timer(apic);
G
Gleb Natapov 已提交
2086
		break;
E
Eddie Dong 已提交
2087

2088 2089 2090
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

2091
		kvm_lapic_set_reg(apic, APIC_TDCR, val & 0xb);
E
Eddie Dong 已提交
2092
		update_divide_count(apic);
2093 2094 2095 2096 2097 2098
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
2099
		break;
2100
	}
G
Gleb Natapov 已提交
2101
	case APIC_ESR:
2102
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
2103 2104 2105 2106 2107
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
2108 2109
			kvm_lapic_reg_write(apic, APIC_ICR,
					    APIC_DEST_SELF | (val & APIC_VECTOR_MASK));
G
Gleb Natapov 已提交
2110 2111 2112
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
2113
	default:
G
Gleb Natapov 已提交
2114
		ret = 1;
E
Eddie Dong 已提交
2115 2116
		break;
	}
2117

2118 2119
	kvm_recalculate_apic_map(apic->vcpu->kvm);

G
Gleb Natapov 已提交
2120 2121
	return ret;
}
2122
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
2123

2124
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
2125 2126 2127 2128 2129 2130 2131 2132 2133
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2134 2135 2136 2137 2138 2139 2140 2141
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2142 2143 2144 2145 2146
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
2147
	if (len != 4 || (offset & 0xf))
2148
		return 0;
G
Gleb Natapov 已提交
2149 2150 2151

	val = *(u32*)data;

2152
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2153

2154
	return 0;
E
Eddie Dong 已提交
2155 2156
}

2157 2158
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2159
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2160 2161 2162
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2163 2164 2165 2166 2167 2168 2169 2170
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2171
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2172 2173

	/* TODO: optimize to just emulate side effect w/o one more write */
2174
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2175 2176 2177
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2178
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2179
{
2180 2181
	struct kvm_lapic *apic = vcpu->arch.apic;

2182
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2183 2184
		return;

2185
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2186

2187
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
2188
		static_branch_slow_dec_deferred(&apic_hw_disabled);
2189

2190
	if (!apic->sw_enabled)
2191
		static_branch_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2192

2193 2194 2195 2196
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2197 2198 2199 2200 2201 2202 2203
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2204 2205 2206 2207
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2208
	if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
2209 2210 2211 2212 2213 2214 2215 2216 2217
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2218
	if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
2219 2220 2221 2222 2223 2224 2225
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2226 2227
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2228
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2229

A
Avi Kivity 已提交
2230
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2231
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2232 2233 2234 2235 2236 2237
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2238
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2239 2240 2241 2242 2243 2244

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2245
	u64 old_value = vcpu->arch.apic_base;
2246
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2247

2248
	if (!apic)
E
Eddie Dong 已提交
2249
		value |= MSR_IA32_APICBASE_BSP;
2250

2251 2252
	vcpu->arch.apic_base = value;

2253
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2254
		kvm_update_cpuid_runtime(vcpu);
2255 2256 2257 2258

	if (!apic)
		return;

2259
	/* update jump label if enable bit changes */
2260
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2261 2262
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2263
			static_branch_slow_dec_deferred(&apic_hw_disabled);
2264
		} else {
2265
			static_branch_inc(&apic_hw_disabled.key);
2266
			atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2267
		}
2268 2269
	}

2270 2271 2272 2273
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2274
		static_call(kvm_x86_set_virtual_apic_mode)(vcpu);
2275

2276
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2277 2278
			     MSR_IA32_APICBASE_BASE;

2279 2280 2281
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2282 2283
}

2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (vcpu->arch.apicv_active) {
		/* irr_pending is always true when apicv is activated. */
		apic->irr_pending = true;
		apic->isr_count = 1;
	} else {
		apic->irr_pending = (apic_search_irr(apic) != -1);
		apic->isr_count = count_vectors(apic->regs + APIC_ISR);
	}
}
EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);

2299
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2300
{
2301
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2302 2303
	int i;

2304 2305
	if (!apic)
		return;
E
Eddie Dong 已提交
2306 2307

	/* Stop the timer in case it's a reset to an active apic */
2308
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2309

2310 2311 2312
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2313
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2314
	}
2315
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2316

2317 2318
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2319
	apic_update_lvtt(apic);
2320 2321
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2322
		kvm_lapic_set_reg(apic, APIC_LVT0,
2323
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2324
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2325

2326
	kvm_apic_set_dfr(apic, 0xffffffffU);
2327
	apic_set_spiv(apic, 0xff);
2328
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2329 2330
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2331 2332 2333 2334 2335
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2336
	for (i = 0; i < 8; i++) {
2337 2338 2339
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2340
	}
2341
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2342
	apic->highest_isr_cache = -1;
2343
	update_divide_count(apic);
2344
	atomic_set(&apic->lapic_timer.pending, 0);
2345
	if (kvm_vcpu_is_bsp(vcpu))
2346 2347
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2348
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2349
	apic_update_ppr(apic);
2350
	if (vcpu->arch.apicv_active) {
2351 2352 2353
		static_call(kvm_x86_apicv_post_state_restore)(vcpu);
		static_call(kvm_x86_hwapic_irr_update)(vcpu, -1);
		static_call(kvm_x86_hwapic_isr_update)(vcpu, -1);
2354
	}
E
Eddie Dong 已提交
2355

2356
	vcpu->arch.apic_arb_prio = 0;
2357
	vcpu->arch.apic_attention = 0;
2358 2359

	kvm_recalculate_apic_map(vcpu->kvm);
E
Eddie Dong 已提交
2360 2361 2362 2363 2364 2365 2366
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2367

A
Avi Kivity 已提交
2368
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2369
{
2370
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2371 2372
}

2373 2374
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2375
	struct kvm_lapic *apic = vcpu->arch.apic;
2376

2377
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2378
		return atomic_read(&apic->lapic_timer.pending);
2379 2380 2381 2382

	return 0;
}

A
Avi Kivity 已提交
2383
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2384
{
2385
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2386 2387
	int vector, mode, trig_mode;

2388
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2389 2390 2391
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2392 2393
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2394 2395 2396
	}
	return 0;
}
2397

2398
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2399
{
2400 2401 2402 2403
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2404 2405
}

G
Gregory Haskins 已提交
2406 2407 2408 2409 2410
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2411 2412 2413
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2414
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2415

2416
	apic_timer_expired(apic, true);
2417

A
Avi Kivity 已提交
2418
	if (lapic_is_periodic(apic)) {
2419
		advance_periodic_target_expiration(apic);
2420 2421 2422 2423 2424 2425
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2426
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2427 2428 2429 2430 2431
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2432
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2433 2434 2435
	if (!apic)
		goto nomem;

2436
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2437

2438
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2439
	if (!apic->regs) {
E
Eddie Dong 已提交
2440 2441
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2442
		goto nomem_free_apic;
E
Eddie Dong 已提交
2443 2444 2445
	}
	apic->vcpu = vcpu;

2446
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2447
		     HRTIMER_MODE_ABS_HARD);
2448
	apic->lapic_timer.timer.function = apic_timer_fn;
2449
	if (timer_advance_ns == -1) {
2450
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
2451
		lapic_timer_advance_dynamic = true;
2452 2453
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
2454
		lapic_timer_advance_dynamic = false;
2455 2456
	}

2457 2458
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2459
	 * thinking that APIC state has changed.
2460 2461
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2462
	static_branch_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2463
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2464 2465

	return 0;
2466 2467
nomem_free_apic:
	kfree(apic);
2468
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2469 2470 2471 2472 2473 2474
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2475
	struct kvm_lapic *apic = vcpu->arch.apic;
2476
	u32 ppr;
E
Eddie Dong 已提交
2477

2478
	if (!kvm_apic_present(vcpu))
E
Eddie Dong 已提交
2479 2480
		return -1;

2481 2482
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2483
}
2484
EXPORT_SYMBOL_GPL(kvm_apic_has_interrupt);
E
Eddie Dong 已提交
2485

Q
Qing He 已提交
2486 2487
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2488
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2489

2490
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2491
		return 1;
2492 2493
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2494 2495
		return 1;
	return 0;
Q
Qing He 已提交
2496 2497
}

2498 2499
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2500
	struct kvm_lapic *apic = vcpu->arch.apic;
2501

2502
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2503
		kvm_apic_inject_pending_timer_irqs(apic);
2504
		atomic_set(&apic->lapic_timer.pending, 0);
2505 2506 2507
	}
}

E
Eddie Dong 已提交
2508 2509 2510
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2511
	struct kvm_lapic *apic = vcpu->arch.apic;
2512
	u32 ppr;
E
Eddie Dong 已提交
2513 2514 2515 2516

	if (vector == -1)
		return -1;

2517 2518 2519 2520 2521 2522 2523
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2524
	apic_clear_irr(vector, apic);
2525
	if (to_hv_vcpu(vcpu) && test_bit(vector, to_hv_synic(vcpu)->auto_eoi_bitmap)) {
2526 2527 2528 2529 2530
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2531
		apic_update_ppr(apic);
2532 2533 2534 2535 2536 2537 2538 2539 2540
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2541 2542
	}

E
Eddie Dong 已提交
2543 2544
	return vector;
}
2545

2546 2547 2548 2549 2550
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2551
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2552

2553 2554 2555 2556 2557 2558 2559 2560 2561
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2562 2563 2564 2565

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2566 2567 2568 2569 2570 2571 2572 2573
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2574 2575 2576 2577 2578 2579 2580 2581

	/*
	 * Get calculated timer current count for remaining timer period (if
	 * any) and store it in the returned register set.
	 */
	__kvm_lapic_set_reg(s->regs, APIC_TMCCT,
			    __apic_read(vcpu->arch.apic, APIC_TMCCT));

2582 2583 2584 2585
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2586
{
2587
	struct kvm_lapic *apic = vcpu->arch.apic;
2588 2589
	int r;

2590
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2591 2592
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2593 2594

	r = kvm_apic_state_fixup(vcpu, s, true);
2595 2596
	if (r) {
		kvm_recalculate_apic_map(vcpu->kvm);
2597
		return r;
2598
	}
2599
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2600

2601
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2602
	kvm_recalculate_apic_map(vcpu->kvm);
2603 2604
	kvm_apic_set_version(vcpu);

2605
	apic_update_ppr(apic);
2606
	hrtimer_cancel(&apic->lapic_timer.timer);
2607
	apic_update_lvtt(apic);
2608
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2609
	update_divide_count(apic);
2610
	__start_apic_timer(apic, APIC_TMCCT);
2611
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2612
	apic->highest_isr_cache = -1;
2613
	if (vcpu->arch.apicv_active) {
2614 2615
		static_call(kvm_x86_apicv_post_state_restore)(vcpu);
		static_call(kvm_x86_hwapic_irr_update)(vcpu,
W
Wei Wang 已提交
2616
				apic_find_highest_irr(apic));
2617
		static_call(kvm_x86_hwapic_isr_update)(vcpu,
2618
				apic_find_highest_isr(apic));
2619
	}
2620
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2621 2622
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2623 2624

	vcpu->arch.apic_arb_prio = 0;
2625 2626

	return 0;
2627
}
2628

2629
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2630 2631 2632
{
	struct hrtimer *timer;

2633 2634
	if (!lapic_in_kernel(vcpu) ||
		kvm_can_post_timer_interrupt(vcpu))
2635 2636
		return;

2637
	timer = &vcpu->arch.apic->lapic_timer.timer;
2638
	if (hrtimer_cancel(timer))
2639
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
2640
}
A
Avi Kivity 已提交
2641

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2679 2680 2681 2682
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2683 2684 2685
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2686
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2687 2688
		return;

2689 2690
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2691
		return;
A
Avi Kivity 已提交
2692 2693 2694 2695

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2711
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2712 2713 2714 2715 2716 2717 2718 2719 2720 2721
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2722 2723 2724 2725
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2726
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2727

2728 2729
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2730
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2731 2732
		return;

2733
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2734 2735 2736 2737 2738 2739 2740 2741
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2742 2743
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2744 2745
}

2746
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2747
{
2748
	if (vapic_addr) {
2749
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2750 2751 2752
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2753
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2754
	} else {
2755
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2756 2757 2758 2759
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2760
}
G
Gleb Natapov 已提交
2761 2762 2763 2764 2765 2766

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2767
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2768 2769
		return 1;

2770 2771 2772
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2773
	/* if this is ICR write vector before command */
2774
	if (reg == APIC_ICR)
2775 2776
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2777 2778 2779 2780 2781 2782 2783
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2784
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2785 2786
		return 1;

2787
	if (reg == APIC_DFR || reg == APIC_ICR2)
2788 2789
		return 1;

2790
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2791
		return 1;
2792
	if (reg == APIC_ICR)
2793
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2794 2795 2796 2797 2798

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2799 2800 2801 2802 2803

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2804
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2805 2806 2807 2808
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2809 2810
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2811 2812 2813 2814 2815 2816 2817
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2818
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2819 2820
		return 1;

2821
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2822 2823
		return 1;
	if (reg == APIC_ICR)
2824
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2825 2826 2827 2828 2829

	*data = (((u64)high) << 32) | low;

	return 0;
}
2830

2831
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2832 2833
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2834 2835 2836
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2837 2838 2839 2840 2841 2842
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2843 2844 2845 2846 2847 2848 2849

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2850
}
2851

2852 2853 2854
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2855
	u8 sipi_vector;
2856
	int r;
2857
	unsigned long pe;
2858

2859 2860 2861 2862 2863 2864 2865 2866 2867
	if (!lapic_in_kernel(vcpu))
		return;

	/*
	 * Read pending events before calling the check_events
	 * callback.
	 */
	pe = smp_load_acquire(&apic->pending_events);
	if (!pe)
2868 2869
		return;

2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
	if (is_guest_mode(vcpu)) {
		r = kvm_x86_ops.nested_ops->check_events(vcpu);
		if (r < 0)
			return;
		/*
		 * If an event has happened and caused a vmexit,
		 * we know INITs are latched and therefore
		 * we will not incorrectly deliver an APIC
		 * event instead of a vmexit.
		 */
	}

2882
	/*
2883
	 * INITs are latched while CPU is in specific states
2884
	 * (SMM, VMX root mode, SVM with GIF=0).
2885 2886 2887 2888
	 * Because a CPU cannot be in these states immediately
	 * after it has processed an INIT signal (and thus in
	 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
	 * and leave the INIT pending.
2889
	 */
2890
	if (kvm_vcpu_latch_init(vcpu)) {
2891
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2892
		if (test_bit(KVM_APIC_SIPI, &pe))
2893 2894 2895
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2896 2897

	if (test_bit(KVM_APIC_INIT, &pe)) {
2898
		clear_bit(KVM_APIC_INIT, &apic->pending_events);
2899
		kvm_vcpu_reset(vcpu, true);
2900 2901 2902 2903 2904
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2905
	if (test_bit(KVM_APIC_SIPI, &pe)) {
2906
		clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2907 2908 2909 2910
		if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
			/* evaluate pending_events before reading the vector */
			smp_rmb();
			sipi_vector = apic->sipi_vector;
2911
			kvm_x86_ops.vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2912 2913
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		}
2914 2915 2916
	}
}

2917 2918 2919 2920 2921
void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}