lapic.c 72.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "ioapic.h"
40
#include "trace.h"
41
#include "x86.h"
A
Avi Kivity 已提交
42
#include "cpuid.h"
43
#include "hyperv.h"
E
Eddie Dong 已提交
44

45 46 47 48 49 50
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
51 52 53 54 55 56
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
57
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
58 59 60
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define MAX_APIC_VECTOR			256
61
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
62

63
static bool lapic_timer_advance_dynamic __read_mostly;
64 65 66 67
#define LAPIC_TIMER_ADVANCE_ADJUST_MIN	100	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_ADJUST_MAX	10000	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_NS_INIT	1000
#define LAPIC_TIMER_ADVANCE_NS_MAX     5000
68 69 70
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
71 72 73 74 75
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

76 77 78 79 80 81 82 83
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
84 85 86 87 88 89 90 91 92 93
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

94
struct static_key_deferred apic_hw_disabled __read_mostly;
95 96
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
97 98
static inline int apic_enabled(struct kvm_lapic *apic)
{
99
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
100 101
}

E
Eddie Dong 已提交
102 103 104 105 106 107 108
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

109 110 111 112 113
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

114
static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
115 116 117
{
	return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
}
118 119 120 121 122 123 124 125

bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
{
	return kvm_x86_ops.set_hv_timer
	       && !(kvm_mwait_in_guest(vcpu->kvm) ||
		    kvm_can_post_timer_interrupt(vcpu));
}
EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
126 127 128 129 130 131

static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
}

132 133 134 135 136
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
137
		u32 max_apic_id = map->max_apic_id;
138 139 140 141

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
142
			offset = array_index_nospec(offset, map->max_apic_id + 1);
143 144 145 146 147
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
148

149 150 151 152 153 154 155
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
156
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
157 158 159 160 161 162
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
163 164
}

165
static void kvm_apic_map_free(struct rcu_head *rcu)
166
{
167
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
168

169
	kvfree(map);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183
/*
 * CLEAN -> DIRTY and UPDATE_IN_PROGRESS -> DIRTY changes happen without a lock.
 *
 * DIRTY -> UPDATE_IN_PROGRESS and UPDATE_IN_PROGRESS -> CLEAN happen with
 * apic_map_lock_held.
 */
enum {
	CLEAN,
	UPDATE_IN_PROGRESS,
	DIRTY
};

184
void kvm_recalculate_apic_map(struct kvm *kvm)
185 186 187 188
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
189
	u32 max_id = 255; /* enough space for any xAPIC ID */
190

191 192
	/* Read kvm->arch.apic_map_dirty before kvm->arch.apic_map.  */
	if (atomic_read_acquire(&kvm->arch.apic_map_dirty) == CLEAN)
193 194
		return;

195
	mutex_lock(&kvm->arch.apic_map_lock);
196 197 198 199 200 201
	/*
	 * Read kvm->arch.apic_map_dirty before kvm->arch.apic_map
	 * (if clean) or the APIC registers (if dirty).
	 */
	if (atomic_cmpxchg_acquire(&kvm->arch.apic_map_dirty,
				   DIRTY, UPDATE_IN_PROGRESS) == CLEAN) {
202 203 204 205
		/* Someone else has updated the map. */
		mutex_unlock(&kvm->arch.apic_map_lock);
		return;
	}
206

R
Radim Krčmář 已提交
207 208
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
209
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
210

M
Michal Hocko 已提交
211
	new = kvzalloc(sizeof(struct kvm_apic_map) +
212 213
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
214

215 216 217
	if (!new)
		goto out;

R
Radim Krčmář 已提交
218 219
	new->max_apic_id = max_id;

220 221
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
222 223
		struct kvm_lapic **cluster;
		u16 mask;
224 225 226
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
227

228 229 230
		if (!kvm_apic_present(vcpu))
			continue;

231 232 233 234 235 236 237 238 239 240 241 242 243
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
244

245 246 247
		if (!kvm_apic_sw_enabled(apic))
			continue;

248 249
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

250 251 252 253
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
254
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
255 256 257 258 259
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

260
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
261 262
			continue;

263 264
		if (mask)
			cluster[ffs(mask) - 1] = apic;
265 266 267 268 269
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
270
	/*
271 272
	 * Write kvm->arch.apic_map before clearing apic->apic_map_dirty.
	 * If another update has come in, leave it DIRTY.
273
	 */
274 275
	atomic_cmpxchg_release(&kvm->arch.apic_map_dirty,
			       UPDATE_IN_PROGRESS, CLEAN);
276 277 278
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
279
		call_rcu(&old->rcu, kvm_apic_map_free);
280

281
	kvm_make_scan_ioapic_request(kvm);
282 283
}

284 285
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
286
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
287

288
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
289 290 291

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
292
		if (enabled)
293
			static_key_slow_dec_deferred(&apic_sw_disabled);
294
		else
295
			static_key_slow_inc(&apic_sw_disabled.key);
296

297
		atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
298 299 300
	}
}

301
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
302
{
303
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
304
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
305 306 307 308
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
309
	kvm_lapic_set_reg(apic, APIC_LDR, id);
310
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
311 312
}

313 314 315 316 317 318
static inline void kvm_apic_set_dfr(struct kvm_lapic *apic, u32 val)
{
	kvm_lapic_set_reg(apic, APIC_DFR, val);
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
}

319 320 321 322 323
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

324
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
325
{
326
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
327

328 329
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

330
	kvm_lapic_set_reg(apic, APIC_ID, id);
331
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
332
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
333 334
}

E
Eddie Dong 已提交
335 336
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
337
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
338 339
}

340 341
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
342
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
343 344
}

E
Eddie Dong 已提交
345 346
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
347
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
348 349 350 351
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
352
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
353 354
}

355 356 357 358 359
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

360 361 362 363 364
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 v = APIC_VERSION;

365
	if (!lapic_in_kernel(vcpu))
366 367
		return;

368 369 370 371 372 373 374
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
375
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) &&
376
	    !ioapic_in_kernel(vcpu->kvm))
377
		v |= APIC_LVR_DIRECTED_EOI;
378
	kvm_lapic_set_reg(apic, APIC_LVR, v);
379 380
}

381
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
382
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
383 384 385 386 387 388 389 390
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
391 392
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
393

394 395 396 397
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
398
			return __fls(*reg) + vec;
399
	}
E
Eddie Dong 已提交
400

401
	return -1;
E
Eddie Dong 已提交
402 403
}

M
Michael S. Tsirkin 已提交
404 405
static u8 count_vectors(void *bitmap)
{
406 407
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
408
	u8 count = 0;
409 410 411 412 413 414

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
415 416 417
	return count;
}

418
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
419
{
420
	u32 i, vec;
421 422 423 424 425
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
426

427
	for (i = vec = 0; i <= 7; i++, vec += 32) {
428
		pir_val = READ_ONCE(pir[i]);
429
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
430
		if (pir_val) {
431
			prev_irr_val = irr_val;
432 433
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
434 435 436 437
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
438
		}
439
		if (irr_val)
440
			*max_irr = __fls(irr_val) + vec;
441
	}
442

443 444
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
445
}
446 447
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

448
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
449 450 451
{
	struct kvm_lapic *apic = vcpu->arch.apic;

452
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
453
}
454 455
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

456
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
457
{
458
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
459 460 461 462 463 464
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

465 466 467 468
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
469 470 471 472
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
473 474 475 476 477
	ASSERT(result == -1 || result >= 16);

	return result;
}

478 479
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
480 481 482 483
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

484
	if (unlikely(vcpu->arch.apicv_active)) {
485
		/* need to update RVI */
486
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
487
		kvm_x86_ops.hwapic_irr_update(vcpu,
488
				apic_find_highest_irr(apic));
489 490
	} else {
		apic->irr_pending = false;
491
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
492 493
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
494
	}
495 496
}

M
Michael S. Tsirkin 已提交
497 498
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
499 500 501 502 503 504
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
505

M
Michael S. Tsirkin 已提交
506
	/*
507 508 509
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
510
	 */
511
	if (unlikely(vcpu->arch.apicv_active))
512
		kvm_x86_ops.hwapic_isr_update(vcpu, vec);
513 514 515 516 517 518 519 520 521 522
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
523 524
}

525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
544 545
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
546 547 548 549 550 551 552 553 554 555 556 557 558
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
559
	if (unlikely(vcpu->arch.apicv_active))
560
		kvm_x86_ops.hwapic_isr_update(vcpu,
561 562
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
563
		--apic->isr_count;
564 565 566
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
567 568
}

569 570
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
571 572 573 574 575
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
576
	return apic_find_highest_irr(vcpu->arch.apic);
577
}
578
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
579

580
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
581
			     int vector, int level, int trig_mode,
582
			     struct dest_map *dest_map);
583

584
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
585
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
586
{
587
	struct kvm_lapic *apic = vcpu->arch.apic;
588

589
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
590
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
591 592
}

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
			 struct kvm_lapic_irq *irq, u32 min)
{
	int i, count = 0;
	struct kvm_vcpu *vcpu;

	if (min > map->max_apic_id)
		return 0;

	for_each_set_bit(i, ipi_bitmap,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, irq, NULL);
		}
	}

	return count;
}

613
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
614
		    unsigned long ipi_bitmap_high, u32 min,
615 616 617 618 619
		    unsigned long icr, int op_64_bit)
{
	struct kvm_apic_map *map;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
620 621 622 623
	int count;

	if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
		return -KVM_EINVAL;
624 625 626 627 628 629 630 631 632

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

633 634 635 636 637
	count = -EOPNOTSUPP;
	if (likely(map)) {
		count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
		min += cluster_size;
		count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
638 639 640 641 642 643
	}

	rcu_read_unlock();
	return count;
}

644 645
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
646 647 648

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
649 650 651 652
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
653 654 655

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
656 657 658 659 660 661 662 663 664 665
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
666
	if (pv_eoi_get_user(vcpu, &val) < 0) {
667
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
668
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
669 670
		return false;
	}
671 672 673 674 675 676
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
677
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
678
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
679 680 681 682 683 684 685 686
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
687
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
688
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
689 690 691 692 693
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

694 695
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
696
	int highest_irr;
697
	if (apic->vcpu->arch.apicv_active)
698
		highest_irr = kvm_x86_ops.sync_pir_to_irr(apic->vcpu);
699 700
	else
		highest_irr = apic_find_highest_irr(apic);
701 702 703 704 705 706
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
707
{
708
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
709 710
	int isr;

711 712
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
713 714 715 716 717 718 719 720
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

721 722
	*new_ppr = ppr;
	if (old_ppr != ppr)
723
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
724 725 726 727 728 729 730 731

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

732 733
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
734
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
735 736
}

737 738 739 740 741 742
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
743 744
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
745
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
746 747 748
	apic_update_ppr(apic);
}

749
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
750
{
751 752
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
753 754
}

755
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
756
{
757 758 759 760
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
761
		return mda == kvm_x2apic_id(apic);
762

763 764 765 766 767 768 769 770 771
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

772
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
773 774
}

775
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
776
{
G
Gleb Natapov 已提交
777 778
	u32 logical_id;

779
	if (kvm_apic_broadcast(apic, mda))
780
		return true;
781

782
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
783

784
	if (apic_x2apic_mode(apic))
785 786
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
787

788
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
789

790
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
791
	case APIC_DFR_FLAT:
792
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
793
	case APIC_DFR_CLUSTER:
794 795
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
796
	default:
797
		return false;
E
Eddie Dong 已提交
798 799 800
	}
}

801 802
/* The KVM local APIC implementation has two quirks:
 *
803 804 805
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
806 807 808 809 810 811 812 813 814 815
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
816
 */
817 818
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
819 820 821
{
	bool ipi = source != NULL;

822
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
823
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
824 825
		return X2APIC_BROADCAST;

826
	return dest_id;
827 828
}

829
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
830
			   int shorthand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
831
{
832
	struct kvm_lapic *target = vcpu->arch.apic;
833
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
834

Z
Zachary Amsden 已提交
835
	ASSERT(target);
836
	switch (shorthand) {
E
Eddie Dong 已提交
837
	case APIC_DEST_NOSHORT:
838
		if (dest_mode == APIC_DEST_PHYSICAL)
839
			return kvm_apic_match_physical_addr(target, mda);
840
		else
841
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
842
	case APIC_DEST_SELF:
843
		return target == source;
E
Eddie Dong 已提交
844
	case APIC_DEST_ALLINC:
845
		return true;
E
Eddie Dong 已提交
846
	case APIC_DEST_ALLBUT:
847
		return target != source;
E
Eddie Dong 已提交
848
	default:
849
		return false;
E
Eddie Dong 已提交
850 851
	}
}
852
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
853

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

870 871 872 873 874 875 876 877 878
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

879 880
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
881
{
882 883 884 885 886 887 888 889 890 891 892 893
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
894

895 896
	return false;
}
897

898 899 900 901 902 903 904 905 906 907 908 909 910
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
911

912 913 914 915 916
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
917 918
		return false;

919
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
920 921
		return false;

922
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
923
		if (irq->dest_id > map->max_apic_id) {
924 925
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
926 927
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
928 929
			*bitmap = 1;
		}
930
		return true;
931
	}
932

933 934 935
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
936
		return false;
937

938 939
	if (!kvm_lowest_prio_delivery(irq))
		return true;
940

941 942 943 944 945 946 947 948 949 950
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
951
		}
952 953 954
	} else {
		if (!*bitmap)
			return true;
955

956 957
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
958

959 960 961 962 963 964
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
965

966
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
967

968 969
	return true;
}
970

971 972 973 974 975 976 977 978
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
979

980
	*r = -1;
981

982 983 984 985
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
986

987 988
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
989

990
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
991 992
	if (ret) {
		*r = 0;
993 994 995 996
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
997
		}
998
	}
999 1000 1001 1002 1003

	rcu_read_unlock();
	return ret;
}

1004
/*
M
Miaohe Lin 已提交
1005
 * This routine tries to handle interrupts in posted mode, here is how
1006 1007 1008 1009
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
1010
 *   to find the destination vCPU.
1011 1012 1013 1014 1015 1016 1017
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
1018 1019 1020 1021
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1022 1023
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1024 1025 1026 1027 1028 1029 1030 1031
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1032 1033 1034
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1035

1036 1037 1038
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1039
		}
1040 1041 1042 1043 1044 1045
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1046 1047 1048 1049 1050
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1051
			     int vector, int level, int trig_mode,
1052
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1053
{
1054
	int result = 0;
1055
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1056

1057 1058
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1059 1060
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1061
		vcpu->arch.apic_arb_prio++;
1062
		fallthrough;
1063
	case APIC_DM_FIXED:
1064 1065 1066
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1067 1068 1069 1070
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1071 1072
		result = 1;

1073
		if (dest_map) {
1074
			__set_bit(vcpu->vcpu_id, dest_map->map);
1075 1076
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1077

1078 1079
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1080 1081
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1082
			else
1083 1084
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1085 1086
		}

1087
		if (kvm_x86_ops.deliver_posted_interrupt(vcpu, vector)) {
1088
			kvm_lapic_set_irr(vector, apic);
1089 1090 1091
			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1092 1093 1094
		break;

	case APIC_DM_REMRD:
1095 1096 1097 1098
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1099 1100 1101
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1102 1103 1104
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1105
		break;
1106

E
Eddie Dong 已提交
1107
	case APIC_DM_NMI:
1108
		result = 1;
1109
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1110
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1111 1112 1113
		break;

	case APIC_DM_INIT:
1114
		if (!trig_mode || level) {
1115
			result = 1;
1116 1117
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
1118
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1119 1120
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1121 1122 1123
		break;

	case APIC_DM_STARTUP:
1124 1125 1126 1127 1128 1129 1130
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1131 1132
		break;

1133 1134 1135 1136 1137 1138 1139 1140
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1141 1142 1143 1144 1145 1146 1147 1148
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
/*
 * This routine identifies the destination vcpus mask meant to receive the
 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
 * out the destination vcpus array and set the bitmap or it traverses to
 * each available vcpu to identify the same.
 */
void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
			      unsigned long *vcpu_bitmap)
{
	struct kvm_lapic **dest_vcpu = NULL;
	struct kvm_lapic *src = NULL;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	unsigned long bitmap;
	int i, vcpu_idx;
	bool ret;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
					  &bitmap);
	if (ret) {
		for_each_set_bit(i, &bitmap, 16) {
			if (!dest_vcpu[i])
				continue;
			vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
			__set_bit(vcpu_idx, vcpu_bitmap);
		}
	} else {
		kvm_for_each_vcpu(i, vcpu, kvm) {
			if (!kvm_apic_present(vcpu))
				continue;
			if (!kvm_apic_match_dest(vcpu, NULL,
1183
						 irq->shorthand,
1184 1185 1186 1187 1188 1189 1190 1191 1192
						 irq->dest_id,
						 irq->dest_mode))
				continue;
			__set_bit(i, vcpu_bitmap);
		}
	}
	rcu_read_unlock();
}

1193
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1194
{
1195
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1196 1197
}

1198 1199
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1200
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1201 1202
}

1203 1204
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1205 1206 1207 1208 1209
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1210

1211 1212 1213 1214 1215
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1216
	}
1217 1218 1219 1220 1221 1222 1223

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1224 1225
}

1226
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1227 1228
{
	int vector = apic_find_highest_isr(apic);
1229 1230 1231

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1232 1233 1234 1235 1236
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1237
		return vector;
E
Eddie Dong 已提交
1238

M
Michael S. Tsirkin 已提交
1239
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1240 1241
	apic_update_ppr(apic);

1242 1243 1244
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1245
	kvm_ioapic_send_eoi(apic, vector);
1246
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1247
	return vector;
E
Eddie Dong 已提交
1248 1249
}

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

1265
void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
E
Eddie Dong 已提交
1266
{
1267
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1268

1269 1270 1271
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1272
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1273 1274
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1275
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1276 1277 1278 1279
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1280

1281 1282
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1283
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1284 1285 1286 1287
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1288
	ktime_t remaining, now;
1289
	s64 ns;
1290
	u32 tmcct;
E
Eddie Dong 已提交
1291 1292 1293

	ASSERT(apic != NULL);

1294
	/* if initial count is 0, current count should also be 0 */
1295
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1296
		apic->lapic_timer.period == 0)
1297 1298
		return 0;

1299
	now = ktime_get();
1300
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1301
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1302
		remaining = 0;
1303

1304 1305 1306
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1307 1308 1309 1310

	return tmcct;
}

1311 1312 1313 1314 1315
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1316
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1317
	run->tpr_access.rip = kvm_rip_read(vcpu);
1318 1319 1320 1321 1322 1323 1324 1325 1326
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1339 1340 1341
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1342 1343
		val = apic_get_tmcct(apic);
		break;
1344 1345
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1346
		val = kvm_lapic_get_reg(apic, offset);
1347
		break;
1348 1349
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
1350
		fallthrough;
E
Eddie Dong 已提交
1351
	default:
1352
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1353 1354 1355 1356 1357 1358
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1359 1360 1361 1362 1363
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1364 1365 1366 1367
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1368
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1369
		void *data)
E
Eddie Dong 已提交
1370 1371 1372
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1373
	/* this bitmask has a bit cleared for each reserved register */
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1401

1402
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1403 1404
		return 1;

E
Eddie Dong 已提交
1405 1406
	result = __apic_read(apic, offset & ~0xf);

1407 1408
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1420
	return 0;
E
Eddie Dong 已提交
1421
}
1422
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1423

G
Gleb Natapov 已提交
1424 1425
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1426 1427
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1428 1429
}

1430
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1431 1432 1433 1434 1435 1436 1437 1438
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1439 1440 1441 1442 1443 1444 1445 1446 1447
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1448
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1449 1450 1451 1452

	return 0;
}

E
Eddie Dong 已提交
1453 1454 1455 1456
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1457
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1458 1459
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1460
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1461 1462
}

1463 1464 1465 1466 1467 1468 1469
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1470
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1484 1485
static void cancel_hv_timer(struct kvm_lapic *apic);

1486 1487
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1488
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1489 1490 1491
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1492
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1493 1494
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1495 1496 1497 1498
			preempt_disable();
			if (apic->lapic_timer.hv_timer_in_use)
				cancel_hv_timer(apic);
			preempt_enable();
1499 1500 1501
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1502
		}
1503
		apic->lapic_timer.timer_mode = timer_mode;
1504
		limit_periodic_timer_frequency(apic);
1505 1506 1507
	}
}

1508 1509 1510 1511 1512 1513 1514 1515
/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1516
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1517 1518 1519

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1520
		void *bitmap = apic->regs + APIC_ISR;
1521

1522
		if (vcpu->arch.apicv_active)
1523 1524 1525 1526
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1527 1528 1529 1530
	}
	return false;
}

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1551
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1552
					      s64 advance_expire_delta)
1553 1554
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1555
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1556 1557
	u64 ns;

1558 1559 1560 1561 1562
	/* Do not adjust for tiny fluctuations or large random spikes. */
	if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
	    abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
		return;

1563
	/* too early */
1564 1565
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1566
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1567
		timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1568 1569
	} else {
	/* too late */
1570
		ns = advance_expire_delta * 1000000ULL;
1571
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1572
		timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1573 1574
	}

1575 1576
	if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
		timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
1577 1578 1579
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1580
static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1581 1582 1583
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1584 1585 1586 1587 1588 1589

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1590
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1591
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1592 1593

	if (guest_tsc < tsc_deadline)
1594
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1595

1596
	if (lapic_timer_advance_dynamic)
1597
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
1598
}
1599 1600 1601 1602 1603 1604

void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	if (lapic_timer_int_injected(vcpu))
		__kvm_wait_lapic_expire(vcpu);
}
1605
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1606

1607 1608 1609 1610 1611
static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
{
	struct kvm_timer *ktimer = &apic->lapic_timer;

	kvm_apic_local_deliver(apic, APIC_LVTT);
H
Haiwei Li 已提交
1612
	if (apic_lvtt_tscdeadline(apic)) {
1613
		ktimer->tscdeadline = 0;
H
Haiwei Li 已提交
1614
	} else if (apic_lvtt_oneshot(apic)) {
1615 1616 1617 1618 1619
		ktimer->tscdeadline = 0;
		ktimer->target_expiration = 0;
	}
}

1620
static void apic_timer_expired(struct kvm_lapic *apic, bool from_timer_fn)
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_timer *ktimer = &apic->lapic_timer;

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
		ktimer->expired_tscdeadline = ktimer->tscdeadline;

1631 1632 1633 1634 1635 1636
	if (!from_timer_fn && vcpu->arch.apicv_active) {
		WARN_ON(kvm_get_running_vcpu() != vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
	if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
		if (apic->lapic_timer.timer_advance_ns)
			__kvm_wait_lapic_expire(vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

	atomic_inc(&apic->lapic_timer.pending);
	kvm_set_pending_timer(vcpu);
}

1648 1649
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1650 1651
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1664
	now = ktime_get();
1665
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1666 1667 1668 1669 1670

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1671
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1672
		expire = ktime_add_ns(now, ns);
1673
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1674
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
1675
	} else
1676
		apic_timer_expired(apic, false);
1677 1678 1679 1680

	local_irq_restore(flags);
}

1681 1682 1683 1684 1685
static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
{
	return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
}

1686 1687 1688 1689 1690
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

1691 1692
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1710
static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
1711 1712
{
	ktime_t now;
1713
	u64 tscl = rdtsc();
1714
	s64 deadline;
1715

1716
	now = ktime_get();
1717 1718
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1719

1720 1721
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1722
		return false;
1723 1724
	}

1725
	limit_periodic_timer_frequency(apic);
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	deadline = apic->lapic_timer.period;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
		if (unlikely(count_reg != APIC_TMICT)) {
			deadline = tmict_to_ns(apic,
				     kvm_lapic_get_reg(apic, count_reg));
			if (unlikely(deadline <= 0))
				deadline = apic->lapic_timer.period;
			else if (unlikely(deadline > apic->lapic_timer.period)) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested lapic timer restore with "
				    "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
				    "Using initial count to start timer.\n",
				    apic->vcpu->vcpu_id,
				    count_reg,
				    kvm_lapic_get_reg(apic, count_reg),
				    deadline, apic->lapic_timer.period);
				kvm_lapic_set_reg(apic, count_reg, 0);
				deadline = apic->lapic_timer.period;
			}
		}
	}
1748

1749
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1750 1751
		nsec_to_cycles(apic->vcpu, deadline);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
1752 1753 1754 1755 1756 1757

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1769 1770 1771
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1772 1773 1774
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1775 1776
}

1777 1778 1779 1780 1781 1782 1783
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
1784
		apic_timer_expired(apic, false);
1785 1786 1787 1788 1789 1790 1791 1792 1793

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1794
		HRTIMER_MODE_ABS_HARD);
1795 1796
}

1797 1798
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1799 1800 1801
	if (!lapic_in_kernel(vcpu))
		return false;

1802 1803 1804 1805
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1806
static void cancel_hv_timer(struct kvm_lapic *apic)
1807
{
1808
	WARN_ON(preemptible());
1809
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1810
	kvm_x86_ops.cancel_hv_timer(apic->vcpu);
1811 1812 1813
	apic->lapic_timer.hv_timer_in_use = false;
}

1814
static bool start_hv_timer(struct kvm_lapic *apic)
1815
{
1816
	struct kvm_timer *ktimer = &apic->lapic_timer;
1817 1818
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1819

1820
	WARN_ON(preemptible());
1821
	if (!kvm_can_use_hv_timer(vcpu))
1822 1823
		return false;

1824 1825 1826
	if (!ktimer->tscdeadline)
		return false;

1827
	if (kvm_x86_ops.set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
1828 1829 1830 1831
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1832

1833
	/*
1834 1835 1836
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1837
	 */
1838 1839 1840 1841 1842 1843 1844
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1845
		} else if (expired) {
1846
			apic_timer_expired(apic, false);
1847 1848
			cancel_hv_timer(apic);
		}
1849
	}
1850

1851
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1852

1853 1854 1855
	return true;
}

1856
static void start_sw_timer(struct kvm_lapic *apic)
1857
{
1858
	struct kvm_timer *ktimer = &apic->lapic_timer;
1859 1860

	WARN_ON(preemptible());
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1872

1873 1874
static void restart_apic_timer(struct kvm_lapic *apic)
{
1875
	preempt_disable();
1876 1877 1878 1879

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1880 1881
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1882
out:
1883
	preempt_enable();
1884 1885
}

1886 1887 1888 1889
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1890 1891 1892 1893
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1894
	WARN_ON(rcuwait_active(&vcpu->wait));
1895
	cancel_hv_timer(apic);
1896
	apic_timer_expired(apic, false);
1897 1898 1899

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1900
		restart_apic_timer(apic);
1901
	}
1902 1903
out:
	preempt_enable();
1904 1905 1906
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1907 1908
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1909
	restart_apic_timer(vcpu->arch.apic);
1910 1911 1912 1913 1914 1915 1916
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1917
	preempt_disable();
1918
	/* Possibly the TSC deadline timer is not enabled yet */
1919 1920
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1921
	preempt_enable();
1922 1923
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1924

1925 1926 1927
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1928

1929 1930
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1931 1932
}

1933
static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
E
Eddie Dong 已提交
1934
{
1935
	atomic_set(&apic->lapic_timer.pending, 0);
1936

1937
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1938
	    && !set_target_expiration(apic, count_reg))
1939 1940 1941
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1942 1943
}

1944 1945 1946 1947 1948
static void start_apic_timer(struct kvm_lapic *apic)
{
	__start_apic_timer(apic, APIC_TMICT);
}

1949 1950
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1951
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1952

1953 1954 1955
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1956
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1957 1958 1959
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1960 1961
}

1962
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1963
{
G
Gleb Natapov 已提交
1964
	int ret = 0;
E
Eddie Dong 已提交
1965

G
Gleb Natapov 已提交
1966
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1967

G
Gleb Natapov 已提交
1968
	switch (reg) {
E
Eddie Dong 已提交
1969
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1970
		if (!apic_x2apic_mode(apic))
1971
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1972 1973
		else
			ret = 1;
E
Eddie Dong 已提交
1974 1975 1976
		break;

	case APIC_TASKPRI:
1977
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1978 1979 1980 1981 1982 1983 1984 1985
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1986
		if (!apic_x2apic_mode(apic))
1987
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1988 1989
		else
			ret = 1;
E
Eddie Dong 已提交
1990 1991 1992
		break;

	case APIC_DFR:
1993 1994 1995
		if (!apic_x2apic_mode(apic))
			kvm_apic_set_dfr(apic, val | 0x0FFFFFFF);
		else
G
Gleb Natapov 已提交
1996
			ret = 1;
E
Eddie Dong 已提交
1997 1998
		break;

1999 2000
	case APIC_SPIV: {
		u32 mask = 0x3ff;
2001
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
2002
			mask |= APIC_SPIV_DIRECTED_EOI;
2003
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
2004 2005 2006 2007
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

2008
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
2009
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
2010
						       APIC_LVTT + 0x10 * i);
2011
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
2012 2013
					     lvt_val | APIC_LVT_MASKED);
			}
2014
			apic_update_lvtt(apic);
2015
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
2016 2017 2018

		}
		break;
2019
	}
E
Eddie Dong 已提交
2020 2021
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
2022
		val &= ~(1 << 12);
2023
		kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
2024
		kvm_lapic_set_reg(apic, APIC_ICR, val);
E
Eddie Dong 已提交
2025 2026 2027
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
2028 2029
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
2030
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
2031 2032
		break;

2033
	case APIC_LVT0:
2034
		apic_manage_nmi_watchdog(apic, val);
2035
		fallthrough;
E
Eddie Dong 已提交
2036 2037 2038
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
2039
	case APIC_LVTERR: {
E
Eddie Dong 已提交
2040
		/* TODO: Check vector */
2041 2042 2043
		size_t size;
		u32 index;

2044
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
2045
			val |= APIC_LVT_MASKED;
2046 2047 2048 2049
		size = ARRAY_SIZE(apic_lvt_mask);
		index = array_index_nospec(
				(reg - APIC_LVTT) >> 4, size);
		val &= apic_lvt_mask[index];
2050
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
2051
		break;
2052
	}
E
Eddie Dong 已提交
2053

2054
	case APIC_LVTT:
2055
		if (!kvm_apic_sw_enabled(apic))
2056 2057
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
2058
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
2059
		apic_update_lvtt(apic);
2060 2061
		break;

E
Eddie Dong 已提交
2062
	case APIC_TMICT:
2063 2064 2065
		if (apic_lvtt_tscdeadline(apic))
			break;

2066
		hrtimer_cancel(&apic->lapic_timer.timer);
2067
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
2068
		start_apic_timer(apic);
G
Gleb Natapov 已提交
2069
		break;
E
Eddie Dong 已提交
2070

2071 2072 2073
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

2074
		kvm_lapic_set_reg(apic, APIC_TDCR, val & 0xb);
E
Eddie Dong 已提交
2075
		update_divide_count(apic);
2076 2077 2078 2079 2080 2081
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
2082
		break;
2083
	}
G
Gleb Natapov 已提交
2084
	case APIC_ESR:
2085
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
2086 2087 2088 2089 2090
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
2091 2092
			kvm_lapic_reg_write(apic, APIC_ICR,
					    APIC_DEST_SELF | (val & APIC_VECTOR_MASK));
G
Gleb Natapov 已提交
2093 2094 2095
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
2096
	default:
G
Gleb Natapov 已提交
2097
		ret = 1;
E
Eddie Dong 已提交
2098 2099
		break;
	}
2100

2101 2102
	kvm_recalculate_apic_map(apic->vcpu->kvm);

G
Gleb Natapov 已提交
2103 2104
	return ret;
}
2105
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
2106

2107
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
2108 2109 2110 2111 2112 2113 2114 2115 2116
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2117 2118 2119 2120 2121 2122 2123 2124
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2125 2126 2127 2128 2129
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
2130
	if (len != 4 || (offset & 0xf))
2131
		return 0;
G
Gleb Natapov 已提交
2132 2133 2134

	val = *(u32*)data;

2135
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2136

2137
	return 0;
E
Eddie Dong 已提交
2138 2139
}

2140 2141
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2142
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2143 2144 2145
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2146 2147 2148 2149 2150 2151 2152 2153
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2154
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2155 2156

	/* TODO: optimize to just emulate side effect w/o one more write */
2157
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2158 2159 2160
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2161
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2162
{
2163 2164
	struct kvm_lapic *apic = vcpu->arch.apic;

2165
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2166 2167
		return;

2168
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2169

2170 2171 2172
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2173
	if (!apic->sw_enabled)
2174
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2175

2176 2177 2178 2179
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2180 2181 2182 2183 2184 2185 2186
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2187 2188 2189 2190
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2191
	if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
2192 2193 2194 2195 2196 2197 2198 2199 2200
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2201
	if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
2202 2203 2204 2205 2206 2207 2208
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2209 2210
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2211
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2212

A
Avi Kivity 已提交
2213
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2214
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2215 2216 2217 2218 2219 2220
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2221
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2222 2223 2224 2225 2226 2227

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2228
	u64 old_value = vcpu->arch.apic_base;
2229
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2230

2231
	if (!apic)
E
Eddie Dong 已提交
2232
		value |= MSR_IA32_APICBASE_BSP;
2233

2234 2235
	vcpu->arch.apic_base = value;

2236
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2237
		kvm_update_cpuid_runtime(vcpu);
2238 2239 2240 2241

	if (!apic)
		return;

2242
	/* update jump label if enable bit changes */
2243
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2244 2245
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2246
			static_key_slow_dec_deferred(&apic_hw_disabled);
2247
		} else {
2248
			static_key_slow_inc(&apic_hw_disabled.key);
2249
			atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2250
		}
2251 2252
	}

2253 2254 2255 2256
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2257
		kvm_x86_ops.set_virtual_apic_mode(vcpu);
2258

2259
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2260 2261
			     MSR_IA32_APICBASE_BASE;

2262 2263 2264
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2265 2266
}

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (vcpu->arch.apicv_active) {
		/* irr_pending is always true when apicv is activated. */
		apic->irr_pending = true;
		apic->isr_count = 1;
	} else {
		apic->irr_pending = (apic_search_irr(apic) != -1);
		apic->isr_count = count_vectors(apic->regs + APIC_ISR);
	}
}
EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);

2282
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2283
{
2284
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2285 2286
	int i;

2287 2288
	if (!apic)
		return;
E
Eddie Dong 已提交
2289 2290

	/* Stop the timer in case it's a reset to an active apic */
2291
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2292

2293 2294 2295
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2296
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2297
	}
2298
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2299

2300 2301
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2302
	apic_update_lvtt(apic);
2303 2304
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2305
		kvm_lapic_set_reg(apic, APIC_LVT0,
2306
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2307
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2308

2309
	kvm_apic_set_dfr(apic, 0xffffffffU);
2310
	apic_set_spiv(apic, 0xff);
2311
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2312 2313
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2314 2315 2316 2317 2318
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2319
	for (i = 0; i < 8; i++) {
2320 2321 2322
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2323
	}
2324
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2325
	apic->highest_isr_cache = -1;
2326
	update_divide_count(apic);
2327
	atomic_set(&apic->lapic_timer.pending, 0);
2328
	if (kvm_vcpu_is_bsp(vcpu))
2329 2330
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2331
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2332
	apic_update_ppr(apic);
2333
	if (vcpu->arch.apicv_active) {
2334 2335 2336
		kvm_x86_ops.apicv_post_state_restore(vcpu);
		kvm_x86_ops.hwapic_irr_update(vcpu, -1);
		kvm_x86_ops.hwapic_isr_update(vcpu, -1);
2337
	}
E
Eddie Dong 已提交
2338

2339
	vcpu->arch.apic_arb_prio = 0;
2340
	vcpu->arch.apic_attention = 0;
2341 2342

	kvm_recalculate_apic_map(vcpu->kvm);
E
Eddie Dong 已提交
2343 2344 2345 2346 2347 2348 2349
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2350

A
Avi Kivity 已提交
2351
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2352
{
2353
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2354 2355
}

2356 2357
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2358
	struct kvm_lapic *apic = vcpu->arch.apic;
2359

2360
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2361
		return atomic_read(&apic->lapic_timer.pending);
2362 2363 2364 2365

	return 0;
}

A
Avi Kivity 已提交
2366
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2367
{
2368
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2369 2370
	int vector, mode, trig_mode;

2371
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2372 2373 2374
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2375 2376
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2377 2378 2379
	}
	return 0;
}
2380

2381
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2382
{
2383 2384 2385 2386
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2387 2388
}

G
Gregory Haskins 已提交
2389 2390 2391 2392 2393
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2394 2395 2396
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2397
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2398

2399
	apic_timer_expired(apic, true);
2400

A
Avi Kivity 已提交
2401
	if (lapic_is_periodic(apic)) {
2402
		advance_periodic_target_expiration(apic);
2403 2404 2405 2406 2407 2408
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2409
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2410 2411 2412 2413 2414
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2415
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2416 2417 2418
	if (!apic)
		goto nomem;

2419
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2420

2421
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2422
	if (!apic->regs) {
E
Eddie Dong 已提交
2423 2424
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2425
		goto nomem_free_apic;
E
Eddie Dong 已提交
2426 2427 2428
	}
	apic->vcpu = vcpu;

2429
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2430
		     HRTIMER_MODE_ABS_HARD);
2431
	apic->lapic_timer.timer.function = apic_timer_fn;
2432
	if (timer_advance_ns == -1) {
2433
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
2434
		lapic_timer_advance_dynamic = true;
2435 2436
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
2437
		lapic_timer_advance_dynamic = false;
2438 2439
	}

2440 2441
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2442
	 * thinking that APIC state has changed.
2443 2444
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2445
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2446
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2447 2448

	return 0;
2449 2450
nomem_free_apic:
	kfree(apic);
2451
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2452 2453 2454 2455 2456 2457
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2458
	struct kvm_lapic *apic = vcpu->arch.apic;
2459
	u32 ppr;
E
Eddie Dong 已提交
2460

2461
	if (!kvm_apic_hw_enabled(apic))
E
Eddie Dong 已提交
2462 2463
		return -1;

2464 2465
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2466 2467
}

Q
Qing He 已提交
2468 2469
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2470
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2471

2472
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2473
		return 1;
2474 2475
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2476 2477
		return 1;
	return 0;
Q
Qing He 已提交
2478 2479
}

2480 2481
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2482
	struct kvm_lapic *apic = vcpu->arch.apic;
2483

2484
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2485
		kvm_apic_inject_pending_timer_irqs(apic);
2486
		atomic_set(&apic->lapic_timer.pending, 0);
2487 2488 2489
	}
}

E
Eddie Dong 已提交
2490 2491 2492
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2493
	struct kvm_lapic *apic = vcpu->arch.apic;
2494
	u32 ppr;
E
Eddie Dong 已提交
2495 2496 2497 2498

	if (vector == -1)
		return -1;

2499 2500 2501 2502 2503 2504 2505
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2506
	apic_clear_irr(vector, apic);
2507
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2508 2509 2510 2511 2512
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2513
		apic_update_ppr(apic);
2514 2515 2516 2517 2518 2519 2520 2521 2522
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2523 2524
	}

E
Eddie Dong 已提交
2525 2526
	return vector;
}
2527

2528 2529 2530 2531 2532
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2533
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2534

2535 2536 2537 2538 2539 2540 2541 2542 2543
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2544 2545 2546 2547

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2548 2549 2550 2551 2552 2553 2554 2555
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2556 2557 2558 2559 2560 2561 2562 2563

	/*
	 * Get calculated timer current count for remaining timer period (if
	 * any) and store it in the returned register set.
	 */
	__kvm_lapic_set_reg(s->regs, APIC_TMCCT,
			    __apic_read(vcpu->arch.apic, APIC_TMCCT));

2564 2565 2566 2567
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2568
{
2569
	struct kvm_lapic *apic = vcpu->arch.apic;
2570 2571
	int r;

2572
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2573 2574
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2575 2576

	r = kvm_apic_state_fixup(vcpu, s, true);
2577 2578
	if (r) {
		kvm_recalculate_apic_map(vcpu->kvm);
2579
		return r;
2580
	}
2581
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2582

2583
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2584
	kvm_recalculate_apic_map(vcpu->kvm);
2585 2586
	kvm_apic_set_version(vcpu);

2587
	apic_update_ppr(apic);
2588
	hrtimer_cancel(&apic->lapic_timer.timer);
2589
	apic_update_lvtt(apic);
2590
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2591
	update_divide_count(apic);
2592
	__start_apic_timer(apic, APIC_TMCCT);
2593
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2594
	apic->highest_isr_cache = -1;
2595
	if (vcpu->arch.apicv_active) {
2596 2597
		kvm_x86_ops.apicv_post_state_restore(vcpu);
		kvm_x86_ops.hwapic_irr_update(vcpu,
W
Wei Wang 已提交
2598
				apic_find_highest_irr(apic));
2599
		kvm_x86_ops.hwapic_isr_update(vcpu,
2600
				apic_find_highest_isr(apic));
2601
	}
2602
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2603 2604
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2605 2606

	vcpu->arch.apic_arb_prio = 0;
2607 2608

	return 0;
2609
}
2610

2611
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2612 2613 2614
{
	struct hrtimer *timer;

2615 2616
	if (!lapic_in_kernel(vcpu) ||
		kvm_can_post_timer_interrupt(vcpu))
2617 2618
		return;

2619
	timer = &vcpu->arch.apic->lapic_timer.timer;
2620
	if (hrtimer_cancel(timer))
2621
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
2622
}
A
Avi Kivity 已提交
2623

2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2661 2662 2663 2664
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2665 2666 2667
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2668
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2669 2670
		return;

2671 2672
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2673
		return;
A
Avi Kivity 已提交
2674 2675 2676 2677

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2693
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2704 2705 2706 2707
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2708
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2709

2710 2711
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2712
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2713 2714
		return;

2715
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2716 2717 2718 2719 2720 2721 2722 2723
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2724 2725
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2726 2727
}

2728
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2729
{
2730
	if (vapic_addr) {
2731
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2732 2733 2734
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2735
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2736
	} else {
2737
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2738 2739 2740 2741
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2742
}
G
Gleb Natapov 已提交
2743 2744 2745 2746 2747 2748

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2749
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2750 2751
		return 1;

2752 2753 2754
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2755
	/* if this is ICR write vector before command */
2756
	if (reg == APIC_ICR)
2757 2758
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2759 2760 2761 2762 2763 2764 2765
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2766
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2767 2768
		return 1;

2769
	if (reg == APIC_DFR || reg == APIC_ICR2)
2770 2771
		return 1;

2772
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2773
		return 1;
2774
	if (reg == APIC_ICR)
2775
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2776 2777 2778 2779 2780

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2781 2782 2783 2784 2785

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2786
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2787 2788 2789 2790
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2791 2792
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2793 2794 2795 2796 2797 2798 2799
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2800
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2801 2802
		return 1;

2803
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2804 2805
		return 1;
	if (reg == APIC_ICR)
2806
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2807 2808 2809 2810 2811

	*data = (((u64)high) << 32) | low;

	return 0;
}
2812

2813
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2814 2815
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2816 2817 2818
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2819 2820 2821 2822 2823 2824
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2825 2826 2827 2828 2829 2830 2831

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2832
}
2833

2834 2835 2836
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2837
	u8 sipi_vector;
2838
	unsigned long pe;
2839

2840
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2841 2842
		return;

2843
	/*
2844 2845 2846 2847 2848 2849
	 * INITs are latched while CPU is in specific states
	 * (SMM, VMX non-root mode, SVM with GIF=0).
	 * Because a CPU cannot be in these states immediately
	 * after it has processed an INIT signal (and thus in
	 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
	 * and leave the INIT pending.
2850
	 */
2851
	if (kvm_vcpu_latch_init(vcpu)) {
2852 2853 2854 2855 2856
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2857

2858
	pe = xchg(&apic->pending_events, 0);
2859
	if (test_bit(KVM_APIC_INIT, &pe)) {
2860
		kvm_vcpu_reset(vcpu, true);
2861 2862 2863 2864 2865
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2866
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2867 2868 2869 2870 2871 2872 2873 2874 2875
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2876 2877 2878 2879
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2880
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2881
}
2882 2883 2884 2885 2886 2887

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}