lapic.c 74.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "ioapic.h"
40
#include "trace.h"
41
#include "x86.h"
A
Avi Kivity 已提交
42
#include "cpuid.h"
43
#include "hyperv.h"
E
Eddie Dong 已提交
44

45 46 47 48 49 50
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
51 52 53 54 55 56
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
57
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
58 59 60
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define MAX_APIC_VECTOR			256
61
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
62

63
static bool lapic_timer_advance_dynamic __read_mostly;
64 65 66 67
#define LAPIC_TIMER_ADVANCE_ADJUST_MIN	100	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_ADJUST_MAX	10000	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_NS_INIT	1000
#define LAPIC_TIMER_ADVANCE_NS_MAX     5000
68 69 70
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
71 72 73 74 75
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

76 77 78 79 80 81 82 83
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
84 85 86 87 88 89 90 91 92 93
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

94 95
__read_mostly DEFINE_STATIC_KEY_DEFERRED_FALSE(apic_hw_disabled, HZ);
__read_mostly DEFINE_STATIC_KEY_DEFERRED_FALSE(apic_sw_disabled, HZ);
96

E
Eddie Dong 已提交
97 98
static inline int apic_enabled(struct kvm_lapic *apic)
{
99
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
100 101
}

E
Eddie Dong 已提交
102 103 104 105 106 107 108
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

109 110 111 112 113
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

114
static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
115 116 117
{
	return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
}
118 119 120 121 122 123 124 125

bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
{
	return kvm_x86_ops.set_hv_timer
	       && !(kvm_mwait_in_guest(vcpu->kvm) ||
		    kvm_can_post_timer_interrupt(vcpu));
}
EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
126 127 128 129 130 131

static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
}

132 133 134 135 136
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
137
		u32 max_apic_id = map->max_apic_id;
138 139 140 141

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
142
			offset = array_index_nospec(offset, map->max_apic_id + 1);
143 144 145 146 147
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
148

149 150 151 152 153 154 155
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
156
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
157 158 159 160 161 162
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
163 164
}

165
static void kvm_apic_map_free(struct rcu_head *rcu)
166
{
167
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
168

169
	kvfree(map);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183
/*
 * CLEAN -> DIRTY and UPDATE_IN_PROGRESS -> DIRTY changes happen without a lock.
 *
 * DIRTY -> UPDATE_IN_PROGRESS and UPDATE_IN_PROGRESS -> CLEAN happen with
 * apic_map_lock_held.
 */
enum {
	CLEAN,
	UPDATE_IN_PROGRESS,
	DIRTY
};

184
void kvm_recalculate_apic_map(struct kvm *kvm)
185 186 187 188
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
189
	u32 max_id = 255; /* enough space for any xAPIC ID */
190

191 192
	/* Read kvm->arch.apic_map_dirty before kvm->arch.apic_map.  */
	if (atomic_read_acquire(&kvm->arch.apic_map_dirty) == CLEAN)
193 194
		return;

195
	mutex_lock(&kvm->arch.apic_map_lock);
196 197 198 199 200 201
	/*
	 * Read kvm->arch.apic_map_dirty before kvm->arch.apic_map
	 * (if clean) or the APIC registers (if dirty).
	 */
	if (atomic_cmpxchg_acquire(&kvm->arch.apic_map_dirty,
				   DIRTY, UPDATE_IN_PROGRESS) == CLEAN) {
202 203 204 205
		/* Someone else has updated the map. */
		mutex_unlock(&kvm->arch.apic_map_lock);
		return;
	}
206

R
Radim Krčmář 已提交
207 208
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
209
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
210

M
Michal Hocko 已提交
211
	new = kvzalloc(sizeof(struct kvm_apic_map) +
212 213
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
214

215 216 217
	if (!new)
		goto out;

R
Radim Krčmář 已提交
218 219
	new->max_apic_id = max_id;

220 221
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
222 223
		struct kvm_lapic **cluster;
		u16 mask;
224 225 226
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
227

228 229 230
		if (!kvm_apic_present(vcpu))
			continue;

231 232 233 234 235 236 237 238 239 240 241 242 243
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
244

245 246 247
		if (!kvm_apic_sw_enabled(apic))
			continue;

248 249
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

250 251 252 253
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
254
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
255 256 257 258 259
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

260
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
261 262
			continue;

263 264
		if (mask)
			cluster[ffs(mask) - 1] = apic;
265 266 267 268 269
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
270
	/*
271 272
	 * Write kvm->arch.apic_map before clearing apic->apic_map_dirty.
	 * If another update has come in, leave it DIRTY.
273
	 */
274 275
	atomic_cmpxchg_release(&kvm->arch.apic_map_dirty,
			       UPDATE_IN_PROGRESS, CLEAN);
276 277 278
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
279
		call_rcu(&old->rcu, kvm_apic_map_free);
280

281
	kvm_make_scan_ioapic_request(kvm);
282 283
}

284 285
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
286
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
287

288
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
289 290 291

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
292
		if (enabled)
293
			static_branch_slow_dec_deferred(&apic_sw_disabled);
294
		else
295
			static_branch_inc(&apic_sw_disabled.key);
296

297
		atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
298
	}
299 300 301 302

	/* Check if there are APF page ready requests pending */
	if (enabled)
		kvm_make_request(KVM_REQ_APF_READY, apic->vcpu);
303 304
}

305
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
306
{
307
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
308
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
309 310 311 312
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
313
	kvm_lapic_set_reg(apic, APIC_LDR, id);
314
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
315 316
}

317 318 319 320 321 322
static inline void kvm_apic_set_dfr(struct kvm_lapic *apic, u32 val)
{
	kvm_lapic_set_reg(apic, APIC_DFR, val);
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
}

323 324 325 326 327
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

328
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
329
{
330
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
331

332 333
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

334
	kvm_lapic_set_reg(apic, APIC_ID, id);
335
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
336
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
337 338
}

E
Eddie Dong 已提交
339 340
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
341
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
342 343
}

344 345
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
346
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
347 348
}

E
Eddie Dong 已提交
349 350
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
351
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
352 353 354 355
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
356
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
357 358
}

359 360 361 362 363
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

364 365 366 367 368
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 v = APIC_VERSION;

369
	if (!lapic_in_kernel(vcpu))
370 371
		return;

372 373 374 375 376 377 378
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
379
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) &&
380
	    !ioapic_in_kernel(vcpu->kvm))
381
		v |= APIC_LVR_DIRECTED_EOI;
382
	kvm_lapic_set_reg(apic, APIC_LVR, v);
383 384
}

385
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
386
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
387 388 389 390 391 392 393 394
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
395 396
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
397

398 399 400 401
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
402
			return __fls(*reg) + vec;
403
	}
E
Eddie Dong 已提交
404

405
	return -1;
E
Eddie Dong 已提交
406 407
}

M
Michael S. Tsirkin 已提交
408 409
static u8 count_vectors(void *bitmap)
{
410 411
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
412
	u8 count = 0;
413 414 415 416 417 418

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
419 420 421
	return count;
}

422
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
423
{
424
	u32 i, vec;
425 426 427 428 429
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
430

431
	for (i = vec = 0; i <= 7; i++, vec += 32) {
432
		pir_val = READ_ONCE(pir[i]);
433
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
434
		if (pir_val) {
435
			prev_irr_val = irr_val;
436 437
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
438 439 440 441
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
442
		}
443
		if (irr_val)
444
			*max_irr = __fls(irr_val) + vec;
445
	}
446

447 448
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
449
}
450 451
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

452
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
453 454 455
{
	struct kvm_lapic *apic = vcpu->arch.apic;

456
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
457
}
458 459
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

460
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
461
{
462
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
463 464 465 466 467 468
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

469 470 471 472
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
473 474 475 476
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
477 478 479 480 481
	ASSERT(result == -1 || result >= 16);

	return result;
}

482 483
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
484 485 486 487
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

488
	if (unlikely(vcpu->arch.apicv_active)) {
489
		/* need to update RVI */
490
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
491
		static_call(kvm_x86_hwapic_irr_update)(vcpu,
492
				apic_find_highest_irr(apic));
493 494
	} else {
		apic->irr_pending = false;
495
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
496 497
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
498
	}
499 500
}

501 502 503 504 505 506
void kvm_apic_clear_irr(struct kvm_vcpu *vcpu, int vec)
{
	apic_clear_irr(vec, vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_clear_irr);

M
Michael S. Tsirkin 已提交
507 508
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
509 510 511 512 513 514
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
515

M
Michael S. Tsirkin 已提交
516
	/*
517 518 519
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
520
	 */
521
	if (unlikely(vcpu->arch.apicv_active))
522
		static_call(kvm_x86_hwapic_isr_update)(vcpu, vec);
523 524 525 526 527 528 529 530 531 532
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
533 534
}

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
554 555
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
556 557 558 559 560 561 562 563 564 565 566 567 568
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
569
	if (unlikely(vcpu->arch.apicv_active))
570 571
		static_call(kvm_x86_hwapic_isr_update)(vcpu,
						apic_find_highest_isr(apic));
572
	else {
M
Michael S. Tsirkin 已提交
573
		--apic->isr_count;
574 575 576
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
577 578
}

579 580
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
581 582 583 584 585
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
586
	return apic_find_highest_irr(vcpu->arch.apic);
587
}
588
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
589

590
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
591
			     int vector, int level, int trig_mode,
592
			     struct dest_map *dest_map);
593

594
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
595
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
596
{
597
	struct kvm_lapic *apic = vcpu->arch.apic;
598

599
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
600
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
601 602
}

603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
			 struct kvm_lapic_irq *irq, u32 min)
{
	int i, count = 0;
	struct kvm_vcpu *vcpu;

	if (min > map->max_apic_id)
		return 0;

	for_each_set_bit(i, ipi_bitmap,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, irq, NULL);
		}
	}

	return count;
}

623
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
624
		    unsigned long ipi_bitmap_high, u32 min,
625 626 627 628 629
		    unsigned long icr, int op_64_bit)
{
	struct kvm_apic_map *map;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
630 631 632 633
	int count;

	if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
		return -KVM_EINVAL;
634 635 636 637 638 639 640 641 642

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

643 644 645 646 647
	count = -EOPNOTSUPP;
	if (likely(map)) {
		count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
		min += cluster_size;
		count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
648 649 650 651 652 653
	}

	rcu_read_unlock();
	return count;
}

654 655
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
656 657 658

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
659 660 661 662
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
663 664 665

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
666 667 668 669 670 671 672 673 674 675
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
676
	if (pv_eoi_get_user(vcpu, &val) < 0) {
677
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
678
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
679 680
		return false;
	}
681
	return val & KVM_PV_EOI_ENABLED;
682 683 684 685 686
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
687
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
688
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
689 690 691 692 693 694 695 696
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
697
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
698
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
699 700 701 702 703
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

704 705
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
706
	int highest_irr;
707
	if (apic->vcpu->arch.apicv_active)
708
		highest_irr = static_call(kvm_x86_sync_pir_to_irr)(apic->vcpu);
709 710
	else
		highest_irr = apic_find_highest_irr(apic);
711 712 713 714 715 716
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
717
{
718
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
719 720
	int isr;

721 722
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
723 724 725 726 727 728 729 730
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

731 732
	*new_ppr = ppr;
	if (old_ppr != ppr)
733
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
734 735 736 737 738 739 740 741

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

742 743
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
744
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
745 746
}

747 748 749 750 751 752
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
753 754
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
755
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
756 757 758
	apic_update_ppr(apic);
}

759
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
760
{
761 762
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
763 764
}

765
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
766
{
767 768 769 770
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
771
		return mda == kvm_x2apic_id(apic);
772

773 774 775 776 777 778 779 780 781
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

782
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
783 784
}

785
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
786
{
G
Gleb Natapov 已提交
787 788
	u32 logical_id;

789
	if (kvm_apic_broadcast(apic, mda))
790
		return true;
791

792
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
793

794
	if (apic_x2apic_mode(apic))
795 796
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
797

798
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
799

800
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
801
	case APIC_DFR_FLAT:
802
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
803
	case APIC_DFR_CLUSTER:
804 805
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
806
	default:
807
		return false;
E
Eddie Dong 已提交
808 809 810
	}
}

811 812
/* The KVM local APIC implementation has two quirks:
 *
813 814 815
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
816 817 818 819 820 821 822 823 824 825
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
826
 */
827 828
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
829 830 831
{
	bool ipi = source != NULL;

832
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
833
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
834 835
		return X2APIC_BROADCAST;

836
	return dest_id;
837 838
}

839
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
840
			   int shorthand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
841
{
842
	struct kvm_lapic *target = vcpu->arch.apic;
843
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
844

Z
Zachary Amsden 已提交
845
	ASSERT(target);
846
	switch (shorthand) {
E
Eddie Dong 已提交
847
	case APIC_DEST_NOSHORT:
848
		if (dest_mode == APIC_DEST_PHYSICAL)
849
			return kvm_apic_match_physical_addr(target, mda);
850
		else
851
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
852
	case APIC_DEST_SELF:
853
		return target == source;
E
Eddie Dong 已提交
854
	case APIC_DEST_ALLINC:
855
		return true;
E
Eddie Dong 已提交
856
	case APIC_DEST_ALLBUT:
857
		return target != source;
E
Eddie Dong 已提交
858
	default:
859
		return false;
E
Eddie Dong 已提交
860 861
	}
}
862
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
863

864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

880 881 882 883 884 885 886 887 888
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

889 890
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
891
{
892 893 894 895 896 897 898 899 900 901 902 903
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
904

905 906
	return false;
}
907

908 909 910 911 912 913 914 915 916 917 918 919 920
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
921

922 923 924 925 926
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
927 928
		return false;

929
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
930 931
		return false;

932
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
933
		if (irq->dest_id > map->max_apic_id) {
934 935
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
936 937
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
938 939
			*bitmap = 1;
		}
940
		return true;
941
	}
942

943 944 945
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
946
		return false;
947

948 949
	if (!kvm_lowest_prio_delivery(irq))
		return true;
950

951 952 953 954 955 956 957 958 959 960
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
961
		}
962 963 964
	} else {
		if (!*bitmap)
			return true;
965

966 967
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
968

969 970 971 972 973 974
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
975

976
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
977

978 979
	return true;
}
980

981 982 983 984 985 986 987 988
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
989

990
	*r = -1;
991

992 993 994 995
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
996

997 998
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
999

1000
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
1001 1002
	if (ret) {
		*r = 0;
1003 1004 1005 1006
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
1007
		}
1008
	}
1009 1010 1011 1012 1013

	rcu_read_unlock();
	return ret;
}

1014
/*
M
Miaohe Lin 已提交
1015
 * This routine tries to handle interrupts in posted mode, here is how
1016 1017 1018 1019
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
1020
 *   to find the destination vCPU.
1021 1022 1023 1024 1025 1026 1027
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
1028 1029 1030 1031
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1032 1033
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1034 1035 1036 1037 1038 1039 1040 1041
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1042 1043 1044
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1045

1046 1047 1048
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1049
		}
1050 1051 1052 1053 1054 1055
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1056 1057 1058 1059 1060
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1061
			     int vector, int level, int trig_mode,
1062
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1063
{
1064
	int result = 0;
1065
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1066

1067 1068
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1069 1070
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1071
		vcpu->arch.apic_arb_prio++;
1072
		fallthrough;
1073
	case APIC_DM_FIXED:
1074 1075 1076
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1077 1078 1079 1080
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1081 1082
		result = 1;

1083
		if (dest_map) {
1084
			__set_bit(vcpu->vcpu_id, dest_map->map);
1085 1086
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1087

1088 1089
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1090 1091
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1092
			else
1093 1094
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1095 1096
		}

1097
		if (static_call(kvm_x86_deliver_posted_interrupt)(vcpu, vector)) {
1098
			kvm_lapic_set_irr(vector, apic);
1099 1100 1101
			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1102 1103 1104
		break;

	case APIC_DM_REMRD:
1105 1106 1107 1108
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1109 1110 1111
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1112 1113 1114
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1115
		break;
1116

E
Eddie Dong 已提交
1117
	case APIC_DM_NMI:
1118
		result = 1;
1119
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1120
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1121 1122 1123
		break;

	case APIC_DM_INIT:
1124
		if (!trig_mode || level) {
1125
			result = 1;
1126 1127
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
1128
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1129 1130
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1131 1132 1133
		break;

	case APIC_DM_STARTUP:
1134 1135 1136 1137 1138 1139 1140
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1141 1142
		break;

1143 1144 1145 1146 1147 1148 1149 1150
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1151 1152 1153 1154 1155 1156 1157 1158
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
/*
 * This routine identifies the destination vcpus mask meant to receive the
 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
 * out the destination vcpus array and set the bitmap or it traverses to
 * each available vcpu to identify the same.
 */
void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
			      unsigned long *vcpu_bitmap)
{
	struct kvm_lapic **dest_vcpu = NULL;
	struct kvm_lapic *src = NULL;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	unsigned long bitmap;
	int i, vcpu_idx;
	bool ret;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
					  &bitmap);
	if (ret) {
		for_each_set_bit(i, &bitmap, 16) {
			if (!dest_vcpu[i])
				continue;
			vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
			__set_bit(vcpu_idx, vcpu_bitmap);
		}
	} else {
		kvm_for_each_vcpu(i, vcpu, kvm) {
			if (!kvm_apic_present(vcpu))
				continue;
			if (!kvm_apic_match_dest(vcpu, NULL,
1193
						 irq->shorthand,
1194 1195 1196 1197 1198 1199 1200 1201 1202
						 irq->dest_id,
						 irq->dest_mode))
				continue;
			__set_bit(i, vcpu_bitmap);
		}
	}
	rcu_read_unlock();
}

1203
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1204
{
1205
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1206 1207
}

1208 1209
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1210
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1211 1212
}

1213 1214
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1215 1216 1217 1218 1219
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1220

1221 1222 1223 1224 1225
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1226
	}
1227 1228 1229 1230 1231 1232 1233

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1234 1235
}

1236
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1237 1238
{
	int vector = apic_find_highest_isr(apic);
1239 1240 1241

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1242 1243 1244 1245 1246
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1247
		return vector;
E
Eddie Dong 已提交
1248

M
Michael S. Tsirkin 已提交
1249
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1250 1251
	apic_update_ppr(apic);

1252 1253
	if (to_hv_vcpu(apic->vcpu) &&
	    test_bit(vector, to_hv_synic(apic->vcpu)->vec_bitmap))
1254 1255
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1256
	kvm_ioapic_send_eoi(apic, vector);
1257
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1258
	return vector;
E
Eddie Dong 已提交
1259 1260
}

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

1276
void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
E
Eddie Dong 已提交
1277
{
1278
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1279

1280 1281 1282
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1283
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1284 1285
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1286
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1287 1288 1289 1290
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1291

1292 1293
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1294
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1295 1296 1297 1298
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1299
	ktime_t remaining, now;
1300
	s64 ns;
1301
	u32 tmcct;
E
Eddie Dong 已提交
1302 1303 1304

	ASSERT(apic != NULL);

1305
	/* if initial count is 0, current count should also be 0 */
1306
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1307
		apic->lapic_timer.period == 0)
1308 1309
		return 0;

1310
	now = ktime_get();
1311
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1312
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1313
		remaining = 0;
1314

1315 1316 1317
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1318 1319 1320 1321

	return tmcct;
}

1322 1323 1324 1325 1326
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1327
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1328
	run->tpr_access.rip = kvm_rip_read(vcpu);
1329 1330 1331 1332 1333 1334 1335 1336 1337
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1350 1351 1352
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1353 1354
		val = apic_get_tmcct(apic);
		break;
1355 1356
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1357
		val = kvm_lapic_get_reg(apic, offset);
1358
		break;
1359 1360
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
1361
		fallthrough;
E
Eddie Dong 已提交
1362
	default:
1363
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1364 1365 1366 1367 1368 1369
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1370 1371 1372 1373 1374
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1375 1376 1377 1378
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1379
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1380
		void *data)
E
Eddie Dong 已提交
1381 1382 1383
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1384
	/* this bitmask has a bit cleared for each reserved register */
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1412

1413 1414 1415
	if (alignment + len > 4)
		return 1;

1416
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1417 1418
		return 1;

E
Eddie Dong 已提交
1419 1420
	result = __apic_read(apic, offset & ~0xf);

1421 1422
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1434
	return 0;
E
Eddie Dong 已提交
1435
}
1436
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1437

G
Gleb Natapov 已提交
1438 1439
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1440 1441
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1442 1443
}

1444
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1445 1446 1447 1448 1449 1450 1451 1452
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1453 1454 1455 1456 1457 1458 1459 1460 1461
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1462
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1463 1464 1465 1466

	return 0;
}

E
Eddie Dong 已提交
1467 1468 1469 1470
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1471
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1472 1473
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1474
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1475 1476
}

1477 1478 1479 1480 1481 1482 1483
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1484
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1498 1499
static void cancel_hv_timer(struct kvm_lapic *apic);

1500 1501 1502 1503 1504 1505 1506 1507 1508
static void cancel_apic_timer(struct kvm_lapic *apic)
{
	hrtimer_cancel(&apic->lapic_timer.timer);
	preempt_disable();
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	preempt_enable();
}

1509 1510
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1511
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1512 1513 1514
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1515
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1516
				APIC_LVT_TIMER_TSCDEADLINE)) {
1517
			cancel_apic_timer(apic);
1518 1519 1520
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1521
		}
1522
		apic->lapic_timer.timer_mode = timer_mode;
1523
		limit_periodic_timer_frequency(apic);
1524 1525 1526
	}
}

1527 1528 1529 1530 1531 1532 1533 1534
/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1535
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1536 1537 1538

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1539
		void *bitmap = apic->regs + APIC_ISR;
1540

1541
		if (vcpu->arch.apicv_active)
1542 1543 1544 1545
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1546 1547 1548 1549
	}
	return false;
}

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1570
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1571
					      s64 advance_expire_delta)
1572 1573
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1574
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1575 1576
	u64 ns;

1577 1578 1579 1580 1581
	/* Do not adjust for tiny fluctuations or large random spikes. */
	if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
	    abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
		return;

1582
	/* too early */
1583 1584
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1585
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1586
		timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1587 1588
	} else {
	/* too late */
1589
		ns = advance_expire_delta * 1000000ULL;
1590
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1591
		timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1592 1593
	}

1594 1595
	if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
		timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
1596 1597 1598
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1599
static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1600 1601 1602
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1603 1604 1605

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1606
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1607
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1608

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
	if (lapic_timer_advance_dynamic) {
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
		/*
		 * If the timer fired early, reread the TSC to account for the
		 * overhead of the above adjustment to avoid waiting longer
		 * than is necessary.
		 */
		if (guest_tsc < tsc_deadline)
			guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
	}

1620
	if (guest_tsc < tsc_deadline)
1621
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1622
}
1623 1624 1625

void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
{
1626 1627 1628 1629
	if (lapic_in_kernel(vcpu) &&
	    vcpu->arch.apic->lapic_timer.expired_tscdeadline &&
	    vcpu->arch.apic->lapic_timer.timer_advance_ns &&
	    lapic_timer_int_injected(vcpu))
1630 1631
		__kvm_wait_lapic_expire(vcpu);
}
1632
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1633

1634 1635 1636 1637 1638
static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
{
	struct kvm_timer *ktimer = &apic->lapic_timer;

	kvm_apic_local_deliver(apic, APIC_LVTT);
H
Haiwei Li 已提交
1639
	if (apic_lvtt_tscdeadline(apic)) {
1640
		ktimer->tscdeadline = 0;
H
Haiwei Li 已提交
1641
	} else if (apic_lvtt_oneshot(apic)) {
1642 1643 1644 1645 1646
		ktimer->tscdeadline = 0;
		ktimer->target_expiration = 0;
	}
}

1647
static void apic_timer_expired(struct kvm_lapic *apic, bool from_timer_fn)
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_timer *ktimer = &apic->lapic_timer;

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
		ktimer->expired_tscdeadline = ktimer->tscdeadline;

1658 1659 1660 1661 1662 1663
	if (!from_timer_fn && vcpu->arch.apicv_active) {
		WARN_ON(kvm_get_running_vcpu() != vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

1664
	if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		/*
		 * Ensure the guest's timer has truly expired before posting an
		 * interrupt.  Open code the relevant checks to avoid querying
		 * lapic_timer_int_injected(), which will be false since the
		 * interrupt isn't yet injected.  Waiting until after injecting
		 * is not an option since that won't help a posted interrupt.
		 */
		if (vcpu->arch.apic->lapic_timer.expired_tscdeadline &&
		    vcpu->arch.apic->lapic_timer.timer_advance_ns)
			__kvm_wait_lapic_expire(vcpu);
1675 1676 1677 1678 1679
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

	atomic_inc(&apic->lapic_timer.pending);
1680
	kvm_make_request(KVM_REQ_UNBLOCK, vcpu);
1681 1682
	if (from_timer_fn)
		kvm_vcpu_kick(vcpu);
1683 1684
}

1685 1686
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1687 1688
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1701
	now = ktime_get();
1702
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1703 1704 1705 1706 1707

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1708
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1709
		expire = ktime_add_ns(now, ns);
1710
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1711
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
1712
	} else
1713
		apic_timer_expired(apic, false);
1714 1715 1716 1717

	local_irq_restore(flags);
}

1718 1719 1720 1721 1722
static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
{
	return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
}

1723 1724 1725 1726 1727
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

1728 1729
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1747
static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
1748 1749
{
	ktime_t now;
1750
	u64 tscl = rdtsc();
1751
	s64 deadline;
1752

1753
	now = ktime_get();
1754 1755
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1756

1757 1758
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1759
		return false;
1760 1761
	}

1762
	limit_periodic_timer_frequency(apic);
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
	deadline = apic->lapic_timer.period;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
		if (unlikely(count_reg != APIC_TMICT)) {
			deadline = tmict_to_ns(apic,
				     kvm_lapic_get_reg(apic, count_reg));
			if (unlikely(deadline <= 0))
				deadline = apic->lapic_timer.period;
			else if (unlikely(deadline > apic->lapic_timer.period)) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested lapic timer restore with "
				    "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
				    "Using initial count to start timer.\n",
				    apic->vcpu->vcpu_id,
				    count_reg,
				    kvm_lapic_get_reg(apic, count_reg),
				    deadline, apic->lapic_timer.period);
				kvm_lapic_set_reg(apic, count_reg, 0);
				deadline = apic->lapic_timer.period;
			}
		}
	}
1785

1786
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1787 1788
		nsec_to_cycles(apic->vcpu, deadline);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
1789 1790 1791 1792 1793 1794

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1806 1807 1808
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1809 1810 1811
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1812 1813
}

1814 1815 1816 1817 1818 1819 1820
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
1821
		apic_timer_expired(apic, false);
1822 1823 1824 1825 1826 1827 1828 1829 1830

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1831
		HRTIMER_MODE_ABS_HARD);
1832 1833
}

1834 1835
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1836 1837 1838
	if (!lapic_in_kernel(vcpu))
		return false;

1839 1840 1841 1842
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1843
static void cancel_hv_timer(struct kvm_lapic *apic)
1844
{
1845
	WARN_ON(preemptible());
1846
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1847
	static_call(kvm_x86_cancel_hv_timer)(apic->vcpu);
1848 1849 1850
	apic->lapic_timer.hv_timer_in_use = false;
}

1851
static bool start_hv_timer(struct kvm_lapic *apic)
1852
{
1853
	struct kvm_timer *ktimer = &apic->lapic_timer;
1854 1855
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1856

1857
	WARN_ON(preemptible());
1858
	if (!kvm_can_use_hv_timer(vcpu))
1859 1860
		return false;

1861 1862 1863
	if (!ktimer->tscdeadline)
		return false;

1864
	if (static_call(kvm_x86_set_hv_timer)(vcpu, ktimer->tscdeadline, &expired))
1865 1866 1867 1868
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1869

1870
	/*
1871 1872 1873
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1874
	 */
1875 1876 1877 1878 1879 1880 1881
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1882
		} else if (expired) {
1883
			apic_timer_expired(apic, false);
1884 1885
			cancel_hv_timer(apic);
		}
1886
	}
1887

1888
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1889

1890 1891 1892
	return true;
}

1893
static void start_sw_timer(struct kvm_lapic *apic)
1894
{
1895
	struct kvm_timer *ktimer = &apic->lapic_timer;
1896 1897

	WARN_ON(preemptible());
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1909

1910 1911
static void restart_apic_timer(struct kvm_lapic *apic)
{
1912
	preempt_disable();
1913 1914 1915 1916

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1917 1918
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1919
out:
1920
	preempt_enable();
1921 1922
}

1923 1924 1925 1926
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1927 1928 1929 1930
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1931
	WARN_ON(rcuwait_active(&vcpu->wait));
1932
	apic_timer_expired(apic, false);
1933
	cancel_hv_timer(apic);
1934 1935 1936

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1937
		restart_apic_timer(apic);
1938
	}
1939 1940
out:
	preempt_enable();
1941 1942 1943
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1944 1945
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1946
	restart_apic_timer(vcpu->arch.apic);
1947 1948 1949 1950 1951 1952 1953
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1954
	preempt_disable();
1955
	/* Possibly the TSC deadline timer is not enabled yet */
1956 1957
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1958
	preempt_enable();
1959 1960
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1961

1962 1963 1964
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1965

1966 1967
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1968 1969
}

1970
static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
E
Eddie Dong 已提交
1971
{
1972
	atomic_set(&apic->lapic_timer.pending, 0);
1973

1974
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1975
	    && !set_target_expiration(apic, count_reg))
1976 1977 1978
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1979 1980
}

1981 1982 1983 1984 1985
static void start_apic_timer(struct kvm_lapic *apic)
{
	__start_apic_timer(apic, APIC_TMICT);
}

1986 1987
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1988
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1989

1990 1991 1992
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1993
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1994 1995 1996
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1997 1998
}

1999
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
2000
{
G
Gleb Natapov 已提交
2001
	int ret = 0;
E
Eddie Dong 已提交
2002

G
Gleb Natapov 已提交
2003
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
2004

G
Gleb Natapov 已提交
2005
	switch (reg) {
E
Eddie Dong 已提交
2006
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
2007
		if (!apic_x2apic_mode(apic))
2008
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
2009 2010
		else
			ret = 1;
E
Eddie Dong 已提交
2011 2012 2013
		break;

	case APIC_TASKPRI:
2014
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
2015 2016 2017 2018 2019 2020 2021 2022
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
2023
		if (!apic_x2apic_mode(apic))
2024
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
2025 2026
		else
			ret = 1;
E
Eddie Dong 已提交
2027 2028 2029
		break;

	case APIC_DFR:
2030 2031 2032
		if (!apic_x2apic_mode(apic))
			kvm_apic_set_dfr(apic, val | 0x0FFFFFFF);
		else
G
Gleb Natapov 已提交
2033
			ret = 1;
E
Eddie Dong 已提交
2034 2035
		break;

2036 2037
	case APIC_SPIV: {
		u32 mask = 0x3ff;
2038
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
2039
			mask |= APIC_SPIV_DIRECTED_EOI;
2040
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
2041 2042 2043 2044
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

2045
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
2046
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
2047
						       APIC_LVTT + 0x10 * i);
2048
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
2049 2050
					     lvt_val | APIC_LVT_MASKED);
			}
2051
			apic_update_lvtt(apic);
2052
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
2053 2054 2055

		}
		break;
2056
	}
E
Eddie Dong 已提交
2057 2058
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
2059
		val &= ~(1 << 12);
2060
		kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
2061
		kvm_lapic_set_reg(apic, APIC_ICR, val);
E
Eddie Dong 已提交
2062 2063 2064
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
2065 2066
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
2067
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
2068 2069
		break;

2070
	case APIC_LVT0:
2071
		apic_manage_nmi_watchdog(apic, val);
2072
		fallthrough;
E
Eddie Dong 已提交
2073 2074 2075
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
2076
	case APIC_LVTERR: {
E
Eddie Dong 已提交
2077
		/* TODO: Check vector */
2078 2079 2080
		size_t size;
		u32 index;

2081
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
2082
			val |= APIC_LVT_MASKED;
2083 2084 2085 2086
		size = ARRAY_SIZE(apic_lvt_mask);
		index = array_index_nospec(
				(reg - APIC_LVTT) >> 4, size);
		val &= apic_lvt_mask[index];
2087
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
2088
		break;
2089
	}
E
Eddie Dong 已提交
2090

2091
	case APIC_LVTT:
2092
		if (!kvm_apic_sw_enabled(apic))
2093 2094
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
2095
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
2096
		apic_update_lvtt(apic);
2097 2098
		break;

E
Eddie Dong 已提交
2099
	case APIC_TMICT:
2100 2101 2102
		if (apic_lvtt_tscdeadline(apic))
			break;

2103
		cancel_apic_timer(apic);
2104
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
2105
		start_apic_timer(apic);
G
Gleb Natapov 已提交
2106
		break;
E
Eddie Dong 已提交
2107

2108 2109 2110
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

2111
		kvm_lapic_set_reg(apic, APIC_TDCR, val & 0xb);
E
Eddie Dong 已提交
2112
		update_divide_count(apic);
2113 2114 2115 2116 2117 2118
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
2119
		break;
2120
	}
G
Gleb Natapov 已提交
2121
	case APIC_ESR:
2122
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
2123 2124 2125 2126 2127
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
2128 2129
			kvm_lapic_reg_write(apic, APIC_ICR,
					    APIC_DEST_SELF | (val & APIC_VECTOR_MASK));
G
Gleb Natapov 已提交
2130 2131 2132
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
2133
	default:
G
Gleb Natapov 已提交
2134
		ret = 1;
E
Eddie Dong 已提交
2135 2136
		break;
	}
2137

2138 2139
	kvm_recalculate_apic_map(apic->vcpu->kvm);

G
Gleb Natapov 已提交
2140 2141
	return ret;
}
2142
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
2143

2144
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
2145 2146 2147 2148 2149 2150 2151 2152 2153
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2154 2155 2156 2157 2158 2159 2160 2161
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2162 2163 2164 2165 2166
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
2167
	if (len != 4 || (offset & 0xf))
2168
		return 0;
G
Gleb Natapov 已提交
2169 2170 2171

	val = *(u32*)data;

2172
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2173

2174
	return 0;
E
Eddie Dong 已提交
2175 2176
}

2177 2178
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2179
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2180 2181 2182
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2183 2184 2185 2186 2187 2188 2189 2190
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2191
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2192 2193

	/* TODO: optimize to just emulate side effect w/o one more write */
2194
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2195 2196 2197
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2198
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2199
{
2200 2201
	struct kvm_lapic *apic = vcpu->arch.apic;

2202
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2203 2204
		return;

2205
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2206

2207
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
2208
		static_branch_slow_dec_deferred(&apic_hw_disabled);
2209

2210
	if (!apic->sw_enabled)
2211
		static_branch_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2212

2213 2214 2215 2216
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2217 2218 2219 2220 2221 2222 2223
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2224 2225 2226 2227
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2228
	if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
2229 2230 2231 2232 2233 2234 2235 2236 2237
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2238
	if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
2239 2240 2241 2242 2243 2244 2245
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2246 2247
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2248
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2249

A
Avi Kivity 已提交
2250
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2251
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2252 2253 2254 2255 2256 2257
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2258
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2259 2260 2261 2262 2263 2264

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2265
	u64 old_value = vcpu->arch.apic_base;
2266
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2267

2268
	if (!apic)
E
Eddie Dong 已提交
2269
		value |= MSR_IA32_APICBASE_BSP;
2270

2271 2272
	vcpu->arch.apic_base = value;

2273
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2274
		kvm_update_cpuid_runtime(vcpu);
2275 2276 2277 2278

	if (!apic)
		return;

2279
	/* update jump label if enable bit changes */
2280
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2281 2282
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2283
			static_branch_slow_dec_deferred(&apic_hw_disabled);
2284 2285
			/* Check if there are APF page ready requests pending */
			kvm_make_request(KVM_REQ_APF_READY, vcpu);
2286
		} else {
2287
			static_branch_inc(&apic_hw_disabled.key);
2288
			atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2289
		}
2290 2291
	}

2292 2293 2294 2295
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2296
		static_call(kvm_x86_set_virtual_apic_mode)(vcpu);
2297

2298
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2299 2300
			     MSR_IA32_APICBASE_BASE;

2301 2302 2303
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2304 2305
}

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (vcpu->arch.apicv_active) {
		/* irr_pending is always true when apicv is activated. */
		apic->irr_pending = true;
		apic->isr_count = 1;
	} else {
		apic->irr_pending = (apic_search_irr(apic) != -1);
		apic->isr_count = count_vectors(apic->regs + APIC_ISR);
	}
}
EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);

2321
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2322
{
2323
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2324 2325
	int i;

2326 2327
	if (!apic)
		return;
E
Eddie Dong 已提交
2328 2329

	/* Stop the timer in case it's a reset to an active apic */
2330
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2331

2332 2333 2334
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2335
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2336
	}
2337
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2338

2339 2340
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2341
	apic_update_lvtt(apic);
2342 2343
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2344
		kvm_lapic_set_reg(apic, APIC_LVT0,
2345
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2346
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2347

2348
	kvm_apic_set_dfr(apic, 0xffffffffU);
2349
	apic_set_spiv(apic, 0xff);
2350
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2351 2352
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2353 2354 2355 2356 2357
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2358
	for (i = 0; i < 8; i++) {
2359 2360 2361
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2362
	}
2363
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2364
	apic->highest_isr_cache = -1;
2365
	update_divide_count(apic);
2366
	atomic_set(&apic->lapic_timer.pending, 0);
2367
	if (kvm_vcpu_is_bsp(vcpu))
2368 2369
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2370
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2371
	apic_update_ppr(apic);
2372
	if (vcpu->arch.apicv_active) {
2373 2374 2375
		static_call(kvm_x86_apicv_post_state_restore)(vcpu);
		static_call(kvm_x86_hwapic_irr_update)(vcpu, -1);
		static_call(kvm_x86_hwapic_isr_update)(vcpu, -1);
2376
	}
E
Eddie Dong 已提交
2377

2378
	vcpu->arch.apic_arb_prio = 0;
2379
	vcpu->arch.apic_attention = 0;
2380 2381

	kvm_recalculate_apic_map(vcpu->kvm);
E
Eddie Dong 已提交
2382 2383 2384 2385 2386 2387 2388
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2389

A
Avi Kivity 已提交
2390
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2391
{
2392
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2393 2394
}

2395 2396
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2397
	struct kvm_lapic *apic = vcpu->arch.apic;
2398

2399
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2400
		return atomic_read(&apic->lapic_timer.pending);
2401 2402 2403 2404

	return 0;
}

A
Avi Kivity 已提交
2405
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2406
{
2407
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2408 2409
	int vector, mode, trig_mode;

2410
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2411 2412 2413
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2414 2415
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2416 2417 2418
	}
	return 0;
}
2419

2420
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2421
{
2422 2423 2424 2425
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2426 2427
}

G
Gregory Haskins 已提交
2428 2429 2430 2431 2432
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2433 2434 2435
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2436
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2437

2438
	apic_timer_expired(apic, true);
2439

A
Avi Kivity 已提交
2440
	if (lapic_is_periodic(apic)) {
2441
		advance_periodic_target_expiration(apic);
2442 2443 2444 2445 2446 2447
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2448
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2449 2450 2451 2452 2453
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2454
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2455 2456 2457
	if (!apic)
		goto nomem;

2458
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2459

2460
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2461
	if (!apic->regs) {
E
Eddie Dong 已提交
2462 2463
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2464
		goto nomem_free_apic;
E
Eddie Dong 已提交
2465 2466 2467
	}
	apic->vcpu = vcpu;

2468
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2469
		     HRTIMER_MODE_ABS_HARD);
2470
	apic->lapic_timer.timer.function = apic_timer_fn;
2471
	if (timer_advance_ns == -1) {
2472
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
2473
		lapic_timer_advance_dynamic = true;
2474 2475
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
2476
		lapic_timer_advance_dynamic = false;
2477 2478
	}

2479 2480
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2481
	 * thinking that APIC state has changed.
2482 2483
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2484
	static_branch_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2485
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2486 2487

	return 0;
2488 2489
nomem_free_apic:
	kfree(apic);
2490
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2491 2492 2493 2494 2495 2496
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2497
	struct kvm_lapic *apic = vcpu->arch.apic;
2498
	u32 ppr;
E
Eddie Dong 已提交
2499

2500
	if (!kvm_apic_present(vcpu))
E
Eddie Dong 已提交
2501 2502
		return -1;

2503 2504
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2505
}
2506
EXPORT_SYMBOL_GPL(kvm_apic_has_interrupt);
E
Eddie Dong 已提交
2507

Q
Qing He 已提交
2508 2509
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2510
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2511

2512
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2513
		return 1;
2514 2515
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2516 2517
		return 1;
	return 0;
Q
Qing He 已提交
2518 2519
}

2520 2521
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2522
	struct kvm_lapic *apic = vcpu->arch.apic;
2523

2524
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2525
		kvm_apic_inject_pending_timer_irqs(apic);
2526
		atomic_set(&apic->lapic_timer.pending, 0);
2527 2528 2529
	}
}

E
Eddie Dong 已提交
2530 2531 2532
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2533
	struct kvm_lapic *apic = vcpu->arch.apic;
2534
	u32 ppr;
E
Eddie Dong 已提交
2535 2536 2537 2538

	if (vector == -1)
		return -1;

2539 2540 2541 2542 2543 2544 2545
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2546
	apic_clear_irr(vector, apic);
2547
	if (to_hv_vcpu(vcpu) && test_bit(vector, to_hv_synic(vcpu)->auto_eoi_bitmap)) {
2548 2549 2550 2551 2552
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2553
		apic_update_ppr(apic);
2554 2555 2556 2557 2558 2559 2560 2561 2562
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2563 2564
	}

E
Eddie Dong 已提交
2565 2566
	return vector;
}
2567

2568 2569 2570 2571 2572
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2573
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2574

2575 2576 2577 2578 2579 2580 2581 2582 2583
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2584 2585 2586 2587

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2588 2589 2590 2591 2592 2593 2594 2595
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2596 2597 2598 2599 2600 2601 2602 2603

	/*
	 * Get calculated timer current count for remaining timer period (if
	 * any) and store it in the returned register set.
	 */
	__kvm_lapic_set_reg(s->regs, APIC_TMCCT,
			    __apic_read(vcpu->arch.apic, APIC_TMCCT));

2604 2605 2606 2607
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2608
{
2609
	struct kvm_lapic *apic = vcpu->arch.apic;
2610 2611
	int r;

2612
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2613 2614
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2615 2616

	r = kvm_apic_state_fixup(vcpu, s, true);
2617 2618
	if (r) {
		kvm_recalculate_apic_map(vcpu->kvm);
2619
		return r;
2620
	}
2621
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2622

2623
	atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
2624
	kvm_recalculate_apic_map(vcpu->kvm);
2625 2626
	kvm_apic_set_version(vcpu);

2627
	apic_update_ppr(apic);
2628
	hrtimer_cancel(&apic->lapic_timer.timer);
2629
	apic->lapic_timer.expired_tscdeadline = 0;
2630
	apic_update_lvtt(apic);
2631
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2632
	update_divide_count(apic);
2633
	__start_apic_timer(apic, APIC_TMCCT);
2634
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2635
	apic->highest_isr_cache = -1;
2636
	if (vcpu->arch.apicv_active) {
2637 2638
		static_call(kvm_x86_apicv_post_state_restore)(vcpu);
		static_call(kvm_x86_hwapic_irr_update)(vcpu,
W
Wei Wang 已提交
2639
				apic_find_highest_irr(apic));
2640
		static_call(kvm_x86_hwapic_isr_update)(vcpu,
2641
				apic_find_highest_isr(apic));
2642
	}
2643
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2644 2645
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2646 2647

	vcpu->arch.apic_arb_prio = 0;
2648 2649

	return 0;
2650
}
2651

2652
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2653 2654 2655
{
	struct hrtimer *timer;

2656 2657
	if (!lapic_in_kernel(vcpu) ||
		kvm_can_post_timer_interrupt(vcpu))
2658 2659
		return;

2660
	timer = &vcpu->arch.apic->lapic_timer.timer;
2661
	if (hrtimer_cancel(timer))
2662
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
2663
}
A
Avi Kivity 已提交
2664

2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2702 2703 2704 2705
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2706 2707 2708
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2709
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2710 2711
		return;

2712 2713
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2714
		return;
A
Avi Kivity 已提交
2715 2716 2717 2718

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2734
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2745 2746 2747 2748
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2749
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2750

2751 2752
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2753
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2754 2755
		return;

2756
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2757 2758 2759 2760 2761 2762 2763 2764
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2765 2766
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2767 2768
}

2769
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2770
{
2771
	if (vapic_addr) {
2772
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2773 2774 2775
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2776
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2777
	} else {
2778
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2779 2780 2781 2782
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2783
}
G
Gleb Natapov 已提交
2784 2785 2786 2787 2788 2789

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2790
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2791 2792
		return 1;

2793 2794 2795
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2796
	/* if this is ICR write vector before command */
2797
	if (reg == APIC_ICR)
2798 2799
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2800 2801 2802 2803 2804 2805 2806
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2807
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2808 2809
		return 1;

2810
	if (reg == APIC_DFR || reg == APIC_ICR2)
2811 2812
		return 1;

2813
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2814
		return 1;
2815
	if (reg == APIC_ICR)
2816
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2817 2818 2819 2820 2821

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2822 2823 2824 2825 2826

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2827
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2828 2829 2830 2831
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2832 2833
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2834 2835 2836 2837 2838 2839 2840
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2841
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2842 2843
		return 1;

2844
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2845 2846
		return 1;
	if (reg == APIC_ICR)
2847
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2848 2849 2850 2851 2852

	*data = (((u64)high) << 32) | low;

	return 0;
}
2853

2854
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2855 2856
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2857 2858 2859
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2860 2861 2862 2863 2864 2865
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2866 2867 2868 2869 2870 2871 2872

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2873
}
2874

2875 2876 2877
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2878
	u8 sipi_vector;
2879
	int r;
2880
	unsigned long pe;
2881

2882 2883 2884 2885 2886 2887 2888 2889 2890
	if (!lapic_in_kernel(vcpu))
		return;

	/*
	 * Read pending events before calling the check_events
	 * callback.
	 */
	pe = smp_load_acquire(&apic->pending_events);
	if (!pe)
2891 2892
		return;

2893
	if (is_guest_mode(vcpu)) {
2894
		r = kvm_check_nested_events(vcpu);
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
		if (r < 0)
			return;
		/*
		 * If an event has happened and caused a vmexit,
		 * we know INITs are latched and therefore
		 * we will not incorrectly deliver an APIC
		 * event instead of a vmexit.
		 */
	}

2905
	/*
2906
	 * INITs are latched while CPU is in specific states
2907
	 * (SMM, VMX root mode, SVM with GIF=0).
2908 2909 2910 2911
	 * Because a CPU cannot be in these states immediately
	 * after it has processed an INIT signal (and thus in
	 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
	 * and leave the INIT pending.
2912
	 */
2913
	if (kvm_vcpu_latch_init(vcpu)) {
2914
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2915
		if (test_bit(KVM_APIC_SIPI, &pe))
2916 2917 2918
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2919 2920

	if (test_bit(KVM_APIC_INIT, &pe)) {
2921
		clear_bit(KVM_APIC_INIT, &apic->pending_events);
2922
		kvm_vcpu_reset(vcpu, true);
2923 2924 2925 2926 2927
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2928
	if (test_bit(KVM_APIC_SIPI, &pe)) {
2929
		clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2930 2931 2932 2933
		if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
			/* evaluate pending_events before reading the vector */
			smp_rmb();
			sipi_vector = apic->sipi_vector;
2934
			kvm_x86_ops.vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2935 2936
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		}
2937 2938 2939
	}
}

2940 2941 2942 2943 2944
void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}