lapic.c 70.1 KB
Newer Older
E
Eddie Dong 已提交
1 2 3 4 5 6 7

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
8
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 */

21
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
22 23 24 25 26 27
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
28
#include <linux/export.h>
R
Roman Zippel 已提交
29
#include <linux/math64.h>
30
#include <linux/slab.h>
E
Eddie Dong 已提交
31 32 33 34 35
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
36
#include <asm/delay.h>
A
Arun Sharma 已提交
37
#include <linux/atomic.h>
38
#include <linux/jump_label.h>
39
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
40
#include "irq.h"
41
#include "trace.h"
42
#include "x86.h"
A
Avi Kivity 已提交
43
#include "cpuid.h"
44
#include "hyperv.h"
E
Eddie Dong 已提交
45

46 47 48 49 50 51
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
52 53 54 55 56 57
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
Y
Yi Wang 已提交
58
#define apic_debug(fmt, arg...) do {} while (0)
E
Eddie Dong 已提交
59 60

/* 14 is the version for Xeon and Pentium 8.4.8*/
61
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
62 63 64 65 66 67
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
68
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
69

70 71 72
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

73 74 75 76
#define LAPIC_TIMER_ADVANCE_ADJUST_DONE 100
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
77 78 79 80 81
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

82 83 84 85 86 87 88 89
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
90 91 92 93 94
static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
95 96 97 98 99 100 101 102 103 104
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

105
struct static_key_deferred apic_hw_disabled __read_mostly;
106 107
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
108 109
static inline int apic_enabled(struct kvm_lapic *apic)
{
110
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
111 112
}

E
Eddie Dong 已提交
113 114 115 116 117 118 119
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

120 121 122 123 124 125 126 127 128 129
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
{
	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
}

static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

130 131 132 133 134
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
135
		u32 max_apic_id = map->max_apic_id;
136 137 138 139

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
140
			offset = array_index_nospec(offset, map->max_apic_id + 1);
141 142 143 144 145
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
146

147 148 149 150 151 152 153
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
154
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
155 156 157 158 159 160
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
161 162
}

163
static void kvm_apic_map_free(struct rcu_head *rcu)
164
{
165
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
166

167
	kvfree(map);
168 169
}

170 171 172 173 174
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
175
	u32 max_id = 255; /* enough space for any xAPIC ID */
176 177 178

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
179 180
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
181
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
182

M
Michal Hocko 已提交
183
	new = kvzalloc(sizeof(struct kvm_apic_map) +
184 185
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
186

187 188 189
	if (!new)
		goto out;

R
Radim Krčmář 已提交
190 191
	new->max_apic_id = max_id;

192 193
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
194 195
		struct kvm_lapic **cluster;
		u16 mask;
196 197 198
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
199

200 201 202
		if (!kvm_apic_present(vcpu))
			continue;

203 204 205 206 207 208 209 210 211 212 213 214 215
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
216

217 218
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

219 220 221 222
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
223
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
224 225 226 227 228
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

229
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
230 231
			continue;

232 233
		if (mask)
			cluster[ffs(mask) - 1] = apic;
234 235 236 237 238 239 240 241
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
242
		call_rcu(&old->rcu, kvm_apic_map_free);
243

244
	kvm_make_scan_ioapic_request(kvm);
245 246
}

247 248
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
249
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
250

251
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
252 253 254

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
255
		if (enabled)
256
			static_key_slow_dec_deferred(&apic_sw_disabled);
257
		else
258 259 260 261
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

262
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
263
{
264
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
265 266 267 268 269
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
270
	kvm_lapic_set_reg(apic, APIC_LDR, id);
271 272 273
	recalculate_apic_map(apic->vcpu->kvm);
}

274 275 276 277 278
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

279
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
280
{
281
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
282

283 284
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

285
	kvm_lapic_set_reg(apic, APIC_ID, id);
286
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
287 288 289
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
290 291
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
292
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
293 294 295 296
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
297
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
298 299
}

300 301
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
302
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
303 304
}

E
Eddie Dong 已提交
305 306
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
307
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
308 309 310 311
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
312
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
313 314
}

315 316 317 318 319
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

320 321 322 323 324 325
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

326
	if (!lapic_in_kernel(vcpu))
327 328
		return;

329 330 331 332 333 334 335
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
336
	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
337 338
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
	    !ioapic_in_kernel(vcpu->kvm))
339
		v |= APIC_LVR_DIRECTED_EOI;
340
	kvm_lapic_set_reg(apic, APIC_LVR, v);
341 342
}

343
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
344
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
345 346 347 348 349 350 351 352
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
353 354
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
355

356 357 358 359
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
360
			return __fls(*reg) + vec;
361
	}
E
Eddie Dong 已提交
362

363
	return -1;
E
Eddie Dong 已提交
364 365
}

M
Michael S. Tsirkin 已提交
366 367
static u8 count_vectors(void *bitmap)
{
368 369
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
370
	u8 count = 0;
371 372 373 374 375 376

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
377 378 379
	return count;
}

380
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
381
{
382
	u32 i, vec;
383 384 385 386 387
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
388

389
	for (i = vec = 0; i <= 7; i++, vec += 32) {
390
		pir_val = READ_ONCE(pir[i]);
391
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
392
		if (pir_val) {
393
			prev_irr_val = irr_val;
394 395
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
396 397 398 399
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
400
		}
401
		if (irr_val)
402
			*max_irr = __fls(irr_val) + vec;
403
	}
404

405 406
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
407
}
408 409
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

410
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
411 412 413
{
	struct kvm_lapic *apic = vcpu->arch.apic;

414
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
415
}
416 417
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

418
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
419
{
420
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
421 422 423 424 425 426
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

427 428 429 430
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
431 432 433 434
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
435 436 437 438 439
	ASSERT(result == -1 || result >= 16);

	return result;
}

440 441
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
442 443 444 445
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

446
	if (unlikely(vcpu->arch.apicv_active)) {
447
		/* need to update RVI */
448
		apic_clear_vector(vec, apic->regs + APIC_IRR);
449 450
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
451 452 453 454 455
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
456
	}
457 458
}

M
Michael S. Tsirkin 已提交
459 460
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
461 462 463 464 465 466
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
467

M
Michael S. Tsirkin 已提交
468
	/*
469 470 471
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
472
	 */
473
	if (unlikely(vcpu->arch.apicv_active))
474
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
475 476 477 478 479 480 481 482 483 484
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
485 486
}

487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
506 507
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
508 509 510 511 512 513 514 515 516 517 518 519 520
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
521
	if (unlikely(vcpu->arch.apicv_active))
522
		kvm_x86_ops->hwapic_isr_update(vcpu,
523 524
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
525
		--apic->isr_count;
526 527 528
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
529 530
}

531 532
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
533 534 535 536 537
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
538
	return apic_find_highest_irr(vcpu->arch.apic);
539
}
540
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
541

542
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
543
			     int vector, int level, int trig_mode,
544
			     struct dest_map *dest_map);
545

546
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
547
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
548
{
549
	struct kvm_lapic *apic = vcpu->arch.apic;
550

551
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
552
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
553 554
}

555
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
556
		    unsigned long ipi_bitmap_high, u32 min,
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
		    unsigned long icr, int op_64_bit)
{
	int i;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
	int count = 0;

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	if (icr & APIC_DEST_MASK)
		return -KVM_EINVAL;
	if (icr & APIC_SHORT_MASK)
		return -KVM_EINVAL;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

579 580 581 582 583
	if (unlikely(!map)) {
		count = -EOPNOTSUPP;
		goto out;
	}

584 585
	if (min > map->max_apic_id)
		goto out;
586
	/* Bits above cluster_size are masked in the caller.  */
587 588 589 590 591 592
	for_each_set_bit(i, &ipi_bitmap_low,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
593 594 595
	}

	min += cluster_size;
596 597 598 599 600 601 602 603 604 605

	if (min > map->max_apic_id)
		goto out;

	for_each_set_bit(i, &ipi_bitmap_high,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
606 607
	}

608
out:
609 610 611 612
	rcu_read_unlock();
	return count;
}

613 614
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
615 616 617

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
618 619 620 621
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
622 623 624

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
625 626 627 628 629 630 631 632 633 634 635 636
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
637
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
638 639 640 641 642 643 644
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
645
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
646 647 648 649 650 651 652 653 654
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
655
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
656 657 658 659 660
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

661 662
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
663
	int highest_irr;
664
	if (apic->vcpu->arch.apicv_active)
665 666 667
		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
	else
		highest_irr = apic_find_highest_irr(apic);
668 669 670 671 672 673
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
674
{
675
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
676 677
	int isr;

678 679
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
680 681 682 683 684 685 686 687 688 689 690
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

691 692
	*new_ppr = ppr;
	if (old_ppr != ppr)
693
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
694 695 696 697 698 699 700 701

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

702 703
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
704
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
705 706
}

707 708 709 710 711 712
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
713 714
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
715
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
716 717 718
	apic_update_ppr(apic);
}

719
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
720
{
721 722
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
723 724
}

725
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
726
{
727 728 729 730
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
731
		return mda == kvm_x2apic_id(apic);
732

733 734 735 736 737 738 739 740 741
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

742
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
743 744
}

745
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
746
{
G
Gleb Natapov 已提交
747 748
	u32 logical_id;

749
	if (kvm_apic_broadcast(apic, mda))
750
		return true;
751

752
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
753

754
	if (apic_x2apic_mode(apic))
755 756
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
757

758
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
759

760
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
761
	case APIC_DFR_FLAT:
762
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
763
	case APIC_DFR_CLUSTER:
764 765
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
766
	default:
767
		apic_debug("Bad DFR vcpu %d: %08x\n",
768
			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
769
		return false;
E
Eddie Dong 已提交
770 771 772
	}
}

773 774
/* The KVM local APIC implementation has two quirks:
 *
775 776 777
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
778 779 780 781 782 783 784 785 786 787
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
788
 */
789 790
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
791 792 793
{
	bool ipi = source != NULL;

794
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
795
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
796 797
		return X2APIC_BROADCAST;

798
	return dest_id;
799 800
}

801
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
802
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
803
{
804
	struct kvm_lapic *target = vcpu->arch.apic;
805
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
806 807

	apic_debug("target %p, source %p, dest 0x%x, "
808
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
809 810
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
811
	ASSERT(target);
E
Eddie Dong 已提交
812 813
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
814
		if (dest_mode == APIC_DEST_PHYSICAL)
815
			return kvm_apic_match_physical_addr(target, mda);
816
		else
817
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
818
	case APIC_DEST_SELF:
819
		return target == source;
E
Eddie Dong 已提交
820
	case APIC_DEST_ALLINC:
821
		return true;
E
Eddie Dong 已提交
822
	case APIC_DEST_ALLBUT:
823
		return target != source;
E
Eddie Dong 已提交
824
	default:
825 826
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
827
		return false;
E
Eddie Dong 已提交
828 829
	}
}
830
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
831

832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

848 849 850 851 852 853 854 855 856
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

857 858
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
859
{
860 861 862 863 864 865 866 867 868 869 870 871
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
872

873 874
	return false;
}
875

876 877 878 879 880 881 882 883 884 885 886 887 888
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
889

890 891 892 893 894
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
895 896
		return false;

897
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
898 899
		return false;

900
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
901
		if (irq->dest_id > map->max_apic_id) {
902 903
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
904 905
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
906 907
			*bitmap = 1;
		}
908
		return true;
909
	}
910

911 912 913
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
914
		return false;
915

916 917
	if (!kvm_lowest_prio_delivery(irq))
		return true;
918

919 920 921 922 923 924 925 926 927 928
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
929
		}
930 931 932
	} else {
		if (!*bitmap)
			return true;
933

934 935
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
936

937 938 939 940 941 942
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
943

944
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
945

946 947
	return true;
}
948

949 950 951 952 953 954 955 956
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
957

958
	*r = -1;
959

960 961 962 963
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
964

965 966
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
967

968
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
969 970
	if (ret) {
		*r = 0;
971 972 973 974
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
975
		}
976
	}
977 978 979 980 981

	rcu_read_unlock();
	return ret;
}

982 983 984 985 986 987 988 989 990 991 992 993 994 995
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
996 997 998 999
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1000 1001
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1002 1003 1004 1005 1006 1007 1008 1009
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1010 1011 1012
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1013

1014 1015 1016
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1017
		}
1018 1019 1020 1021 1022 1023
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1024 1025 1026 1027 1028
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1029
			     int vector, int level, int trig_mode,
1030
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1031
{
1032
	int result = 0;
1033
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1034

1035 1036
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1037 1038
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1039
		vcpu->arch.apic_arb_prio++;
1040
		/* fall through */
1041
	case APIC_DM_FIXED:
1042 1043 1044
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1045 1046 1047 1048
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1049 1050
		result = 1;

1051
		if (dest_map) {
1052
			__set_bit(vcpu->vcpu_id, dest_map->map);
1053 1054
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1055

1056 1057
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1058
				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
1059 1060 1061 1062
			else
				apic_clear_vector(vector, apic->regs + APIC_TMR);
		}

1063
		if (vcpu->arch.apicv_active)
1064
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
1065
		else {
1066
			kvm_lapic_set_irr(vector, apic);
1067 1068 1069 1070

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1071 1072 1073
		break;

	case APIC_DM_REMRD:
1074 1075 1076 1077
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1078 1079 1080
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1081 1082 1083
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1084
		break;
1085

E
Eddie Dong 已提交
1086
	case APIC_DM_NMI:
1087
		result = 1;
1088
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1089
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1090 1091 1092
		break;

	case APIC_DM_INIT:
1093
		if (!trig_mode || level) {
1094
			result = 1;
1095 1096 1097 1098 1099
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1100
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1101 1102
			kvm_vcpu_kick(vcpu);
		} else {
1103 1104
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
1105
		}
E
Eddie Dong 已提交
1106 1107 1108
		break;

	case APIC_DM_STARTUP:
1109 1110
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
1111 1112 1113 1114 1115 1116 1117
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1118 1119
		break;

1120 1121 1122 1123 1124 1125 1126 1127
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1128 1129 1130 1131 1132 1133 1134 1135
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1136
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1137
{
1138
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1139 1140
}

1141 1142
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1143
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1144 1145
}

1146 1147
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1148 1149 1150 1151 1152
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1153

1154 1155 1156 1157 1158
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1159
	}
1160 1161 1162 1163 1164 1165 1166

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1167 1168
}

1169
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1170 1171
{
	int vector = apic_find_highest_isr(apic);
1172 1173 1174

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1175 1176 1177 1178 1179
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1180
		return vector;
E
Eddie Dong 已提交
1181

M
Michael S. Tsirkin 已提交
1182
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1183 1184
	apic_update_ppr(apic);

1185 1186 1187
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1188
	kvm_ioapic_send_eoi(apic, vector);
1189
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1190
	return vector;
E
Eddie Dong 已提交
1191 1192
}

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1208 1209
static void apic_send_ipi(struct kvm_lapic *apic)
{
1210 1211
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1212
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1213

1214 1215 1216
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1217
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1218 1219
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1220
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1221 1222 1223 1224
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1225

1226 1227
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
1228 1229
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1230 1231
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
1232
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1233
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1234
		   irq.vector, irq.msi_redir_hint);
1235

1236
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1237 1238 1239 1240
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1241
	ktime_t remaining, now;
1242
	s64 ns;
1243
	u32 tmcct;
E
Eddie Dong 已提交
1244 1245 1246

	ASSERT(apic != NULL);

1247
	/* if initial count is 0, current count should also be 0 */
1248
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1249
		apic->lapic_timer.period == 0)
1250 1251
		return 0;

1252
	now = ktime_get();
1253
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1254
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1255
		remaining = 0;
1256

1257 1258 1259
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1260 1261 1262 1263

	return tmcct;
}

1264 1265 1266 1267 1268
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1269
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1270
	run->tpr_access.rip = kvm_rip_read(vcpu);
1271 1272 1273 1274 1275 1276 1277 1278 1279
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1280 1281 1282 1283 1284 1285 1286 1287 1288
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
1289
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1290 1291 1292
		break;

	case APIC_TMCCT:	/* Timer CCR */
1293 1294 1295
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1296 1297
		val = apic_get_tmcct(apic);
		break;
1298 1299
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1300
		val = kvm_lapic_get_reg(apic, offset);
1301
		break;
1302 1303 1304
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1305
	default:
1306
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1307 1308 1309 1310 1311 1312
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1313 1314 1315 1316 1317
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1318
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1319
		void *data)
E
Eddie Dong 已提交
1320 1321 1322
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1323
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1324
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1325 1326

	if ((alignment + len) > 4) {
1327 1328
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1329
		return 1;
E
Eddie Dong 已提交
1330
	}
G
Gleb Natapov 已提交
1331 1332

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1333 1334
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1335 1336 1337
		return 1;
	}

E
Eddie Dong 已提交
1338 1339
	result = __apic_read(apic, offset & ~0xf);

1340 1341
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1353
	return 0;
E
Eddie Dong 已提交
1354
}
1355
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1356

G
Gleb Natapov 已提交
1357 1358
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1359 1360
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1361 1362
}

1363
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1364 1365 1366 1367 1368 1369 1370 1371
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1372 1373 1374 1375 1376 1377 1378 1379 1380
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1381
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1382 1383 1384 1385

	return 0;
}

E
Eddie Dong 已提交
1386 1387 1388 1389
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1390
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1391 1392
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1393
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1394 1395

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1396
				   apic->divide_count);
E
Eddie Dong 已提交
1397 1398
}

1399 1400 1401 1402 1403 1404 1405
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1406
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1420 1421
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1422
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1423 1424 1425
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1426
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1427 1428
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1429 1430 1431
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1432
		}
1433
		apic->lapic_timer.timer_mode = timer_mode;
1434
		limit_periodic_timer_frequency(apic);
1435 1436 1437
	}
}

1438 1439 1440
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1441
	struct swait_queue_head *q = &vcpu->wq;
1442
	struct kvm_timer *ktimer = &apic->lapic_timer;
1443 1444 1445 1446 1447

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1448
	kvm_set_pending_timer(vcpu);
1449

1450 1451 1452 1453
	/*
	 * For x86, the atomic_inc() is serialized, thus
	 * using swait_active() is safe.
	 */
1454
	if (swait_active(q))
1455
		swake_up_one(q);
1456

1457
	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1469
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1470 1471 1472

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1473
		void *bitmap = apic->regs + APIC_ISR;
1474

1475
		if (vcpu->arch.apicv_active)
1476 1477 1478 1479
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1480 1481 1482 1483
	}
	return false;
}

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1504
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1505
					      s64 advance_expire_delta)
1506 1507
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1508
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1509 1510 1511
	u64 ns;

	/* too early */
1512 1513
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1514 1515 1516 1517 1518
		do_div(ns, vcpu->arch.virtual_tsc_khz);
		timer_advance_ns -= min((u32)ns,
			timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
	} else {
	/* too late */
1519
		ns = advance_expire_delta * 1000000ULL;
1520 1521 1522 1523 1524
		do_div(ns, vcpu->arch.virtual_tsc_khz);
		timer_advance_ns += min((u32)ns,
			timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
	}

1525
	if (abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_DONE)
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
		apic->lapic_timer.timer_advance_adjust_done = true;
	if (unlikely(timer_advance_ns > 5000)) {
		timer_advance_ns = 0;
		apic->lapic_timer.timer_advance_adjust_done = true;
	}
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1538 1539 1540 1541 1542 1543 1544 1545 1546

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1547
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1548
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1549 1550

	if (guest_tsc < tsc_deadline)
1551
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1552

1553
	if (unlikely(!apic->lapic_timer.timer_advance_adjust_done))
1554
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
1555 1556
}

1557 1558
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1559 1560
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1573
	now = ktime_get();
1574
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1575 1576 1577 1578 1579

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1580
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1581
		expire = ktime_add_ns(now, ns);
1582 1583
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_PINNED);
1584 1585 1586 1587 1588 1589
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
		* APIC_BUS_CYCLE_NS * apic->divide_count;
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1614
static bool set_target_expiration(struct kvm_lapic *apic)
1615 1616
{
	ktime_t now;
1617
	u64 tscl = rdtsc();
1618

1619
	now = ktime_get();
1620
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1621
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1622

1623 1624
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1625
		return false;
1626 1627
	}

1628
	limit_periodic_timer_frequency(apic);
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

	apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
		   PRIx64 ", "
		   "timer initial count 0x%x, period %lldns, "
		   "expire @ 0x%016" PRIx64 ".\n", __func__,
		   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
		   kvm_lapic_get_reg(apic, APIC_TMICT),
		   apic->lapic_timer.period,
		   ktime_to_ns(ktime_add_ns(now,
				apic->lapic_timer.period)));
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648

	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1660 1661 1662
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1663 1664 1665
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1666 1667
}

1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
		HRTIMER_MODE_ABS_PINNED);
}

1688 1689
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1690 1691 1692
	if (!lapic_in_kernel(vcpu))
		return false;

1693 1694 1695 1696
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1697
static void cancel_hv_timer(struct kvm_lapic *apic)
1698
{
1699
	WARN_ON(preemptible());
1700
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1701 1702 1703 1704
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1705
static bool start_hv_timer(struct kvm_lapic *apic)
1706
{
1707
	struct kvm_timer *ktimer = &apic->lapic_timer;
1708 1709
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1710

1711
	WARN_ON(preemptible());
1712 1713 1714
	if (!kvm_x86_ops->set_hv_timer)
		return false;

1715 1716 1717
	if (!ktimer->tscdeadline)
		return false;

1718
	if (kvm_x86_ops->set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
1719 1720 1721 1722
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1723

1724
	/*
1725 1726 1727
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1728
	 */
1729 1730 1731 1732 1733 1734 1735
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1736
		} else if (expired) {
1737
			apic_timer_expired(apic);
1738 1739
			cancel_hv_timer(apic);
		}
1740
	}
1741

1742
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1743

1744 1745 1746
	return true;
}

1747
static void start_sw_timer(struct kvm_lapic *apic)
1748
{
1749
	struct kvm_timer *ktimer = &apic->lapic_timer;
1750 1751

	WARN_ON(preemptible());
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1763

1764 1765
static void restart_apic_timer(struct kvm_lapic *apic)
{
1766
	preempt_disable();
1767 1768 1769 1770

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1771 1772
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1773
out:
1774
	preempt_enable();
1775 1776
}

1777 1778 1779 1780
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1781 1782 1783 1784
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1785 1786 1787 1788 1789 1790
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1791
		restart_apic_timer(apic);
1792
	}
1793 1794
out:
	preempt_enable();
1795 1796 1797
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1798 1799
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1800
	restart_apic_timer(vcpu->arch.apic);
1801 1802 1803 1804 1805 1806 1807
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1808
	preempt_disable();
1809
	/* Possibly the TSC deadline timer is not enabled yet */
1810 1811
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1812
	preempt_enable();
1813 1814
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1815

1816 1817 1818
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1819

1820 1821
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1822 1823
}

E
Eddie Dong 已提交
1824 1825
static void start_apic_timer(struct kvm_lapic *apic)
{
1826
	atomic_set(&apic->lapic_timer.pending, 0);
1827

1828 1829 1830 1831 1832
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
	    && !set_target_expiration(apic))
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1833 1834
}

1835 1836
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1837
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1838

1839 1840 1841
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1842 1843
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1844
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1845 1846 1847
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1848 1849
}

1850
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1851
{
G
Gleb Natapov 已提交
1852
	int ret = 0;
E
Eddie Dong 已提交
1853

G
Gleb Natapov 已提交
1854
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1855

G
Gleb Natapov 已提交
1856
	switch (reg) {
E
Eddie Dong 已提交
1857
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1858
		if (!apic_x2apic_mode(apic))
1859
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1860 1861
		else
			ret = 1;
E
Eddie Dong 已提交
1862 1863 1864
		break;

	case APIC_TASKPRI:
1865
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1866 1867 1868 1869 1870 1871 1872 1873
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1874
		if (!apic_x2apic_mode(apic))
1875
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1876 1877
		else
			ret = 1;
E
Eddie Dong 已提交
1878 1879 1880
		break;

	case APIC_DFR:
1881
		if (!apic_x2apic_mode(apic)) {
1882
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1883 1884
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1885
			ret = 1;
E
Eddie Dong 已提交
1886 1887
		break;

1888 1889
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1890
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1891
			mask |= APIC_SPIV_DIRECTED_EOI;
1892
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1893 1894 1895 1896
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1897
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1898
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1899
						       APIC_LVTT + 0x10 * i);
1900
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1901 1902
					     lvt_val | APIC_LVT_MASKED);
			}
1903
			apic_update_lvtt(apic);
1904
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1905 1906 1907

		}
		break;
1908
	}
E
Eddie Dong 已提交
1909 1910
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1911
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1912 1913 1914 1915
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1916 1917
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1918
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1919 1920
		break;

1921
	case APIC_LVT0:
1922
		apic_manage_nmi_watchdog(apic, val);
1923
		/* fall through */
E
Eddie Dong 已提交
1924 1925 1926 1927 1928
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1929
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1930 1931
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1932
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1933
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1934 1935 1936

		break;

1937
	case APIC_LVTT:
1938
		if (!kvm_apic_sw_enabled(apic))
1939 1940
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1941
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1942
		apic_update_lvtt(apic);
1943 1944
		break;

E
Eddie Dong 已提交
1945
	case APIC_TMICT:
1946 1947 1948
		if (apic_lvtt_tscdeadline(apic))
			break;

1949
		hrtimer_cancel(&apic->lapic_timer.timer);
1950
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1951
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1952
		break;
E
Eddie Dong 已提交
1953

1954 1955 1956
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

E
Eddie Dong 已提交
1957
		if (val & 4)
1958
			apic_debug("KVM_WRITE:TDCR %x\n", val);
1959
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1960
		update_divide_count(apic);
1961 1962 1963 1964 1965 1966
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
1967
		break;
1968
	}
G
Gleb Natapov 已提交
1969 1970
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1971
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1972 1973 1974 1975 1976 1977
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1978
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1979 1980 1981
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1982
	default:
G
Gleb Natapov 已提交
1983
		ret = 1;
E
Eddie Dong 已提交
1984 1985
		break;
	}
G
Gleb Natapov 已提交
1986 1987 1988 1989
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}
1990
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1991

1992
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1993 1994 1995 1996 1997 1998 1999 2000 2001
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2002 2003 2004 2005 2006 2007 2008 2009
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2010 2011 2012 2013 2014 2015 2016 2017
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
2018
		return 0;
G
Gleb Natapov 已提交
2019 2020 2021 2022 2023 2024 2025 2026 2027
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

2028
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2029

2030
	return 0;
E
Eddie Dong 已提交
2031 2032
}

2033 2034
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2035
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2036 2037 2038
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2039 2040 2041 2042 2043 2044 2045 2046
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2047
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2048 2049

	/* TODO: optimize to just emulate side effect w/o one more write */
2050
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2051 2052 2053
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2054
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2055
{
2056 2057
	struct kvm_lapic *apic = vcpu->arch.apic;

2058
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2059 2060
		return;

2061
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2062

2063 2064 2065
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2066
	if (!apic->sw_enabled)
2067
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2068

2069 2070 2071 2072
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2073 2074 2075 2076 2077 2078 2079
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2080 2081 2082 2083
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2084 2085
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2086 2087 2088 2089 2090 2091 2092 2093 2094
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2095
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2096
			apic_lvtt_period(apic))
2097 2098 2099 2100 2101 2102 2103
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2104 2105
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2106
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2107

A
Avi Kivity 已提交
2108
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2109
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2110 2111 2112 2113 2114 2115
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2116
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2117 2118 2119 2120 2121 2122

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2123
	u64 old_value = vcpu->arch.apic_base;
2124
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2125

2126
	if (!apic)
E
Eddie Dong 已提交
2127
		value |= MSR_IA32_APICBASE_BSP;
2128

2129 2130
	vcpu->arch.apic_base = value;

2131 2132 2133 2134 2135 2136
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

2137
	/* update jump label if enable bit changes */
2138
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2139 2140
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2141
			static_key_slow_dec_deferred(&apic_hw_disabled);
2142
		} else {
2143
			static_key_slow_inc(&apic_hw_disabled.key);
2144 2145
			recalculate_apic_map(vcpu->kvm);
		}
2146 2147
	}

2148 2149 2150 2151 2152
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
		kvm_x86_ops->set_virtual_apic_mode(vcpu);
2153

2154
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2155 2156
			     MSR_IA32_APICBASE_BASE;

2157 2158 2159 2160
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
2161 2162
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
2163
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2164 2165 2166

}

2167
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2168
{
2169
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2170 2171
	int i;

2172 2173
	if (!apic)
		return;
E
Eddie Dong 已提交
2174

2175
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
2176 2177

	/* Stop the timer in case it's a reset to an active apic */
2178
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2179

2180 2181 2182
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2183
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2184
	}
2185
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2186

2187 2188
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2189
	apic_update_lvtt(apic);
2190 2191
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2192
		kvm_lapic_set_reg(apic, APIC_LVT0,
2193
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2194
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2195

2196
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2197
	apic_set_spiv(apic, 0xff);
2198
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2199 2200
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2201 2202 2203 2204 2205
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2206
	for (i = 0; i < 8; i++) {
2207 2208 2209
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2210
	}
2211 2212
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
2213
	apic->highest_isr_cache = -1;
2214
	update_divide_count(apic);
2215
	atomic_set(&apic->lapic_timer.pending, 0);
2216
	if (kvm_vcpu_is_bsp(vcpu))
2217 2218
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2219
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2220
	apic_update_ppr(apic);
2221 2222 2223 2224 2225
	if (vcpu->arch.apicv_active) {
		kvm_x86_ops->apicv_post_state_restore(vcpu);
		kvm_x86_ops->hwapic_irr_update(vcpu, -1);
		kvm_x86_ops->hwapic_isr_update(vcpu, -1);
	}
E
Eddie Dong 已提交
2226

2227
	vcpu->arch.apic_arb_prio = 0;
2228
	vcpu->arch.apic_attention = 0;
2229

2230
	apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
2231
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
2232
		   vcpu, kvm_lapic_get_reg(apic, APIC_ID),
2233
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2234 2235 2236 2237 2238 2239 2240
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2241

A
Avi Kivity 已提交
2242
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2243
{
2244
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2245 2246
}

2247 2248
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2249
	struct kvm_lapic *apic = vcpu->arch.apic;
2250

2251
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2252
		return atomic_read(&apic->lapic_timer.pending);
2253 2254 2255 2256

	return 0;
}

A
Avi Kivity 已提交
2257
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2258
{
2259
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2260 2261
	int vector, mode, trig_mode;

2262
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2263 2264 2265
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2266 2267
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2268 2269 2270
	}
	return 0;
}
2271

2272
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2273
{
2274 2275 2276 2277
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2278 2279
}

G
Gregory Haskins 已提交
2280 2281 2282 2283 2284
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2285 2286 2287
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2288
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2289

2290
	apic_timer_expired(apic);
2291

A
Avi Kivity 已提交
2292
	if (lapic_is_periodic(apic)) {
2293
		advance_periodic_target_expiration(apic);
2294 2295 2296 2297 2298 2299
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2300
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2301 2302 2303 2304 2305 2306
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

2307
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2308 2309 2310
	if (!apic)
		goto nomem;

2311
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2312

2313
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2314
	if (!apic->regs) {
E
Eddie Dong 已提交
2315 2316
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2317
		goto nomem_free_apic;
E
Eddie Dong 已提交
2318 2319 2320
	}
	apic->vcpu = vcpu;

2321
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2322
		     HRTIMER_MODE_ABS_PINNED);
2323
	apic->lapic_timer.timer.function = apic_timer_fn;
2324 2325 2326 2327 2328 2329 2330 2331
	if (timer_advance_ns == -1) {
		apic->lapic_timer.timer_advance_ns = 1000;
		apic->lapic_timer.timer_advance_adjust_done = false;
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
		apic->lapic_timer.timer_advance_adjust_done = true;
	}

2332

2333 2334 2335 2336 2337
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2338
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2339
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2340 2341

	return 0;
2342 2343
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
2344 2345 2346 2347 2348 2349
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2350
	struct kvm_lapic *apic = vcpu->arch.apic;
2351
	u32 ppr;
E
Eddie Dong 已提交
2352

2353
	if (!apic_enabled(apic))
E
Eddie Dong 已提交
2354 2355
		return -1;

2356 2357
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2358 2359
}

Q
Qing He 已提交
2360 2361
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2362
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2363 2364
	int r = 0;

2365
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2366 2367 2368 2369
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
2370 2371 2372
	return r;
}

2373 2374
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2375
	struct kvm_lapic *apic = vcpu->arch.apic;
2376

2377
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2378
		kvm_apic_local_deliver(apic, APIC_LVTT);
2379 2380
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
2381 2382
		if (apic_lvtt_oneshot(apic)) {
			apic->lapic_timer.tscdeadline = 0;
T
Thomas Gleixner 已提交
2383
			apic->lapic_timer.target_expiration = 0;
2384
		}
2385
		atomic_set(&apic->lapic_timer.pending, 0);
2386 2387 2388
	}
}

E
Eddie Dong 已提交
2389 2390 2391
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2392
	struct kvm_lapic *apic = vcpu->arch.apic;
2393
	u32 ppr;
E
Eddie Dong 已提交
2394 2395 2396 2397

	if (vector == -1)
		return -1;

2398 2399 2400 2401 2402 2403 2404
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2405
	apic_clear_irr(vector, apic);
2406
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2407 2408 2409 2410 2411
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2412
		apic_update_ppr(apic);
2413 2414 2415 2416 2417 2418 2419 2420 2421
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2422 2423
	}

E
Eddie Dong 已提交
2424 2425
	return vector;
}
2426

2427 2428 2429 2430 2431
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2432
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2433

2434 2435 2436 2437 2438 2439 2440 2441 2442
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2443 2444 2445 2446

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2459
{
2460
	struct kvm_lapic *apic = vcpu->arch.apic;
2461 2462
	int r;

2463

2464
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2465 2466
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2467 2468 2469 2470

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2471
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2472 2473

	recalculate_apic_map(vcpu->kvm);
2474 2475
	kvm_apic_set_version(vcpu);

2476
	apic_update_ppr(apic);
2477
	hrtimer_cancel(&apic->lapic_timer.timer);
2478
	apic_update_lvtt(apic);
2479
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2480 2481
	update_divide_count(apic);
	start_apic_timer(apic);
2482
	apic->irr_pending = true;
2483
	apic->isr_count = vcpu->arch.apicv_active ?
2484
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2485
	apic->highest_isr_cache = -1;
2486
	if (vcpu->arch.apicv_active) {
2487
		kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2488 2489
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2490
		kvm_x86_ops->hwapic_isr_update(vcpu,
2491
				apic_find_highest_isr(apic));
2492
	}
2493
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2494 2495
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2496 2497

	vcpu->arch.apic_arb_prio = 0;
2498 2499

	return 0;
2500
}
2501

2502
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2503 2504 2505
{
	struct hrtimer *timer;

2506
	if (!lapic_in_kernel(vcpu))
2507 2508
		return;

2509
	timer = &vcpu->arch.apic->lapic_timer.timer;
2510
	if (hrtimer_cancel(timer))
2511
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2512
}
A
Avi Kivity 已提交
2513

2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2551 2552 2553 2554
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2555 2556 2557
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2558
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2559 2560
		return;

2561 2562
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2563
		return;
A
Avi Kivity 已提交
2564 2565 2566 2567

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2583
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2594 2595 2596 2597
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2598
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2599

2600 2601
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2602
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2603 2604
		return;

2605
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2606 2607 2608 2609 2610 2611 2612 2613
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2614 2615
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2616 2617
}

2618
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2619
{
2620
	if (vapic_addr) {
2621
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2622 2623 2624
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2625
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2626
	} else {
2627
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2628 2629 2630 2631
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2632
}
G
Gleb Natapov 已提交
2633 2634 2635 2636 2637 2638

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2639
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2640 2641
		return 1;

2642 2643 2644
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2645
	/* if this is ICR write vector before command */
2646
	if (reg == APIC_ICR)
2647 2648
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2649 2650 2651 2652 2653 2654 2655
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2656
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2657 2658
		return 1;

2659 2660 2661 2662 2663 2664
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

2665
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2666
		return 1;
2667
	if (reg == APIC_ICR)
2668
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2669 2670 2671 2672 2673

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2674 2675 2676 2677 2678

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2679
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2680 2681 2682 2683
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2684 2685
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2686 2687 2688 2689 2690 2691 2692
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2693
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2694 2695
		return 1;

2696
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2697 2698
		return 1;
	if (reg == APIC_ICR)
2699
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2700 2701 2702 2703 2704

	*data = (((u64)high) << 32) | low;

	return 0;
}
2705

2706
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2707 2708
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2709 2710 2711
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2712 2713 2714 2715 2716 2717
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2718 2719 2720 2721 2722 2723 2724

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2725
}
2726

2727 2728 2729
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2730
	u8 sipi_vector;
2731
	unsigned long pe;
2732

2733
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2734 2735
		return;

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2747

2748
	pe = xchg(&apic->pending_events, 0);
2749
	if (test_bit(KVM_APIC_INIT, &pe)) {
2750
		kvm_vcpu_reset(vcpu, true);
2751 2752 2753 2754 2755
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2756
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2757 2758 2759 2760
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2761
		apic_debug("vcpu %d received sipi with vector # %x\n",
2762 2763 2764 2765 2766 2767
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2768 2769 2770 2771
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2772
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2773
}
2774 2775 2776 2777 2778 2779

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}