lapic.c 68.8 KB
Newer Older
E
Eddie Dong 已提交
1 2 3 4 5 6 7

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
8
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 */

21
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
22 23 24 25 26 27
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
28
#include <linux/export.h>
R
Roman Zippel 已提交
29
#include <linux/math64.h>
30
#include <linux/slab.h>
E
Eddie Dong 已提交
31 32 33 34 35
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
36
#include <asm/delay.h>
A
Arun Sharma 已提交
37
#include <linux/atomic.h>
38
#include <linux/jump_label.h>
39
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
40
#include "irq.h"
41
#include "trace.h"
42
#include "x86.h"
A
Avi Kivity 已提交
43
#include "cpuid.h"
44
#include "hyperv.h"
E
Eddie Dong 已提交
45

46 47 48 49 50 51
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
52 53 54 55 56 57
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
Y
Yi Wang 已提交
58
#define apic_debug(fmt, arg...) do {} while (0)
E
Eddie Dong 已提交
59 60

/* 14 is the version for Xeon and Pentium 8.4.8*/
61
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
62 63 64 65 66 67
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
68
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
69

70 71 72
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

73 74 75 76 77
static bool lapic_timer_advance_adjust_done = false;
#define LAPIC_TIMER_ADVANCE_ADJUST_DONE 100
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
78 79 80 81 82
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

83 84 85 86 87 88 89 90
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
91 92 93 94 95
static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
96 97 98 99 100 101 102 103 104 105
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

106
struct static_key_deferred apic_hw_disabled __read_mostly;
107 108
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
109 110
static inline int apic_enabled(struct kvm_lapic *apic)
{
111
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
112 113
}

E
Eddie Dong 已提交
114 115 116 117 118 119 120
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

121 122 123 124 125 126 127 128 129 130
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
{
	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
}

static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

131 132 133 134 135
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
136
		u32 max_apic_id = map->max_apic_id;
137 138 139 140

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
141
			offset = array_index_nospec(offset, map->max_apic_id + 1);
142 143 144 145 146
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
147

148 149 150 151 152 153 154
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
155
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
156 157 158 159 160 161
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
162 163
}

164
static void kvm_apic_map_free(struct rcu_head *rcu)
165
{
166
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
167

168
	kvfree(map);
169 170
}

171 172 173 174 175
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
176
	u32 max_id = 255; /* enough space for any xAPIC ID */
177 178 179

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
180 181
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
182
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
183

M
Michal Hocko 已提交
184
	new = kvzalloc(sizeof(struct kvm_apic_map) +
185 186
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
187

188 189 190
	if (!new)
		goto out;

R
Radim Krčmář 已提交
191 192
	new->max_apic_id = max_id;

193 194
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
195 196
		struct kvm_lapic **cluster;
		u16 mask;
197 198 199
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
200

201 202 203
		if (!kvm_apic_present(vcpu))
			continue;

204 205 206 207 208 209 210 211 212 213 214 215 216
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
217

218 219
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

220 221 222 223
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
224
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
225 226 227 228 229
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

230
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
231 232
			continue;

233 234
		if (mask)
			cluster[ffs(mask) - 1] = apic;
235 236 237 238 239 240 241 242
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
243
		call_rcu(&old->rcu, kvm_apic_map_free);
244

245
	kvm_make_scan_ioapic_request(kvm);
246 247
}

248 249
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
250
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
251

252
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
253 254 255

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
256
		if (enabled)
257
			static_key_slow_dec_deferred(&apic_sw_disabled);
258
		else
259 260 261 262
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

263
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
264
{
265
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
266 267 268 269 270
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
271
	kvm_lapic_set_reg(apic, APIC_LDR, id);
272 273 274
	recalculate_apic_map(apic->vcpu->kvm);
}

275 276 277 278 279
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

280
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
281
{
282
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
283

284 285
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

286
	kvm_lapic_set_reg(apic, APIC_ID, id);
287
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
288 289 290
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
291 292
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
293
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
294 295 296 297
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
298
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
299 300
}

301 302
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
303
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
304 305
}

E
Eddie Dong 已提交
306 307
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
308
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
309 310 311 312
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
313
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
314 315
}

316 317 318 319 320
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

321 322 323 324 325 326
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

327
	if (!lapic_in_kernel(vcpu))
328 329
		return;

330 331 332 333 334 335 336
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
337
	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
338 339
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
	    !ioapic_in_kernel(vcpu->kvm))
340
		v |= APIC_LVR_DIRECTED_EOI;
341
	kvm_lapic_set_reg(apic, APIC_LVR, v);
342 343
}

344
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
345
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
346 347 348 349 350 351 352 353
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
354 355
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
356

357 358 359 360
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
361
			return __fls(*reg) + vec;
362
	}
E
Eddie Dong 已提交
363

364
	return -1;
E
Eddie Dong 已提交
365 366
}

M
Michael S. Tsirkin 已提交
367 368
static u8 count_vectors(void *bitmap)
{
369 370
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
371
	u8 count = 0;
372 373 374 375 376 377

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
378 379 380
	return count;
}

381
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
382
{
383
	u32 i, vec;
384 385 386 387 388
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
389

390
	for (i = vec = 0; i <= 7; i++, vec += 32) {
391
		pir_val = READ_ONCE(pir[i]);
392
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
393
		if (pir_val) {
394
			prev_irr_val = irr_val;
395 396
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
397 398 399 400
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
401
		}
402
		if (irr_val)
403
			*max_irr = __fls(irr_val) + vec;
404
	}
405

406 407
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
408
}
409 410
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

411
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
412 413 414
{
	struct kvm_lapic *apic = vcpu->arch.apic;

415
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
416
}
417 418
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

419
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
420
{
421
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
422 423 424 425 426 427
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

428 429 430 431
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
432 433 434 435
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
436 437 438 439 440
	ASSERT(result == -1 || result >= 16);

	return result;
}

441 442
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
443 444 445 446
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

447
	if (unlikely(vcpu->arch.apicv_active)) {
448
		/* need to update RVI */
449
		apic_clear_vector(vec, apic->regs + APIC_IRR);
450 451
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
452 453 454 455 456
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
457
	}
458 459
}

M
Michael S. Tsirkin 已提交
460 461
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
462 463 464 465 466 467
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
468

M
Michael S. Tsirkin 已提交
469
	/*
470 471 472
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
473
	 */
474
	if (unlikely(vcpu->arch.apicv_active))
475
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
476 477 478 479 480 481 482 483 484 485
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
486 487
}

488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
507 508
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
509 510 511 512 513 514 515 516 517 518 519 520 521
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
522
	if (unlikely(vcpu->arch.apicv_active))
523
		kvm_x86_ops->hwapic_isr_update(vcpu,
524 525
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
526
		--apic->isr_count;
527 528 529
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
530 531
}

532 533
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
534 535 536 537 538
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
539
	return apic_find_highest_irr(vcpu->arch.apic);
540
}
541
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
542

543
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
544
			     int vector, int level, int trig_mode,
545
			     struct dest_map *dest_map);
546

547
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
548
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
549
{
550
	struct kvm_lapic *apic = vcpu->arch.apic;
551

552
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
553
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
554 555
}

556
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
557
		    unsigned long ipi_bitmap_high, u32 min,
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
		    unsigned long icr, int op_64_bit)
{
	int i;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
	int count = 0;

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	if (icr & APIC_DEST_MASK)
		return -KVM_EINVAL;
	if (icr & APIC_SHORT_MASK)
		return -KVM_EINVAL;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

580 581 582 583 584
	if (unlikely(!map)) {
		count = -EOPNOTSUPP;
		goto out;
	}

585 586
	if (min > map->max_apic_id)
		goto out;
587
	/* Bits above cluster_size are masked in the caller.  */
588 589 590 591 592 593
	for_each_set_bit(i, &ipi_bitmap_low,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
594 595 596
	}

	min += cluster_size;
597 598 599 600 601 602 603 604 605 606

	if (min > map->max_apic_id)
		goto out;

	for_each_set_bit(i, &ipi_bitmap_high,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
607 608
	}

609
out:
610 611 612 613
	rcu_read_unlock();
	return count;
}

614 615
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
616 617 618

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
619 620 621 622
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
623 624 625

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
626 627 628 629 630 631 632 633 634 635 636 637
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
638
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
639 640 641 642 643 644 645
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
646
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
647 648 649 650 651 652 653 654 655
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
656
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
657 658 659 660 661
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

662 663
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
664
	int highest_irr;
665
	if (apic->vcpu->arch.apicv_active)
666 667 668
		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
	else
		highest_irr = apic_find_highest_irr(apic);
669 670 671 672 673 674
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
675
{
676
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
677 678
	int isr;

679 680
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
681 682 683 684 685 686 687 688 689 690 691
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

692 693
	*new_ppr = ppr;
	if (old_ppr != ppr)
694
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
695 696 697 698 699 700 701 702

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

703 704
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
705
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
706 707
}

708 709 710 711 712 713
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
714 715
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
716
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
717 718 719
	apic_update_ppr(apic);
}

720
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
721
{
722 723
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
724 725
}

726
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
727
{
728 729 730 731
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
732
		return mda == kvm_x2apic_id(apic);
733

734 735 736 737 738 739 740 741 742
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

743
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
744 745
}

746
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
747
{
G
Gleb Natapov 已提交
748 749
	u32 logical_id;

750
	if (kvm_apic_broadcast(apic, mda))
751
		return true;
752

753
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
754

755
	if (apic_x2apic_mode(apic))
756 757
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
758

759
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
760

761
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
762
	case APIC_DFR_FLAT:
763
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
764
	case APIC_DFR_CLUSTER:
765 766
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
767
	default:
768
		apic_debug("Bad DFR vcpu %d: %08x\n",
769
			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
770
		return false;
E
Eddie Dong 已提交
771 772 773
	}
}

774 775
/* The KVM local APIC implementation has two quirks:
 *
776 777 778
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
779 780 781 782 783 784 785 786 787 788
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
789
 */
790 791
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
792 793 794
{
	bool ipi = source != NULL;

795
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
796
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
797 798
		return X2APIC_BROADCAST;

799
	return dest_id;
800 801
}

802
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
803
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
804
{
805
	struct kvm_lapic *target = vcpu->arch.apic;
806
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
807 808

	apic_debug("target %p, source %p, dest 0x%x, "
809
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
810 811
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
812
	ASSERT(target);
E
Eddie Dong 已提交
813 814
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
815
		if (dest_mode == APIC_DEST_PHYSICAL)
816
			return kvm_apic_match_physical_addr(target, mda);
817
		else
818
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
819
	case APIC_DEST_SELF:
820
		return target == source;
E
Eddie Dong 已提交
821
	case APIC_DEST_ALLINC:
822
		return true;
E
Eddie Dong 已提交
823
	case APIC_DEST_ALLBUT:
824
		return target != source;
E
Eddie Dong 已提交
825
	default:
826 827
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
828
		return false;
E
Eddie Dong 已提交
829 830
	}
}
831
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
832

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

849 850 851 852 853 854 855 856 857
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

858 859
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
860
{
861 862 863 864 865 866 867 868 869 870 871 872
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
873

874 875
	return false;
}
876

877 878 879 880 881 882 883 884 885 886 887 888 889
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
890

891 892 893 894 895
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
896 897
		return false;

898
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
899 900
		return false;

901
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
902
		if (irq->dest_id > map->max_apic_id) {
903 904
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
905 906
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
907 908
			*bitmap = 1;
		}
909
		return true;
910
	}
911

912 913 914
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
915
		return false;
916

917 918
	if (!kvm_lowest_prio_delivery(irq))
		return true;
919

920 921 922 923 924 925 926 927 928 929
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
930
		}
931 932 933
	} else {
		if (!*bitmap)
			return true;
934

935 936
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
937

938 939 940 941 942 943
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
944

945
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
946

947 948
	return true;
}
949

950 951 952 953 954 955 956 957
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
958

959
	*r = -1;
960

961 962 963 964
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
965

966 967
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
968

969
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
970 971
	if (ret) {
		*r = 0;
972 973 974 975
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
976
		}
977
	}
978 979 980 981 982

	rcu_read_unlock();
	return ret;
}

983 984 985 986 987 988 989 990 991 992 993 994 995 996
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
997 998 999 1000
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1001 1002
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1003 1004 1005 1006 1007 1008 1009 1010
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1011 1012 1013
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1014

1015 1016 1017
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1018
		}
1019 1020 1021 1022 1023 1024
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1025 1026 1027 1028 1029
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1030
			     int vector, int level, int trig_mode,
1031
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1032
{
1033
	int result = 0;
1034
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1035

1036 1037
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1038 1039
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1040
		vcpu->arch.apic_arb_prio++;
1041
		/* fall through */
1042
	case APIC_DM_FIXED:
1043 1044 1045
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1046 1047 1048 1049
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1050 1051
		result = 1;

1052
		if (dest_map) {
1053
			__set_bit(vcpu->vcpu_id, dest_map->map);
1054 1055
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1056

1057 1058
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1059
				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
1060 1061 1062 1063
			else
				apic_clear_vector(vector, apic->regs + APIC_TMR);
		}

1064
		if (vcpu->arch.apicv_active)
1065
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
1066
		else {
1067
			kvm_lapic_set_irr(vector, apic);
1068 1069 1070 1071

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1072 1073 1074
		break;

	case APIC_DM_REMRD:
1075 1076 1077 1078
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1079 1080 1081
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1082 1083 1084
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1085
		break;
1086

E
Eddie Dong 已提交
1087
	case APIC_DM_NMI:
1088
		result = 1;
1089
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1090
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1091 1092 1093
		break;

	case APIC_DM_INIT:
1094
		if (!trig_mode || level) {
1095
			result = 1;
1096 1097 1098 1099 1100
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1101
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1102 1103
			kvm_vcpu_kick(vcpu);
		} else {
1104 1105
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
1106
		}
E
Eddie Dong 已提交
1107 1108 1109
		break;

	case APIC_DM_STARTUP:
1110 1111
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
1112 1113 1114 1115 1116 1117 1118
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1119 1120
		break;

1121 1122 1123 1124 1125 1126 1127 1128
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1129 1130 1131 1132 1133 1134 1135 1136
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1137
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1138
{
1139
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1140 1141
}

1142 1143
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1144
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1145 1146
}

1147 1148
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1149 1150 1151 1152 1153
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1154

1155 1156 1157 1158 1159
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1160
	}
1161 1162 1163 1164 1165 1166 1167

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1168 1169
}

1170
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1171 1172
{
	int vector = apic_find_highest_isr(apic);
1173 1174 1175

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1176 1177 1178 1179 1180
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1181
		return vector;
E
Eddie Dong 已提交
1182

M
Michael S. Tsirkin 已提交
1183
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1184 1185
	apic_update_ppr(apic);

1186 1187 1188
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1189
	kvm_ioapic_send_eoi(apic, vector);
1190
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1191
	return vector;
E
Eddie Dong 已提交
1192 1193
}

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1209 1210
static void apic_send_ipi(struct kvm_lapic *apic)
{
1211 1212
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1213
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1214

1215 1216 1217
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1218
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1219 1220
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1221
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1222 1223 1224 1225
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1226

1227 1228
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
1229 1230
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1231 1232
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
1233
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1234
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1235
		   irq.vector, irq.msi_redir_hint);
1236

1237
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1238 1239 1240 1241
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1242
	ktime_t remaining, now;
1243
	s64 ns;
1244
	u32 tmcct;
E
Eddie Dong 已提交
1245 1246 1247

	ASSERT(apic != NULL);

1248
	/* if initial count is 0, current count should also be 0 */
1249
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1250
		apic->lapic_timer.period == 0)
1251 1252
		return 0;

1253
	now = ktime_get();
1254
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1255
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1256
		remaining = 0;
1257

1258 1259 1260
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1261 1262 1263 1264

	return tmcct;
}

1265 1266 1267 1268 1269
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1270
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1271
	run->tpr_access.rip = kvm_rip_read(vcpu);
1272 1273 1274 1275 1276 1277 1278 1279 1280
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1281 1282 1283 1284 1285 1286 1287 1288 1289
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
1290
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1291 1292 1293
		break;

	case APIC_TMCCT:	/* Timer CCR */
1294 1295 1296
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1297 1298
		val = apic_get_tmcct(apic);
		break;
1299 1300
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1301
		val = kvm_lapic_get_reg(apic, offset);
1302
		break;
1303 1304 1305
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1306
	default:
1307
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1308 1309 1310 1311 1312 1313
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1314 1315 1316 1317 1318
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1319
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1320
		void *data)
E
Eddie Dong 已提交
1321 1322 1323
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1324
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1325
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1326 1327

	if ((alignment + len) > 4) {
1328 1329
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1330
		return 1;
E
Eddie Dong 已提交
1331
	}
G
Gleb Natapov 已提交
1332 1333

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1334 1335
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1336 1337 1338
		return 1;
	}

E
Eddie Dong 已提交
1339 1340
	result = __apic_read(apic, offset & ~0xf);

1341 1342
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1354
	return 0;
E
Eddie Dong 已提交
1355
}
1356
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1357

G
Gleb Natapov 已提交
1358 1359
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1360 1361
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1362 1363
}

1364
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1365 1366 1367 1368 1369 1370 1371 1372
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1373 1374 1375 1376 1377 1378 1379 1380 1381
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1382
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1383 1384 1385 1386

	return 0;
}

E
Eddie Dong 已提交
1387 1388 1389 1390
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1391
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1392 1393
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1394
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1395 1396

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1397
				   apic->divide_count);
E
Eddie Dong 已提交
1398 1399
}

1400 1401 1402 1403 1404 1405 1406
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1407
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1421 1422
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1423
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1424 1425 1426
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1427
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1428 1429
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1430 1431 1432
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1433
		}
1434
		apic->lapic_timer.timer_mode = timer_mode;
1435
		limit_periodic_timer_frequency(apic);
1436 1437 1438
	}
}

1439 1440 1441
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1442
	struct swait_queue_head *q = &vcpu->wq;
1443
	struct kvm_timer *ktimer = &apic->lapic_timer;
1444 1445 1446 1447 1448

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1449
	kvm_set_pending_timer(vcpu);
1450

1451 1452 1453 1454
	/*
	 * For x86, the atomic_inc() is serialized, thus
	 * using swait_active() is safe.
	 */
1455
	if (swait_active(q))
1456
		swake_up_one(q);
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469

	if (apic_lvtt_tscdeadline(apic))
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1470
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1471 1472 1473

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1474
		void *bitmap = apic->regs + APIC_ISR;
1475

1476
		if (vcpu->arch.apicv_active)
1477 1478 1479 1480
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1481 1482 1483 1484 1485 1486 1487
	}
	return false;
}

void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1488
	u64 guest_tsc, tsc_deadline, ns;
1489

1490
	if (!lapic_in_kernel(vcpu))
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
		return;

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1501
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1502
	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1503 1504 1505

	/* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
	if (guest_tsc < tsc_deadline)
1506 1507
		__delay(min(tsc_deadline - guest_tsc,
			nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524

	if (!lapic_timer_advance_adjust_done) {
		/* too early */
		if (guest_tsc < tsc_deadline) {
			ns = (tsc_deadline - guest_tsc) * 1000000ULL;
			do_div(ns, vcpu->arch.virtual_tsc_khz);
			lapic_timer_advance_ns -= min((unsigned int)ns,
				lapic_timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
		} else {
		/* too late */
			ns = (guest_tsc - tsc_deadline) * 1000000ULL;
			do_div(ns, vcpu->arch.virtual_tsc_khz);
			lapic_timer_advance_ns += min((unsigned int)ns,
				lapic_timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
		}
		if (abs(guest_tsc - tsc_deadline) < LAPIC_TIMER_ADVANCE_ADJUST_DONE)
			lapic_timer_advance_adjust_done = true;
1525 1526 1527 1528
		if (unlikely(lapic_timer_advance_ns > 5000)) {
			lapic_timer_advance_ns = 0;
			lapic_timer_advance_adjust_done = true;
		}
1529
	}
1530 1531
}

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
	u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1547
	now = ktime_get();
1548
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1549 1550 1551 1552 1553 1554

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
	    likely(ns > lapic_timer_advance_ns)) {
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
		expire = ktime_add_ns(now, ns);
		expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
		hrtimer_start(&apic->lapic_timer.timer,
				expire, HRTIMER_MODE_ABS_PINNED);
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
		* APIC_BUS_CYCLE_NS * apic->divide_count;
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1589
static bool set_target_expiration(struct kvm_lapic *apic)
1590 1591
{
	ktime_t now;
1592
	u64 tscl = rdtsc();
1593

1594
	now = ktime_get();
1595
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1596
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1597

1598 1599
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1600
		return false;
1601 1602
	}

1603
	limit_periodic_timer_frequency(apic);
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613

	apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
		   PRIx64 ", "
		   "timer initial count 0x%x, period %lldns, "
		   "expire @ 0x%016" PRIx64 ".\n", __func__,
		   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
		   kvm_lapic_get_reg(apic, APIC_TMICT),
		   apic->lapic_timer.period,
		   ktime_to_ns(ktime_add_ns(now,
				apic->lapic_timer.period)));
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623

	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1635 1636 1637
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1638 1639 1640
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1641 1642
}

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
		HRTIMER_MODE_ABS_PINNED);
}

1663 1664
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1665 1666 1667
	if (!lapic_in_kernel(vcpu))
		return false;

1668 1669 1670 1671
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1672
static void cancel_hv_timer(struct kvm_lapic *apic)
1673
{
1674
	WARN_ON(preemptible());
1675
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1676 1677 1678 1679
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1680
static bool start_hv_timer(struct kvm_lapic *apic)
1681
{
1682 1683
	struct kvm_timer *ktimer = &apic->lapic_timer;
	int r;
1684

1685
	WARN_ON(preemptible());
1686 1687 1688
	if (!kvm_x86_ops->set_hv_timer)
		return false;

1689 1690 1691
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return false;

1692 1693 1694
	if (!ktimer->tscdeadline)
		return false;

1695 1696 1697 1698 1699 1700
	r = kvm_x86_ops->set_hv_timer(apic->vcpu, ktimer->tscdeadline);
	if (r < 0)
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1701

1702 1703 1704 1705 1706
	/*
	 * Also recheck ktimer->pending, in case the sw timer triggered in
	 * the window.  For periodic timer, leave the hv timer running for
	 * simplicity, and the deadline will be recomputed on the next vmexit.
	 */
1707 1708 1709
	if (!apic_lvtt_period(apic) && (r || atomic_read(&ktimer->pending))) {
		if (r)
			apic_timer_expired(apic);
1710
		return false;
1711
	}
1712 1713

	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, true);
1714 1715 1716
	return true;
}

1717
static void start_sw_timer(struct kvm_lapic *apic)
1718
{
1719
	struct kvm_timer *ktimer = &apic->lapic_timer;
1720 1721

	WARN_ON(preemptible());
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1733

1734 1735
static void restart_apic_timer(struct kvm_lapic *apic)
{
1736
	preempt_disable();
1737 1738
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1739
	preempt_enable();
1740 1741
}

1742 1743 1744 1745
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1746 1747 1748 1749
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1750 1751 1752 1753 1754 1755
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1756
		restart_apic_timer(apic);
1757
	}
1758 1759
out:
	preempt_enable();
1760 1761 1762
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1763 1764
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1765
	restart_apic_timer(vcpu->arch.apic);
1766 1767 1768 1769 1770 1771 1772
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1773
	preempt_disable();
1774
	/* Possibly the TSC deadline timer is not enabled yet */
1775 1776
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1777
	preempt_enable();
1778 1779
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1780

1781 1782 1783
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1784

1785 1786
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1787 1788
}

E
Eddie Dong 已提交
1789 1790
static void start_apic_timer(struct kvm_lapic *apic)
{
1791
	atomic_set(&apic->lapic_timer.pending, 0);
1792

1793 1794 1795 1796 1797
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
	    && !set_target_expiration(apic))
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1798 1799
}

1800 1801
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1802
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1803

1804 1805 1806
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1807 1808
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1809
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1810 1811 1812
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1813 1814
}

1815
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1816
{
G
Gleb Natapov 已提交
1817
	int ret = 0;
E
Eddie Dong 已提交
1818

G
Gleb Natapov 已提交
1819
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1820

G
Gleb Natapov 已提交
1821
	switch (reg) {
E
Eddie Dong 已提交
1822
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1823
		if (!apic_x2apic_mode(apic))
1824
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1825 1826
		else
			ret = 1;
E
Eddie Dong 已提交
1827 1828 1829
		break;

	case APIC_TASKPRI:
1830
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1831 1832 1833 1834 1835 1836 1837 1838
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1839
		if (!apic_x2apic_mode(apic))
1840
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1841 1842
		else
			ret = 1;
E
Eddie Dong 已提交
1843 1844 1845
		break;

	case APIC_DFR:
1846
		if (!apic_x2apic_mode(apic)) {
1847
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1848 1849
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1850
			ret = 1;
E
Eddie Dong 已提交
1851 1852
		break;

1853 1854
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1855
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1856
			mask |= APIC_SPIV_DIRECTED_EOI;
1857
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1858 1859 1860 1861
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1862
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1863
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1864
						       APIC_LVTT + 0x10 * i);
1865
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1866 1867
					     lvt_val | APIC_LVT_MASKED);
			}
1868
			apic_update_lvtt(apic);
1869
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1870 1871 1872

		}
		break;
1873
	}
E
Eddie Dong 已提交
1874 1875
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1876
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1877 1878 1879 1880
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1881 1882
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1883
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1884 1885
		break;

1886
	case APIC_LVT0:
1887
		apic_manage_nmi_watchdog(apic, val);
1888
		/* fall through */
E
Eddie Dong 已提交
1889 1890 1891 1892 1893
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1894
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1895 1896
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1897
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1898
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1899 1900 1901

		break;

1902
	case APIC_LVTT:
1903
		if (!kvm_apic_sw_enabled(apic))
1904 1905
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1906
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1907
		apic_update_lvtt(apic);
1908 1909
		break;

E
Eddie Dong 已提交
1910
	case APIC_TMICT:
1911 1912 1913
		if (apic_lvtt_tscdeadline(apic))
			break;

1914
		hrtimer_cancel(&apic->lapic_timer.timer);
1915
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1916
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1917
		break;
E
Eddie Dong 已提交
1918

1919 1920 1921
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

E
Eddie Dong 已提交
1922
		if (val & 4)
1923
			apic_debug("KVM_WRITE:TDCR %x\n", val);
1924
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1925
		update_divide_count(apic);
1926 1927 1928 1929 1930 1931
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
1932
		break;
1933
	}
G
Gleb Natapov 已提交
1934 1935
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1936
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1937 1938 1939 1940 1941 1942
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1943
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1944 1945 1946
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1947
	default:
G
Gleb Natapov 已提交
1948
		ret = 1;
E
Eddie Dong 已提交
1949 1950
		break;
	}
G
Gleb Natapov 已提交
1951 1952 1953 1954
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}
1955
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1956

1957
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1958 1959 1960 1961 1962 1963 1964 1965 1966
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1967 1968 1969 1970 1971 1972 1973 1974
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
1975 1976 1977 1978 1979 1980 1981 1982
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1983
		return 0;
G
Gleb Natapov 已提交
1984 1985 1986 1987 1988 1989 1990 1991 1992
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

1993
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
1994

1995
	return 0;
E
Eddie Dong 已提交
1996 1997
}

1998 1999
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2000
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2001 2002 2003
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2004 2005 2006 2007 2008 2009 2010 2011
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2012
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2013 2014

	/* TODO: optimize to just emulate side effect w/o one more write */
2015
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2016 2017 2018
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2019
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2020
{
2021 2022
	struct kvm_lapic *apic = vcpu->arch.apic;

2023
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2024 2025
		return;

2026
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2027

2028 2029 2030
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2031
	if (!apic->sw_enabled)
2032
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2033

2034 2035 2036 2037
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2038 2039 2040 2041 2042 2043 2044
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2045 2046 2047 2048
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2049 2050
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2051 2052 2053 2054 2055 2056 2057 2058 2059
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2060
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2061
			apic_lvtt_period(apic))
2062 2063 2064 2065 2066 2067 2068
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2069 2070
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2071
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2072

A
Avi Kivity 已提交
2073
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2074
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2075 2076 2077 2078 2079 2080
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2081
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2082 2083 2084 2085 2086 2087

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2088
	u64 old_value = vcpu->arch.apic_base;
2089
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2090

2091
	if (!apic)
E
Eddie Dong 已提交
2092
		value |= MSR_IA32_APICBASE_BSP;
2093

2094 2095
	vcpu->arch.apic_base = value;

2096 2097 2098 2099 2100 2101
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

2102
	/* update jump label if enable bit changes */
2103
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2104 2105
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2106
			static_key_slow_dec_deferred(&apic_hw_disabled);
2107
		} else {
2108
			static_key_slow_inc(&apic_hw_disabled.key);
2109 2110
			recalculate_apic_map(vcpu->kvm);
		}
2111 2112
	}

2113 2114 2115 2116 2117
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
		kvm_x86_ops->set_virtual_apic_mode(vcpu);
2118

2119
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2120 2121
			     MSR_IA32_APICBASE_BASE;

2122 2123 2124 2125
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
2126 2127
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
2128
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2129 2130 2131

}

2132
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2133
{
2134
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2135 2136
	int i;

2137 2138
	if (!apic)
		return;
E
Eddie Dong 已提交
2139

2140
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
2141 2142

	/* Stop the timer in case it's a reset to an active apic */
2143
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2144

2145 2146 2147
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2148
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2149
	}
2150
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2151

2152 2153
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2154
	apic_update_lvtt(apic);
2155 2156
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2157
		kvm_lapic_set_reg(apic, APIC_LVT0,
2158
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2159
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2160

2161
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2162
	apic_set_spiv(apic, 0xff);
2163
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2164 2165
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2166 2167 2168 2169 2170
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2171
	for (i = 0; i < 8; i++) {
2172 2173 2174
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2175
	}
2176 2177
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
2178
	apic->highest_isr_cache = -1;
2179
	update_divide_count(apic);
2180
	atomic_set(&apic->lapic_timer.pending, 0);
2181
	if (kvm_vcpu_is_bsp(vcpu))
2182 2183
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2184
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2185
	apic_update_ppr(apic);
2186 2187 2188 2189 2190
	if (vcpu->arch.apicv_active) {
		kvm_x86_ops->apicv_post_state_restore(vcpu);
		kvm_x86_ops->hwapic_irr_update(vcpu, -1);
		kvm_x86_ops->hwapic_isr_update(vcpu, -1);
	}
E
Eddie Dong 已提交
2191

2192
	vcpu->arch.apic_arb_prio = 0;
2193
	vcpu->arch.apic_attention = 0;
2194

2195
	apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
2196
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
2197
		   vcpu, kvm_lapic_get_reg(apic, APIC_ID),
2198
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2199 2200 2201 2202 2203 2204 2205
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2206

A
Avi Kivity 已提交
2207
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2208
{
2209
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2210 2211
}

2212 2213
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2214
	struct kvm_lapic *apic = vcpu->arch.apic;
2215

2216
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2217
		return atomic_read(&apic->lapic_timer.pending);
2218 2219 2220 2221

	return 0;
}

A
Avi Kivity 已提交
2222
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2223
{
2224
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2225 2226
	int vector, mode, trig_mode;

2227
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2228 2229 2230
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2231 2232
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2233 2234 2235
	}
	return 0;
}
2236

2237
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2238
{
2239 2240 2241 2242
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2243 2244
}

G
Gregory Haskins 已提交
2245 2246 2247 2248 2249
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2250 2251 2252
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2253
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2254

2255
	apic_timer_expired(apic);
2256

A
Avi Kivity 已提交
2257
	if (lapic_is_periodic(apic)) {
2258
		advance_periodic_target_expiration(apic);
2259 2260 2261 2262 2263 2264
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

E
Eddie Dong 已提交
2265 2266 2267 2268 2269 2270 2271
int kvm_create_lapic(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

2272
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2273 2274 2275
	if (!apic)
		goto nomem;

2276
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2277

2278
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2279
	if (!apic->regs) {
E
Eddie Dong 已提交
2280 2281
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2282
		goto nomem_free_apic;
E
Eddie Dong 已提交
2283 2284 2285
	}
	apic->vcpu = vcpu;

2286
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2287
		     HRTIMER_MODE_ABS_PINNED);
2288
	apic->lapic_timer.timer.function = apic_timer_fn;
2289

2290 2291 2292 2293 2294
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2295
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2296
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2297 2298

	return 0;
2299 2300
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
2301 2302 2303 2304 2305 2306
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2307
	struct kvm_lapic *apic = vcpu->arch.apic;
2308
	u32 ppr;
E
Eddie Dong 已提交
2309

2310
	if (!apic_enabled(apic))
E
Eddie Dong 已提交
2311 2312
		return -1;

2313 2314
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2315 2316
}

Q
Qing He 已提交
2317 2318
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2319
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2320 2321
	int r = 0;

2322
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2323 2324 2325 2326
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
2327 2328 2329
	return r;
}

2330 2331
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2332
	struct kvm_lapic *apic = vcpu->arch.apic;
2333

2334
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2335
		kvm_apic_local_deliver(apic, APIC_LVTT);
2336 2337
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
2338 2339
		if (apic_lvtt_oneshot(apic)) {
			apic->lapic_timer.tscdeadline = 0;
T
Thomas Gleixner 已提交
2340
			apic->lapic_timer.target_expiration = 0;
2341
		}
2342
		atomic_set(&apic->lapic_timer.pending, 0);
2343 2344 2345
	}
}

E
Eddie Dong 已提交
2346 2347 2348
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2349
	struct kvm_lapic *apic = vcpu->arch.apic;
2350
	u32 ppr;
E
Eddie Dong 已提交
2351 2352 2353 2354

	if (vector == -1)
		return -1;

2355 2356 2357 2358 2359 2360 2361
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2362
	apic_clear_irr(vector, apic);
2363
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2364 2365 2366 2367 2368
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2369
		apic_update_ppr(apic);
2370 2371 2372 2373 2374 2375 2376 2377 2378
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2379 2380
	}

E
Eddie Dong 已提交
2381 2382
	return vector;
}
2383

2384 2385 2386 2387 2388
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2389
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2390

2391 2392 2393 2394 2395 2396 2397 2398 2399
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2400 2401 2402 2403

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2416
{
2417
	struct kvm_lapic *apic = vcpu->arch.apic;
2418 2419
	int r;

2420

2421
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2422 2423
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2424 2425 2426 2427

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2428
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2429 2430

	recalculate_apic_map(vcpu->kvm);
2431 2432
	kvm_apic_set_version(vcpu);

2433
	apic_update_ppr(apic);
2434
	hrtimer_cancel(&apic->lapic_timer.timer);
2435
	apic_update_lvtt(apic);
2436
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2437 2438
	update_divide_count(apic);
	start_apic_timer(apic);
2439
	apic->irr_pending = true;
2440
	apic->isr_count = vcpu->arch.apicv_active ?
2441
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2442
	apic->highest_isr_cache = -1;
2443
	if (vcpu->arch.apicv_active) {
2444
		kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2445 2446
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2447
		kvm_x86_ops->hwapic_isr_update(vcpu,
2448
				apic_find_highest_isr(apic));
2449
	}
2450
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2451 2452
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2453 2454

	vcpu->arch.apic_arb_prio = 0;
2455 2456

	return 0;
2457
}
2458

2459
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2460 2461 2462
{
	struct hrtimer *timer;

2463
	if (!lapic_in_kernel(vcpu))
2464 2465
		return;

2466
	timer = &vcpu->arch.apic->lapic_timer.timer;
2467
	if (hrtimer_cancel(timer))
2468
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2469
}
A
Avi Kivity 已提交
2470

2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2508 2509 2510 2511
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2512 2513 2514
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2515
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2516 2517
		return;

2518 2519
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2520
		return;
A
Avi Kivity 已提交
2521 2522 2523 2524

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2540
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2551 2552 2553 2554
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2555
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2556

2557 2558
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2559
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2560 2561
		return;

2562
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2563 2564 2565 2566 2567 2568 2569 2570
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2571 2572
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2573 2574
}

2575
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2576
{
2577
	if (vapic_addr) {
2578
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2579 2580 2581
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2582
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2583
	} else {
2584
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2585 2586 2587 2588
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2589
}
G
Gleb Natapov 已提交
2590 2591 2592 2593 2594 2595

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2596
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2597 2598
		return 1;

2599 2600 2601
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2602
	/* if this is ICR write vector before command */
2603
	if (reg == APIC_ICR)
2604 2605
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2606 2607 2608 2609 2610 2611 2612
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2613
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2614 2615
		return 1;

2616 2617 2618 2619 2620 2621
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

2622
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2623
		return 1;
2624
	if (reg == APIC_ICR)
2625
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2626 2627 2628 2629 2630

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2631 2632 2633 2634 2635

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2636
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2637 2638 2639 2640
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2641 2642
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2643 2644 2645 2646 2647 2648 2649
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2650
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2651 2652
		return 1;

2653
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2654 2655
		return 1;
	if (reg == APIC_ICR)
2656
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2657 2658 2659 2660 2661

	*data = (((u64)high) << 32) | low;

	return 0;
}
2662

2663
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2664 2665
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2666 2667 2668
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2669 2670 2671 2672 2673 2674
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2675 2676 2677 2678 2679 2680 2681

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2682
}
2683

2684 2685 2686
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2687
	u8 sipi_vector;
2688
	unsigned long pe;
2689

2690
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2691 2692
		return;

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2704

2705
	pe = xchg(&apic->pending_events, 0);
2706
	if (test_bit(KVM_APIC_INIT, &pe)) {
2707
		kvm_vcpu_reset(vcpu, true);
2708 2709 2710 2711 2712
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2713
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2714 2715 2716 2717
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2718
		apic_debug("vcpu %d received sipi with vector # %x\n",
2719 2720 2721 2722 2723 2724
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2725 2726 2727 2728
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2729
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2730
}
2731 2732 2733 2734 2735 2736

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}