lapic.c 72.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "ioapic.h"
40
#include "trace.h"
41
#include "x86.h"
A
Avi Kivity 已提交
42
#include "cpuid.h"
43
#include "hyperv.h"
E
Eddie Dong 已提交
44

45 46 47 48 49 50
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
51 52 53 54 55 56
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
57
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
58 59 60
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define MAX_APIC_VECTOR			256
61
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
62

63
static bool lapic_timer_advance_dynamic __read_mostly;
64 65 66 67
#define LAPIC_TIMER_ADVANCE_ADJUST_MIN	100	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_ADJUST_MAX	10000	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_NS_INIT	1000
#define LAPIC_TIMER_ADVANCE_NS_MAX     5000
68 69 70
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
71 72 73 74 75
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

76 77 78 79 80 81 82 83
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
84 85 86 87 88 89 90 91 92 93
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

94
struct static_key_deferred apic_hw_disabled __read_mostly;
95 96
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
97 98
static inline int apic_enabled(struct kvm_lapic *apic)
{
99
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
100 101
}

E
Eddie Dong 已提交
102 103 104 105 106 107 108
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

109 110 111 112 113
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

114
static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
115 116 117
{
	return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
}
118 119 120 121 122 123 124 125

bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
{
	return kvm_x86_ops.set_hv_timer
	       && !(kvm_mwait_in_guest(vcpu->kvm) ||
		    kvm_can_post_timer_interrupt(vcpu));
}
EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
126 127 128 129 130 131

static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
}

132 133 134 135 136
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
137
		u32 max_apic_id = map->max_apic_id;
138 139 140 141

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
142
			offset = array_index_nospec(offset, map->max_apic_id + 1);
143 144 145 146 147
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
148

149 150 151 152 153 154 155
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
156
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
157 158 159 160 161 162
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
163 164
}

165
static void kvm_apic_map_free(struct rcu_head *rcu)
166
{
167
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
168

169
	kvfree(map);
170 171
}

172
void kvm_recalculate_apic_map(struct kvm *kvm)
173 174 175 176
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
177
	u32 max_id = 255; /* enough space for any xAPIC ID */
178

179 180 181 182 183 184 185 186 187
	if (!kvm->arch.apic_map_dirty) {
		/*
		 * Read kvm->arch.apic_map_dirty before
		 * kvm->arch.apic_map
		 */
		smp_rmb();
		return;
	}

188
	mutex_lock(&kvm->arch.apic_map_lock);
189 190 191 192 193
	if (!kvm->arch.apic_map_dirty) {
		/* Someone else has updated the map. */
		mutex_unlock(&kvm->arch.apic_map_lock);
		return;
	}
194

R
Radim Krčmář 已提交
195 196
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
197
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
198

M
Michal Hocko 已提交
199
	new = kvzalloc(sizeof(struct kvm_apic_map) +
200 201
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
202

203 204 205
	if (!new)
		goto out;

R
Radim Krčmář 已提交
206 207
	new->max_apic_id = max_id;

208 209
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
210 211
		struct kvm_lapic **cluster;
		u16 mask;
212 213 214
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
215

216 217 218
		if (!kvm_apic_present(vcpu))
			continue;

219 220 221 222 223 224 225 226 227 228 229 230 231
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
232

233 234 235
		if (!kvm_apic_sw_enabled(apic))
			continue;

236 237
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

238 239 240 241
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
242
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
243 244 245 246 247
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

248
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
249 250
			continue;

251 252
		if (mask)
			cluster[ffs(mask) - 1] = apic;
253 254 255 256 257
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
258 259 260 261 262 263
	/*
	 * Write kvm->arch.apic_map before
	 * clearing apic->apic_map_dirty
	 */
	smp_wmb();
	kvm->arch.apic_map_dirty = false;
264 265 266
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
267
		call_rcu(&old->rcu, kvm_apic_map_free);
268

269
	kvm_make_scan_ioapic_request(kvm);
270 271
}

272 273
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
274
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
275

276
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
277 278 279

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
280
		if (enabled)
281
			static_key_slow_dec_deferred(&apic_sw_disabled);
282
		else
283
			static_key_slow_inc(&apic_sw_disabled.key);
284

285
		apic->vcpu->kvm->arch.apic_map_dirty = true;
286 287 288
	}
}

289
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
290
{
291
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
292
	apic->vcpu->kvm->arch.apic_map_dirty = true;
293 294 295 296
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
297
	kvm_lapic_set_reg(apic, APIC_LDR, id);
298
	apic->vcpu->kvm->arch.apic_map_dirty = true;
299 300
}

301 302 303 304 305
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

306
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
307
{
308
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
309

310 311
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

312
	kvm_lapic_set_reg(apic, APIC_ID, id);
313
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
314
	apic->vcpu->kvm->arch.apic_map_dirty = true;
315 316
}

E
Eddie Dong 已提交
317 318
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
319
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
320 321
}

322 323
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
324
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
325 326
}

E
Eddie Dong 已提交
327 328
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
329
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
330 331 332 333
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
334
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
335 336
}

337 338 339 340 341
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

342 343 344 345 346 347
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

348
	if (!lapic_in_kernel(vcpu))
349 350
		return;

351 352 353 354 355 356 357
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
358
	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
359 360
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
	    !ioapic_in_kernel(vcpu->kvm))
361
		v |= APIC_LVR_DIRECTED_EOI;
362
	kvm_lapic_set_reg(apic, APIC_LVR, v);
363 364
}

365
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
366
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
367 368 369 370 371 372 373 374
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
375 376
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
377

378 379 380 381
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
382
			return __fls(*reg) + vec;
383
	}
E
Eddie Dong 已提交
384

385
	return -1;
E
Eddie Dong 已提交
386 387
}

M
Michael S. Tsirkin 已提交
388 389
static u8 count_vectors(void *bitmap)
{
390 391
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
392
	u8 count = 0;
393 394 395 396 397 398

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
399 400 401
	return count;
}

402
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
403
{
404
	u32 i, vec;
405 406 407 408 409
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
410

411
	for (i = vec = 0; i <= 7; i++, vec += 32) {
412
		pir_val = READ_ONCE(pir[i]);
413
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
414
		if (pir_val) {
415
			prev_irr_val = irr_val;
416 417
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
418 419 420 421
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
422
		}
423
		if (irr_val)
424
			*max_irr = __fls(irr_val) + vec;
425
	}
426

427 428
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
429
}
430 431
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

432
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
433 434 435
{
	struct kvm_lapic *apic = vcpu->arch.apic;

436
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
437
}
438 439
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

440
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
441
{
442
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
443 444 445 446 447 448
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

449 450 451 452
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
453 454 455 456
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
457 458 459 460 461
	ASSERT(result == -1 || result >= 16);

	return result;
}

462 463
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
464 465 466 467
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

468
	if (unlikely(vcpu->arch.apicv_active)) {
469
		/* need to update RVI */
470
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
471
		kvm_x86_ops.hwapic_irr_update(vcpu,
472
				apic_find_highest_irr(apic));
473 474
	} else {
		apic->irr_pending = false;
475
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
476 477
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
478
	}
479 480
}

M
Michael S. Tsirkin 已提交
481 482
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
483 484 485 486 487 488
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
489

M
Michael S. Tsirkin 已提交
490
	/*
491 492 493
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
494
	 */
495
	if (unlikely(vcpu->arch.apicv_active))
496
		kvm_x86_ops.hwapic_isr_update(vcpu, vec);
497 498 499 500 501 502 503 504 505 506
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
507 508
}

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
528 529
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
530 531 532 533 534 535 536 537 538 539 540 541 542
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
543
	if (unlikely(vcpu->arch.apicv_active))
544
		kvm_x86_ops.hwapic_isr_update(vcpu,
545 546
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
547
		--apic->isr_count;
548 549 550
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
551 552
}

553 554
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
555 556 557 558 559
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
560
	return apic_find_highest_irr(vcpu->arch.apic);
561
}
562
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
563

564
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
565
			     int vector, int level, int trig_mode,
566
			     struct dest_map *dest_map);
567

568
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
569
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
570
{
571
	struct kvm_lapic *apic = vcpu->arch.apic;
572

573
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
574
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
575 576
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
			 struct kvm_lapic_irq *irq, u32 min)
{
	int i, count = 0;
	struct kvm_vcpu *vcpu;

	if (min > map->max_apic_id)
		return 0;

	for_each_set_bit(i, ipi_bitmap,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, irq, NULL);
		}
	}

	return count;
}

597
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
598
		    unsigned long ipi_bitmap_high, u32 min,
599 600 601 602 603
		    unsigned long icr, int op_64_bit)
{
	struct kvm_apic_map *map;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
604 605 606 607
	int count;

	if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
		return -KVM_EINVAL;
608 609 610 611 612 613 614 615 616

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

617 618 619 620 621
	count = -EOPNOTSUPP;
	if (likely(map)) {
		count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
		min += cluster_size;
		count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
622 623 624 625 626 627
	}

	rcu_read_unlock();
	return count;
}

628 629
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
630 631 632

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
633 634 635 636
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
637 638 639

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
640 641 642 643 644 645 646 647 648 649
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
650
	if (pv_eoi_get_user(vcpu, &val) < 0) {
651
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
652
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
653 654
		return false;
	}
655 656 657 658 659 660
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
661
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
662
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
663 664 665 666 667 668 669 670
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
671
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
672
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
673 674 675 676 677
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

678 679
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
680
	int highest_irr;
681
	if (apic->vcpu->arch.apicv_active)
682
		highest_irr = kvm_x86_ops.sync_pir_to_irr(apic->vcpu);
683 684
	else
		highest_irr = apic_find_highest_irr(apic);
685 686 687 688 689 690
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
691
{
692
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
693 694
	int isr;

695 696
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
697 698 699 700 701 702 703 704
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

705 706
	*new_ppr = ppr;
	if (old_ppr != ppr)
707
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
708 709 710 711 712 713 714 715

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

716 717
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
718
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
719 720
}

721 722 723 724 725 726
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
727 728
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
729
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
730 731 732
	apic_update_ppr(apic);
}

733
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
734
{
735 736
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
737 738
}

739
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
740
{
741 742 743 744
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
745
		return mda == kvm_x2apic_id(apic);
746

747 748 749 750 751 752 753 754 755
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

756
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
757 758
}

759
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
760
{
G
Gleb Natapov 已提交
761 762
	u32 logical_id;

763
	if (kvm_apic_broadcast(apic, mda))
764
		return true;
765

766
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
767

768
	if (apic_x2apic_mode(apic))
769 770
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
771

772
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
773

774
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
775
	case APIC_DFR_FLAT:
776
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
777
	case APIC_DFR_CLUSTER:
778 779
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
780
	default:
781
		return false;
E
Eddie Dong 已提交
782 783 784
	}
}

785 786
/* The KVM local APIC implementation has two quirks:
 *
787 788 789
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
790 791 792 793 794 795 796 797 798 799
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
800
 */
801 802
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
803 804 805
{
	bool ipi = source != NULL;

806
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
807
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
808 809
		return X2APIC_BROADCAST;

810
	return dest_id;
811 812
}

813
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
814
			   int shorthand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
815
{
816
	struct kvm_lapic *target = vcpu->arch.apic;
817
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
818

Z
Zachary Amsden 已提交
819
	ASSERT(target);
820
	switch (shorthand) {
E
Eddie Dong 已提交
821
	case APIC_DEST_NOSHORT:
822
		if (dest_mode == APIC_DEST_PHYSICAL)
823
			return kvm_apic_match_physical_addr(target, mda);
824
		else
825
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
826
	case APIC_DEST_SELF:
827
		return target == source;
E
Eddie Dong 已提交
828
	case APIC_DEST_ALLINC:
829
		return true;
E
Eddie Dong 已提交
830
	case APIC_DEST_ALLBUT:
831
		return target != source;
E
Eddie Dong 已提交
832
	default:
833
		return false;
E
Eddie Dong 已提交
834 835
	}
}
836
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
837

838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

854 855 856 857 858 859 860 861 862
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

863 864
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
865
{
866 867 868 869 870 871 872 873 874 875 876 877
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
878

879 880
	return false;
}
881

882 883 884 885 886 887 888 889 890 891 892 893 894
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
895

896 897 898 899 900
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
901 902
		return false;

903
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
904 905
		return false;

906
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
907
		if (irq->dest_id > map->max_apic_id) {
908 909
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
910 911
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
912 913
			*bitmap = 1;
		}
914
		return true;
915
	}
916

917 918 919
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
920
		return false;
921

922 923
	if (!kvm_lowest_prio_delivery(irq))
		return true;
924

925 926 927 928 929 930 931 932 933 934
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
935
		}
936 937 938
	} else {
		if (!*bitmap)
			return true;
939

940 941
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
942

943 944 945 946 947 948
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
949

950
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
951

952 953
	return true;
}
954

955 956 957 958 959 960 961 962
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
963

964
	*r = -1;
965

966 967 968 969
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
970

971 972
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
973

974
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
975 976
	if (ret) {
		*r = 0;
977 978 979 980
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
981
		}
982
	}
983 984 985 986 987

	rcu_read_unlock();
	return ret;
}

988
/*
M
Miaohe Lin 已提交
989
 * This routine tries to handle interrupts in posted mode, here is how
990 991 992 993
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
994
 *   to find the destination vCPU.
995 996 997 998 999 1000 1001
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
1002 1003 1004 1005
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1006 1007
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1008 1009 1010 1011 1012 1013 1014 1015
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1016 1017 1018
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1019

1020 1021 1022
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1023
		}
1024 1025 1026 1027 1028 1029
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1030 1031 1032 1033 1034
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1035
			     int vector, int level, int trig_mode,
1036
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1037
{
1038
	int result = 0;
1039
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1040

1041 1042
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1043 1044
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1045
		vcpu->arch.apic_arb_prio++;
1046
		/* fall through */
1047
	case APIC_DM_FIXED:
1048 1049 1050
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1051 1052 1053 1054
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1055 1056
		result = 1;

1057
		if (dest_map) {
1058
			__set_bit(vcpu->vcpu_id, dest_map->map);
1059 1060
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1061

1062 1063
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1064 1065
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1066
			else
1067 1068
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1069 1070
		}

1071
		if (kvm_x86_ops.deliver_posted_interrupt(vcpu, vector)) {
1072
			kvm_lapic_set_irr(vector, apic);
1073 1074 1075
			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1076 1077 1078
		break;

	case APIC_DM_REMRD:
1079 1080 1081 1082
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1083 1084 1085
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1086 1087 1088
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1089
		break;
1090

E
Eddie Dong 已提交
1091
	case APIC_DM_NMI:
1092
		result = 1;
1093
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1094
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1095 1096 1097
		break;

	case APIC_DM_INIT:
1098
		if (!trig_mode || level) {
1099
			result = 1;
1100 1101
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
1102
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1103 1104
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1105 1106 1107
		break;

	case APIC_DM_STARTUP:
1108 1109 1110 1111 1112 1113 1114
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1115 1116
		break;

1117 1118 1119 1120 1121 1122 1123 1124
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1125 1126 1127 1128 1129 1130 1131 1132
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
/*
 * This routine identifies the destination vcpus mask meant to receive the
 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
 * out the destination vcpus array and set the bitmap or it traverses to
 * each available vcpu to identify the same.
 */
void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
			      unsigned long *vcpu_bitmap)
{
	struct kvm_lapic **dest_vcpu = NULL;
	struct kvm_lapic *src = NULL;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	unsigned long bitmap;
	int i, vcpu_idx;
	bool ret;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
					  &bitmap);
	if (ret) {
		for_each_set_bit(i, &bitmap, 16) {
			if (!dest_vcpu[i])
				continue;
			vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
			__set_bit(vcpu_idx, vcpu_bitmap);
		}
	} else {
		kvm_for_each_vcpu(i, vcpu, kvm) {
			if (!kvm_apic_present(vcpu))
				continue;
			if (!kvm_apic_match_dest(vcpu, NULL,
1167
						 irq->shorthand,
1168 1169 1170 1171 1172 1173 1174 1175 1176
						 irq->dest_id,
						 irq->dest_mode))
				continue;
			__set_bit(i, vcpu_bitmap);
		}
	}
	rcu_read_unlock();
}

1177
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1178
{
1179
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1180 1181
}

1182 1183
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1184
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1185 1186
}

1187 1188
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1189 1190 1191 1192 1193
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1194

1195 1196 1197 1198 1199
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1200
	}
1201 1202 1203 1204 1205 1206 1207

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1208 1209
}

1210
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1211 1212
{
	int vector = apic_find_highest_isr(apic);
1213 1214 1215

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1216 1217 1218 1219 1220
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1221
		return vector;
E
Eddie Dong 已提交
1222

M
Michael S. Tsirkin 已提交
1223
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1224 1225
	apic_update_ppr(apic);

1226 1227 1228
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1229
	kvm_ioapic_send_eoi(apic, vector);
1230
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1231
	return vector;
E
Eddie Dong 已提交
1232 1233
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

1249
void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
E
Eddie Dong 已提交
1250
{
1251
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1252

1253 1254 1255
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1256
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1257 1258
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1259
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1260 1261 1262 1263
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1264

1265 1266
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1267
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1268 1269 1270 1271
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1272
	ktime_t remaining, now;
1273
	s64 ns;
1274
	u32 tmcct;
E
Eddie Dong 已提交
1275 1276 1277

	ASSERT(apic != NULL);

1278
	/* if initial count is 0, current count should also be 0 */
1279
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1280
		apic->lapic_timer.period == 0)
1281 1282
		return 0;

1283
	now = ktime_get();
1284
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1285
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1286
		remaining = 0;
1287

1288 1289 1290
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1291 1292 1293 1294

	return tmcct;
}

1295 1296 1297 1298 1299
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1300
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1301
	run->tpr_access.rip = kvm_rip_read(vcpu);
1302 1303 1304 1305 1306 1307 1308 1309 1310
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1323 1324 1325
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1326 1327
		val = apic_get_tmcct(apic);
		break;
1328 1329
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1330
		val = kvm_lapic_get_reg(apic, offset);
1331
		break;
1332 1333 1334
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1335
	default:
1336
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1337 1338 1339 1340 1341 1342
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1343 1344 1345 1346 1347
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1348 1349 1350 1351
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1352
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1353
		void *data)
E
Eddie Dong 已提交
1354 1355 1356
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1357
	/* this bitmask has a bit cleared for each reserved register */
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1385

1386
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1387 1388
		return 1;

E
Eddie Dong 已提交
1389 1390
	result = __apic_read(apic, offset & ~0xf);

1391 1392
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1404
	return 0;
E
Eddie Dong 已提交
1405
}
1406
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1407

G
Gleb Natapov 已提交
1408 1409
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1410 1411
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1412 1413
}

1414
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1415 1416 1417 1418 1419 1420 1421 1422
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1423 1424 1425 1426 1427 1428 1429 1430 1431
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1432
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1433 1434 1435 1436

	return 0;
}

E
Eddie Dong 已提交
1437 1438 1439 1440
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1441
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1442 1443
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1444
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1445 1446
}

1447 1448 1449 1450 1451 1452 1453
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1454
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1468 1469
static void cancel_hv_timer(struct kvm_lapic *apic);

1470 1471
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1472
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1473 1474 1475
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1476
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1477 1478
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1479 1480 1481 1482
			preempt_disable();
			if (apic->lapic_timer.hv_timer_in_use)
				cancel_hv_timer(apic);
			preempt_enable();
1483 1484 1485
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1486
		}
1487
		apic->lapic_timer.timer_mode = timer_mode;
1488
		limit_periodic_timer_frequency(apic);
1489 1490 1491
	}
}

1492 1493 1494 1495 1496 1497 1498 1499
/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1500
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1501 1502 1503

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1504
		void *bitmap = apic->regs + APIC_ISR;
1505

1506
		if (vcpu->arch.apicv_active)
1507 1508 1509 1510
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1511 1512 1513 1514
	}
	return false;
}

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1535
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1536
					      s64 advance_expire_delta)
1537 1538
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1539
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1540 1541
	u64 ns;

1542 1543 1544 1545 1546
	/* Do not adjust for tiny fluctuations or large random spikes. */
	if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
	    abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
		return;

1547
	/* too early */
1548 1549
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1550
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1551
		timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1552 1553
	} else {
	/* too late */
1554
		ns = advance_expire_delta * 1000000ULL;
1555
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1556
		timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1557 1558
	}

1559 1560
	if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
		timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
1561 1562 1563
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1564
static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1565 1566 1567
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1568 1569 1570 1571 1572 1573

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1574
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1575
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1576 1577

	if (guest_tsc < tsc_deadline)
1578
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1579

1580
	if (lapic_timer_advance_dynamic)
1581
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
1582
}
1583 1584 1585 1586 1587 1588

void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	if (lapic_timer_int_injected(vcpu))
		__kvm_wait_lapic_expire(vcpu);
}
1589
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1590

1591 1592 1593 1594 1595
static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
{
	struct kvm_timer *ktimer = &apic->lapic_timer;

	kvm_apic_local_deliver(apic, APIC_LVTT);
H
Haiwei Li 已提交
1596
	if (apic_lvtt_tscdeadline(apic)) {
1597
		ktimer->tscdeadline = 0;
H
Haiwei Li 已提交
1598
	} else if (apic_lvtt_oneshot(apic)) {
1599 1600 1601 1602 1603
		ktimer->tscdeadline = 0;
		ktimer->target_expiration = 0;
	}
}

1604
static void apic_timer_expired(struct kvm_lapic *apic, bool from_timer_fn)
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_timer *ktimer = &apic->lapic_timer;

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
		ktimer->expired_tscdeadline = ktimer->tscdeadline;

1615 1616 1617 1618 1619 1620
	if (!from_timer_fn && vcpu->arch.apicv_active) {
		WARN_ON(kvm_get_running_vcpu() != vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
		if (apic->lapic_timer.timer_advance_ns)
			__kvm_wait_lapic_expire(vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

	atomic_inc(&apic->lapic_timer.pending);
	kvm_set_pending_timer(vcpu);
}

1632 1633
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1634 1635
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1648
	now = ktime_get();
1649
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1650 1651 1652 1653 1654

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1655
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1656
		expire = ktime_add_ns(now, ns);
1657
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1658
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
1659
	} else
1660
		apic_timer_expired(apic, false);
1661 1662 1663 1664

	local_irq_restore(flags);
}

1665 1666 1667 1668 1669
static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
{
	return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
}

1670 1671 1672 1673 1674
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

1675 1676
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1694
static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
1695 1696
{
	ktime_t now;
1697
	u64 tscl = rdtsc();
1698
	s64 deadline;
1699

1700
	now = ktime_get();
1701 1702
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1703

1704 1705
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1706
		return false;
1707 1708
	}

1709
	limit_periodic_timer_frequency(apic);
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
	deadline = apic->lapic_timer.period;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
		if (unlikely(count_reg != APIC_TMICT)) {
			deadline = tmict_to_ns(apic,
				     kvm_lapic_get_reg(apic, count_reg));
			if (unlikely(deadline <= 0))
				deadline = apic->lapic_timer.period;
			else if (unlikely(deadline > apic->lapic_timer.period)) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested lapic timer restore with "
				    "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
				    "Using initial count to start timer.\n",
				    apic->vcpu->vcpu_id,
				    count_reg,
				    kvm_lapic_get_reg(apic, count_reg),
				    deadline, apic->lapic_timer.period);
				kvm_lapic_set_reg(apic, count_reg, 0);
				deadline = apic->lapic_timer.period;
			}
		}
	}
1732

1733
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1734 1735
		nsec_to_cycles(apic->vcpu, deadline);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
1736 1737 1738 1739 1740 1741

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1753 1754 1755
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1756 1757 1758
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1759 1760
}

1761 1762 1763 1764 1765 1766 1767
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
1768
		apic_timer_expired(apic, false);
1769 1770 1771 1772 1773 1774 1775 1776 1777

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1778
		HRTIMER_MODE_ABS_HARD);
1779 1780
}

1781 1782
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1783 1784 1785
	if (!lapic_in_kernel(vcpu))
		return false;

1786 1787 1788 1789
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1790
static void cancel_hv_timer(struct kvm_lapic *apic)
1791
{
1792
	WARN_ON(preemptible());
1793
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1794
	kvm_x86_ops.cancel_hv_timer(apic->vcpu);
1795 1796 1797
	apic->lapic_timer.hv_timer_in_use = false;
}

1798
static bool start_hv_timer(struct kvm_lapic *apic)
1799
{
1800
	struct kvm_timer *ktimer = &apic->lapic_timer;
1801 1802
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1803

1804
	WARN_ON(preemptible());
1805
	if (!kvm_can_use_hv_timer(vcpu))
1806 1807
		return false;

1808 1809 1810
	if (!ktimer->tscdeadline)
		return false;

1811
	if (kvm_x86_ops.set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
1812 1813 1814 1815
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1816

1817
	/*
1818 1819 1820
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1821
	 */
1822 1823 1824 1825 1826 1827 1828
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1829
		} else if (expired) {
1830
			apic_timer_expired(apic, false);
1831 1832
			cancel_hv_timer(apic);
		}
1833
	}
1834

1835
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1836

1837 1838 1839
	return true;
}

1840
static void start_sw_timer(struct kvm_lapic *apic)
1841
{
1842
	struct kvm_timer *ktimer = &apic->lapic_timer;
1843 1844

	WARN_ON(preemptible());
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1856

1857 1858
static void restart_apic_timer(struct kvm_lapic *apic)
{
1859
	preempt_disable();
1860 1861 1862 1863

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1864 1865
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1866
out:
1867
	preempt_enable();
1868 1869
}

1870 1871 1872 1873
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1874 1875 1876 1877
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1878
	WARN_ON(rcuwait_active(&vcpu->wait));
1879
	cancel_hv_timer(apic);
1880
	apic_timer_expired(apic, false);
1881 1882 1883

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1884
		restart_apic_timer(apic);
1885
	}
1886 1887
out:
	preempt_enable();
1888 1889 1890
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1891 1892
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1893
	restart_apic_timer(vcpu->arch.apic);
1894 1895 1896 1897 1898 1899 1900
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1901
	preempt_disable();
1902
	/* Possibly the TSC deadline timer is not enabled yet */
1903 1904
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1905
	preempt_enable();
1906 1907
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1908

1909 1910 1911
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1912

1913 1914
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1915 1916
}

1917
static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
E
Eddie Dong 已提交
1918
{
1919
	atomic_set(&apic->lapic_timer.pending, 0);
1920

1921
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1922
	    && !set_target_expiration(apic, count_reg))
1923 1924 1925
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1926 1927
}

1928 1929 1930 1931 1932
static void start_apic_timer(struct kvm_lapic *apic)
{
	__start_apic_timer(apic, APIC_TMICT);
}

1933 1934
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1935
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1936

1937 1938 1939
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1940
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1941 1942 1943
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1944 1945
}

1946
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1947
{
G
Gleb Natapov 已提交
1948
	int ret = 0;
E
Eddie Dong 已提交
1949

G
Gleb Natapov 已提交
1950
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1951

G
Gleb Natapov 已提交
1952
	switch (reg) {
E
Eddie Dong 已提交
1953
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1954
		if (!apic_x2apic_mode(apic))
1955
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1956 1957
		else
			ret = 1;
E
Eddie Dong 已提交
1958 1959 1960
		break;

	case APIC_TASKPRI:
1961
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1962 1963 1964 1965 1966 1967 1968 1969
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1970
		if (!apic_x2apic_mode(apic))
1971
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1972 1973
		else
			ret = 1;
E
Eddie Dong 已提交
1974 1975 1976
		break;

	case APIC_DFR:
1977
		if (!apic_x2apic_mode(apic)) {
1978
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1979
			apic->vcpu->kvm->arch.apic_map_dirty = true;
1980
		} else
G
Gleb Natapov 已提交
1981
			ret = 1;
E
Eddie Dong 已提交
1982 1983
		break;

1984 1985
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1986
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1987
			mask |= APIC_SPIV_DIRECTED_EOI;
1988
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1989 1990 1991 1992
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1993
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1994
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1995
						       APIC_LVTT + 0x10 * i);
1996
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1997 1998
					     lvt_val | APIC_LVT_MASKED);
			}
1999
			apic_update_lvtt(apic);
2000
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
2001 2002 2003

		}
		break;
2004
	}
E
Eddie Dong 已提交
2005 2006
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
2007
		val &= ~(1 << 12);
2008
		kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
2009
		kvm_lapic_set_reg(apic, APIC_ICR, val);
E
Eddie Dong 已提交
2010 2011 2012
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
2013 2014
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
2015
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
2016 2017
		break;

2018
	case APIC_LVT0:
2019
		apic_manage_nmi_watchdog(apic, val);
2020
		/* fall through */
E
Eddie Dong 已提交
2021 2022 2023
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
2024
	case APIC_LVTERR: {
E
Eddie Dong 已提交
2025
		/* TODO: Check vector */
2026 2027 2028
		size_t size;
		u32 index;

2029
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
2030
			val |= APIC_LVT_MASKED;
2031 2032 2033 2034
		size = ARRAY_SIZE(apic_lvt_mask);
		index = array_index_nospec(
				(reg - APIC_LVTT) >> 4, size);
		val &= apic_lvt_mask[index];
2035
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
2036
		break;
2037
	}
E
Eddie Dong 已提交
2038

2039
	case APIC_LVTT:
2040
		if (!kvm_apic_sw_enabled(apic))
2041 2042
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
2043
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
2044
		apic_update_lvtt(apic);
2045 2046
		break;

E
Eddie Dong 已提交
2047
	case APIC_TMICT:
2048 2049 2050
		if (apic_lvtt_tscdeadline(apic))
			break;

2051
		hrtimer_cancel(&apic->lapic_timer.timer);
2052
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
2053
		start_apic_timer(apic);
G
Gleb Natapov 已提交
2054
		break;
E
Eddie Dong 已提交
2055

2056 2057 2058
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

2059
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
2060
		update_divide_count(apic);
2061 2062 2063 2064 2065 2066
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
2067
		break;
2068
	}
G
Gleb Natapov 已提交
2069
	case APIC_ESR:
2070
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
2071 2072 2073 2074 2075
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
2076
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
2077 2078 2079
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
2080
	default:
G
Gleb Natapov 已提交
2081
		ret = 1;
E
Eddie Dong 已提交
2082 2083
		break;
	}
2084

2085 2086
	kvm_recalculate_apic_map(apic->vcpu->kvm);

G
Gleb Natapov 已提交
2087 2088
	return ret;
}
2089
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
2090

2091
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
2092 2093 2094 2095 2096 2097 2098 2099 2100
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2101 2102 2103 2104 2105 2106 2107 2108
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2109 2110 2111 2112 2113
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
2114
	if (len != 4 || (offset & 0xf))
2115
		return 0;
G
Gleb Natapov 已提交
2116 2117 2118

	val = *(u32*)data;

2119
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2120

2121
	return 0;
E
Eddie Dong 已提交
2122 2123
}

2124 2125
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2126
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2127 2128 2129
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2130 2131 2132 2133 2134 2135 2136 2137
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2138
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2139 2140

	/* TODO: optimize to just emulate side effect w/o one more write */
2141
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2142 2143 2144
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2145
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2146
{
2147 2148
	struct kvm_lapic *apic = vcpu->arch.apic;

2149
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2150 2151
		return;

2152
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2153

2154 2155 2156
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2157
	if (!apic->sw_enabled)
2158
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2159

2160 2161 2162 2163
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2164 2165 2166 2167 2168 2169 2170
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2171 2172 2173 2174
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2175 2176
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2177 2178 2179 2180 2181 2182 2183 2184 2185
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2186
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2187
			apic_lvtt_period(apic))
2188 2189 2190 2191 2192 2193 2194
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2195 2196
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2197
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2198

A
Avi Kivity 已提交
2199
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2200
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2201 2202 2203 2204 2205 2206
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2207
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2208 2209 2210 2211 2212 2213

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2214
	u64 old_value = vcpu->arch.apic_base;
2215
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2216

2217
	if (!apic)
E
Eddie Dong 已提交
2218
		value |= MSR_IA32_APICBASE_BSP;
2219

2220 2221
	vcpu->arch.apic_base = value;

2222 2223 2224 2225 2226 2227
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

2228
	/* update jump label if enable bit changes */
2229
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2230 2231
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2232
			static_key_slow_dec_deferred(&apic_hw_disabled);
2233
		} else {
2234
			static_key_slow_inc(&apic_hw_disabled.key);
2235
			vcpu->kvm->arch.apic_map_dirty = true;
2236
		}
2237 2238
	}

2239 2240 2241 2242
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2243
		kvm_x86_ops.set_virtual_apic_mode(vcpu);
2244

2245
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2246 2247
			     MSR_IA32_APICBASE_BASE;

2248 2249 2250
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2251 2252
}

2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (vcpu->arch.apicv_active) {
		/* irr_pending is always true when apicv is activated. */
		apic->irr_pending = true;
		apic->isr_count = 1;
	} else {
		apic->irr_pending = (apic_search_irr(apic) != -1);
		apic->isr_count = count_vectors(apic->regs + APIC_ISR);
	}
}
EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);

2268
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2269
{
2270
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2271 2272
	int i;

2273 2274
	if (!apic)
		return;
E
Eddie Dong 已提交
2275

2276
	vcpu->kvm->arch.apic_map_dirty = false;
E
Eddie Dong 已提交
2277
	/* Stop the timer in case it's a reset to an active apic */
2278
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2279

2280 2281 2282
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2283
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2284
	}
2285
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2286

2287 2288
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2289
	apic_update_lvtt(apic);
2290 2291
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2292
		kvm_lapic_set_reg(apic, APIC_LVT0,
2293
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2294
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2295

2296
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2297
	apic_set_spiv(apic, 0xff);
2298
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2299 2300
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2301 2302 2303 2304 2305
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2306
	for (i = 0; i < 8; i++) {
2307 2308 2309
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2310
	}
2311
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2312
	apic->highest_isr_cache = -1;
2313
	update_divide_count(apic);
2314
	atomic_set(&apic->lapic_timer.pending, 0);
2315
	if (kvm_vcpu_is_bsp(vcpu))
2316 2317
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2318
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2319
	apic_update_ppr(apic);
2320
	if (vcpu->arch.apicv_active) {
2321 2322 2323
		kvm_x86_ops.apicv_post_state_restore(vcpu);
		kvm_x86_ops.hwapic_irr_update(vcpu, -1);
		kvm_x86_ops.hwapic_isr_update(vcpu, -1);
2324
	}
E
Eddie Dong 已提交
2325

2326
	vcpu->arch.apic_arb_prio = 0;
2327
	vcpu->arch.apic_attention = 0;
2328 2329

	kvm_recalculate_apic_map(vcpu->kvm);
E
Eddie Dong 已提交
2330 2331 2332 2333 2334 2335 2336
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2337

A
Avi Kivity 已提交
2338
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2339
{
2340
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2341 2342
}

2343 2344
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2345
	struct kvm_lapic *apic = vcpu->arch.apic;
2346

2347
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2348
		return atomic_read(&apic->lapic_timer.pending);
2349 2350 2351 2352

	return 0;
}

A
Avi Kivity 已提交
2353
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2354
{
2355
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2356 2357
	int vector, mode, trig_mode;

2358
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2359 2360 2361
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2362 2363
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2364 2365 2366
	}
	return 0;
}
2367

2368
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2369
{
2370 2371 2372 2373
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2374 2375
}

G
Gregory Haskins 已提交
2376 2377 2378 2379 2380
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2381 2382 2383
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2384
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2385

2386
	apic_timer_expired(apic, true);
2387

A
Avi Kivity 已提交
2388
	if (lapic_is_periodic(apic)) {
2389
		advance_periodic_target_expiration(apic);
2390 2391 2392 2393 2394 2395
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2396
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2397 2398 2399 2400 2401
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2402
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2403 2404 2405
	if (!apic)
		goto nomem;

2406
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2407

2408
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2409
	if (!apic->regs) {
E
Eddie Dong 已提交
2410 2411
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2412
		goto nomem_free_apic;
E
Eddie Dong 已提交
2413 2414 2415
	}
	apic->vcpu = vcpu;

2416
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2417
		     HRTIMER_MODE_ABS_HARD);
2418
	apic->lapic_timer.timer.function = apic_timer_fn;
2419
	if (timer_advance_ns == -1) {
2420
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
2421
		lapic_timer_advance_dynamic = true;
2422 2423
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
2424
		lapic_timer_advance_dynamic = false;
2425 2426
	}

2427 2428
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2429
	 * thinking that APIC state has changed.
2430 2431
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2432
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2433
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2434 2435

	return 0;
2436 2437
nomem_free_apic:
	kfree(apic);
2438
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2439 2440 2441 2442 2443 2444
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2445
	struct kvm_lapic *apic = vcpu->arch.apic;
2446
	u32 ppr;
E
Eddie Dong 已提交
2447

2448
	if (!kvm_apic_hw_enabled(apic))
E
Eddie Dong 已提交
2449 2450
		return -1;

2451 2452
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2453 2454
}

Q
Qing He 已提交
2455 2456
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2457
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2458

2459
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2460
		return 1;
2461 2462
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2463 2464
		return 1;
	return 0;
Q
Qing He 已提交
2465 2466
}

2467 2468
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2469
	struct kvm_lapic *apic = vcpu->arch.apic;
2470

2471
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2472
		kvm_apic_inject_pending_timer_irqs(apic);
2473
		atomic_set(&apic->lapic_timer.pending, 0);
2474 2475 2476
	}
}

E
Eddie Dong 已提交
2477 2478 2479
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2480
	struct kvm_lapic *apic = vcpu->arch.apic;
2481
	u32 ppr;
E
Eddie Dong 已提交
2482 2483 2484 2485

	if (vector == -1)
		return -1;

2486 2487 2488 2489 2490 2491 2492
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2493
	apic_clear_irr(vector, apic);
2494
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2495 2496 2497 2498 2499
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2500
		apic_update_ppr(apic);
2501 2502 2503 2504 2505 2506 2507 2508 2509
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2510 2511
	}

E
Eddie Dong 已提交
2512 2513
	return vector;
}
2514

2515 2516 2517 2518 2519
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2520
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2521

2522 2523 2524 2525 2526 2527 2528 2529 2530
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2531 2532 2533 2534

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2535 2536 2537 2538 2539 2540 2541 2542
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2543 2544 2545 2546 2547 2548 2549 2550

	/*
	 * Get calculated timer current count for remaining timer period (if
	 * any) and store it in the returned register set.
	 */
	__kvm_lapic_set_reg(s->regs, APIC_TMCCT,
			    __apic_read(vcpu->arch.apic, APIC_TMCCT));

2551 2552 2553 2554
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2555
{
2556
	struct kvm_lapic *apic = vcpu->arch.apic;
2557 2558
	int r;

2559
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2560 2561
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2562 2563

	r = kvm_apic_state_fixup(vcpu, s, true);
2564 2565
	if (r) {
		kvm_recalculate_apic_map(vcpu->kvm);
2566
		return r;
2567
	}
2568
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2569

2570
	apic->vcpu->kvm->arch.apic_map_dirty = true;
2571
	kvm_recalculate_apic_map(vcpu->kvm);
2572 2573
	kvm_apic_set_version(vcpu);

2574
	apic_update_ppr(apic);
2575
	hrtimer_cancel(&apic->lapic_timer.timer);
2576
	apic_update_lvtt(apic);
2577
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2578
	update_divide_count(apic);
2579
	__start_apic_timer(apic, APIC_TMCCT);
2580
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2581
	apic->highest_isr_cache = -1;
2582
	if (vcpu->arch.apicv_active) {
2583 2584
		kvm_x86_ops.apicv_post_state_restore(vcpu);
		kvm_x86_ops.hwapic_irr_update(vcpu,
W
Wei Wang 已提交
2585
				apic_find_highest_irr(apic));
2586
		kvm_x86_ops.hwapic_isr_update(vcpu,
2587
				apic_find_highest_isr(apic));
2588
	}
2589
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2590 2591
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2592 2593

	vcpu->arch.apic_arb_prio = 0;
2594 2595

	return 0;
2596
}
2597

2598
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2599 2600 2601
{
	struct hrtimer *timer;

2602 2603
	if (!lapic_in_kernel(vcpu) ||
		kvm_can_post_timer_interrupt(vcpu))
2604 2605
		return;

2606
	timer = &vcpu->arch.apic->lapic_timer.timer;
2607
	if (hrtimer_cancel(timer))
2608
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
2609
}
A
Avi Kivity 已提交
2610

2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2648 2649 2650 2651
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2652 2653 2654
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2655
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2656 2657
		return;

2658 2659
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2660
		return;
A
Avi Kivity 已提交
2661 2662 2663 2664

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2680
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2691 2692 2693 2694
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2695
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2696

2697 2698
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2699
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2700 2701
		return;

2702
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2703 2704 2705 2706 2707 2708 2709 2710
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2711 2712
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2713 2714
}

2715
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2716
{
2717
	if (vapic_addr) {
2718
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2719 2720 2721
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2722
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2723
	} else {
2724
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2725 2726 2727 2728
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2729
}
G
Gleb Natapov 已提交
2730 2731 2732 2733 2734 2735

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2736
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2737 2738
		return 1;

2739 2740 2741
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2742
	/* if this is ICR write vector before command */
2743
	if (reg == APIC_ICR)
2744 2745
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2746 2747 2748 2749 2750 2751 2752
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2753
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2754 2755
		return 1;

2756
	if (reg == APIC_DFR || reg == APIC_ICR2)
2757 2758
		return 1;

2759
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2760
		return 1;
2761
	if (reg == APIC_ICR)
2762
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2763 2764 2765 2766 2767

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2768 2769 2770 2771 2772

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2773
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2774 2775 2776 2777
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2778 2779
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2780 2781 2782 2783 2784 2785 2786
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2787
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2788 2789
		return 1;

2790
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2791 2792
		return 1;
	if (reg == APIC_ICR)
2793
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2794 2795 2796 2797 2798

	*data = (((u64)high) << 32) | low;

	return 0;
}
2799

2800
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2801 2802
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2803 2804 2805
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2806 2807 2808 2809 2810 2811
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2812 2813 2814 2815 2816 2817 2818

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2819
}
2820

2821 2822 2823
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2824
	u8 sipi_vector;
2825
	unsigned long pe;
2826

2827
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2828 2829
		return;

2830
	/*
2831 2832 2833 2834 2835 2836
	 * INITs are latched while CPU is in specific states
	 * (SMM, VMX non-root mode, SVM with GIF=0).
	 * Because a CPU cannot be in these states immediately
	 * after it has processed an INIT signal (and thus in
	 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
	 * and leave the INIT pending.
2837
	 */
2838
	if (kvm_vcpu_latch_init(vcpu)) {
2839 2840 2841 2842 2843
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2844

2845
	pe = xchg(&apic->pending_events, 0);
2846
	if (test_bit(KVM_APIC_INIT, &pe)) {
2847
		kvm_vcpu_reset(vcpu, true);
2848 2849 2850 2851 2852
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2853
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2854 2855 2856 2857 2858 2859 2860 2861 2862
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2863 2864 2865 2866
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2867
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2868
}
2869 2870 2871 2872 2873 2874

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}