lapic.c 72.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "trace.h"
40
#include "x86.h"
A
Avi Kivity 已提交
41
#include "cpuid.h"
42
#include "hyperv.h"
E
Eddie Dong 已提交
43

44 45 46 47 48 49
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
50 51 52 53 54 55
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
56
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
57 58 59
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define MAX_APIC_VECTOR			256
60
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
61

62
static bool lapic_timer_advance_dynamic __read_mostly;
63 64 65 66
#define LAPIC_TIMER_ADVANCE_ADJUST_MIN	100	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_ADJUST_MAX	10000	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_NS_INIT	1000
#define LAPIC_TIMER_ADVANCE_NS_MAX     5000
67 68 69
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
70 71 72 73 74
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

75 76 77 78 79 80 81 82
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
83 84 85 86 87 88 89 90 91 92
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

93
struct static_key_deferred apic_hw_disabled __read_mostly;
94 95
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
96 97
static inline int apic_enabled(struct kvm_lapic *apic)
{
98
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
99 100
}

E
Eddie Dong 已提交
101 102 103 104 105 106 107
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

108 109 110 111 112
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

113
static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
114 115 116
{
	return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
}
117 118 119 120 121 122 123 124

bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
{
	return kvm_x86_ops.set_hv_timer
	       && !(kvm_mwait_in_guest(vcpu->kvm) ||
		    kvm_can_post_timer_interrupt(vcpu));
}
EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
125 126 127 128 129 130

static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
}

131 132 133 134 135
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
136
		u32 max_apic_id = map->max_apic_id;
137 138 139 140

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
141
			offset = array_index_nospec(offset, map->max_apic_id + 1);
142 143 144 145 146
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
147

148 149 150 151 152 153 154
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
155
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
156 157 158 159 160 161
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
162 163
}

164
static void kvm_apic_map_free(struct rcu_head *rcu)
165
{
166
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
167

168
	kvfree(map);
169 170
}

171
void kvm_recalculate_apic_map(struct kvm *kvm)
172 173 174 175
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
176
	u32 max_id = 255; /* enough space for any xAPIC ID */
177

178 179 180 181 182 183 184 185 186
	if (!kvm->arch.apic_map_dirty) {
		/*
		 * Read kvm->arch.apic_map_dirty before
		 * kvm->arch.apic_map
		 */
		smp_rmb();
		return;
	}

187
	mutex_lock(&kvm->arch.apic_map_lock);
188 189 190 191 192
	if (!kvm->arch.apic_map_dirty) {
		/* Someone else has updated the map. */
		mutex_unlock(&kvm->arch.apic_map_lock);
		return;
	}
193

R
Radim Krčmář 已提交
194 195
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
196
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
197

M
Michal Hocko 已提交
198
	new = kvzalloc(sizeof(struct kvm_apic_map) +
199 200
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
201

202 203 204
	if (!new)
		goto out;

R
Radim Krčmář 已提交
205 206
	new->max_apic_id = max_id;

207 208
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
209 210
		struct kvm_lapic **cluster;
		u16 mask;
211 212 213
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
214

215 216 217
		if (!kvm_apic_present(vcpu))
			continue;

218 219 220 221 222 223 224 225 226 227 228 229 230
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
231

232 233 234
		if (!kvm_apic_sw_enabled(apic))
			continue;

235 236
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

237 238 239 240
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
241
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
242 243 244 245 246
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

247
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
248 249
			continue;

250 251
		if (mask)
			cluster[ffs(mask) - 1] = apic;
252 253 254 255 256
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
257 258 259 260 261 262
	/*
	 * Write kvm->arch.apic_map before
	 * clearing apic->apic_map_dirty
	 */
	smp_wmb();
	kvm->arch.apic_map_dirty = false;
263 264 265
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
266
		call_rcu(&old->rcu, kvm_apic_map_free);
267

268
	kvm_make_scan_ioapic_request(kvm);
269 270
}

271 272
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
273
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
274

275
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
276 277 278

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
279
		if (enabled)
280
			static_key_slow_dec_deferred(&apic_sw_disabled);
281
		else
282
			static_key_slow_inc(&apic_sw_disabled.key);
283

284
		apic->vcpu->kvm->arch.apic_map_dirty = true;
285 286 287
	}
}

288
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
289
{
290
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
291
	apic->vcpu->kvm->arch.apic_map_dirty = true;
292 293 294 295
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
296
	kvm_lapic_set_reg(apic, APIC_LDR, id);
297
	apic->vcpu->kvm->arch.apic_map_dirty = true;
298 299
}

300 301 302 303 304
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

305
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
306
{
307
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
308

309 310
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

311
	kvm_lapic_set_reg(apic, APIC_ID, id);
312
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
313
	apic->vcpu->kvm->arch.apic_map_dirty = true;
314 315
}

E
Eddie Dong 已提交
316 317
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
318
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
319 320
}

321 322
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
323
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
324 325
}

E
Eddie Dong 已提交
326 327
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
328
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
329 330 331 332
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
333
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
334 335
}

336 337 338 339 340
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

341 342 343 344 345 346
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

347
	if (!lapic_in_kernel(vcpu))
348 349
		return;

350 351 352 353 354 355 356
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
357
	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
358 359
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
	    !ioapic_in_kernel(vcpu->kvm))
360
		v |= APIC_LVR_DIRECTED_EOI;
361
	kvm_lapic_set_reg(apic, APIC_LVR, v);
362 363
}

364
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
365
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
366 367 368 369 370 371 372 373
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
374 375
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
376

377 378 379 380
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
381
			return __fls(*reg) + vec;
382
	}
E
Eddie Dong 已提交
383

384
	return -1;
E
Eddie Dong 已提交
385 386
}

M
Michael S. Tsirkin 已提交
387 388
static u8 count_vectors(void *bitmap)
{
389 390
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
391
	u8 count = 0;
392 393 394 395 396 397

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
398 399 400
	return count;
}

401
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
402
{
403
	u32 i, vec;
404 405 406 407 408
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
409

410
	for (i = vec = 0; i <= 7; i++, vec += 32) {
411
		pir_val = READ_ONCE(pir[i]);
412
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
413
		if (pir_val) {
414
			prev_irr_val = irr_val;
415 416
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
417 418 419 420
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
421
		}
422
		if (irr_val)
423
			*max_irr = __fls(irr_val) + vec;
424
	}
425

426 427
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
428
}
429 430
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

431
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
432 433 434
{
	struct kvm_lapic *apic = vcpu->arch.apic;

435
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
436
}
437 438
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

439
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
440
{
441
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
442 443 444 445 446 447
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

448 449 450 451
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
452 453 454 455
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
456 457 458 459 460
	ASSERT(result == -1 || result >= 16);

	return result;
}

461 462
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
463 464 465 466
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

467
	if (unlikely(vcpu->arch.apicv_active)) {
468
		/* need to update RVI */
469
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
470
		kvm_x86_ops.hwapic_irr_update(vcpu,
471
				apic_find_highest_irr(apic));
472 473
	} else {
		apic->irr_pending = false;
474
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
475 476
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
477
	}
478 479
}

M
Michael S. Tsirkin 已提交
480 481
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
482 483 484 485 486 487
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
488

M
Michael S. Tsirkin 已提交
489
	/*
490 491 492
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
493
	 */
494
	if (unlikely(vcpu->arch.apicv_active))
495
		kvm_x86_ops.hwapic_isr_update(vcpu, vec);
496 497 498 499 500 501 502 503 504 505
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
506 507
}

508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
527 528
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
529 530 531 532 533 534 535 536 537 538 539 540 541
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
542
	if (unlikely(vcpu->arch.apicv_active))
543
		kvm_x86_ops.hwapic_isr_update(vcpu,
544 545
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
546
		--apic->isr_count;
547 548 549
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
550 551
}

552 553
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
554 555 556 557 558
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
559
	return apic_find_highest_irr(vcpu->arch.apic);
560
}
561
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
562

563
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
564
			     int vector, int level, int trig_mode,
565
			     struct dest_map *dest_map);
566

567
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
568
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
569
{
570
	struct kvm_lapic *apic = vcpu->arch.apic;
571

572
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
573
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
574 575
}

576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
			 struct kvm_lapic_irq *irq, u32 min)
{
	int i, count = 0;
	struct kvm_vcpu *vcpu;

	if (min > map->max_apic_id)
		return 0;

	for_each_set_bit(i, ipi_bitmap,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, irq, NULL);
		}
	}

	return count;
}

596
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
597
		    unsigned long ipi_bitmap_high, u32 min,
598 599 600 601 602
		    unsigned long icr, int op_64_bit)
{
	struct kvm_apic_map *map;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
603 604 605 606
	int count;

	if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
		return -KVM_EINVAL;
607 608 609 610 611 612 613 614 615

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

616 617 618 619 620
	count = -EOPNOTSUPP;
	if (likely(map)) {
		count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
		min += cluster_size;
		count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
621 622 623 624 625 626
	}

	rcu_read_unlock();
	return count;
}

627 628
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
629 630 631

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
632 633 634 635
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
636 637 638

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
639 640 641 642 643 644 645 646 647 648
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
649
	if (pv_eoi_get_user(vcpu, &val) < 0) {
650
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
651
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
652 653
		return false;
	}
654 655 656 657 658 659
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
660
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
661
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
662 663 664 665 666 667 668 669
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
670
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
671
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
672 673 674 675 676
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

677 678
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
679
	int highest_irr;
680
	if (apic->vcpu->arch.apicv_active)
681
		highest_irr = kvm_x86_ops.sync_pir_to_irr(apic->vcpu);
682 683
	else
		highest_irr = apic_find_highest_irr(apic);
684 685 686 687 688 689
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
690
{
691
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
692 693
	int isr;

694 695
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
696 697 698 699 700 701 702 703
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

704 705
	*new_ppr = ppr;
	if (old_ppr != ppr)
706
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
707 708 709 710 711 712 713 714

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

715 716
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
717
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
718 719
}

720 721 722 723 724 725
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
726 727
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
728
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
729 730 731
	apic_update_ppr(apic);
}

732
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
733
{
734 735
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
736 737
}

738
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
739
{
740 741 742 743
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
744
		return mda == kvm_x2apic_id(apic);
745

746 747 748 749 750 751 752 753 754
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

755
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
756 757
}

758
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
759
{
G
Gleb Natapov 已提交
760 761
	u32 logical_id;

762
	if (kvm_apic_broadcast(apic, mda))
763
		return true;
764

765
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
766

767
	if (apic_x2apic_mode(apic))
768 769
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
770

771
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
772

773
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
774
	case APIC_DFR_FLAT:
775
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
776
	case APIC_DFR_CLUSTER:
777 778
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
779
	default:
780
		return false;
E
Eddie Dong 已提交
781 782 783
	}
}

784 785
/* The KVM local APIC implementation has two quirks:
 *
786 787 788
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
789 790 791 792 793 794 795 796 797 798
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
799
 */
800 801
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
802 803 804
{
	bool ipi = source != NULL;

805
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
806
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
807 808
		return X2APIC_BROADCAST;

809
	return dest_id;
810 811
}

812
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
813
			   int shorthand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
814
{
815
	struct kvm_lapic *target = vcpu->arch.apic;
816
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
817

Z
Zachary Amsden 已提交
818
	ASSERT(target);
819
	switch (shorthand) {
E
Eddie Dong 已提交
820
	case APIC_DEST_NOSHORT:
821
		if (dest_mode == APIC_DEST_PHYSICAL)
822
			return kvm_apic_match_physical_addr(target, mda);
823
		else
824
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
825
	case APIC_DEST_SELF:
826
		return target == source;
E
Eddie Dong 已提交
827
	case APIC_DEST_ALLINC:
828
		return true;
E
Eddie Dong 已提交
829
	case APIC_DEST_ALLBUT:
830
		return target != source;
E
Eddie Dong 已提交
831
	default:
832
		return false;
E
Eddie Dong 已提交
833 834
	}
}
835
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
836

837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

853 854 855 856 857 858 859 860 861
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

862 863
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
864
{
865 866 867 868 869 870 871 872 873 874 875 876
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
877

878 879
	return false;
}
880

881 882 883 884 885 886 887 888 889 890 891 892 893
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
894

895 896 897 898 899
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
900 901
		return false;

902
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
903 904
		return false;

905
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
906
		if (irq->dest_id > map->max_apic_id) {
907 908
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
909 910
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
911 912
			*bitmap = 1;
		}
913
		return true;
914
	}
915

916 917 918
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
919
		return false;
920

921 922
	if (!kvm_lowest_prio_delivery(irq))
		return true;
923

924 925 926 927 928 929 930 931 932 933
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
934
		}
935 936 937
	} else {
		if (!*bitmap)
			return true;
938

939 940
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
941

942 943 944 945 946 947
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
948

949
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
950

951 952
	return true;
}
953

954 955 956 957 958 959 960 961
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
962

963
	*r = -1;
964

965 966 967 968
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
969

970 971
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
972

973
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
974 975
	if (ret) {
		*r = 0;
976 977 978 979
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
980
		}
981
	}
982 983 984 985 986

	rcu_read_unlock();
	return ret;
}

987
/*
M
Miaohe Lin 已提交
988
 * This routine tries to handle interrupts in posted mode, here is how
989 990 991 992
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
993
 *   to find the destination vCPU.
994 995 996 997 998 999 1000
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
1001 1002 1003 1004
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
1005 1006
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1007 1008 1009 1010 1011 1012 1013 1014
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1015 1016 1017
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1018

1019 1020 1021
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1022
		}
1023 1024 1025 1026 1027 1028
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1029 1030 1031 1032 1033
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1034
			     int vector, int level, int trig_mode,
1035
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1036
{
1037
	int result = 0;
1038
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1039

1040 1041
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1042 1043
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1044
		vcpu->arch.apic_arb_prio++;
1045
		/* fall through */
1046
	case APIC_DM_FIXED:
1047 1048 1049
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1050 1051 1052 1053
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1054 1055
		result = 1;

1056
		if (dest_map) {
1057
			__set_bit(vcpu->vcpu_id, dest_map->map);
1058 1059
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1060

1061 1062
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1063 1064
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1065
			else
1066 1067
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1068 1069
		}

1070
		if (kvm_x86_ops.deliver_posted_interrupt(vcpu, vector)) {
1071
			kvm_lapic_set_irr(vector, apic);
1072 1073 1074
			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1075 1076 1077
		break;

	case APIC_DM_REMRD:
1078 1079 1080 1081
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1082 1083 1084
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1085 1086 1087
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1088
		break;
1089

E
Eddie Dong 已提交
1090
	case APIC_DM_NMI:
1091
		result = 1;
1092
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1093
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1094 1095 1096
		break;

	case APIC_DM_INIT:
1097
		if (!trig_mode || level) {
1098
			result = 1;
1099 1100
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
1101
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1102 1103
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1104 1105 1106
		break;

	case APIC_DM_STARTUP:
1107 1108 1109 1110 1111 1112 1113
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1114 1115
		break;

1116 1117 1118 1119 1120 1121 1122 1123
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1124 1125 1126 1127 1128 1129 1130 1131
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
/*
 * This routine identifies the destination vcpus mask meant to receive the
 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
 * out the destination vcpus array and set the bitmap or it traverses to
 * each available vcpu to identify the same.
 */
void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
			      unsigned long *vcpu_bitmap)
{
	struct kvm_lapic **dest_vcpu = NULL;
	struct kvm_lapic *src = NULL;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	unsigned long bitmap;
	int i, vcpu_idx;
	bool ret;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
					  &bitmap);
	if (ret) {
		for_each_set_bit(i, &bitmap, 16) {
			if (!dest_vcpu[i])
				continue;
			vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
			__set_bit(vcpu_idx, vcpu_bitmap);
		}
	} else {
		kvm_for_each_vcpu(i, vcpu, kvm) {
			if (!kvm_apic_present(vcpu))
				continue;
			if (!kvm_apic_match_dest(vcpu, NULL,
1166
						 irq->shorthand,
1167 1168 1169 1170 1171 1172 1173 1174 1175
						 irq->dest_id,
						 irq->dest_mode))
				continue;
			__set_bit(i, vcpu_bitmap);
		}
	}
	rcu_read_unlock();
}

1176
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1177
{
1178
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1179 1180
}

1181 1182
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1183
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1184 1185
}

1186 1187
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1188 1189 1190 1191 1192
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1193

1194 1195 1196 1197 1198
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1199
	}
1200 1201 1202 1203 1204 1205 1206

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1207 1208
}

1209
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1210 1211
{
	int vector = apic_find_highest_isr(apic);
1212 1213 1214

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1215 1216 1217 1218 1219
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1220
		return vector;
E
Eddie Dong 已提交
1221

M
Michael S. Tsirkin 已提交
1222
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1223 1224
	apic_update_ppr(apic);

1225 1226 1227
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1228
	kvm_ioapic_send_eoi(apic, vector);
1229
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1230
	return vector;
E
Eddie Dong 已提交
1231 1232
}

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

1248
void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
E
Eddie Dong 已提交
1249
{
1250
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1251

1252 1253 1254
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1255
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1256 1257
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1258
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1259 1260 1261 1262
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1263

1264 1265
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1266
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1267 1268 1269 1270
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1271
	ktime_t remaining, now;
1272
	s64 ns;
1273
	u32 tmcct;
E
Eddie Dong 已提交
1274 1275 1276

	ASSERT(apic != NULL);

1277
	/* if initial count is 0, current count should also be 0 */
1278
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1279
		apic->lapic_timer.period == 0)
1280 1281
		return 0;

1282
	now = ktime_get();
1283
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1284
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1285
		remaining = 0;
1286

1287 1288 1289
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1290 1291 1292 1293

	return tmcct;
}

1294 1295 1296 1297 1298
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1299
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1300
	run->tpr_access.rip = kvm_rip_read(vcpu);
1301 1302 1303 1304 1305 1306 1307 1308 1309
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1322 1323 1324
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1325 1326
		val = apic_get_tmcct(apic);
		break;
1327 1328
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1329
		val = kvm_lapic_get_reg(apic, offset);
1330
		break;
1331 1332 1333
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1334
	default:
1335
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1336 1337 1338 1339 1340 1341
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1342 1343 1344 1345 1346
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1347 1348 1349 1350
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1351
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1352
		void *data)
E
Eddie Dong 已提交
1353 1354 1355
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1356
	/* this bitmask has a bit cleared for each reserved register */
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1384

1385
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1386 1387
		return 1;

E
Eddie Dong 已提交
1388 1389
	result = __apic_read(apic, offset & ~0xf);

1390 1391
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1403
	return 0;
E
Eddie Dong 已提交
1404
}
1405
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1406

G
Gleb Natapov 已提交
1407 1408
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1409 1410
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1411 1412
}

1413
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1414 1415 1416 1417 1418 1419 1420 1421
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1422 1423 1424 1425 1426 1427 1428 1429 1430
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1431
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1432 1433 1434 1435

	return 0;
}

E
Eddie Dong 已提交
1436 1437 1438 1439
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1440
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1441 1442
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1443
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1444 1445
}

1446 1447 1448 1449 1450 1451 1452
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1453
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1467 1468
static void cancel_hv_timer(struct kvm_lapic *apic);

1469 1470
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1471
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1472 1473 1474
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1475
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1476 1477
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1478 1479 1480 1481
			preempt_disable();
			if (apic->lapic_timer.hv_timer_in_use)
				cancel_hv_timer(apic);
			preempt_enable();
1482 1483 1484
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1485
		}
1486
		apic->lapic_timer.timer_mode = timer_mode;
1487
		limit_periodic_timer_frequency(apic);
1488 1489 1490
	}
}

1491 1492 1493 1494 1495 1496 1497 1498
/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1499
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1500 1501 1502

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1503
		void *bitmap = apic->regs + APIC_ISR;
1504

1505
		if (vcpu->arch.apicv_active)
1506 1507 1508 1509
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1510 1511 1512 1513
	}
	return false;
}

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1534
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1535
					      s64 advance_expire_delta)
1536 1537
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1538
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1539 1540
	u64 ns;

1541 1542 1543 1544 1545
	/* Do not adjust for tiny fluctuations or large random spikes. */
	if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
	    abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
		return;

1546
	/* too early */
1547 1548
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1549
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1550
		timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1551 1552
	} else {
	/* too late */
1553
		ns = advance_expire_delta * 1000000ULL;
1554
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1555
		timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1556 1557
	}

1558 1559
	if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
		timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
1560 1561 1562
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1563
static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1564 1565 1566
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1567 1568 1569 1570 1571 1572

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1573
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1574
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1575 1576

	if (guest_tsc < tsc_deadline)
1577
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1578

1579
	if (lapic_timer_advance_dynamic)
1580
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
1581
}
1582 1583 1584 1585 1586 1587

void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	if (lapic_timer_int_injected(vcpu))
		__kvm_wait_lapic_expire(vcpu);
}
1588
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1589

1590 1591 1592 1593 1594
static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
{
	struct kvm_timer *ktimer = &apic->lapic_timer;

	kvm_apic_local_deliver(apic, APIC_LVTT);
H
Haiwei Li 已提交
1595
	if (apic_lvtt_tscdeadline(apic)) {
1596
		ktimer->tscdeadline = 0;
H
Haiwei Li 已提交
1597
	} else if (apic_lvtt_oneshot(apic)) {
1598 1599 1600 1601 1602
		ktimer->tscdeadline = 0;
		ktimer->target_expiration = 0;
	}
}

1603
static void apic_timer_expired(struct kvm_lapic *apic, bool from_timer_fn)
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_timer *ktimer = &apic->lapic_timer;

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
		ktimer->expired_tscdeadline = ktimer->tscdeadline;

1614 1615 1616 1617 1618 1619
	if (!from_timer_fn && vcpu->arch.apicv_active) {
		WARN_ON(kvm_get_running_vcpu() != vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
	if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
		if (apic->lapic_timer.timer_advance_ns)
			__kvm_wait_lapic_expire(vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

	atomic_inc(&apic->lapic_timer.pending);
	kvm_set_pending_timer(vcpu);
}

1631 1632
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1633 1634
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1647
	now = ktime_get();
1648
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1649 1650 1651 1652 1653

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1654
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1655
		expire = ktime_add_ns(now, ns);
1656
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1657
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
1658
	} else
1659
		apic_timer_expired(apic, false);
1660 1661 1662 1663

	local_irq_restore(flags);
}

1664 1665 1666 1667 1668
static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
{
	return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
}

1669 1670 1671 1672 1673
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

1674 1675
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1693
static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
1694 1695
{
	ktime_t now;
1696
	u64 tscl = rdtsc();
1697
	s64 deadline;
1698

1699
	now = ktime_get();
1700 1701
	apic->lapic_timer.period =
			tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
1702

1703 1704
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1705
		return false;
1706 1707
	}

1708
	limit_periodic_timer_frequency(apic);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
	deadline = apic->lapic_timer.period;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
		if (unlikely(count_reg != APIC_TMICT)) {
			deadline = tmict_to_ns(apic,
				     kvm_lapic_get_reg(apic, count_reg));
			if (unlikely(deadline <= 0))
				deadline = apic->lapic_timer.period;
			else if (unlikely(deadline > apic->lapic_timer.period)) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested lapic timer restore with "
				    "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
				    "Using initial count to start timer.\n",
				    apic->vcpu->vcpu_id,
				    count_reg,
				    kvm_lapic_get_reg(apic, count_reg),
				    deadline, apic->lapic_timer.period);
				kvm_lapic_set_reg(apic, count_reg, 0);
				deadline = apic->lapic_timer.period;
			}
		}
	}
1731

1732
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1733 1734
		nsec_to_cycles(apic->vcpu, deadline);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
1735 1736 1737 1738 1739 1740

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1752 1753 1754
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1755 1756 1757
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1758 1759
}

1760 1761 1762 1763 1764 1765 1766
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
1767
		apic_timer_expired(apic, false);
1768 1769 1770 1771 1772 1773 1774 1775 1776

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1777
		HRTIMER_MODE_ABS_HARD);
1778 1779
}

1780 1781
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1782 1783 1784
	if (!lapic_in_kernel(vcpu))
		return false;

1785 1786 1787 1788
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1789
static void cancel_hv_timer(struct kvm_lapic *apic)
1790
{
1791
	WARN_ON(preemptible());
1792
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1793
	kvm_x86_ops.cancel_hv_timer(apic->vcpu);
1794 1795 1796
	apic->lapic_timer.hv_timer_in_use = false;
}

1797
static bool start_hv_timer(struct kvm_lapic *apic)
1798
{
1799
	struct kvm_timer *ktimer = &apic->lapic_timer;
1800 1801
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1802

1803
	WARN_ON(preemptible());
1804
	if (!kvm_can_use_hv_timer(vcpu))
1805 1806
		return false;

1807 1808 1809
	if (!ktimer->tscdeadline)
		return false;

1810
	if (kvm_x86_ops.set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
1811 1812 1813 1814
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1815

1816
	/*
1817 1818 1819
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1820
	 */
1821 1822 1823 1824 1825 1826 1827
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1828
		} else if (expired) {
1829
			apic_timer_expired(apic, false);
1830 1831
			cancel_hv_timer(apic);
		}
1832
	}
1833

1834
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1835

1836 1837 1838
	return true;
}

1839
static void start_sw_timer(struct kvm_lapic *apic)
1840
{
1841
	struct kvm_timer *ktimer = &apic->lapic_timer;
1842 1843

	WARN_ON(preemptible());
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1855

1856 1857
static void restart_apic_timer(struct kvm_lapic *apic)
{
1858
	preempt_disable();
1859 1860 1861 1862

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1863 1864
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1865
out:
1866
	preempt_enable();
1867 1868
}

1869 1870 1871 1872
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1873 1874 1875 1876
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1877
	WARN_ON(rcuwait_active(&vcpu->wait));
1878
	cancel_hv_timer(apic);
1879
	apic_timer_expired(apic, false);
1880 1881 1882

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1883
		restart_apic_timer(apic);
1884
	}
1885 1886
out:
	preempt_enable();
1887 1888 1889
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1890 1891
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1892
	restart_apic_timer(vcpu->arch.apic);
1893 1894 1895 1896 1897 1898 1899
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1900
	preempt_disable();
1901
	/* Possibly the TSC deadline timer is not enabled yet */
1902 1903
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1904
	preempt_enable();
1905 1906
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1907

1908 1909 1910
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1911

1912 1913
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1914 1915
}

1916
static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
E
Eddie Dong 已提交
1917
{
1918
	atomic_set(&apic->lapic_timer.pending, 0);
1919

1920
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1921
	    && !set_target_expiration(apic, count_reg))
1922 1923 1924
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1925 1926
}

1927 1928 1929 1930 1931
static void start_apic_timer(struct kvm_lapic *apic)
{
	__start_apic_timer(apic, APIC_TMICT);
}

1932 1933
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1934
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1935

1936 1937 1938
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1939
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1940 1941 1942
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1943 1944
}

1945
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1946
{
G
Gleb Natapov 已提交
1947
	int ret = 0;
E
Eddie Dong 已提交
1948

G
Gleb Natapov 已提交
1949
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1950

G
Gleb Natapov 已提交
1951
	switch (reg) {
E
Eddie Dong 已提交
1952
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1953
		if (!apic_x2apic_mode(apic))
1954
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1955 1956
		else
			ret = 1;
E
Eddie Dong 已提交
1957 1958 1959
		break;

	case APIC_TASKPRI:
1960
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1961 1962 1963 1964 1965 1966 1967 1968
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1969
		if (!apic_x2apic_mode(apic))
1970
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1971 1972
		else
			ret = 1;
E
Eddie Dong 已提交
1973 1974 1975
		break;

	case APIC_DFR:
1976
		if (!apic_x2apic_mode(apic)) {
1977
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1978
			apic->vcpu->kvm->arch.apic_map_dirty = true;
1979
		} else
G
Gleb Natapov 已提交
1980
			ret = 1;
E
Eddie Dong 已提交
1981 1982
		break;

1983 1984
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1985
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1986
			mask |= APIC_SPIV_DIRECTED_EOI;
1987
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1988 1989 1990 1991
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1992
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1993
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1994
						       APIC_LVTT + 0x10 * i);
1995
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1996 1997
					     lvt_val | APIC_LVT_MASKED);
			}
1998
			apic_update_lvtt(apic);
1999
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
2000 2001 2002

		}
		break;
2003
	}
E
Eddie Dong 已提交
2004 2005
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
2006
		val &= ~(1 << 12);
2007
		kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
2008
		kvm_lapic_set_reg(apic, APIC_ICR, val);
E
Eddie Dong 已提交
2009 2010 2011
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
2012 2013
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
2014
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
2015 2016
		break;

2017
	case APIC_LVT0:
2018
		apic_manage_nmi_watchdog(apic, val);
2019
		/* fall through */
E
Eddie Dong 已提交
2020 2021 2022
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
2023
	case APIC_LVTERR: {
E
Eddie Dong 已提交
2024
		/* TODO: Check vector */
2025 2026 2027
		size_t size;
		u32 index;

2028
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
2029
			val |= APIC_LVT_MASKED;
2030 2031 2032 2033
		size = ARRAY_SIZE(apic_lvt_mask);
		index = array_index_nospec(
				(reg - APIC_LVTT) >> 4, size);
		val &= apic_lvt_mask[index];
2034
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
2035
		break;
2036
	}
E
Eddie Dong 已提交
2037

2038
	case APIC_LVTT:
2039
		if (!kvm_apic_sw_enabled(apic))
2040 2041
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
2042
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
2043
		apic_update_lvtt(apic);
2044 2045
		break;

E
Eddie Dong 已提交
2046
	case APIC_TMICT:
2047 2048 2049
		if (apic_lvtt_tscdeadline(apic))
			break;

2050
		hrtimer_cancel(&apic->lapic_timer.timer);
2051
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
2052
		start_apic_timer(apic);
G
Gleb Natapov 已提交
2053
		break;
E
Eddie Dong 已提交
2054

2055 2056 2057
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

2058
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
2059
		update_divide_count(apic);
2060 2061 2062 2063 2064 2065
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
2066
		break;
2067
	}
G
Gleb Natapov 已提交
2068
	case APIC_ESR:
2069
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
2070 2071 2072 2073 2074
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
2075
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
2076 2077 2078
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
2079
	default:
G
Gleb Natapov 已提交
2080
		ret = 1;
E
Eddie Dong 已提交
2081 2082
		break;
	}
2083

2084 2085
	kvm_recalculate_apic_map(apic->vcpu->kvm);

G
Gleb Natapov 已提交
2086 2087
	return ret;
}
2088
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
2089

2090
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
2091 2092 2093 2094 2095 2096 2097 2098 2099
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2100 2101 2102 2103 2104 2105 2106 2107
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2108 2109 2110 2111 2112
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
2113
	if (len != 4 || (offset & 0xf))
2114
		return 0;
G
Gleb Natapov 已提交
2115 2116 2117

	val = *(u32*)data;

2118
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2119

2120
	return 0;
E
Eddie Dong 已提交
2121 2122
}

2123 2124
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2125
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2126 2127 2128
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2129 2130 2131 2132 2133 2134 2135 2136
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2137
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2138 2139

	/* TODO: optimize to just emulate side effect w/o one more write */
2140
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2141 2142 2143
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2144
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2145
{
2146 2147
	struct kvm_lapic *apic = vcpu->arch.apic;

2148
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2149 2150
		return;

2151
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2152

2153 2154 2155
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2156
	if (!apic->sw_enabled)
2157
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2158

2159 2160 2161 2162
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2163 2164 2165 2166 2167 2168 2169
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2170 2171 2172 2173
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2174 2175
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2176 2177 2178 2179 2180 2181 2182 2183 2184
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2185
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2186
			apic_lvtt_period(apic))
2187 2188 2189 2190 2191 2192 2193
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2194 2195
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2196
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2197

A
Avi Kivity 已提交
2198
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2199
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2200 2201 2202 2203 2204 2205
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2206
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2207 2208 2209 2210 2211 2212

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2213
	u64 old_value = vcpu->arch.apic_base;
2214
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2215

2216
	if (!apic)
E
Eddie Dong 已提交
2217
		value |= MSR_IA32_APICBASE_BSP;
2218

2219 2220
	vcpu->arch.apic_base = value;

2221 2222 2223 2224 2225 2226
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

2227
	/* update jump label if enable bit changes */
2228
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2229 2230
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2231
			static_key_slow_dec_deferred(&apic_hw_disabled);
2232
		} else {
2233
			static_key_slow_inc(&apic_hw_disabled.key);
2234
			vcpu->kvm->arch.apic_map_dirty = true;
2235
		}
2236 2237
	}

2238 2239 2240 2241
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2242
		kvm_x86_ops.set_virtual_apic_mode(vcpu);
2243

2244
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2245 2246
			     MSR_IA32_APICBASE_BASE;

2247 2248 2249
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2250 2251
}

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (vcpu->arch.apicv_active) {
		/* irr_pending is always true when apicv is activated. */
		apic->irr_pending = true;
		apic->isr_count = 1;
	} else {
		apic->irr_pending = (apic_search_irr(apic) != -1);
		apic->isr_count = count_vectors(apic->regs + APIC_ISR);
	}
}
EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);

2267
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2268
{
2269
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2270 2271
	int i;

2272 2273
	if (!apic)
		return;
E
Eddie Dong 已提交
2274

2275
	vcpu->kvm->arch.apic_map_dirty = false;
E
Eddie Dong 已提交
2276
	/* Stop the timer in case it's a reset to an active apic */
2277
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2278

2279 2280 2281
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2282
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2283
	}
2284
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2285

2286 2287
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2288
	apic_update_lvtt(apic);
2289 2290
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2291
		kvm_lapic_set_reg(apic, APIC_LVT0,
2292
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2293
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2294

2295
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2296
	apic_set_spiv(apic, 0xff);
2297
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2298 2299
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2300 2301 2302 2303 2304
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2305
	for (i = 0; i < 8; i++) {
2306 2307 2308
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2309
	}
2310
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2311
	apic->highest_isr_cache = -1;
2312
	update_divide_count(apic);
2313
	atomic_set(&apic->lapic_timer.pending, 0);
2314
	if (kvm_vcpu_is_bsp(vcpu))
2315 2316
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2317
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2318
	apic_update_ppr(apic);
2319
	if (vcpu->arch.apicv_active) {
2320 2321 2322
		kvm_x86_ops.apicv_post_state_restore(vcpu);
		kvm_x86_ops.hwapic_irr_update(vcpu, -1);
		kvm_x86_ops.hwapic_isr_update(vcpu, -1);
2323
	}
E
Eddie Dong 已提交
2324

2325
	vcpu->arch.apic_arb_prio = 0;
2326
	vcpu->arch.apic_attention = 0;
2327 2328

	kvm_recalculate_apic_map(vcpu->kvm);
E
Eddie Dong 已提交
2329 2330 2331 2332 2333 2334 2335
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2336

A
Avi Kivity 已提交
2337
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2338
{
2339
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2340 2341
}

2342 2343
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2344
	struct kvm_lapic *apic = vcpu->arch.apic;
2345

2346
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2347
		return atomic_read(&apic->lapic_timer.pending);
2348 2349 2350 2351

	return 0;
}

A
Avi Kivity 已提交
2352
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2353
{
2354
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2355 2356
	int vector, mode, trig_mode;

2357
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2358 2359 2360
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2361 2362
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2363 2364 2365
	}
	return 0;
}
2366

2367
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2368
{
2369 2370 2371 2372
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2373 2374
}

G
Gregory Haskins 已提交
2375 2376 2377 2378 2379
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2380 2381 2382
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2383
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2384

2385
	apic_timer_expired(apic, true);
2386

A
Avi Kivity 已提交
2387
	if (lapic_is_periodic(apic)) {
2388
		advance_periodic_target_expiration(apic);
2389 2390 2391 2392 2393 2394
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2395
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2396 2397 2398 2399 2400
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2401
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2402 2403 2404
	if (!apic)
		goto nomem;

2405
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2406

2407
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2408
	if (!apic->regs) {
E
Eddie Dong 已提交
2409 2410
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2411
		goto nomem_free_apic;
E
Eddie Dong 已提交
2412 2413 2414
	}
	apic->vcpu = vcpu;

2415
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2416
		     HRTIMER_MODE_ABS_HARD);
2417
	apic->lapic_timer.timer.function = apic_timer_fn;
2418
	if (timer_advance_ns == -1) {
2419
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
2420
		lapic_timer_advance_dynamic = true;
2421 2422
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
2423
		lapic_timer_advance_dynamic = false;
2424 2425
	}

2426 2427
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2428
	 * thinking that APIC state has changed.
2429 2430
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2431
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2432
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2433 2434

	return 0;
2435 2436
nomem_free_apic:
	kfree(apic);
2437
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2438 2439 2440 2441 2442 2443
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2444
	struct kvm_lapic *apic = vcpu->arch.apic;
2445
	u32 ppr;
E
Eddie Dong 已提交
2446

2447
	if (!kvm_apic_hw_enabled(apic))
E
Eddie Dong 已提交
2448 2449
		return -1;

2450 2451
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2452 2453
}

Q
Qing He 已提交
2454 2455
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2456
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2457

2458
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2459
		return 1;
2460 2461
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2462 2463
		return 1;
	return 0;
Q
Qing He 已提交
2464 2465
}

2466 2467
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2468
	struct kvm_lapic *apic = vcpu->arch.apic;
2469

2470
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2471
		kvm_apic_inject_pending_timer_irqs(apic);
2472
		atomic_set(&apic->lapic_timer.pending, 0);
2473 2474 2475
	}
}

E
Eddie Dong 已提交
2476 2477 2478
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2479
	struct kvm_lapic *apic = vcpu->arch.apic;
2480
	u32 ppr;
E
Eddie Dong 已提交
2481 2482 2483 2484

	if (vector == -1)
		return -1;

2485 2486 2487 2488 2489 2490 2491
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2492
	apic_clear_irr(vector, apic);
2493
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2494 2495 2496 2497 2498
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2499
		apic_update_ppr(apic);
2500 2501 2502 2503 2504 2505 2506 2507 2508
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2509 2510
	}

E
Eddie Dong 已提交
2511 2512
	return vector;
}
2513

2514 2515 2516 2517 2518
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2519
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2520

2521 2522 2523 2524 2525 2526 2527 2528 2529
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2530 2531 2532 2533

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2534 2535 2536 2537 2538 2539 2540 2541
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2542 2543 2544 2545 2546 2547 2548 2549

	/*
	 * Get calculated timer current count for remaining timer period (if
	 * any) and store it in the returned register set.
	 */
	__kvm_lapic_set_reg(s->regs, APIC_TMCCT,
			    __apic_read(vcpu->arch.apic, APIC_TMCCT));

2550 2551 2552 2553
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2554
{
2555
	struct kvm_lapic *apic = vcpu->arch.apic;
2556 2557
	int r;

2558
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2559 2560
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2561 2562

	r = kvm_apic_state_fixup(vcpu, s, true);
2563 2564
	if (r) {
		kvm_recalculate_apic_map(vcpu->kvm);
2565
		return r;
2566
	}
2567
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2568

2569
	kvm_recalculate_apic_map(vcpu->kvm);
2570 2571
	kvm_apic_set_version(vcpu);

2572
	apic_update_ppr(apic);
2573
	hrtimer_cancel(&apic->lapic_timer.timer);
2574
	apic_update_lvtt(apic);
2575
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2576
	update_divide_count(apic);
2577
	__start_apic_timer(apic, APIC_TMCCT);
2578
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2579
	apic->highest_isr_cache = -1;
2580
	if (vcpu->arch.apicv_active) {
2581 2582
		kvm_x86_ops.apicv_post_state_restore(vcpu);
		kvm_x86_ops.hwapic_irr_update(vcpu,
W
Wei Wang 已提交
2583
				apic_find_highest_irr(apic));
2584
		kvm_x86_ops.hwapic_isr_update(vcpu,
2585
				apic_find_highest_isr(apic));
2586
	}
2587
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2588 2589
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2590 2591

	vcpu->arch.apic_arb_prio = 0;
2592 2593

	return 0;
2594
}
2595

2596
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2597 2598 2599
{
	struct hrtimer *timer;

2600 2601
	if (!lapic_in_kernel(vcpu) ||
		kvm_can_post_timer_interrupt(vcpu))
2602 2603
		return;

2604
	timer = &vcpu->arch.apic->lapic_timer.timer;
2605
	if (hrtimer_cancel(timer))
2606
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
2607
}
A
Avi Kivity 已提交
2608

2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2646 2647 2648 2649
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2650 2651 2652
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2653
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2654 2655
		return;

2656 2657
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2658
		return;
A
Avi Kivity 已提交
2659 2660 2661 2662

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2678
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2689 2690 2691 2692
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2693
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2694

2695 2696
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2697
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2698 2699
		return;

2700
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2701 2702 2703 2704 2705 2706 2707 2708
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2709 2710
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2711 2712
}

2713
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2714
{
2715
	if (vapic_addr) {
2716
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2717 2718 2719
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2720
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2721
	} else {
2722
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2723 2724 2725 2726
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2727
}
G
Gleb Natapov 已提交
2728 2729 2730 2731 2732 2733

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2734
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2735 2736
		return 1;

2737 2738 2739
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2740
	/* if this is ICR write vector before command */
2741
	if (reg == APIC_ICR)
2742 2743
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2744 2745 2746 2747 2748 2749 2750
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2751
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2752 2753
		return 1;

2754
	if (reg == APIC_DFR || reg == APIC_ICR2)
2755 2756
		return 1;

2757
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2758
		return 1;
2759
	if (reg == APIC_ICR)
2760
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2761 2762 2763 2764 2765

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2766 2767 2768 2769 2770

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2771
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2772 2773 2774 2775
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2776 2777
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2778 2779 2780 2781 2782 2783 2784
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2785
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2786 2787
		return 1;

2788
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2789 2790
		return 1;
	if (reg == APIC_ICR)
2791
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2792 2793 2794 2795 2796

	*data = (((u64)high) << 32) | low;

	return 0;
}
2797

2798
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2799 2800
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2801 2802 2803
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2804 2805 2806 2807 2808 2809
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2810 2811 2812 2813 2814 2815 2816

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2817
}
2818

2819 2820 2821
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2822
	u8 sipi_vector;
2823
	unsigned long pe;
2824

2825
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2826 2827
		return;

2828
	/*
2829 2830 2831 2832 2833 2834
	 * INITs are latched while CPU is in specific states
	 * (SMM, VMX non-root mode, SVM with GIF=0).
	 * Because a CPU cannot be in these states immediately
	 * after it has processed an INIT signal (and thus in
	 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
	 * and leave the INIT pending.
2835
	 */
2836
	if (kvm_vcpu_latch_init(vcpu)) {
2837 2838 2839 2840 2841
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2842

2843
	pe = xchg(&apic->pending_events, 0);
2844
	if (test_bit(KVM_APIC_INIT, &pe)) {
2845
		kvm_vcpu_reset(vcpu, true);
2846 2847 2848 2849 2850
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2851
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2852 2853 2854 2855 2856 2857 2858 2859 2860
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2861 2862 2863 2864
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2865
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2866
}
2867 2868 2869 2870 2871 2872

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}