lapic.c 63.2 KB
Newer Older
E
Eddie Dong 已提交
1 2 3 4 5 6 7

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
8
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 */

21
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
22 23 24 25 26 27
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
28
#include <linux/export.h>
R
Roman Zippel 已提交
29
#include <linux/math64.h>
30
#include <linux/slab.h>
E
Eddie Dong 已提交
31 32 33 34 35
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
36
#include <asm/delay.h>
A
Arun Sharma 已提交
37
#include <linux/atomic.h>
38
#include <linux/jump_label.h>
39
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
40
#include "irq.h"
41
#include "trace.h"
42
#include "x86.h"
A
Avi Kivity 已提交
43
#include "cpuid.h"
44
#include "hyperv.h"
E
Eddie Dong 已提交
45

46 47 48 49 50 51
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
52 53 54 55 56 57 58 59 60
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
#define apic_debug(fmt, arg...)

/* 14 is the version for Xeon and Pentium 8.4.8*/
61
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
62 63 64 65 66 67
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
68
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
69

70 71 72
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

M
Michael S. Tsirkin 已提交
73 74 75 76 77
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

78 79 80 81 82 83 84 85
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
86 87 88 89 90
static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
91 92 93 94 95 96 97 98 99 100
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

101
struct static_key_deferred apic_hw_disabled __read_mostly;
102 103
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
104 105
static inline int apic_enabled(struct kvm_lapic *apic)
{
106
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
107 108
}

E
Eddie Dong 已提交
109 110 111 112 113 114 115
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

116 117 118 119 120 121 122 123 124 125
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
{
	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
}

static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

126 127 128 129 130
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
131
		u32 max_apic_id = map->max_apic_id;
132 133 134 135 136 137 138 139 140

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
141

142 143 144 145 146 147 148
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
149
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
150 151 152 153 154 155
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
156 157
}

158
static void kvm_apic_map_free(struct rcu_head *rcu)
159
{
160
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
161

162
	kvfree(map);
163 164
}

165 166 167 168 169
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
170
	u32 max_id = 255; /* enough space for any xAPIC ID */
171 172 173

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
174 175
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
176
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
177

M
Michal Hocko 已提交
178 179
	new = kvzalloc(sizeof(struct kvm_apic_map) +
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1), GFP_KERNEL);
R
Radim Krčmář 已提交
180

181 182 183
	if (!new)
		goto out;

R
Radim Krčmář 已提交
184 185
	new->max_apic_id = max_id;

186 187
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
188 189
		struct kvm_lapic **cluster;
		u16 mask;
190 191 192
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
193

194 195 196
		if (!kvm_apic_present(vcpu))
			continue;

197 198 199 200 201 202 203 204 205 206 207 208 209
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
210

211 212
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

213 214 215 216
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
217
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
218 219 220 221 222
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

223
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
224 225
			continue;

226 227
		if (mask)
			cluster[ffs(mask) - 1] = apic;
228 229 230 231 232 233 234 235
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
236
		call_rcu(&old->rcu, kvm_apic_map_free);
237

238
	kvm_make_scan_ioapic_request(kvm);
239 240
}

241 242
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
243
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
244

245
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
246 247 248 249

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
		if (enabled) {
250 251 252 253 254 255 256
			static_key_slow_dec_deferred(&apic_sw_disabled);
			recalculate_apic_map(apic->vcpu->kvm);
		} else
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

257
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
258
{
259
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
260 261 262 263 264
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
265
	kvm_lapic_set_reg(apic, APIC_LDR, id);
266 267 268
	recalculate_apic_map(apic->vcpu->kvm);
}

269
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
270 271 272
{
	u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));

273 274
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

275
	kvm_lapic_set_reg(apic, APIC_ID, id);
276
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
277 278 279
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
280 281
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
282
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
283 284 285 286
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
287
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
288 289
}

290 291
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
292
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
293 294
}

E
Eddie Dong 已提交
295 296
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
297
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
298 299 300 301
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
302
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
303 304
}

305 306 307 308 309
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

310 311 312 313 314 315
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

316
	if (!lapic_in_kernel(vcpu))
317 318 319 320 321
		return;

	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
		v |= APIC_LVR_DIRECTED_EOI;
322
	kvm_lapic_set_reg(apic, APIC_LVR, v);
323 324
}

325
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
326
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
327 328 329 330 331 332 333 334
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
335 336
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
337

338 339 340 341
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
342
			return __fls(*reg) + vec;
343
	}
E
Eddie Dong 已提交
344

345
	return -1;
E
Eddie Dong 已提交
346 347
}

M
Michael S. Tsirkin 已提交
348 349
static u8 count_vectors(void *bitmap)
{
350 351
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
352
	u8 count = 0;
353 354 355 356 357 358

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
359 360 361
	return count;
}

362
int __kvm_apic_update_irr(u32 *pir, void *regs)
363
{
364 365 366
	u32 i, vec;
	u32 pir_val, irr_val;
	int max_irr = -1;
367

368
	for (i = vec = 0; i <= 7; i++, vec += 32) {
369
		pir_val = READ_ONCE(pir[i]);
370
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
371
		if (pir_val) {
372 373
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
374
		}
375 376
		if (irr_val)
			max_irr = __fls(irr_val) + vec;
377
	}
378 379

	return max_irr;
380
}
381 382
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

383
int kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
384 385 386
{
	struct kvm_lapic *apic = vcpu->arch.apic;

387
	return __kvm_apic_update_irr(pir, apic->regs);
388
}
389 390
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

391
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
392
{
393
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
394 395 396 397 398 399
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

400 401 402 403
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
404 405 406 407
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
408 409 410 411 412
	ASSERT(result == -1 || result >= 16);

	return result;
}

413 414
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
415 416 417 418
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

419
	if (unlikely(vcpu->arch.apicv_active)) {
420
		/* need to update RVI */
421
		apic_clear_vector(vec, apic->regs + APIC_IRR);
422 423
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
424 425 426 427 428
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
429
	}
430 431
}

M
Michael S. Tsirkin 已提交
432 433
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
434 435 436 437 438 439
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
440

M
Michael S. Tsirkin 已提交
441
	/*
442 443 444
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
445
	 */
446
	if (unlikely(vcpu->arch.apicv_active))
447
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
448 449 450 451 452 453 454 455 456 457
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
458 459
}

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
479 480
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
481 482 483 484 485 486 487 488 489 490 491 492 493
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
494
	if (unlikely(vcpu->arch.apicv_active))
495
		kvm_x86_ops->hwapic_isr_update(vcpu,
496 497
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
498
		--apic->isr_count;
499 500 501
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
502 503
}

504 505
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
506 507 508 509 510
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
511
	return apic_find_highest_irr(vcpu->arch.apic);
512
}
513
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
514

515
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
516
			     int vector, int level, int trig_mode,
517
			     struct dest_map *dest_map);
518

519
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
520
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
521
{
522
	struct kvm_lapic *apic = vcpu->arch.apic;
523

524
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
525
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
526 527
}

528 529
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
530 531 532

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
533 534 535 536
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
537 538 539

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
540 541 542 543 544 545 546 547 548 549 550 551
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
552
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
553 554 555 556 557 558 559
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
560
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
561 562 563 564 565 566 567 568 569
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
570
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
571 572 573 574 575
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

576 577
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
578
	int highest_irr;
579 580 581 582
	if (kvm_x86_ops->sync_pir_to_irr && apic->vcpu->arch.apicv_active)
		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
	else
		highest_irr = apic_find_highest_irr(apic);
583 584 585 586 587 588
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
589
{
590
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
591 592
	int isr;

593 594
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
595 596 597 598 599 600 601 602 603 604 605
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

606 607
	*new_ppr = ppr;
	if (old_ppr != ppr)
608
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
609 610 611 612 613 614 615 616

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

617 618
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
619
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
620 621
}

622 623 624 625 626 627
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
628 629
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
630
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
631 632 633
	apic_update_ppr(apic);
}

634
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
635
{
636 637
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
638 639
}

640
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
641
{
642 643 644 645
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
646
		return mda == kvm_x2apic_id(apic);
647

648 649 650 651 652 653 654 655 656
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

657
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
658 659
}

660
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
661
{
G
Gleb Natapov 已提交
662 663
	u32 logical_id;

664
	if (kvm_apic_broadcast(apic, mda))
665
		return true;
666

667
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
668

669
	if (apic_x2apic_mode(apic))
670 671
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
672

673
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
674

675
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
676
	case APIC_DFR_FLAT:
677
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
678
	case APIC_DFR_CLUSTER:
679 680
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
681
	default:
682
		apic_debug("Bad DFR vcpu %d: %08x\n",
683
			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
684
		return false;
E
Eddie Dong 已提交
685 686 687
	}
}

688 689
/* The KVM local APIC implementation has two quirks:
 *
690 691 692
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
693 694 695 696 697 698 699 700 701 702
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
703
 */
704 705
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
706 707 708
{
	bool ipi = source != NULL;

709
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
710
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
711 712
		return X2APIC_BROADCAST;

713
	return dest_id;
714 715
}

716
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
717
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
718
{
719
	struct kvm_lapic *target = vcpu->arch.apic;
720
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
721 722

	apic_debug("target %p, source %p, dest 0x%x, "
723
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
724 725
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
726
	ASSERT(target);
E
Eddie Dong 已提交
727 728
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
729
		if (dest_mode == APIC_DEST_PHYSICAL)
730
			return kvm_apic_match_physical_addr(target, mda);
731
		else
732
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
733
	case APIC_DEST_SELF:
734
		return target == source;
E
Eddie Dong 已提交
735
	case APIC_DEST_ALLINC:
736
		return true;
E
Eddie Dong 已提交
737
	case APIC_DEST_ALLBUT:
738
		return target != source;
E
Eddie Dong 已提交
739
	default:
740 741
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
742
		return false;
E
Eddie Dong 已提交
743 744
	}
}
745
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
746

747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

763 764 765 766 767 768 769 770 771
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

772 773
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
774
{
775 776 777 778 779 780 781 782 783 784 785 786
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
787

788 789
	return false;
}
790

791 792 793 794 795 796 797 798 799 800 801 802 803
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
804

805 806 807 808 809
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
810 811
		return false;

812
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
813 814
		return false;

815
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
816
		if (irq->dest_id > map->max_apic_id) {
817 818 819 820 821
			*bitmap = 0;
		} else {
			*dst = &map->phys_map[irq->dest_id];
			*bitmap = 1;
		}
822
		return true;
823
	}
824

825 826 827
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
828
		return false;
829

830 831
	if (!kvm_lowest_prio_delivery(irq))
		return true;
832

833 834 835 836 837 838 839 840 841 842
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
843
		}
844 845 846
	} else {
		if (!*bitmap)
			return true;
847

848 849
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
850

851 852 853 854 855 856
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
857

858
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
859

860 861
	return true;
}
862

863 864 865 866 867 868 869 870
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
871

872
	*r = -1;
873

874 875 876 877
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
878

879 880
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
881

882 883 884 885 886 887 888 889
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
	if (ret)
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			if (*r < 0)
				*r = 0;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
890 891 892 893 894 895
		}

	rcu_read_unlock();
	return ret;
}

896 897 898 899 900 901 902 903 904 905 906 907 908 909
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
910 911 912 913
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
914 915
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
916 917 918 919 920 921 922 923
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

924 925 926
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
927

928 929 930
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
931
		}
932 933 934 935 936 937
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
938 939 940 941 942
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
943
			     int vector, int level, int trig_mode,
944
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
945
{
946
	int result = 0;
947
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
948

949 950
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
951 952
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
953 954
		vcpu->arch.apic_arb_prio++;
	case APIC_DM_FIXED:
955 956 957
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
958 959 960 961
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

962 963
		result = 1;

964
		if (dest_map) {
965
			__set_bit(vcpu->vcpu_id, dest_map->map);
966 967
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
968

969 970
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
971
				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
972 973 974 975
			else
				apic_clear_vector(vector, apic->regs + APIC_TMR);
		}

976
		if (vcpu->arch.apicv_active)
977
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
978
		else {
979
			kvm_lapic_set_irr(vector, apic);
980 981 982 983

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
984 985 986
		break;

	case APIC_DM_REMRD:
987 988 989 990
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
991 992 993
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
994 995 996
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
997
		break;
998

E
Eddie Dong 已提交
999
	case APIC_DM_NMI:
1000
		result = 1;
1001
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1002
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1003 1004 1005
		break;

	case APIC_DM_INIT:
1006
		if (!trig_mode || level) {
1007
			result = 1;
1008 1009 1010 1011 1012
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1013
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1014 1015
			kvm_vcpu_kick(vcpu);
		} else {
1016 1017
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
1018
		}
E
Eddie Dong 已提交
1019 1020 1021
		break;

	case APIC_DM_STARTUP:
1022 1023
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
1024 1025 1026 1027 1028 1029 1030
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1031 1032
		break;

1033 1034 1035 1036 1037 1038 1039 1040
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1041 1042 1043 1044 1045 1046 1047 1048
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1049
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1050
{
1051
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1052 1053
}

1054 1055
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1056
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1057 1058
}

1059 1060
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1061 1062 1063 1064 1065
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1066

1067 1068 1069 1070 1071
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1072
	}
1073 1074 1075 1076 1077 1078 1079

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1080 1081
}

1082
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1083 1084
{
	int vector = apic_find_highest_isr(apic);
1085 1086 1087

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1088 1089 1090 1091 1092
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1093
		return vector;
E
Eddie Dong 已提交
1094

M
Michael S. Tsirkin 已提交
1095
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1096 1097
	apic_update_ppr(apic);

1098 1099 1100
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1101
	kvm_ioapic_send_eoi(apic, vector);
1102
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1103
	return vector;
E
Eddie Dong 已提交
1104 1105
}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1121 1122
static void apic_send_ipi(struct kvm_lapic *apic)
{
1123 1124
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1125
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1126

1127 1128 1129
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1130
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1131 1132
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1133
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1134 1135 1136 1137
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1138

1139 1140
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
1141 1142
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1143 1144
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
1145
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1146
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1147
		   irq.vector, irq.msi_redir_hint);
1148

1149
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1150 1151 1152 1153
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1154
	ktime_t remaining, now;
1155
	s64 ns;
1156
	u32 tmcct;
E
Eddie Dong 已提交
1157 1158 1159

	ASSERT(apic != NULL);

1160
	/* if initial count is 0, current count should also be 0 */
1161
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1162
		apic->lapic_timer.period == 0)
1163 1164
		return 0;

1165
	now = ktime_get();
1166
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1167
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1168
		remaining = 0;
1169

1170 1171 1172
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1173 1174 1175 1176

	return tmcct;
}

1177 1178 1179 1180 1181
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1182
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1183
	run->tpr_access.rip = kvm_rip_read(vcpu);
1184 1185 1186 1187 1188 1189 1190 1191 1192
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1193 1194 1195 1196 1197 1198 1199 1200 1201
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
1202
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1203 1204 1205
		break;

	case APIC_TMCCT:	/* Timer CCR */
1206 1207 1208
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1209 1210
		val = apic_get_tmcct(apic);
		break;
1211 1212
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1213
		val = kvm_lapic_get_reg(apic, offset);
1214
		break;
1215 1216 1217
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1218
	default:
1219
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1220 1221 1222 1223 1224 1225
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1226 1227 1228 1229 1230
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1231
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1232
		void *data)
E
Eddie Dong 已提交
1233 1234 1235
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1236
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1237
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1238 1239

	if ((alignment + len) > 4) {
1240 1241
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1242
		return 1;
E
Eddie Dong 已提交
1243
	}
G
Gleb Natapov 已提交
1244 1245

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1246 1247
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1248 1249 1250
		return 1;
	}

E
Eddie Dong 已提交
1251 1252
	result = __apic_read(apic, offset & ~0xf);

1253 1254
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1266
	return 0;
E
Eddie Dong 已提交
1267
}
1268
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1269

G
Gleb Natapov 已提交
1270 1271
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1272
	return kvm_apic_hw_enabled(apic) &&
G
Gleb Natapov 已提交
1273 1274 1275 1276
	    addr >= apic->base_address &&
	    addr < apic->base_address + LAPIC_MMIO_LENGTH;
}

1277
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1278 1279 1280 1281 1282 1283 1284 1285
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1286
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1287 1288 1289 1290

	return 0;
}

E
Eddie Dong 已提交
1291 1292 1293 1294
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1295
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1296 1297
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1298
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1299 1300

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1301
				   apic->divide_count);
E
Eddie Dong 已提交
1302 1303
}

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
	if (apic_lvtt_period(apic)) {
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1325 1326
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1327
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1328 1329 1330
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1331 1332 1333
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
				APIC_LVT_TIMER_TSCDEADLINE))
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
1334 1335 1336 1337 1338
		apic->lapic_timer.timer_mode = timer_mode;
		hrtimer_cancel(&apic->lapic_timer.timer);
	}
}

1339 1340 1341
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1342
	struct swait_queue_head *q = &vcpu->wq;
1343
	struct kvm_timer *ktimer = &apic->lapic_timer;
1344 1345 1346 1347 1348

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1349
	kvm_set_pending_timer(vcpu);
1350

1351 1352 1353 1354
	/*
	 * For x86, the atomic_inc() is serialized, thus
	 * using swait_active() is safe.
	 */
1355 1356
	if (swait_active(q))
		swake_up(q);
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369

	if (apic_lvtt_tscdeadline(apic))
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1370
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1371 1372 1373

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1374
		void *bitmap = apic->regs + APIC_ISR;
1375

1376
		if (vcpu->arch.apicv_active)
1377 1378 1379 1380
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1381 1382 1383 1384 1385 1386 1387 1388 1389
	}
	return false;
}

void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;

1390
	if (!lapic_in_kernel(vcpu))
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
		return;

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1401
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1402
	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1403 1404 1405

	/* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
	if (guest_tsc < tsc_deadline)
1406 1407
		__delay(min(tsc_deadline - guest_tsc,
			nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
1408 1409
}

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
	u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1425
	now = ktime_get();
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
	if (likely(tscdeadline > guest_tsc)) {
		ns = (tscdeadline - guest_tsc) * 1000000ULL;
		do_div(ns, this_tsc_khz);
		expire = ktime_add_ns(now, ns);
		expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
		hrtimer_start(&apic->lapic_timer.timer,
				expire, HRTIMER_MODE_ABS_PINNED);
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1440
static void start_sw_period(struct kvm_lapic *apic)
1441 1442 1443 1444 1445
{
	if (!apic->lapic_timer.period)
		return;

	if (apic_lvtt_oneshot(apic) &&
1446
	    ktime_after(ktime_get(),
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);
		return;
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
		HRTIMER_MODE_ABS_PINNED);
}

static bool set_target_expiration(struct kvm_lapic *apic)
1458 1459
{
	ktime_t now;
1460
	u64 tscl = rdtsc();
1461

1462
	now = ktime_get();
1463
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1464
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1465 1466

	if (!apic->lapic_timer.period)
1467 1468
		return false;

1469
	limit_periodic_timer_frequency(apic);
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479

	apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
		   PRIx64 ", "
		   "timer initial count 0x%x, period %lldns, "
		   "expire @ 0x%016" PRIx64 ".\n", __func__,
		   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
		   kvm_lapic_get_reg(apic, APIC_TMICT),
		   apic->lapic_timer.period,
		   ktime_to_ns(ktime_add_ns(now,
				apic->lapic_timer.period)));
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494

	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1495 1496
}

1497 1498
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1499 1500 1501
	if (!lapic_in_kernel(vcpu))
		return false;

1502 1503 1504 1505
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1506
static void cancel_hv_timer(struct kvm_lapic *apic)
1507
{
1508
	WARN_ON(preemptible());
1509
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1510 1511 1512 1513
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1514
static bool start_hv_timer(struct kvm_lapic *apic)
1515
{
1516 1517
	struct kvm_timer *ktimer = &apic->lapic_timer;
	int r;
1518

1519
	WARN_ON(preemptible());
1520 1521 1522
	if (!kvm_x86_ops->set_hv_timer)
		return false;

1523 1524 1525 1526 1527 1528 1529 1530 1531
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return false;

	r = kvm_x86_ops->set_hv_timer(apic->vcpu, ktimer->tscdeadline);
	if (r < 0)
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1532

1533 1534 1535 1536 1537
	/*
	 * Also recheck ktimer->pending, in case the sw timer triggered in
	 * the window.  For periodic timer, leave the hv timer running for
	 * simplicity, and the deadline will be recomputed on the next vmexit.
	 */
1538 1539 1540
	if (!apic_lvtt_period(apic) && (r || atomic_read(&ktimer->pending))) {
		if (r)
			apic_timer_expired(apic);
1541
		return false;
1542
	}
1543 1544

	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, true);
1545 1546 1547
	return true;
}

1548
static void start_sw_timer(struct kvm_lapic *apic)
1549
{
1550
	struct kvm_timer *ktimer = &apic->lapic_timer;
1551 1552

	WARN_ON(preemptible());
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1564

1565 1566
static void restart_apic_timer(struct kvm_lapic *apic)
{
1567
	preempt_disable();
1568 1569
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1570
	preempt_enable();
1571 1572
}

1573 1574 1575 1576
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1577 1578 1579 1580
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1581 1582 1583 1584 1585 1586
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1587
		restart_apic_timer(apic);
1588
	}
1589 1590
out:
	preempt_enable();
1591 1592 1593
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1594 1595
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1596
	restart_apic_timer(vcpu->arch.apic);
1597 1598 1599 1600 1601 1602 1603
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1604
	preempt_disable();
1605
	/* Possibly the TSC deadline timer is not enabled yet */
1606 1607
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1608
	preempt_enable();
1609 1610
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1611

1612 1613 1614
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1615

1616 1617
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1618 1619
}

E
Eddie Dong 已提交
1620 1621
static void start_apic_timer(struct kvm_lapic *apic)
{
1622
	atomic_set(&apic->lapic_timer.pending, 0);
1623

1624 1625 1626 1627 1628
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
	    && !set_target_expiration(apic))
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1629 1630
}

1631 1632
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1633
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1634

1635 1636 1637
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1638 1639
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1640
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1641 1642 1643
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1644 1645
}

1646
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1647
{
G
Gleb Natapov 已提交
1648
	int ret = 0;
E
Eddie Dong 已提交
1649

G
Gleb Natapov 已提交
1650
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1651

G
Gleb Natapov 已提交
1652
	switch (reg) {
E
Eddie Dong 已提交
1653
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1654
		if (!apic_x2apic_mode(apic))
1655
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1656 1657
		else
			ret = 1;
E
Eddie Dong 已提交
1658 1659 1660
		break;

	case APIC_TASKPRI:
1661
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1662 1663 1664 1665 1666 1667 1668 1669
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1670
		if (!apic_x2apic_mode(apic))
1671
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1672 1673
		else
			ret = 1;
E
Eddie Dong 已提交
1674 1675 1676
		break;

	case APIC_DFR:
1677
		if (!apic_x2apic_mode(apic)) {
1678
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1679 1680
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1681
			ret = 1;
E
Eddie Dong 已提交
1682 1683
		break;

1684 1685
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1686
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1687
			mask |= APIC_SPIV_DIRECTED_EOI;
1688
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1689 1690 1691 1692
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1693
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1694
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1695
						       APIC_LVTT + 0x10 * i);
1696
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1697 1698
					     lvt_val | APIC_LVT_MASKED);
			}
1699
			apic_update_lvtt(apic);
1700
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1701 1702 1703

		}
		break;
1704
	}
E
Eddie Dong 已提交
1705 1706
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1707
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1708 1709 1710 1711
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1712 1713
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1714
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1715 1716
		break;

1717
	case APIC_LVT0:
1718
		apic_manage_nmi_watchdog(apic, val);
E
Eddie Dong 已提交
1719 1720 1721 1722 1723
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1724
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1725 1726
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1727
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1728
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1729 1730 1731

		break;

1732
	case APIC_LVTT:
1733
		if (!kvm_apic_sw_enabled(apic))
1734 1735
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1736
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1737
		apic_update_lvtt(apic);
1738 1739
		break;

E
Eddie Dong 已提交
1740
	case APIC_TMICT:
1741 1742 1743
		if (apic_lvtt_tscdeadline(apic))
			break;

1744
		hrtimer_cancel(&apic->lapic_timer.timer);
1745
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1746
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1747
		break;
E
Eddie Dong 已提交
1748 1749 1750

	case APIC_TDCR:
		if (val & 4)
1751
			apic_debug("KVM_WRITE:TDCR %x\n", val);
1752
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1753 1754 1755
		update_divide_count(apic);
		break;

G
Gleb Natapov 已提交
1756 1757
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1758
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1759 1760 1761 1762 1763 1764
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1765
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1766 1767 1768
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1769
	default:
G
Gleb Natapov 已提交
1770
		ret = 1;
E
Eddie Dong 已提交
1771 1772
		break;
	}
G
Gleb Natapov 已提交
1773 1774 1775 1776
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}
1777
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1778

1779
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1797
		return 0;
G
Gleb Natapov 已提交
1798 1799 1800 1801 1802 1803 1804 1805 1806
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

1807
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
1808

1809
	return 0;
E
Eddie Dong 已提交
1810 1811
}

1812 1813
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
1814
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1815 1816 1817
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

1818 1819 1820 1821 1822 1823 1824 1825
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

1826
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
1827 1828

	/* TODO: optimize to just emulate side effect w/o one more write */
1829
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
1830 1831 1832
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

1833
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
1834
{
1835 1836
	struct kvm_lapic *apic = vcpu->arch.apic;

1837
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
1838 1839
		return;

1840
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1841

1842 1843 1844
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

1845
	if (!apic->sw_enabled)
1846
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
1847

1848 1849 1850 1851
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
1852 1853 1854 1855 1856 1857 1858
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
1859 1860 1861 1862
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1863 1864
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
1865 1866 1867 1868 1869 1870 1871 1872 1873
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1874
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
1875
			apic_lvtt_period(apic))
1876 1877 1878 1879 1880 1881 1882
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
1883 1884
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
1885
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1886

A
Avi Kivity 已提交
1887
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1888
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
1889 1890 1891 1892 1893 1894
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

1895
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
1896 1897 1898 1899 1900 1901

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
1902
	u64 old_value = vcpu->arch.apic_base;
1903
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1904

1905
	if (!apic)
E
Eddie Dong 已提交
1906
		value |= MSR_IA32_APICBASE_BSP;
1907

1908 1909
	vcpu->arch.apic_base = value;

1910 1911 1912 1913 1914 1915
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

1916
	/* update jump label if enable bit changes */
1917
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
1918 1919
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
1920
			static_key_slow_dec_deferred(&apic_hw_disabled);
1921
		} else {
1922
			static_key_slow_inc(&apic_hw_disabled.key);
1923 1924
			recalculate_apic_map(vcpu->kvm);
		}
1925 1926
	}

1927 1928
	if ((old_value ^ value) & X2APIC_ENABLE) {
		if (value & X2APIC_ENABLE) {
1929
			kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
1930 1931 1932
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
		} else
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
G
Gleb Natapov 已提交
1933
	}
1934

1935
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
1936 1937
			     MSR_IA32_APICBASE_BASE;

1938 1939 1940 1941
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
1942 1943
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1944
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1945 1946 1947

}

1948
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
1949 1950 1951 1952
{
	struct kvm_lapic *apic;
	int i;

1953
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
1954 1955

	ASSERT(vcpu);
1956
	apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1957 1958 1959
	ASSERT(apic != NULL);

	/* Stop the timer in case it's a reset to an active apic */
1960
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1961

1962 1963 1964
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
1965
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
1966
	}
1967
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
1968

1969 1970
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1971
	apic_update_lvtt(apic);
1972 1973
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
1974
		kvm_lapic_set_reg(apic, APIC_LVT0,
1975
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1976
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
1977

1978
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
1979
	apic_set_spiv(apic, 0xff);
1980
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
1981 1982
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
1983 1984 1985 1986 1987
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
1988
	for (i = 0; i < 8; i++) {
1989 1990 1991
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
1992
	}
1993 1994
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
1995
	apic->highest_isr_cache = -1;
1996
	update_divide_count(apic);
1997
	atomic_set(&apic->lapic_timer.pending, 0);
1998
	if (kvm_vcpu_is_bsp(vcpu))
1999 2000
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2001
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2002 2003
	apic_update_ppr(apic);

2004
	vcpu->arch.apic_arb_prio = 0;
2005
	vcpu->arch.apic_attention = 0;
2006

2007
	apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
2008
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
2009
		   vcpu, kvm_lapic_get_reg(apic, APIC_ID),
2010
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2011 2012 2013 2014 2015 2016 2017
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2018

A
Avi Kivity 已提交
2019
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2020
{
2021
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2022 2023
}

2024 2025
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2026
	struct kvm_lapic *apic = vcpu->arch.apic;
2027

2028
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2029
		return atomic_read(&apic->lapic_timer.pending);
2030 2031 2032 2033

	return 0;
}

A
Avi Kivity 已提交
2034
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2035
{
2036
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2037 2038
	int vector, mode, trig_mode;

2039
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2040 2041 2042
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2043 2044
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2045 2046 2047
	}
	return 0;
}
2048

2049
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2050
{
2051 2052 2053 2054
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2055 2056
}

G
Gregory Haskins 已提交
2057 2058 2059 2060 2061
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2062 2063 2064
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2065
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2066

2067
	apic_timer_expired(apic);
2068

A
Avi Kivity 已提交
2069
	if (lapic_is_periodic(apic)) {
2070
		advance_periodic_target_expiration(apic);
2071 2072 2073 2074 2075 2076
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

E
Eddie Dong 已提交
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
int kvm_create_lapic(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

	apic = kzalloc(sizeof(*apic), GFP_KERNEL);
	if (!apic)
		goto nomem;

2088
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2089

2090 2091
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
	if (!apic->regs) {
E
Eddie Dong 已提交
2092 2093
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2094
		goto nomem_free_apic;
E
Eddie Dong 已提交
2095 2096 2097
	}
	apic->vcpu = vcpu;

2098
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2099
		     HRTIMER_MODE_ABS_PINNED);
2100
	apic->lapic_timer.timer.function = apic_timer_fn;
2101

2102 2103 2104 2105 2106
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2107
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
2108
	kvm_lapic_reset(vcpu, false);
G
Gregory Haskins 已提交
2109
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2110 2111

	return 0;
2112 2113
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
2114 2115 2116 2117 2118 2119
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2120
	struct kvm_lapic *apic = vcpu->arch.apic;
2121
	u32 ppr;
E
Eddie Dong 已提交
2122

2123
	if (!apic_enabled(apic))
E
Eddie Dong 已提交
2124 2125
		return -1;

2126 2127
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2128 2129
}

Q
Qing He 已提交
2130 2131
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2132
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2133 2134
	int r = 0;

2135
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2136 2137 2138 2139
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
2140 2141 2142
	return r;
}

2143 2144
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2145
	struct kvm_lapic *apic = vcpu->arch.apic;
2146

2147
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2148
		kvm_apic_local_deliver(apic, APIC_LVTT);
2149 2150
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
2151 2152
		if (apic_lvtt_oneshot(apic)) {
			apic->lapic_timer.tscdeadline = 0;
T
Thomas Gleixner 已提交
2153
			apic->lapic_timer.target_expiration = 0;
2154
		}
2155
		atomic_set(&apic->lapic_timer.pending, 0);
2156 2157 2158
	}
}

E
Eddie Dong 已提交
2159 2160 2161
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2162
	struct kvm_lapic *apic = vcpu->arch.apic;
2163
	u32 ppr;
E
Eddie Dong 已提交
2164 2165 2166 2167

	if (vector == -1)
		return -1;

2168 2169 2170 2171 2172 2173 2174
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2175
	apic_clear_irr(vector, apic);
2176
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2177 2178 2179 2180 2181
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2182
		apic_update_ppr(apic);
2183 2184 2185 2186 2187 2188 2189 2190 2191
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2192 2193
	}

E
Eddie Dong 已提交
2194 2195
	return vector;
}
2196

2197 2198 2199 2200 2201 2202
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);

2203 2204 2205 2206 2207 2208 2209 2210 2211
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2224
{
2225
	struct kvm_lapic *apic = vcpu->arch.apic;
2226 2227
	int r;

2228

2229
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2230 2231
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2232 2233 2234 2235

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2236
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
2237 2238

	recalculate_apic_map(vcpu->kvm);
2239 2240
	kvm_apic_set_version(vcpu);

2241
	apic_update_ppr(apic);
2242
	hrtimer_cancel(&apic->lapic_timer.timer);
2243
	apic_update_lvtt(apic);
2244
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2245 2246
	update_divide_count(apic);
	start_apic_timer(apic);
2247
	apic->irr_pending = true;
2248
	apic->isr_count = vcpu->arch.apicv_active ?
2249
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2250
	apic->highest_isr_cache = -1;
2251
	if (vcpu->arch.apicv_active) {
2252
		kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2253 2254
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2255
		kvm_x86_ops->hwapic_isr_update(vcpu,
2256
				apic_find_highest_isr(apic));
2257
	}
2258
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2259 2260
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2261 2262

	vcpu->arch.apic_arb_prio = 0;
2263 2264

	return 0;
2265
}
2266

2267
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2268 2269 2270
{
	struct hrtimer *timer;

2271
	if (!lapic_in_kernel(vcpu))
2272 2273
		return;

2274
	timer = &vcpu->arch.apic->lapic_timer.timer;
2275
	if (hrtimer_cancel(timer))
2276
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2277
}
A
Avi Kivity 已提交
2278

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2316 2317 2318 2319
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2320 2321 2322
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2323
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2324 2325
		return;

2326 2327
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2328
		return;
A
Avi Kivity 已提交
2329 2330 2331 2332

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2348
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2359 2360 2361 2362
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2363
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2364

2365 2366
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2367
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2368 2369
		return;

2370
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2371 2372 2373 2374 2375 2376 2377 2378
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2379 2380
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2381 2382
}

2383
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2384
{
2385
	if (vapic_addr) {
2386
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2387 2388 2389
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2390
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2391
	} else {
2392
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2393 2394 2395 2396
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2397
}
G
Gleb Natapov 已提交
2398 2399 2400 2401 2402 2403

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2404
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2405 2406
		return 1;

2407 2408 2409
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2410
	/* if this is ICR write vector before command */
2411
	if (reg == APIC_ICR)
2412 2413
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2414 2415 2416 2417 2418 2419 2420
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2421
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2422 2423
		return 1;

2424 2425 2426 2427 2428 2429
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

2430
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2431
		return 1;
2432
	if (reg == APIC_ICR)
2433
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2434 2435 2436 2437 2438

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2439 2440 2441 2442 2443

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2444
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2445 2446 2447 2448
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2449 2450
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2451 2452 2453 2454 2455 2456 2457
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2458
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2459 2460
		return 1;

2461
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2462 2463
		return 1;
	if (reg == APIC_ICR)
2464
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2465 2466 2467 2468 2469

	*data = (((u64)high) << 32) | low;

	return 0;
}
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479

int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
{
	u64 addr = data & ~KVM_MSR_ENABLED;
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2480
	return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2481
					 addr, sizeof(u8));
2482
}
2483

2484 2485 2486
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2487
	u8 sipi_vector;
2488
	unsigned long pe;
2489

2490
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2491 2492
		return;

2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2504

2505
	pe = xchg(&apic->pending_events, 0);
2506
	if (test_bit(KVM_APIC_INIT, &pe)) {
2507 2508
		kvm_lapic_reset(vcpu, true);
		kvm_vcpu_reset(vcpu, true);
2509 2510 2511 2512 2513
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2514
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2515 2516 2517 2518
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2519
		apic_debug("vcpu %d received sipi with vector # %x\n",
2520 2521 2522 2523 2524 2525
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2526 2527 2528 2529
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2530
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2531
}
2532 2533 2534 2535 2536 2537

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}