sun6i-a31.dtsi 34.4 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
43 44
 */

45
#include <dt-bindings/interrupt-controller/arm-gic.h>
46
#include <dt-bindings/thermal/thermal.h>
47

48 49
#include <dt-bindings/clock/sun6i-a31-ccu.h>
#include <dt-bindings/reset/sun6i-a31-ccu.h>
50 51 52

/ {
	interrupt-parent = <&gic>;
53 54
	#address-cells = <1>;
	#size-cells = <1>;
55

56
	aliases {
57
		ethernet0 = &gmac;
58 59
	};

H
Hans de Goede 已提交
60 61 62 63 64
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

65
		simplefb_hdmi: framebuffer-lcd0-hdmi {
66 67
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
68
			allwinner,pipeline = "de_be0-lcd0-hdmi";
69 70 71 72
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_AHB1_HDMI>, <&ccu CLK_DRAM_BE0>,
				 <&ccu CLK_IEP_DRC0>, <&ccu CLK_BE0>,
				 <&ccu CLK_LCD0_CH1>, <&ccu CLK_HDMI>;
H
Hans de Goede 已提交
73 74
			status = "disabled";
		};
75

76
		simplefb_lcd: framebuffer-lcd0 {
77 78 79
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
80 81 82
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_DRAM_BE0>, <&ccu CLK_IEP_DRC0>,
				 <&ccu CLK_BE0>, <&ccu CLK_LCD0_CH0>;
83 84
			status = "disabled";
		};
H
Hans de Goede 已提交
85
	};
86

87 88 89 90 91 92 93 94
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
		clock-frequency = <24000000>;
		arm,cpu-registers-not-fw-configured;
H
Hans de Goede 已提交
95
	};
96

97
	cpus {
98
		enable-method = "allwinner,sun6i-a31";
99 100 101
		#address-cells = <1>;
		#size-cells = <0>;

102
		cpu0: cpu@0 {
103 104 105
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
106
			clocks = <&ccu CLK_CPU>;
107 108
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
109
				/* kHz	  uV */
110
				1008000	1200000
111 112 113
				864000	1200000
				720000	1100000
				480000	1000000
114 115
				>;
			#cooling-cells = <2>;
116 117
		};

118
		cpu1: cpu@1 {
119 120 121
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
122 123 124 125 126 127 128 129 130 131
			clocks = <&ccu CLK_CPU>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz	  uV */
				1008000	1200000
				864000	1200000
				720000	1100000
				480000	1000000
				>;
			#cooling-cells = <2>;
132 133
		};

134
		cpu2: cpu@2 {
135 136 137
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
138 139 140 141 142 143 144 145 146 147
			clocks = <&ccu CLK_CPU>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz	  uV */
				1008000	1200000
				864000	1200000
				720000	1100000
				480000	1000000
				>;
			#cooling-cells = <2>;
148 149
		};

150
		cpu3: cpu@3 {
151 152 153
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
154 155 156 157 158 159 160 161 162 163
			clocks = <&ccu CLK_CPU>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz	  uV */
				1008000	1200000
				864000	1200000
				720000	1100000
				480000	1000000
				>;
			#cooling-cells = <2>;
164 165 166
		};
	};

167 168 169 170 171 172 173 174 175 176
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
177 178 179 180
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <70000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
		};
	};

202
	pmu {
203
		compatible = "arm,cortex-a7-pmu";
204 205 206 207
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
208 209
	};

210 211
	clocks {
		#address-cells = <1>;
212 213
		#size-cells = <1>;
		ranges;
214

215
		osc24M: clk-24M {
216 217 218
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
219
			clock-output-names = "osc24M";
220
		};
221

222
		osc32k: clk-32k {
223 224 225
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
226
			clock-output-names = "osc32k";
227 228
		};

229
		/*
230 231 232 233 234 235 236
		 * The following two are dummy clocks, placeholders
		 * used in the gmac_tx clock. The gmac driver will
		 * choose one parent depending on the PHY interface
		 * mode, using clk_set_rate auto-reparenting.
		 *
		 * The actual TX clock rate is not controlled by the
		 * gmac_tx clock.
237
		 */
238
		mii_phy_tx_clk: clk-mii-phy-tx {
239 240 241 242 243 244
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

245
		gmac_int_tx_clk: clk-gmac-int-tx {
246 247 248 249 250 251
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

252
		gmac_tx_clk: clk@1c200d0 {
253 254 255 256 257 258
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c200d0 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};
259 260
	};

261 262
	de: display-engine {
		compatible = "allwinner,sun6i-a31-display-engine";
263
		allwinner,pipelines = <&fe0>, <&fe1>;
264
		status = "disabled";
265 266
	};

267
	soc {
268 269 270 271 272
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

273
		dma: dma-controller@1c02000 {
274 275
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
276
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
277 278
			clocks = <&ccu CLK_AHB1_DMA>;
			resets = <&ccu RST_AHB1_DMA>;
279 280 281
			#dma-cells = <1>;
		};

282
		tcon0: lcd-controller@1c0c000 {
283 284 285 286 287 288 289 290 291 292 293 294
			compatible = "allwinner,sun6i-a31-tcon";
			reg = <0x01c0c000 0x1000>;
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
			resets = <&ccu RST_AHB1_LCD0>;
			reset-names = "lcd";
			clocks = <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_LCD0_CH0>,
				 <&ccu CLK_LCD0_CH1>;
			clock-names = "ahb",
				      "tcon-ch0",
				      "tcon-ch1";
			clock-output-names = "tcon0-pixel-clock";
295
			#clock-cells = <0>;
296 297 298 299 300 301 302 303 304 305 306 307 308 309

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				tcon0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					tcon0_in_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_out_tcon0>;
					};
310 311 312 313 314

					tcon0_in_drc1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&drc1_out_tcon0>;
					};
315 316 317 318 319 320
				};

				tcon0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
321 322 323 324 325 326

					tcon0_out_hdmi: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&hdmi_in_tcon0>;
						allwinner,tcon-channel = <1>;
					};
327 328 329 330
				};
			};
		};

331
		tcon1: lcd-controller@1c0d000 {
332 333 334 335 336 337 338 339 340 341 342 343
			compatible = "allwinner,sun6i-a31-tcon";
			reg = <0x01c0d000 0x1000>;
			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
			resets = <&ccu RST_AHB1_LCD1>;
			reset-names = "lcd";
			clocks = <&ccu CLK_AHB1_LCD1>,
				 <&ccu CLK_LCD1_CH0>,
				 <&ccu CLK_LCD1_CH1>;
			clock-names = "ahb",
				      "tcon-ch0",
				      "tcon-ch1";
			clock-output-names = "tcon1-pixel-clock";
344
			#clock-cells = <0>;
345 346 347 348 349 350 351 352 353 354

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				tcon1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

355 356 357 358 359
					tcon1_in_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_out_tcon1>;
					};

360 361
					tcon1_in_drc1: endpoint@1 {
						reg = <1>;
362 363 364 365 366 367 368 369
						remote-endpoint = <&drc1_out_tcon1>;
					};
				};

				tcon1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
370 371 372 373 374 375

					tcon1_out_hdmi: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&hdmi_in_tcon1>;
						allwinner,tcon-channel = <1>;
					};
376 377 378 379
				};
			};
		};

380
		mmc0: mmc@1c0f000 {
381
			compatible = "allwinner,sun7i-a20-mmc";
382
			reg = <0x01c0f000 0x1000>;
383 384 385 386
			clocks = <&ccu CLK_AHB1_MMC0>,
				 <&ccu CLK_MMC0>,
				 <&ccu CLK_MMC0_OUTPUT>,
				 <&ccu CLK_MMC0_SAMPLE>;
387 388 389 390
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
391
			resets = <&ccu RST_AHB1_MMC0>;
392
			reset-names = "ahb";
393
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
394 395
			pinctrl-names = "default";
			pinctrl-0 = <&mmc0_pins>;
396
			status = "disabled";
397 398
			#address-cells = <1>;
			#size-cells = <0>;
399 400
		};

401
		mmc1: mmc@1c10000 {
402
			compatible = "allwinner,sun7i-a20-mmc";
403
			reg = <0x01c10000 0x1000>;
404 405 406 407
			clocks = <&ccu CLK_AHB1_MMC1>,
				 <&ccu CLK_MMC1>,
				 <&ccu CLK_MMC1_OUTPUT>,
				 <&ccu CLK_MMC1_SAMPLE>;
408 409 410 411
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
412
			resets = <&ccu RST_AHB1_MMC1>;
413
			reset-names = "ahb";
414
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
415 416
			pinctrl-names = "default";
			pinctrl-0 = <&mmc1_pins>;
417
			status = "disabled";
418 419
			#address-cells = <1>;
			#size-cells = <0>;
420 421
		};

422
		mmc2: mmc@1c11000 {
423
			compatible = "allwinner,sun7i-a20-mmc";
424
			reg = <0x01c11000 0x1000>;
425 426 427 428
			clocks = <&ccu CLK_AHB1_MMC2>,
				 <&ccu CLK_MMC2>,
				 <&ccu CLK_MMC2_OUTPUT>,
				 <&ccu CLK_MMC2_SAMPLE>;
429 430 431 432
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
433
			resets = <&ccu RST_AHB1_MMC2>;
434
			reset-names = "ahb";
435
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
436
			status = "disabled";
437 438
			#address-cells = <1>;
			#size-cells = <0>;
439 440
		};

441
		mmc3: mmc@1c12000 {
442
			compatible = "allwinner,sun7i-a20-mmc";
443
			reg = <0x01c12000 0x1000>;
444 445 446 447
			clocks = <&ccu CLK_AHB1_MMC3>,
				 <&ccu CLK_MMC3>,
				 <&ccu CLK_MMC3_OUTPUT>,
				 <&ccu CLK_MMC3_SAMPLE>;
448 449 450 451
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
452
			resets = <&ccu RST_AHB1_MMC3>;
453
			reset-names = "ahb";
454
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
455
			status = "disabled";
456 457
			#address-cells = <1>;
			#size-cells = <0>;
458 459
		};

460 461 462 463 464 465
		hdmi: hdmi@1c16000 {
			compatible = "allwinner,sun6i-a31-hdmi";
			reg = <0x01c16000 0x1000>;
			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_HDMI>, <&ccu CLK_HDMI>,
				 <&ccu CLK_HDMI_DDC>,
466 467
				 <&ccu CLK_PLL_VIDEO0_2X>,
				 <&ccu CLK_PLL_VIDEO1_2X>;
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
			clock-names = "ahb", "mod", "ddc", "pll-0", "pll-1";
			resets = <&ccu RST_AHB1_HDMI>;
			reset-names = "ahb";
			dma-names = "ddc-tx", "ddc-rx", "audio-tx";
			dmas = <&dma 13>, <&dma 13>, <&dma 14>;
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				hdmi_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					hdmi_in_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_out_hdmi>;
					};

					hdmi_in_tcon1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&tcon1_out_hdmi>;
					};
				};

				hdmi_out: port@1 {
					reg = <1>;
				};
			};
		};

501
		usb_otg: usb@1c19000 {
502 503
			compatible = "allwinner,sun6i-a31-musb";
			reg = <0x01c19000 0x0400>;
504 505
			clocks = <&ccu CLK_AHB1_OTG>;
			resets = <&ccu RST_AHB1_OTG>;
506 507 508 509 510
			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "mc";
			phys = <&usbphy 0>;
			phy-names = "usb";
			extcon = <&usbphy 0>;
511
			dr_mode = "otg";
512 513 514
			status = "disabled";
		};

515
		usbphy: phy@1c19400 {
516 517 518 519 520 521 522
			compatible = "allwinner,sun6i-a31-usb-phy";
			reg = <0x01c19400 0x10>,
			      <0x01c1a800 0x4>,
			      <0x01c1b800 0x4>;
			reg-names = "phy_ctrl",
				    "pmu1",
				    "pmu2";
523 524 525
			clocks = <&ccu CLK_USB_PHY0>,
				 <&ccu CLK_USB_PHY1>,
				 <&ccu CLK_USB_PHY2>;
526 527 528
			clock-names = "usb0_phy",
				      "usb1_phy",
				      "usb2_phy";
529 530 531
			resets = <&ccu RST_USB_PHY0>,
				 <&ccu RST_USB_PHY1>,
				 <&ccu RST_USB_PHY2>;
532 533 534 535 536 537 538
			reset-names = "usb0_reset",
				      "usb1_reset",
				      "usb2_reset";
			status = "disabled";
			#phy-cells = <1>;
		};

539
		ehci0: usb@1c1a000 {
540 541
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1a000 0x100>;
542
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
543 544
			clocks = <&ccu CLK_AHB1_EHCI0>;
			resets = <&ccu RST_AHB1_EHCI0>;
545 546 547 548
			phys = <&usbphy 1>;
			status = "disabled";
		};

549
		ohci0: usb@1c1a400 {
550 551
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1a400 0x100>;
552
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
553 554
			clocks = <&ccu CLK_AHB1_OHCI0>, <&ccu CLK_USB_OHCI0>;
			resets = <&ccu RST_AHB1_OHCI0>;
555 556 557 558
			phys = <&usbphy 1>;
			status = "disabled";
		};

559
		ehci1: usb@1c1b000 {
560 561
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1b000 0x100>;
562
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
563 564
			clocks = <&ccu CLK_AHB1_EHCI1>;
			resets = <&ccu RST_AHB1_EHCI1>;
565 566 567 568
			phys = <&usbphy 2>;
			status = "disabled";
		};

569
		ohci1: usb@1c1b400 {
570 571
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1b400 0x100>;
572
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
573 574
			clocks = <&ccu CLK_AHB1_OHCI1>, <&ccu CLK_USB_OHCI1>;
			resets = <&ccu RST_AHB1_OHCI1>;
575 576 577 578
			phys = <&usbphy 2>;
			status = "disabled";
		};

579
		ohci2: usb@1c1c400 {
580 581
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
582
			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
583 584
			clocks = <&ccu CLK_AHB1_OHCI2>, <&ccu CLK_USB_OHCI2>;
			resets = <&ccu RST_AHB1_OHCI2>;
585 586 587
			status = "disabled";
		};

588
		ccu: clock@1c20000 {
589 590 591 592 593 594 595 596
			compatible = "allwinner,sun6i-a31-ccu";
			reg = <0x01c20000 0x400>;
			clocks = <&osc24M>, <&osc32k>;
			clock-names = "hosc", "losc";
			#clock-cells = <1>;
			#reset-cells = <1>;
		};

597
		pio: pinctrl@1c20800 {
598 599
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
600 601 602 603
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
604 605
			clocks = <&ccu CLK_APB1_PIO>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
606 607
			gpio-controller;
			interrupt-controller;
608
			#interrupt-cells = <3>;
609
			#gpio-cells = <3>;
610

611
			gmac_gmii_pins: gmac-gmii-pins {
612
				pins = "PA0", "PA1", "PA2", "PA3",
613 614 615 616 617 618
						"PA4", "PA5", "PA6", "PA7",
						"PA8", "PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14",	"PA15",
						"PA16", "PA17", "PA18", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA25", "PA26", "PA27";
619
				function = "gmac";
620 621 622 623
				/*
				 * data lines in GMII mode run at 125MHz and
				 * might need a higher signal drive strength
				 */
624
				drive-strength = <30>;
625 626
			};

627
			gmac_mii_pins: gmac-mii-pins {
628
				pins = "PA0", "PA1", "PA2", "PA3",
629 630 631 632
						"PA8", "PA9", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA26", "PA27";
633
				function = "gmac";
634
			};
635

636
			gmac_rgmii_pins: gmac-rgmii-pins {
637
				pins = "PA0", "PA1", "PA2", "PA3",
638 639 640
						"PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA25", "PA26", "PA27";
641
				function = "gmac";
642 643 644 645
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
646
				drive-strength = <40>;
647 648
			};

649
			i2c0_pins: i2c0-pins {
650 651
				pins = "PH14", "PH15";
				function = "i2c0";
652 653
			};

654
			i2c1_pins: i2c1-pins {
655 656
				pins = "PH16", "PH17";
				function = "i2c1";
657 658
			};

659
			i2c2_pins: i2c2-pins {
660 661
				pins = "PH18", "PH19";
				function = "i2c2";
662
			};
663

664
			lcd0_rgb888_pins: lcd0-rgb888-pins {
665
				pins = "PD0", "PD1", "PD2", "PD3",
666 667 668 669 670 671
						 "PD4", "PD5", "PD6", "PD7",
						 "PD8", "PD9", "PD10", "PD11",
						 "PD12", "PD13", "PD14", "PD15",
						 "PD16", "PD17", "PD18", "PD19",
						 "PD20", "PD21", "PD22", "PD23",
						 "PD24", "PD25", "PD26", "PD27";
672
				function = "lcd0";
673 674
			};

675
			mmc0_pins: mmc0-pins {
676
				pins = "PF0", "PF1", "PF2",
677
						 "PF3", "PF4", "PF5";
678 679
				function = "mmc0";
				drive-strength = <30>;
680
				bias-pull-up;
681
			};
682

683
			mmc1_pins: mmc1-pins {
684
				pins = "PG0", "PG1", "PG2", "PG3",
685
						 "PG4", "PG5";
686 687
				function = "mmc1";
				drive-strength = <30>;
688
				bias-pull-up;
689 690
			};

691
			mmc2_4bit_pins: mmc2-4bit-pins {
692
				pins = "PC6", "PC7", "PC8", "PC9",
693
						 "PC10", "PC11";
694 695 696
				function = "mmc2";
				drive-strength = <30>;
				bias-pull-up;
697 698
			};

699
			mmc2_8bit_emmc_pins: mmc2-8bit-emmc-pins {
700
				pins = "PC6", "PC7", "PC8", "PC9",
701 702 703
						 "PC10", "PC11", "PC12",
						 "PC13", "PC14", "PC15",
						 "PC24";
704 705
				function = "mmc2";
				drive-strength = <30>;
706
				bias-pull-up;
707 708
			};

709
			mmc3_8bit_emmc_pins: mmc3-8bit-emmc-pins {
710
				pins = "PC6", "PC7", "PC8", "PC9",
711 712 713
						 "PC10", "PC11", "PC12",
						 "PC13", "PC14", "PC15",
						 "PC24";
714 715
				function = "mmc3";
				drive-strength = <40>;
716
				bias-pull-up;
717 718
			};

719
			spdif_tx_pin: spdif-tx-pin {
720 721
				pins = "PH28";
				function = "spdif";
722 723
			};

724
			uart0_ph_pins: uart0-ph-pins {
725 726
				pins = "PH20", "PH21";
				function = "uart0";
727
			};
728 729
		};

730
		timer@1c20c00 {
731
			compatible = "allwinner,sun4i-a10-timer";
732
			reg = <0x01c20c00 0xa0>;
733 734 735 736 737
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
738
			clocks = <&osc24M>;
739 740
		};

741
		wdt1: watchdog@1c20ca0 {
742
			compatible = "allwinner,sun6i-a31-wdt";
743 744
			reg = <0x01c20ca0 0x20>;
		};
C
Chen-Yu Tsai 已提交
745

746
		spdif: spdif@1c21000 {
747 748 749 750 751 752 753 754 755 756 757 758
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-spdif";
			reg = <0x01c21000 0x400>;
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_SPDIF>, <&ccu CLK_SPDIF>;
			resets = <&ccu RST_APB1_SPDIF>;
			clock-names = "apb", "spdif";
			dmas = <&dma 2>, <&dma 2>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

759
		i2s0: i2s@1c22000 {
760 761 762 763 764 765 766 767 768 769 770 771
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-i2s";
			reg = <0x01c22000 0x400>;
			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_DAUDIO0>, <&ccu CLK_DAUDIO0>;
			resets = <&ccu RST_APB1_DAUDIO0>;
			clock-names = "apb", "mod";
			dmas = <&dma 3>, <&dma 3>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

772
		i2s1: i2s@1c22400 {
773 774 775 776 777 778 779 780 781 782 783 784
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-i2s";
			reg = <0x01c22400 0x400>;
			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_DAUDIO1>, <&ccu CLK_DAUDIO1>;
			resets = <&ccu RST_APB1_DAUDIO1>;
			clock-names = "apb", "mod";
			dmas = <&dma 4>, <&dma 4>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

785
		lradc: lradc@1c22800 {
C
Chen-Yu Tsai 已提交
786 787 788 789 790
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
			status = "disabled";
		};
791

792
		rtp: rtp@1c25000 {
793 794 795 796 797 798
			compatible = "allwinner,sun6i-a31-ts";
			reg = <0x01c25000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			#thermal-sensor-cells = <0>;
		};

799
		uart0: serial@1c28000 {
800 801
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
802
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
803 804
			reg-shift = <2>;
			reg-io-width = <4>;
805 806
			clocks = <&ccu CLK_APB2_UART0>;
			resets = <&ccu RST_APB2_UART0>;
807 808
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
809 810 811
			status = "disabled";
		};

812
		uart1: serial@1c28400 {
813 814
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
815
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
816 817
			reg-shift = <2>;
			reg-io-width = <4>;
818 819
			clocks = <&ccu CLK_APB2_UART1>;
			resets = <&ccu RST_APB2_UART1>;
820 821
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
822 823 824
			status = "disabled";
		};

825
		uart2: serial@1c28800 {
826 827
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
828
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
829 830
			reg-shift = <2>;
			reg-io-width = <4>;
831 832
			clocks = <&ccu CLK_APB2_UART2>;
			resets = <&ccu RST_APB2_UART2>;
833 834
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
835 836 837
			status = "disabled";
		};

838
		uart3: serial@1c28c00 {
839 840
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
841
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
842 843
			reg-shift = <2>;
			reg-io-width = <4>;
844 845
			clocks = <&ccu CLK_APB2_UART3>;
			resets = <&ccu RST_APB2_UART3>;
846 847
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
848 849 850
			status = "disabled";
		};

851
		uart4: serial@1c29000 {
852 853
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
854
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
855 856
			reg-shift = <2>;
			reg-io-width = <4>;
857 858
			clocks = <&ccu CLK_APB2_UART4>;
			resets = <&ccu RST_APB2_UART4>;
859 860
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
861 862 863
			status = "disabled";
		};

864
		uart5: serial@1c29400 {
865 866
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
867
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
868 869
			reg-shift = <2>;
			reg-io-width = <4>;
870 871
			clocks = <&ccu CLK_APB2_UART5>;
			resets = <&ccu RST_APB2_UART5>;
872 873
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
874 875 876
			status = "disabled";
		};

877
		i2c0: i2c@1c2ac00 {
878 879
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
880
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
881 882
			clocks = <&ccu CLK_APB2_I2C0>;
			resets = <&ccu RST_APB2_I2C0>;
883 884
			pinctrl-names = "default";
			pinctrl-0 = <&i2c0_pins>;
885
			status = "disabled";
886 887
			#address-cells = <1>;
			#size-cells = <0>;
888 889
		};

890
		i2c1: i2c@1c2b000 {
891 892
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
893
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
894 895
			clocks = <&ccu CLK_APB2_I2C1>;
			resets = <&ccu RST_APB2_I2C1>;
896 897
			pinctrl-names = "default";
			pinctrl-0 = <&i2c1_pins>;
898
			status = "disabled";
899 900
			#address-cells = <1>;
			#size-cells = <0>;
901 902
		};

903
		i2c2: i2c@1c2b400 {
904 905
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
906
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
907 908
			clocks = <&ccu CLK_APB2_I2C2>;
			resets = <&ccu RST_APB2_I2C2>;
909 910
			pinctrl-names = "default";
			pinctrl-0 = <&i2c2_pins>;
911
			status = "disabled";
912 913
			#address-cells = <1>;
			#size-cells = <0>;
914 915
		};

916
		i2c3: i2c@1c2b800 {
917 918
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
919
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
920 921
			clocks = <&ccu CLK_APB2_I2C3>;
			resets = <&ccu RST_APB2_I2C3>;
922
			status = "disabled";
923 924
			#address-cells = <1>;
			#size-cells = <0>;
925 926
		};

927
		gmac: ethernet@1c30000 {
928 929
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c30000 0x1054>;
930
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
931
			interrupt-names = "macirq";
932
			clocks = <&ccu CLK_AHB1_EMAC>, <&gmac_tx_clk>;
933
			clock-names = "stmmaceth", "allwinner_gmac_tx";
934
			resets = <&ccu RST_AHB1_EMAC>;
935 936 937 938 939 940 941 942 943
			reset-names = "stmmaceth";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

944
		crypto: crypto-engine@1c15000 {
945 946
			compatible = "allwinner,sun6i-a31-crypto",
				     "allwinner,sun4i-a10-crypto";
947 948
			reg = <0x01c15000 0x1000>;
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
949
			clocks = <&ccu CLK_AHB1_SS>, <&ccu CLK_SS>;
950
			clock-names = "ahb", "mod";
951
			resets = <&ccu RST_AHB1_SS>;
952 953 954
			reset-names = "ahb";
		};

955
		codec: codec@1c22c00 {
956 957 958 959 960 961 962 963 964 965 966 967
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-codec";
			reg = <0x01c22c00 0x400>;
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_CODEC>, <&ccu CLK_CODEC>;
			clock-names = "apb", "codec";
			resets = <&ccu RST_APB1_CODEC>;
			dmas = <&dma 15>, <&dma 15>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

968
		timer@1c60000 {
969 970
			compatible = "allwinner,sun6i-a31-hstimer",
				     "allwinner,sun7i-a20-hstimer";
971
			reg = <0x01c60000 0x1000>;
972 973 974 975
			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
976 977
			clocks = <&ccu CLK_AHB1_HSTIMER>;
			resets = <&ccu RST_AHB1_HSTIMER>;
978 979
		};

980
		spi0: spi@1c68000 {
981 982
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
983
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
984
			clocks = <&ccu CLK_AHB1_SPI0>, <&ccu CLK_SPI0>;
985
			clock-names = "ahb", "mod";
986 987
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
988
			resets = <&ccu RST_AHB1_SPI0>;
989 990 991
			status = "disabled";
		};

992
		spi1: spi@1c69000 {
993 994
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
995
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
996
			clocks = <&ccu CLK_AHB1_SPI1>, <&ccu CLK_SPI1>;
997
			clock-names = "ahb", "mod";
998 999
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
1000
			resets = <&ccu RST_AHB1_SPI1>;
1001 1002 1003
			status = "disabled";
		};

1004
		spi2: spi@1c6a000 {
1005 1006
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
1007
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1008
			clocks = <&ccu CLK_AHB1_SPI2>, <&ccu CLK_SPI2>;
1009
			clock-names = "ahb", "mod";
1010 1011
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
1012
			resets = <&ccu RST_AHB1_SPI2>;
1013 1014 1015
			status = "disabled";
		};

1016
		spi3: spi@1c6b000 {
1017 1018
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
1019
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1020
			clocks = <&ccu CLK_AHB1_SPI3>, <&ccu CLK_SPI3>;
1021
			clock-names = "ahb", "mod";
1022 1023
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
1024
			resets = <&ccu RST_AHB1_SPI3>;
1025 1026 1027
			status = "disabled";
		};

1028
		gic: interrupt-controller@1c81000 {
1029
			compatible = "arm,gic-400";
1030
			reg = <0x01c81000 0x1000>,
1031
			      <0x01c82000 0x2000>,
1032 1033 1034 1035
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
1036
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1037
		};
1038

1039
		fe0: display-frontend@1e00000 {
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
			compatible = "allwinner,sun6i-a31-display-frontend";
			reg = <0x01e00000 0x20000>;
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_FE0>, <&ccu CLK_FE0>,
				 <&ccu CLK_DRAM_FE0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_FE0>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				fe0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					fe0_out_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_in_fe0>;
					};
1062 1063 1064 1065 1066 1067 1068 1069 1070

					fe0_out_be1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&be1_in_fe0>;
					};
				};
			};
		};

1071
		fe1: display-frontend@1e20000 {
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
			compatible = "allwinner,sun6i-a31-display-frontend";
			reg = <0x01e20000 0x20000>;
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_FE1>, <&ccu CLK_FE1>,
				 <&ccu CLK_DRAM_FE1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_FE1>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				fe1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					fe1_out_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_in_fe1>;
					};

					fe1_out_be1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&be1_in_fe1>;
					};
				};
			};
		};

1103
		be1: display-backend@1e40000 {
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
			compatible = "allwinner,sun6i-a31-display-backend";
			reg = <0x01e40000 0x10000>;
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_BE1>, <&ccu CLK_BE1>,
				 <&ccu CLK_DRAM_BE1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_BE1>;

			assigned-clocks = <&ccu CLK_BE1>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				be1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					be1_in_fe0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&fe0_out_be1>;
					};

					be1_in_fe1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&fe1_out_be1>;
					};
				};

				be1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

1141 1142
					be1_out_drc1: endpoint@1 {
						reg = <1>;
1143 1144 1145 1146 1147 1148
						remote-endpoint = <&drc1_in_be1>;
					};
				};
			};
		};

1149
		drc1: drc@1e50000 {
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
			compatible = "allwinner,sun6i-a31-drc";
			reg = <0x01e50000 0x10000>;
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_DRC1>, <&ccu CLK_IEP_DRC1>,
				 <&ccu CLK_DRAM_DRC1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_DRC1>;

			assigned-clocks = <&ccu CLK_IEP_DRC1>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				drc1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

1171 1172
					drc1_in_be1: endpoint@1 {
						reg = <1>;
1173 1174 1175 1176 1177 1178 1179 1180 1181
						remote-endpoint = <&be1_out_drc1>;
					};
				};

				drc1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

1182 1183 1184 1185 1186
					drc1_out_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_in_drc1>;
					};

1187 1188
					drc1_out_tcon1: endpoint@1 {
						reg = <1>;
1189 1190
						remote-endpoint = <&tcon1_in_drc1>;
					};
1191 1192 1193 1194
				};
			};
		};

1195
		be0: display-backend@1e60000 {
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
			compatible = "allwinner,sun6i-a31-display-backend";
			reg = <0x01e60000 0x10000>;
			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_BE0>,
				 <&ccu CLK_DRAM_BE0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_BE0>;

			assigned-clocks = <&ccu CLK_BE0>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				be0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					be0_in_fe0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&fe0_out_be0>;
					};
1221 1222 1223 1224 1225

					be0_in_fe1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&fe1_out_be0>;
					};
1226 1227 1228 1229 1230
				};

				be0_out: port@1 {
					reg = <1>;

1231
					be0_out_drc0: endpoint {
1232 1233 1234 1235 1236 1237
						remote-endpoint = <&drc0_in_be0>;
					};
				};
			};
		};

1238
		drc0: drc@1e70000 {
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
			compatible = "allwinner,sun6i-a31-drc";
			reg = <0x01e70000 0x10000>;
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_DRC0>, <&ccu CLK_IEP_DRC0>,
				 <&ccu CLK_DRAM_DRC0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_DRC0>;

			assigned-clocks = <&ccu CLK_IEP_DRC0>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				drc0_in: port@0 {
					reg = <0>;

1258
					drc0_in_be0: endpoint {
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
						remote-endpoint = <&be0_out_drc0>;
					};
				};

				drc0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					drc0_out_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_in_drc0>;
					};
1272 1273 1274 1275 1276

					drc0_out_tcon1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&tcon1_in_drc0>;
					};
1277 1278 1279 1280
				};
			};
		};

1281
		rtc: rtc@1f00000 {
1282 1283
			compatible = "allwinner,sun6i-a31-rtc";
			reg = <0x01f00000 0x54>;
1284 1285
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1286 1287
		};

1288 1289
		nmi_intc: interrupt-controller@1f00c00 {
			compatible = "allwinner,sun6i-a31-r-intc";
1290 1291
			interrupt-controller;
			#interrupt-cells = <2>;
1292
			reg = <0x01f00c00 0x400>;
1293
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1294 1295
		};

1296
		prcm@1f01400 {
1297 1298
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
1299 1300 1301 1302

			ar100: ar100_clk {
				compatible = "allwinner,sun6i-a31-ar100-clk";
				#clock-cells = <0>;
1303 1304 1305
				clocks = <&osc32k>, <&osc24M>,
					 <&ccu CLK_PLL_PERIPH>,
					 <&ccu CLK_PLL_PERIPH>;
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
				clock-output-names = "ar100";
			};

			ahb0: ahb0_clk {
				compatible = "fixed-factor-clock";
				#clock-cells = <0>;
				clock-div = <1>;
				clock-mult = <1>;
				clocks = <&ar100>;
				clock-output-names = "ahb0";
			};

			apb0: apb0_clk {
				compatible = "allwinner,sun6i-a31-apb0-clk";
				#clock-cells = <0>;
				clocks = <&ahb0>;
				clock-output-names = "apb0";
			};

			apb0_gates: apb0_gates_clk {
				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
				#clock-cells = <1>;
				clocks = <&apb0>;
				clock-output-names = "apb0_pio", "apb0_ir",
						"apb0_timer", "apb0_p2wi",
						"apb0_uart", "apb0_1wire",
						"apb0_i2c";
			};

H
Hans de Goede 已提交
1335 1336 1337 1338 1339 1340 1341
			ir_clk: ir_clk {
				#clock-cells = <0>;
				compatible = "allwinner,sun4i-a10-mod0-clk";
				clocks = <&osc32k>, <&osc24M>;
				clock-output-names = "ir";
			};

1342 1343 1344 1345
			apb0_rst: apb0_rst {
				compatible = "allwinner,sun6i-a31-clock-reset";
				#reset-cells = <1>;
			};
1346 1347
		};

1348
		cpucfg@1f01c00 {
1349 1350 1351
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
1352

1353
		ir: ir@1f02000 {
H
Hans de Goede 已提交
1354 1355 1356 1357
			compatible = "allwinner,sun5i-a13-ir";
			clocks = <&apb0_gates 1>, <&ir_clk>;
			clock-names = "apb", "ir";
			resets = <&apb0_rst 1>;
1358
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
1359 1360 1361 1362
			reg = <0x01f02000 0x40>;
			status = "disabled";
		};

1363
		r_pio: pinctrl@1f02c00 {
1364 1365
			compatible = "allwinner,sun6i-a31-r-pinctrl";
			reg = <0x01f02c00 0x400>;
1366 1367
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1368 1369
			clocks = <&apb0_gates 0>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
1370 1371 1372
			resets = <&apb0_rst 0>;
			gpio-controller;
			interrupt-controller;
1373
			#interrupt-cells = <3>;
1374
			#gpio-cells = <3>;
1375

1376
			s_ir_rx_pin: s-ir-rx-pin {
1377 1378
				pins = "PL4";
				function = "s_ir";
1379
			};
1380

1381
			s_p2wi_pins: s-p2wi-pins {
1382 1383
				pins = "PL0", "PL1";
				function = "s_p2wi";
1384 1385 1386
			};
		};

1387
		p2wi: i2c@1f03400 {
1388 1389 1390 1391 1392 1393 1394
			compatible = "allwinner,sun6i-a31-p2wi";
			reg = <0x01f03400 0x400>;
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 3>;
			clock-frequency = <100000>;
			resets = <&apb0_rst 3>;
			pinctrl-names = "default";
1395
			pinctrl-0 = <&s_p2wi_pins>;
1396 1397 1398
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
1399
		};
1400 1401
	};
};