sun6i-a31.dtsi 9.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&gic>;

19 20 21 22 23 24 25 26 27 28
	aliases {
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
	};


29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

	clocks {
		#address-cells = <1>;
64 65
		#size-cells = <1>;
		ranges;
66

67
		osc24M: osc24M {
68 69 70 71
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
72

73
		osc32k: clk@0 {
74 75 76
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
77
			clock-output-names = "osc32k";
78 79
		};

80
		pll1: clk@01c20000 {
81 82 83 84
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-pll1-clk";
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
85
			clock-output-names = "pll1";
86 87
		};

88
		pll6: clk@01c20028 {
89
			#clock-cells = <0>;
90 91 92 93
			compatible = "allwinner,sun6i-a31-pll6-clk";
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6";
94 95 96 97
		};

		cpu: cpu@01c20050 {
			#clock-cells = <0>;
98
			compatible = "allwinner,sun4i-a10-cpu-clk";
99 100 101 102 103 104 105 106 107
			reg = <0x01c20050 0x4>;

			/*
			 * PLL1 is listed twice here.
			 * While it looks suspicious, it's actually documented
			 * that way both in the datasheet and in the code from
			 * Allwinner.
			 */
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
108
			clock-output-names = "cpu";
109 110 111 112
		};

		axi: axi@01c20050 {
			#clock-cells = <0>;
113
			compatible = "allwinner,sun4i-a10-axi-clk";
114 115
			reg = <0x01c20050 0x4>;
			clocks = <&cpu>;
116
			clock-output-names = "axi";
117 118 119 120 121 122 123
		};

		ahb1_mux: ahb1_mux@01c20054 {
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-ahb1-mux-clk";
			reg = <0x01c20054 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6>;
124
			clock-output-names = "ahb1_mux";
125 126 127 128
		};

		ahb1: ahb1@01c20054 {
			#clock-cells = <0>;
129
			compatible = "allwinner,sun4i-a10-ahb-clk";
130 131
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1_mux>;
132
			clock-output-names = "ahb1";
133 134
		};

135
		ahb1_gates: clk@01c20060 {
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb1>;
			clock-output-names = "ahb1_mipidsi", "ahb1_ss",
					"ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
					"ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
					"ahb1_nand0", "ahb1_sdram",
					"ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
					"ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
					"ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
					"ahb1_ehci1", "ahb1_ohci0",
					"ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
					"ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
					"ahb1_hdmi", "ahb1_de0", "ahb1_de1",
					"ahb1_fe0", "ahb1_fe1", "ahb1_mp",
					"ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
					"ahb1_drc0", "ahb1_drc1";
		};

		apb1: apb1@01c20054 {
			#clock-cells = <0>;
158
			compatible = "allwinner,sun4i-a10-apb0-clk";
159 160
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1>;
161
			clock-output-names = "apb1";
162 163
		};

164
		apb1_gates: clk@01c20068 {
165 166 167 168 169 170 171 172 173 174 175
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb1-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_codec", "apb1_digital_mic",
					"apb1_pio", "apb1_daudio0",
					"apb1_daudio1";
		};

		apb2_mux: apb2_mux@01c20058 {
			#clock-cells = <0>;
176
			compatible = "allwinner,sun4i-a10-apb1-mux-clk";
177 178
			reg = <0x01c20058 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&pll6>, <&pll6>;
179
			clock-output-names = "apb2_mux";
180 181 182 183 184 185 186
		};

		apb2: apb2@01c20058 {
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-apb2-div-clk";
			reg = <0x01c20058 0x4>;
			clocks = <&apb2_mux>;
187
			clock-output-names = "apb2";
188 189
		};

190
		apb2_gates: clk@01c2006c {
191 192
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb2-gates-clk";
193
			reg = <0x01c2006c 0x4>;
194 195 196 197 198 199
			clocks = <&apb2>;
			clock-output-names = "apb2_i2c0", "apb2_i2c1",
					"apb2_i2c2", "apb2_i2c3", "apb2_uart0",
					"apb2_uart1", "apb2_uart2", "apb2_uart3",
					"apb2_uart4", "apb2_uart5";
		};
200 201 202

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
203
			compatible = "allwinner,sun4i-a10-mod0-clk";
204 205 206 207 208 209 210
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
211
			compatible = "allwinner,sun4i-a10-mod0-clk";
212 213 214 215 216 217 218
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
219
			compatible = "allwinner,sun4i-a10-mod0-clk";
220 221 222 223 224 225 226
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6>;
			clock-output-names = "spi2";
		};

		spi3_clk: clk@01c200ac {
			#clock-cells = <0>;
227
			compatible = "allwinner,sun4i-a10-mod0-clk";
228 229 230 231
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6>;
			clock-output-names = "spi3";
		};
232 233 234 235 236 237 238 239
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

240 241 242
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
243 244 245 246
			interrupts = <0 11 4>,
				     <0 15 4>,
				     <0 16 4>,
				     <0 17 4>;
247
			clocks = <&apb1_gates 5>;
248 249 250 251 252
			gpio-controller;
			interrupt-controller;
			#address-cells = <1>;
			#size-cells = <0>;
			#gpio-cells = <3>;
253 254 255 256 257 258 259

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PH20", "PH21";
				allwinner,function = "uart0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
260 261
		};

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
		ahb1_rst: reset@01c202c0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-reset";
			reg = <0x01c202c0 0xc>;
		};

		apb1_rst: reset@01c202d0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d0 0x4>;
		};

		apb2_rst: reset@01c202d8 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d8 0x4>;
		};

280 281 282
		timer@01c20c00 {
			compatible = "allwinner,sun4i-timer";
			reg = <0x01c20c00 0xa0>;
283 284 285 286 287
			interrupts = <0 18 4>,
				     <0 19 4>,
				     <0 20 4>,
				     <0 21 4>,
				     <0 22 4>;
288
			clocks = <&osc24M>;
289 290 291 292 293 294 295 296 297 298
		};

		wdt1: watchdog@01c20ca0 {
			compatible = "allwinner,sun6i-wdt";
			reg = <0x01c20ca0 0x20>;
		};

		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
299
			interrupts = <0 0 4>;
300 301
			reg-shift = <2>;
			reg-io-width = <4>;
302
			clocks = <&apb2_gates 16>;
303
			resets = <&apb2_rst 16>;
304 305 306 307 308 309
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
310
			interrupts = <0 1 4>;
311 312
			reg-shift = <2>;
			reg-io-width = <4>;
313
			clocks = <&apb2_gates 17>;
314
			resets = <&apb2_rst 17>;
315 316 317 318 319 320
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
321
			interrupts = <0 2 4>;
322 323
			reg-shift = <2>;
			reg-io-width = <4>;
324
			clocks = <&apb2_gates 18>;
325
			resets = <&apb2_rst 18>;
326 327 328 329 330 331
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
332
			interrupts = <0 3 4>;
333 334
			reg-shift = <2>;
			reg-io-width = <4>;
335
			clocks = <&apb2_gates 19>;
336
			resets = <&apb2_rst 19>;
337 338 339 340 341 342
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
343
			interrupts = <0 4 4>;
344 345
			reg-shift = <2>;
			reg-io-width = <4>;
346
			clocks = <&apb2_gates 20>;
347
			resets = <&apb2_rst 20>;
348 349 350 351 352 353
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
354
			interrupts = <0 5 4>;
355 356
			reg-shift = <2>;
			reg-io-width = <4>;
357
			clocks = <&apb2_gates 21>;
358
			resets = <&apb2_rst 21>;
359 360 361
			status = "disabled";
		};

362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
		spi0: spi@01c68000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
			interrupts = <0 65 4>;
			clocks = <&ahb1_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
			resets = <&ahb1_rst 20>;
			status = "disabled";
		};

		spi1: spi@01c69000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
			interrupts = <0 66 4>;
			clocks = <&ahb1_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
			resets = <&ahb1_rst 21>;
			status = "disabled";
		};

		spi2: spi@01c6a000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
			interrupts = <0 67 4>;
			clocks = <&ahb1_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
			resets = <&ahb1_rst 22>;
			status = "disabled";
		};

		spi3: spi@01c6b000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
			interrupts = <0 68 4>;
			clocks = <&ahb1_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
			resets = <&ahb1_rst 23>;
			status = "disabled";
		};

402 403 404 405 406 407 408 409 410 411
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
			interrupts = <1 9 0xf04>;
		};
412 413 414 415 416 417 418 419 420 421

		cpucfg@01f01c00 {
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};

		prcm@01f01c00 {
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
		};
422 423
	};
};