sun6i-a31.dtsi 27.4 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
43 44
 */

45
#include "skeleton.dtsi"
46

47
#include <dt-bindings/interrupt-controller/arm-gic.h>
48
#include <dt-bindings/thermal/thermal.h>
49

50
#include <dt-bindings/pinctrl/sun4i-a10.h>
51 52 53 54

/ {
	interrupt-parent = <&gic>;

55
	aliases {
56
		ethernet0 = &gmac;
57 58
	};

H
Hans de Goede 已提交
59 60 61 62 63
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

64
		framebuffer@0 {
65 66
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
67
			allwinner,pipeline = "de_be0-lcd0-hdmi";
68
			clocks = <&pll6 0>;
H
Hans de Goede 已提交
69 70
			status = "disabled";
		};
71 72 73 74 75 76 77 78

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
			clocks = <&pll6 0>;
			status = "disabled";
		};
H
Hans de Goede 已提交
79
	};
80

81 82 83 84 85 86 87 88
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
		clock-frequency = <24000000>;
		arm,cpu-registers-not-fw-configured;
H
Hans de Goede 已提交
89
	};
90

91
	cpus {
92
		enable-method = "allwinner,sun6i-a31";
93 94 95
		#address-cells = <1>;
		#size-cells = <0>;

96
		cpu0: cpu@0 {
97 98 99
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
100 101 102
			clocks = <&cpu>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
103
				/* kHz	  uV */
104
				1008000	1200000
105 106 107
				864000	1200000
				720000	1100000
				480000	1000000
108 109 110 111
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
			cooling-max-level = <3>;
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
		};
	};

133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <70000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
		};
	};

165 166 167 168
	memory {
		reg = <0x40000000 0x80000000>;
	};

169 170
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
171 172 173 174
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
175 176
	};

177 178
	clocks {
		#address-cells = <1>;
179 180
		#size-cells = <1>;
		ranges;
181

182
		osc24M: osc24M {
183 184 185 186
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
187

188
		osc32k: clk@0 {
189 190 191
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
192
			clock-output-names = "osc32k";
193 194
		};

195
		pll1: clk@01c20000 {
196 197 198 199
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-pll1-clk";
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
200
			clock-output-names = "pll1";
201 202
		};

203
		pll6: clk@01c20028 {
204
			#clock-cells = <1>;
205 206 207
			compatible = "allwinner,sun6i-a31-pll6-clk";
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
208
			clock-output-names = "pll6", "pll6x2";
209 210 211 212
		};

		cpu: cpu@01c20050 {
			#clock-cells = <0>;
213
			compatible = "allwinner,sun4i-a10-cpu-clk";
214 215 216 217 218 219 220 221 222
			reg = <0x01c20050 0x4>;

			/*
			 * PLL1 is listed twice here.
			 * While it looks suspicious, it's actually documented
			 * that way both in the datasheet and in the code from
			 * Allwinner.
			 */
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
223
			clock-output-names = "cpu";
224 225 226 227
		};

		axi: axi@01c20050 {
			#clock-cells = <0>;
228
			compatible = "allwinner,sun4i-a10-axi-clk";
229 230
			reg = <0x01c20050 0x4>;
			clocks = <&cpu>;
231
			clock-output-names = "axi";
232 233 234 235
		};

		ahb1: ahb1@01c20054 {
			#clock-cells = <0>;
236
			compatible = "allwinner,sun6i-a31-ahb1-clk";
237
			reg = <0x01c20054 0x4>;
238
			clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6 0>;
239
			clock-output-names = "ahb1";
240 241 242 243 244 245 246 247

			/*
			 * Clock AHB1 from PLL6, instead of CPU/AXI which
			 * has rate changes due to cpufreq. Also the DMA
			 * controller requires AHB1 clocked from PLL6.
			 */
			assigned-clocks = <&ahb1>;
			assigned-clock-parents = <&pll6 0>;
248 249
		};

250
		ahb1_gates: clk@01c20060 {
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb1>;
			clock-output-names = "ahb1_mipidsi", "ahb1_ss",
					"ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
					"ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
					"ahb1_nand0", "ahb1_sdram",
					"ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
					"ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
					"ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
					"ahb1_ehci1", "ahb1_ohci0",
					"ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
					"ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
					"ahb1_hdmi", "ahb1_de0", "ahb1_de1",
					"ahb1_fe0", "ahb1_fe1", "ahb1_mp",
					"ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
					"ahb1_drc0", "ahb1_drc1";
		};

		apb1: apb1@01c20054 {
			#clock-cells = <0>;
273
			compatible = "allwinner,sun4i-a10-apb0-clk";
274 275
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1>;
276
			clock-output-names = "apb1";
277 278
		};

279
		apb1_gates: clk@01c20068 {
280 281 282 283 284 285 286 287 288
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb1-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_codec", "apb1_digital_mic",
					"apb1_pio", "apb1_daudio0",
					"apb1_daudio1";
		};

289
		apb2: clk@01c20058 {
290
			#clock-cells = <0>;
291
			compatible = "allwinner,sun4i-a10-apb1-clk";
292
			reg = <0x01c20058 0x4>;
293
			clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>;
294
			clock-output-names = "apb2";
295 296
		};

297
		apb2_gates: clk@01c2006c {
298 299
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb2-gates-clk";
300
			reg = <0x01c2006c 0x4>;
301 302
			clocks = <&apb2>;
			clock-output-names = "apb2_i2c0", "apb2_i2c1",
303 304 305 306
					     "apb2_i2c2", "apb2_i2c3",
					     "apb2_uart0", "apb2_uart1",
					     "apb2_uart2", "apb2_uart3",
					     "apb2_uart4", "apb2_uart5";
307
		};
308

H
Hans de Goede 已提交
309
		mmc0_clk: clk@01c20088 {
310 311
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
312
			reg = <0x01c20088 0x4>;
313
			clocks = <&osc24M>, <&pll6 0>;
314 315 316
			clock-output-names = "mmc0",
					     "mmc0_output",
					     "mmc0_sample";
H
Hans de Goede 已提交
317 318 319
		};

		mmc1_clk: clk@01c2008c {
320 321
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
322
			reg = <0x01c2008c 0x4>;
323
			clocks = <&osc24M>, <&pll6 0>;
324 325 326
			clock-output-names = "mmc1",
					     "mmc1_output",
					     "mmc1_sample";
H
Hans de Goede 已提交
327 328 329
		};

		mmc2_clk: clk@01c20090 {
330 331
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
332
			reg = <0x01c20090 0x4>;
333
			clocks = <&osc24M>, <&pll6 0>;
334 335 336
			clock-output-names = "mmc2",
					     "mmc2_output",
					     "mmc2_sample";
H
Hans de Goede 已提交
337 338 339
		};

		mmc3_clk: clk@01c20094 {
340 341
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
342
			reg = <0x01c20094 0x4>;
343
			clocks = <&osc24M>, <&pll6 0>;
344 345 346
			clock-output-names = "mmc3",
					     "mmc3_output",
					     "mmc3_sample";
H
Hans de Goede 已提交
347 348
		};

349 350
		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
351
			compatible = "allwinner,sun4i-a10-mod0-clk";
352
			reg = <0x01c200a0 0x4>;
353
			clocks = <&osc24M>, <&pll6 0>;
354 355 356 357 358
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
359
			compatible = "allwinner,sun4i-a10-mod0-clk";
360
			reg = <0x01c200a4 0x4>;
361
			clocks = <&osc24M>, <&pll6 0>;
362 363 364 365 366
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
367
			compatible = "allwinner,sun4i-a10-mod0-clk";
368
			reg = <0x01c200a8 0x4>;
369
			clocks = <&osc24M>, <&pll6 0>;
370 371 372 373 374
			clock-output-names = "spi2";
		};

		spi3_clk: clk@01c200ac {
			#clock-cells = <0>;
375
			compatible = "allwinner,sun4i-a10-mod0-clk";
376
			reg = <0x01c200ac 0x4>;
377
			clocks = <&osc24M>, <&pll6 0>;
378 379
			clock-output-names = "spi3";
		};
380 381 382

		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
383
			#reset-cells = <1>;
384 385 386 387 388 389 390
			compatible = "allwinner,sun6i-a31-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "usb_phy0", "usb_phy1", "usb_phy2",
					     "usb_ohci0", "usb_ohci1",
					     "usb_ohci2";
		};
391 392

		/*
393 394 395 396 397 398 399
		 * The following two are dummy clocks, placeholders
		 * used in the gmac_tx clock. The gmac driver will
		 * choose one parent depending on the PHY interface
		 * mode, using clk_set_rate auto-reparenting.
		 *
		 * The actual TX clock rate is not controlled by the
		 * gmac_tx clock.
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
		 */
		mii_phy_tx_clk: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c200d0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c200d0 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};
422 423 424 425 426 427 428 429
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

430 431 432
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
433
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
434 435 436 437 438
			clocks = <&ahb1_gates 6>;
			resets = <&ahb1_rst 6>;
			#dma-cells = <1>;
		};

439 440 441
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
442 443 444 445 446 447 448 449
			clocks = <&ahb1_gates 8>,
				 <&mmc0_clk 0>,
				 <&mmc0_clk 1>,
				 <&mmc0_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
450 451
			resets = <&ahb1_rst 8>;
			reset-names = "ahb";
452
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
453
			status = "disabled";
454 455
			#address-cells = <1>;
			#size-cells = <0>;
456 457 458 459 460
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
461 462 463 464 465 466 467 468
			clocks = <&ahb1_gates 9>,
				 <&mmc1_clk 0>,
				 <&mmc1_clk 1>,
				 <&mmc1_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
469 470
			resets = <&ahb1_rst 9>;
			reset-names = "ahb";
471
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
472
			status = "disabled";
473 474
			#address-cells = <1>;
			#size-cells = <0>;
475 476 477 478 479
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
480 481 482 483 484 485 486 487
			clocks = <&ahb1_gates 10>,
				 <&mmc2_clk 0>,
				 <&mmc2_clk 1>,
				 <&mmc2_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
488 489
			resets = <&ahb1_rst 10>;
			reset-names = "ahb";
490
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
491
			status = "disabled";
492 493
			#address-cells = <1>;
			#size-cells = <0>;
494 495 496 497 498
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c12000 0x1000>;
499 500 501 502 503 504 505 506
			clocks = <&ahb1_gates 11>,
				 <&mmc3_clk 0>,
				 <&mmc3_clk 1>,
				 <&mmc3_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
507 508
			resets = <&ahb1_rst 11>;
			reset-names = "ahb";
509
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
510
			status = "disabled";
511 512
			#address-cells = <1>;
			#size-cells = <0>;
513 514
		};

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
		usbphy: phy@01c19400 {
			compatible = "allwinner,sun6i-a31-usb-phy";
			reg = <0x01c19400 0x10>,
			      <0x01c1a800 0x4>,
			      <0x01c1b800 0x4>;
			reg-names = "phy_ctrl",
				    "pmu1",
				    "pmu2";
			clocks = <&usb_clk 8>,
				 <&usb_clk 9>,
				 <&usb_clk 10>;
			clock-names = "usb0_phy",
				      "usb1_phy",
				      "usb2_phy";
			resets = <&usb_clk 0>,
				 <&usb_clk 1>,
				 <&usb_clk 2>;
			reset-names = "usb0_reset",
				      "usb1_reset",
				      "usb2_reset";
			status = "disabled";
			#phy-cells = <1>;
		};

		ehci0: usb@01c1a000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1a000 0x100>;
542
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
543 544 545 546 547 548 549 550 551 552
			clocks = <&ahb1_gates 26>;
			resets = <&ahb1_rst 26>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c1a400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1a400 0x100>;
553
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
554 555 556 557 558 559 560 561 562 563
			clocks = <&ahb1_gates 29>, <&usb_clk 16>;
			resets = <&ahb1_rst 29>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ehci1: usb@01c1b000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1b000 0x100>;
564
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
565 566 567 568 569 570 571 572 573 574
			clocks = <&ahb1_gates 27>;
			resets = <&ahb1_rst 27>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1b400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1b400 0x100>;
575
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
576 577 578 579 580 581 582
			clocks = <&ahb1_gates 30>, <&usb_clk 17>;
			resets = <&ahb1_rst 30>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

M
Maxime Ripard 已提交
583
		ohci2: usb@01c1c400 {
584 585
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
586
			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
587 588 589 590 591
			clocks = <&ahb1_gates 31>, <&usb_clk 18>;
			resets = <&ahb1_rst 31>;
			status = "disabled";
		};

592 593 594
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
595 596 597 598
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
599
			clocks = <&apb1_gates 5>;
600 601
			gpio-controller;
			interrupt-controller;
602
			#interrupt-cells = <2>;
603 604
			#size-cells = <0>;
			#gpio-cells = <3>;
605 606 607 608

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PH20", "PH21";
				allwinner,function = "uart0";
609 610
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
611
			};
612 613 614 615

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PH14", "PH15";
				allwinner,function = "i2c0";
616 617
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
618 619 620 621 622
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PH16", "PH17";
				allwinner,function = "i2c1";
623 624
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
625 626 627 628 629
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PH18", "PH19";
				allwinner,function = "i2c2";
630 631
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
632
			};
633 634

			mmc0_pins_a: mmc0@0 {
635 636
				allwinner,pins = "PF0", "PF1", "PF2",
						 "PF3", "PF4", "PF5";
637
				allwinner,function = "mmc0";
638 639
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
640
			};
641

642 643 644 645 646 647 648 649
			mmc1_pins_a: mmc1@0 {
				allwinner,pins = "PG0", "PG1", "PG2", "PG3",
						 "PG4", "PG5";
				allwinner,function = "mmc1";
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

650 651 652 653 654 655 656
			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA8", "PA9", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA26", "PA27";
				allwinner,function = "gmac";
657 658
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
			};

			gmac_pins_gmii_a: gmac_gmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA4", "PA5", "PA6", "PA7",
						"PA8", "PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14",	"PA15",
						"PA16", "PA17", "PA18", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA25", "PA26", "PA27";
				allwinner,function = "gmac";
				/*
				 * data lines in GMII mode run at 125MHz and
				 * might need a higher signal drive strength
				 */
674 675
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
676 677 678 679 680 681 682 683 684 685 686 687
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA25", "PA26", "PA27";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
688 689
				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
690
			};
691 692
		};

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
		ahb1_rst: reset@01c202c0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-reset";
			reg = <0x01c202c0 0xc>;
		};

		apb1_rst: reset@01c202d0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d0 0x4>;
		};

		apb2_rst: reset@01c202d8 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d8 0x4>;
		};

711
		timer@01c20c00 {
712
			compatible = "allwinner,sun4i-a10-timer";
713
			reg = <0x01c20c00 0xa0>;
714 715 716 717 718
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
719
			clocks = <&osc24M>;
720 721 722
		};

		wdt1: watchdog@01c20ca0 {
723
			compatible = "allwinner,sun6i-a31-wdt";
724 725 726
			reg = <0x01c20ca0 0x20>;
		};

727 728 729 730 731 732 733
		rtp: rtp@01c25000 {
			compatible = "allwinner,sun6i-a31-ts";
			reg = <0x01c25000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			#thermal-sensor-cells = <0>;
		};

734 735 736
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
737
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
738 739
			reg-shift = <2>;
			reg-io-width = <4>;
740
			clocks = <&apb2_gates 16>;
741
			resets = <&apb2_rst 16>;
742 743
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
744 745 746 747 748 749
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
750
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
751 752
			reg-shift = <2>;
			reg-io-width = <4>;
753
			clocks = <&apb2_gates 17>;
754
			resets = <&apb2_rst 17>;
755 756
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
757 758 759 760 761 762
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
763
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
764 765
			reg-shift = <2>;
			reg-io-width = <4>;
766
			clocks = <&apb2_gates 18>;
767
			resets = <&apb2_rst 18>;
768 769
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
770 771 772 773 774 775
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
776
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
777 778
			reg-shift = <2>;
			reg-io-width = <4>;
779
			clocks = <&apb2_gates 19>;
780
			resets = <&apb2_rst 19>;
781 782
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
783 784 785 786 787 788
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
789
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
790 791
			reg-shift = <2>;
			reg-io-width = <4>;
792
			clocks = <&apb2_gates 20>;
793
			resets = <&apb2_rst 20>;
794 795
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
796 797 798 799 800 801
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
802
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
803 804
			reg-shift = <2>;
			reg-io-width = <4>;
805
			clocks = <&apb2_gates 21>;
806
			resets = <&apb2_rst 21>;
807 808
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
809 810 811
			status = "disabled";
		};

812 813 814
		i2c0: i2c@01c2ac00 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
815
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
816 817 818
			clocks = <&apb2_gates 0>;
			resets = <&apb2_rst 0>;
			status = "disabled";
819 820
			#address-cells = <1>;
			#size-cells = <0>;
821 822 823 824 825
		};

		i2c1: i2c@01c2b000 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
826
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
827 828 829
			clocks = <&apb2_gates 1>;
			resets = <&apb2_rst 1>;
			status = "disabled";
830 831
			#address-cells = <1>;
			#size-cells = <0>;
832 833 834 835 836
		};

		i2c2: i2c@01c2b400 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
837
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
838 839 840
			clocks = <&apb2_gates 2>;
			resets = <&apb2_rst 2>;
			status = "disabled";
841 842
			#address-cells = <1>;
			#size-cells = <0>;
843 844 845 846 847
		};

		i2c3: i2c@01c2b800 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
848
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
849 850 851
			clocks = <&apb2_gates 3>;
			resets = <&apb2_rst 3>;
			status = "disabled";
852 853
			#address-cells = <1>;
			#size-cells = <0>;
854 855
		};

856 857 858
		gmac: ethernet@01c30000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c30000 0x1054>;
859
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
860 861 862 863 864 865 866 867 868 869 870 871 872
			interrupt-names = "macirq";
			clocks = <&ahb1_gates 17>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			resets = <&ahb1_rst 17>;
			reset-names = "stmmaceth";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

873
		timer@01c60000 {
874 875
			compatible = "allwinner,sun6i-a31-hstimer",
				     "allwinner,sun7i-a20-hstimer";
876
			reg = <0x01c60000 0x1000>;
877 878 879 880
			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
881 882 883 884
			clocks = <&ahb1_gates 19>;
			resets = <&ahb1_rst 19>;
		};

885 886 887
		spi0: spi@01c68000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
888
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
889 890
			clocks = <&ahb1_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
891 892
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
893 894 895 896 897 898 899
			resets = <&ahb1_rst 20>;
			status = "disabled";
		};

		spi1: spi@01c69000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
900
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
901 902
			clocks = <&ahb1_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
903 904
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
905 906 907 908 909 910 911
			resets = <&ahb1_rst 21>;
			status = "disabled";
		};

		spi2: spi@01c6a000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
912
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
913 914
			clocks = <&ahb1_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
915 916
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
917 918 919 920 921 922 923
			resets = <&ahb1_rst 22>;
			status = "disabled";
		};

		spi3: spi@01c6b000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
924
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
925 926
			clocks = <&ahb1_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
927 928
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
929 930 931 932
			resets = <&ahb1_rst 23>;
			status = "disabled";
		};

933 934 935 936 937 938 939 940
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
941
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
942
		};
943

944 945 946
		rtc: rtc@01f00000 {
			compatible = "allwinner,sun6i-a31-rtc";
			reg = <0x01f00000 0x54>;
947 948
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
949 950
		};

951 952 953 954 955
		nmi_intc: interrupt-controller@01f00c0c {
			compatible = "allwinner,sun6i-a31-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01f00c0c 0x38>;
956
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
957 958
		};

959 960 961
		prcm@01f01400 {
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
962 963 964 965

			ar100: ar100_clk {
				compatible = "allwinner,sun6i-a31-ar100-clk";
				#clock-cells = <0>;
966 967
				clocks = <&osc32k>, <&osc24M>, <&pll6 0>,
					 <&pll6 0>;
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
				clock-output-names = "ar100";
			};

			ahb0: ahb0_clk {
				compatible = "fixed-factor-clock";
				#clock-cells = <0>;
				clock-div = <1>;
				clock-mult = <1>;
				clocks = <&ar100>;
				clock-output-names = "ahb0";
			};

			apb0: apb0_clk {
				compatible = "allwinner,sun6i-a31-apb0-clk";
				#clock-cells = <0>;
				clocks = <&ahb0>;
				clock-output-names = "apb0";
			};

			apb0_gates: apb0_gates_clk {
				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
				#clock-cells = <1>;
				clocks = <&apb0>;
				clock-output-names = "apb0_pio", "apb0_ir",
						"apb0_timer", "apb0_p2wi",
						"apb0_uart", "apb0_1wire",
						"apb0_i2c";
			};

H
Hans de Goede 已提交
997 998 999 1000 1001 1002 1003
			ir_clk: ir_clk {
				#clock-cells = <0>;
				compatible = "allwinner,sun4i-a10-mod0-clk";
				clocks = <&osc32k>, <&osc24M>;
				clock-output-names = "ir";
			};

1004 1005 1006 1007
			apb0_rst: apb0_rst {
				compatible = "allwinner,sun6i-a31-clock-reset";
				#reset-cells = <1>;
			};
1008 1009
		};

1010 1011 1012 1013
		cpucfg@01f01c00 {
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
1014

H
Hans de Goede 已提交
1015 1016 1017 1018 1019
		ir: ir@01f02000 {
			compatible = "allwinner,sun5i-a13-ir";
			clocks = <&apb0_gates 1>, <&ir_clk>;
			clock-names = "apb", "ir";
			resets = <&apb0_rst 1>;
1020
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
1021 1022 1023 1024
			reg = <0x01f02000 0x40>;
			status = "disabled";
		};

1025 1026 1027
		r_pio: pinctrl@01f02c00 {
			compatible = "allwinner,sun6i-a31-r-pinctrl";
			reg = <0x01f02c00 0x400>;
1028 1029
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1030 1031 1032 1033
			clocks = <&apb0_gates 0>;
			resets = <&apb0_rst 0>;
			gpio-controller;
			interrupt-controller;
1034
			#interrupt-cells = <2>;
1035 1036
			#size-cells = <0>;
			#gpio-cells = <3>;
1037 1038 1039 1040

			ir_pins_a: ir@0 {
				allwinner,pins = "PL4";
				allwinner,function = "s_ir";
1041 1042
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1043
			};
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064

			p2wi_pins: p2wi {
				allwinner,pins = "PL0", "PL1";
				allwinner,function = "s_p2wi";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};
		};

		p2wi: i2c@01f03400 {
			compatible = "allwinner,sun6i-a31-p2wi";
			reg = <0x01f03400 0x400>;
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 3>;
			clock-frequency = <100000>;
			resets = <&apb0_rst 3>;
			pinctrl-names = "default";
			pinctrl-0 = <&p2wi_pins>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
1065
		};
1066 1067
	};
};