sun6i-a31.dtsi 25.6 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 *     You should have received a copy of the GNU General Public
M
Maxime Ripard 已提交
22
 *     License along with this file; if not, write to the Free
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
 *     Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
 *     MA 02110-1301 USA
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
48 49
 */

50
#include "skeleton.dtsi"
51

52 53
#include <dt-bindings/interrupt-controller/arm-gic.h>

54
#include <dt-bindings/pinctrl/sun4i-a10.h>
55 56 57 58

/ {
	interrupt-parent = <&gic>;

59
	aliases {
60
		ethernet0 = &gmac;
61 62
	};

H
Hans de Goede 已提交
63 64 65 66 67
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

68 69 70
		framebuffer@0 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-hdmi";
71
			clocks = <&pll6 0>;
H
Hans de Goede 已提交
72 73
			status = "disabled";
		};
74 75 76 77 78 79 80 81

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
			clocks = <&pll6 0>;
			status = "disabled";
		};
H
Hans de Goede 已提交
82
	};
83

84 85 86 87 88 89 90 91
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
		clock-frequency = <24000000>;
		arm,cpu-registers-not-fw-configured;
H
Hans de Goede 已提交
92
	};
93

94
	cpus {
95
		enable-method = "allwinner,sun6i-a31";
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

128 129
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
130 131 132 133
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
134 135
	};

136 137
	clocks {
		#address-cells = <1>;
138 139
		#size-cells = <1>;
		ranges;
140

141
		osc24M: osc24M {
142 143 144 145
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
146

147
		osc32k: clk@0 {
148 149 150
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
151
			clock-output-names = "osc32k";
152 153
		};

154
		pll1: clk@01c20000 {
155 156 157 158
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-pll1-clk";
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
159
			clock-output-names = "pll1";
160 161
		};

162
		pll6: clk@01c20028 {
163
			#clock-cells = <1>;
164 165 166
			compatible = "allwinner,sun6i-a31-pll6-clk";
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
167
			clock-output-names = "pll6", "pll6x2";
168 169 170 171
		};

		cpu: cpu@01c20050 {
			#clock-cells = <0>;
172
			compatible = "allwinner,sun4i-a10-cpu-clk";
173 174 175 176 177 178 179 180 181
			reg = <0x01c20050 0x4>;

			/*
			 * PLL1 is listed twice here.
			 * While it looks suspicious, it's actually documented
			 * that way both in the datasheet and in the code from
			 * Allwinner.
			 */
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
182
			clock-output-names = "cpu";
183 184 185 186
		};

		axi: axi@01c20050 {
			#clock-cells = <0>;
187
			compatible = "allwinner,sun4i-a10-axi-clk";
188 189
			reg = <0x01c20050 0x4>;
			clocks = <&cpu>;
190
			clock-output-names = "axi";
191 192 193 194
		};

		ahb1: ahb1@01c20054 {
			#clock-cells = <0>;
195
			compatible = "allwinner,sun6i-a31-ahb1-clk";
196
			reg = <0x01c20054 0x4>;
197
			clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6 0>;
198
			clock-output-names = "ahb1";
199 200
		};

201
		ahb1_gates: clk@01c20060 {
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb1>;
			clock-output-names = "ahb1_mipidsi", "ahb1_ss",
					"ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
					"ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
					"ahb1_nand0", "ahb1_sdram",
					"ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
					"ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
					"ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
					"ahb1_ehci1", "ahb1_ohci0",
					"ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
					"ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
					"ahb1_hdmi", "ahb1_de0", "ahb1_de1",
					"ahb1_fe0", "ahb1_fe1", "ahb1_mp",
					"ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
					"ahb1_drc0", "ahb1_drc1";
		};

		apb1: apb1@01c20054 {
			#clock-cells = <0>;
224
			compatible = "allwinner,sun4i-a10-apb0-clk";
225 226
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1>;
227
			clock-output-names = "apb1";
228 229
		};

230
		apb1_gates: clk@01c20068 {
231 232 233 234 235 236 237 238 239
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb1-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_codec", "apb1_digital_mic",
					"apb1_pio", "apb1_daudio0",
					"apb1_daudio1";
		};

240
		apb2: clk@01c20058 {
241
			#clock-cells = <0>;
242
			compatible = "allwinner,sun4i-a10-apb1-clk";
243
			reg = <0x01c20058 0x4>;
244
			clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>;
245
			clock-output-names = "apb2";
246 247
		};

248
		apb2_gates: clk@01c2006c {
249 250
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb2-gates-clk";
251
			reg = <0x01c2006c 0x4>;
252 253 254 255 256 257
			clocks = <&apb2>;
			clock-output-names = "apb2_i2c0", "apb2_i2c1",
					"apb2_i2c2", "apb2_i2c3", "apb2_uart0",
					"apb2_uart1", "apb2_uart2", "apb2_uart3",
					"apb2_uart4", "apb2_uart5";
		};
258

H
Hans de Goede 已提交
259
		mmc0_clk: clk@01c20088 {
260 261
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
262
			reg = <0x01c20088 0x4>;
263
			clocks = <&osc24M>, <&pll6 0>;
264 265 266
			clock-output-names = "mmc0",
					     "mmc0_output",
					     "mmc0_sample";
H
Hans de Goede 已提交
267 268 269
		};

		mmc1_clk: clk@01c2008c {
270 271
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
272
			reg = <0x01c2008c 0x4>;
273
			clocks = <&osc24M>, <&pll6 0>;
274 275 276
			clock-output-names = "mmc1",
					     "mmc1_output",
					     "mmc1_sample";
H
Hans de Goede 已提交
277 278 279
		};

		mmc2_clk: clk@01c20090 {
280 281
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
282
			reg = <0x01c20090 0x4>;
283
			clocks = <&osc24M>, <&pll6 0>;
284 285 286
			clock-output-names = "mmc2",
					     "mmc2_output",
					     "mmc2_sample";
H
Hans de Goede 已提交
287 288 289
		};

		mmc3_clk: clk@01c20094 {
290 291
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
292
			reg = <0x01c20094 0x4>;
293
			clocks = <&osc24M>, <&pll6 0>;
294 295 296
			clock-output-names = "mmc3",
					     "mmc3_output",
					     "mmc3_sample";
H
Hans de Goede 已提交
297 298
		};

299 300
		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
301
			compatible = "allwinner,sun4i-a10-mod0-clk";
302
			reg = <0x01c200a0 0x4>;
303
			clocks = <&osc24M>, <&pll6 0>;
304 305 306 307 308
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
309
			compatible = "allwinner,sun4i-a10-mod0-clk";
310
			reg = <0x01c200a4 0x4>;
311
			clocks = <&osc24M>, <&pll6 0>;
312 313 314 315 316
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
317
			compatible = "allwinner,sun4i-a10-mod0-clk";
318
			reg = <0x01c200a8 0x4>;
319
			clocks = <&osc24M>, <&pll6 0>;
320 321 322 323 324
			clock-output-names = "spi2";
		};

		spi3_clk: clk@01c200ac {
			#clock-cells = <0>;
325
			compatible = "allwinner,sun4i-a10-mod0-clk";
326
			reg = <0x01c200ac 0x4>;
327
			clocks = <&osc24M>, <&pll6 0>;
328 329
			clock-output-names = "spi3";
		};
330 331 332 333 334 335 336 337 338 339 340

		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "usb_phy0", "usb_phy1", "usb_phy2",
					     "usb_ohci0", "usb_ohci1",
					     "usb_ohci2";
		};
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368

		/*
		 * The following two are dummy clocks, placeholders used in the gmac_tx
		 * clock. The gmac driver will choose one parent depending on the PHY
		 * interface mode, using clk_set_rate auto-reparenting.
		 * The actual TX clock rate is not controlled by the gmac_tx clock.
		 */
		mii_phy_tx_clk: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c200d0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c200d0 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};
369 370 371 372 373 374 375 376
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

377 378 379
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
380
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
381 382 383
			clocks = <&ahb1_gates 6>;
			resets = <&ahb1_rst 6>;
			#dma-cells = <1>;
384 385

			/* DMA controller requires AHB1 clocked from PLL6 */
386
			assigned-clocks = <&ahb1>;
387
			assigned-clock-parents = <&pll6 0>;
388 389
		};

390 391 392
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
393 394 395 396 397 398 399 400
			clocks = <&ahb1_gates 8>,
				 <&mmc0_clk 0>,
				 <&mmc0_clk 1>,
				 <&mmc0_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
401 402
			resets = <&ahb1_rst 8>;
			reset-names = "ahb";
403
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
404 405 406 407 408 409
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
410 411 412 413 414 415 416 417
			clocks = <&ahb1_gates 9>,
				 <&mmc1_clk 0>,
				 <&mmc1_clk 1>,
				 <&mmc1_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
418 419
			resets = <&ahb1_rst 9>;
			reset-names = "ahb";
420
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
421 422 423 424 425 426
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
427 428 429 430 431 432 433 434
			clocks = <&ahb1_gates 10>,
				 <&mmc2_clk 0>,
				 <&mmc2_clk 1>,
				 <&mmc2_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
435 436
			resets = <&ahb1_rst 10>;
			reset-names = "ahb";
437
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
438 439 440 441 442 443
			status = "disabled";
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c12000 0x1000>;
444 445 446 447 448 449 450 451
			clocks = <&ahb1_gates 11>,
				 <&mmc3_clk 0>,
				 <&mmc3_clk 1>,
				 <&mmc3_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
452 453
			resets = <&ahb1_rst 11>;
			reset-names = "ahb";
454
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
455 456 457
			status = "disabled";
		};

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
		usbphy: phy@01c19400 {
			compatible = "allwinner,sun6i-a31-usb-phy";
			reg = <0x01c19400 0x10>,
			      <0x01c1a800 0x4>,
			      <0x01c1b800 0x4>;
			reg-names = "phy_ctrl",
				    "pmu1",
				    "pmu2";
			clocks = <&usb_clk 8>,
				 <&usb_clk 9>,
				 <&usb_clk 10>;
			clock-names = "usb0_phy",
				      "usb1_phy",
				      "usb2_phy";
			resets = <&usb_clk 0>,
				 <&usb_clk 1>,
				 <&usb_clk 2>;
			reset-names = "usb0_reset",
				      "usb1_reset",
				      "usb2_reset";
			status = "disabled";
			#phy-cells = <1>;
		};

		ehci0: usb@01c1a000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1a000 0x100>;
485
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
486 487 488 489 490 491 492 493 494 495
			clocks = <&ahb1_gates 26>;
			resets = <&ahb1_rst 26>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c1a400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1a400 0x100>;
496
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
497 498 499 500 501 502 503 504 505 506
			clocks = <&ahb1_gates 29>, <&usb_clk 16>;
			resets = <&ahb1_rst 29>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ehci1: usb@01c1b000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1b000 0x100>;
507
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
508 509 510 511 512 513 514 515 516 517
			clocks = <&ahb1_gates 27>;
			resets = <&ahb1_rst 27>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1b400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1b400 0x100>;
518
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
519 520 521 522 523 524 525
			clocks = <&ahb1_gates 30>, <&usb_clk 17>;
			resets = <&ahb1_rst 30>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

M
Maxime Ripard 已提交
526
		ohci2: usb@01c1c400 {
527 528
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
529
			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
530 531 532 533 534
			clocks = <&ahb1_gates 31>, <&usb_clk 18>;
			resets = <&ahb1_rst 31>;
			status = "disabled";
		};

535 536 537
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
538 539 540 541
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
542
			clocks = <&apb1_gates 5>;
543 544
			gpio-controller;
			interrupt-controller;
545
			#interrupt-cells = <2>;
546 547
			#size-cells = <0>;
			#gpio-cells = <3>;
548 549 550 551

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PH20", "PH21";
				allwinner,function = "uart0";
552 553
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
554
			};
555 556 557 558

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PH14", "PH15";
				allwinner,function = "i2c0";
559 560
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
561 562 563 564 565
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PH16", "PH17";
				allwinner,function = "i2c1";
566 567
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
568 569 570 571 572
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PH18", "PH19";
				allwinner,function = "i2c2";
573 574
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
575
			};
576 577 578 579

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
580 581
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
582
			};
583 584 585 586 587 588 589 590

			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA8", "PA9", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA26", "PA27";
				allwinner,function = "gmac";
591 592
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
			};

			gmac_pins_gmii_a: gmac_gmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA4", "PA5", "PA6", "PA7",
						"PA8", "PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14",	"PA15",
						"PA16", "PA17", "PA18", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA25", "PA26", "PA27";
				allwinner,function = "gmac";
				/*
				 * data lines in GMII mode run at 125MHz and
				 * might need a higher signal drive strength
				 */
608 609
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
610 611 612 613 614 615 616 617 618 619 620 621
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA25", "PA26", "PA27";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
622 623
				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
624
			};
625 626
		};

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
		ahb1_rst: reset@01c202c0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-reset";
			reg = <0x01c202c0 0xc>;
		};

		apb1_rst: reset@01c202d0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d0 0x4>;
		};

		apb2_rst: reset@01c202d8 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d8 0x4>;
		};

645
		timer@01c20c00 {
646
			compatible = "allwinner,sun4i-a10-timer";
647
			reg = <0x01c20c00 0xa0>;
648 649 650 651 652
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
653
			clocks = <&osc24M>;
654 655 656
		};

		wdt1: watchdog@01c20ca0 {
657
			compatible = "allwinner,sun6i-a31-wdt";
658 659 660
			reg = <0x01c20ca0 0x20>;
		};

661 662 663 664 665 666 667
		rtp: rtp@01c25000 {
			compatible = "allwinner,sun6i-a31-ts";
			reg = <0x01c25000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			#thermal-sensor-cells = <0>;
		};

668 669 670
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
671
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
672 673
			reg-shift = <2>;
			reg-io-width = <4>;
674
			clocks = <&apb2_gates 16>;
675
			resets = <&apb2_rst 16>;
676 677
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
678 679 680 681 682 683
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
684
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
685 686
			reg-shift = <2>;
			reg-io-width = <4>;
687
			clocks = <&apb2_gates 17>;
688
			resets = <&apb2_rst 17>;
689 690
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
691 692 693 694 695 696
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
697
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
698 699
			reg-shift = <2>;
			reg-io-width = <4>;
700
			clocks = <&apb2_gates 18>;
701
			resets = <&apb2_rst 18>;
702 703
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
704 705 706 707 708 709
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
710
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
711 712
			reg-shift = <2>;
			reg-io-width = <4>;
713
			clocks = <&apb2_gates 19>;
714
			resets = <&apb2_rst 19>;
715 716
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
717 718 719 720 721 722
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
723
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
724 725
			reg-shift = <2>;
			reg-io-width = <4>;
726
			clocks = <&apb2_gates 20>;
727
			resets = <&apb2_rst 20>;
728 729
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
730 731 732 733 734 735
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
736
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
737 738
			reg-shift = <2>;
			reg-io-width = <4>;
739
			clocks = <&apb2_gates 21>;
740
			resets = <&apb2_rst 21>;
741 742
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
743 744 745
			status = "disabled";
		};

746 747 748
		i2c0: i2c@01c2ac00 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
749
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
750 751 752
			clocks = <&apb2_gates 0>;
			resets = <&apb2_rst 0>;
			status = "disabled";
753 754
			#address-cells = <1>;
			#size-cells = <0>;
755 756 757 758 759
		};

		i2c1: i2c@01c2b000 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
760
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
761 762 763
			clocks = <&apb2_gates 1>;
			resets = <&apb2_rst 1>;
			status = "disabled";
764 765
			#address-cells = <1>;
			#size-cells = <0>;
766 767 768 769 770
		};

		i2c2: i2c@01c2b400 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
771
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
772 773 774
			clocks = <&apb2_gates 2>;
			resets = <&apb2_rst 2>;
			status = "disabled";
775 776
			#address-cells = <1>;
			#size-cells = <0>;
777 778 779 780 781
		};

		i2c3: i2c@01c2b800 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
782
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
783 784 785
			clocks = <&apb2_gates 3>;
			resets = <&apb2_rst 3>;
			status = "disabled";
786 787
			#address-cells = <1>;
			#size-cells = <0>;
788 789
		};

790 791 792
		gmac: ethernet@01c30000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c30000 0x1054>;
793
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
794 795 796 797 798 799 800 801 802 803 804 805 806
			interrupt-names = "macirq";
			clocks = <&ahb1_gates 17>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			resets = <&ahb1_rst 17>;
			reset-names = "stmmaceth";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

807 808 809
		timer@01c60000 {
			compatible = "allwinner,sun6i-a31-hstimer", "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
810 811 812 813
			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
814 815 816 817
			clocks = <&ahb1_gates 19>;
			resets = <&ahb1_rst 19>;
		};

818 819 820
		spi0: spi@01c68000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
821
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
822 823
			clocks = <&ahb1_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
824 825
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
826 827 828 829 830 831 832
			resets = <&ahb1_rst 20>;
			status = "disabled";
		};

		spi1: spi@01c69000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
833
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
834 835
			clocks = <&ahb1_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
836 837
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
838 839 840 841 842 843 844
			resets = <&ahb1_rst 21>;
			status = "disabled";
		};

		spi2: spi@01c6a000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
845
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
846 847
			clocks = <&ahb1_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
848 849
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
850 851 852 853 854 855 856
			resets = <&ahb1_rst 22>;
			status = "disabled";
		};

		spi3: spi@01c6b000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
857
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
858 859
			clocks = <&ahb1_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
860 861
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
862 863 864 865
			resets = <&ahb1_rst 23>;
			status = "disabled";
		};

866 867 868 869 870 871 872 873
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
874
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
875
		};
876

877 878 879
		rtc: rtc@01f00000 {
			compatible = "allwinner,sun6i-a31-rtc";
			reg = <0x01f00000 0x54>;
880 881
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
882 883
		};

884 885 886 887 888
		nmi_intc: interrupt-controller@01f00c0c {
			compatible = "allwinner,sun6i-a31-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01f00c0c 0x38>;
889
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
890 891
		};

892 893 894
		prcm@01f01400 {
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
895 896 897 898

			ar100: ar100_clk {
				compatible = "allwinner,sun6i-a31-ar100-clk";
				#clock-cells = <0>;
899
				clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>;
900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
				clock-output-names = "ar100";
			};

			ahb0: ahb0_clk {
				compatible = "fixed-factor-clock";
				#clock-cells = <0>;
				clock-div = <1>;
				clock-mult = <1>;
				clocks = <&ar100>;
				clock-output-names = "ahb0";
			};

			apb0: apb0_clk {
				compatible = "allwinner,sun6i-a31-apb0-clk";
				#clock-cells = <0>;
				clocks = <&ahb0>;
				clock-output-names = "apb0";
			};

			apb0_gates: apb0_gates_clk {
				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
				#clock-cells = <1>;
				clocks = <&apb0>;
				clock-output-names = "apb0_pio", "apb0_ir",
						"apb0_timer", "apb0_p2wi",
						"apb0_uart", "apb0_1wire",
						"apb0_i2c";
			};

H
Hans de Goede 已提交
929 930 931 932 933 934 935
			ir_clk: ir_clk {
				#clock-cells = <0>;
				compatible = "allwinner,sun4i-a10-mod0-clk";
				clocks = <&osc32k>, <&osc24M>;
				clock-output-names = "ir";
			};

936 937 938 939
			apb0_rst: apb0_rst {
				compatible = "allwinner,sun6i-a31-clock-reset";
				#reset-cells = <1>;
			};
940 941
		};

942 943 944 945
		cpucfg@01f01c00 {
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
946

H
Hans de Goede 已提交
947 948 949 950 951
		ir: ir@01f02000 {
			compatible = "allwinner,sun5i-a13-ir";
			clocks = <&apb0_gates 1>, <&ir_clk>;
			clock-names = "apb", "ir";
			resets = <&apb0_rst 1>;
952
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
953 954 955 956
			reg = <0x01f02000 0x40>;
			status = "disabled";
		};

957 958 959
		r_pio: pinctrl@01f02c00 {
			compatible = "allwinner,sun6i-a31-r-pinctrl";
			reg = <0x01f02c00 0x400>;
960 961
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
962 963 964 965
			clocks = <&apb0_gates 0>;
			resets = <&apb0_rst 0>;
			gpio-controller;
			interrupt-controller;
966
			#interrupt-cells = <2>;
967 968
			#size-cells = <0>;
			#gpio-cells = <3>;
969 970 971 972

			ir_pins_a: ir@0 {
				allwinner,pins = "PL4";
				allwinner,function = "s_ir";
973 974
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
975
			};
976
		};
977 978
	};
};