sun6i-a31.dtsi 34.3 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
43 44
 */

45
#include <dt-bindings/interrupt-controller/arm-gic.h>
46
#include <dt-bindings/thermal/thermal.h>
47

48 49
#include <dt-bindings/clock/sun6i-a31-ccu.h>
#include <dt-bindings/reset/sun6i-a31-ccu.h>
50 51 52

/ {
	interrupt-parent = <&gic>;
53 54
	#address-cells = <1>;
	#size-cells = <1>;
55

56
	aliases {
57
		ethernet0 = &gmac;
58 59
	};

H
Hans de Goede 已提交
60 61 62 63 64
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

65
		simplefb_hdmi: framebuffer-lcd0-hdmi {
66 67
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
68
			allwinner,pipeline = "de_be0-lcd0-hdmi";
69 70 71 72
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_AHB1_HDMI>, <&ccu CLK_DRAM_BE0>,
				 <&ccu CLK_IEP_DRC0>, <&ccu CLK_BE0>,
				 <&ccu CLK_LCD0_CH1>, <&ccu CLK_HDMI>;
H
Hans de Goede 已提交
73 74
			status = "disabled";
		};
75

76
		simplefb_lcd: framebuffer-lcd0 {
77 78 79
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
80 81 82
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_DRAM_BE0>, <&ccu CLK_IEP_DRC0>,
				 <&ccu CLK_BE0>, <&ccu CLK_LCD0_CH0>;
83 84
			status = "disabled";
		};
H
Hans de Goede 已提交
85
	};
86

87 88 89 90 91 92 93 94
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
		clock-frequency = <24000000>;
		arm,cpu-registers-not-fw-configured;
H
Hans de Goede 已提交
95
	};
96

97
	cpus {
98
		enable-method = "allwinner,sun6i-a31";
99 100 101
		#address-cells = <1>;
		#size-cells = <0>;

102
		cpu0: cpu@0 {
103 104 105
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
106
			clocks = <&ccu CLK_CPU>;
107 108
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
109
				/* kHz	  uV */
110
				1008000	1200000
111 112 113
				864000	1200000
				720000	1100000
				480000	1000000
114 115
				>;
			#cooling-cells = <2>;
116 117
		};

118
		cpu1: cpu@1 {
119 120 121
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
122 123 124 125 126 127 128 129 130 131
			clocks = <&ccu CLK_CPU>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz	  uV */
				1008000	1200000
				864000	1200000
				720000	1100000
				480000	1000000
				>;
			#cooling-cells = <2>;
132 133
		};

134
		cpu2: cpu@2 {
135 136 137
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
138 139 140 141 142 143 144 145 146 147
			clocks = <&ccu CLK_CPU>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz	  uV */
				1008000	1200000
				864000	1200000
				720000	1100000
				480000	1000000
				>;
			#cooling-cells = <2>;
148 149
		};

150
		cpu3: cpu@3 {
151 152 153
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
154 155 156 157 158 159 160 161 162 163
			clocks = <&ccu CLK_CPU>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz	  uV */
				1008000	1200000
				864000	1200000
				720000	1100000
				480000	1000000
				>;
			#cooling-cells = <2>;
164 165 166
		};
	};

167 168 169 170 171 172 173 174 175 176
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
177 178 179 180
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <70000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
		};
	};

202 203
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
204 205 206 207
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
208 209
	};

210 211
	clocks {
		#address-cells = <1>;
212 213
		#size-cells = <1>;
		ranges;
214

215
		osc24M: clk-24M {
216 217 218 219
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
220

221
		osc32k: clk-32k {
222 223 224
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
225
			clock-output-names = "osc32k";
226 227
		};

228
		/*
229 230 231 232 233 234 235
		 * The following two are dummy clocks, placeholders
		 * used in the gmac_tx clock. The gmac driver will
		 * choose one parent depending on the PHY interface
		 * mode, using clk_set_rate auto-reparenting.
		 *
		 * The actual TX clock rate is not controlled by the
		 * gmac_tx clock.
236
		 */
237
		mii_phy_tx_clk: clk-mii-phy-tx {
238 239 240 241 242 243
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

244
		gmac_int_tx_clk: clk-gmac-int-tx {
245 246 247 248 249 250
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

251
		gmac_tx_clk: clk@1c200d0 {
252 253 254 255 256 257
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c200d0 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};
258 259
	};

260 261
	de: display-engine {
		compatible = "allwinner,sun6i-a31-display-engine";
262
		allwinner,pipelines = <&fe0>, <&fe1>;
263
		status = "disabled";
264 265
	};

266
	soc {
267 268 269 270 271
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

272
		dma: dma-controller@1c02000 {
273 274
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
275
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
276 277
			clocks = <&ccu CLK_AHB1_DMA>;
			resets = <&ccu RST_AHB1_DMA>;
278 279 280
			#dma-cells = <1>;
		};

281
		tcon0: lcd-controller@1c0c000 {
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
			compatible = "allwinner,sun6i-a31-tcon";
			reg = <0x01c0c000 0x1000>;
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
			resets = <&ccu RST_AHB1_LCD0>;
			reset-names = "lcd";
			clocks = <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_LCD0_CH0>,
				 <&ccu CLK_LCD0_CH1>;
			clock-names = "ahb",
				      "tcon-ch0",
				      "tcon-ch1";
			clock-output-names = "tcon0-pixel-clock";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				tcon0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					tcon0_in_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_out_tcon0>;
					};
308 309 310 311 312

					tcon0_in_drc1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&drc1_out_tcon0>;
					};
313 314 315 316 317 318
				};

				tcon0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
319 320 321 322 323 324

					tcon0_out_hdmi: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&hdmi_in_tcon0>;
						allwinner,tcon-channel = <1>;
					};
325 326 327 328
				};
			};
		};

329
		tcon1: lcd-controller@1c0d000 {
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
			compatible = "allwinner,sun6i-a31-tcon";
			reg = <0x01c0d000 0x1000>;
			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
			resets = <&ccu RST_AHB1_LCD1>;
			reset-names = "lcd";
			clocks = <&ccu CLK_AHB1_LCD1>,
				 <&ccu CLK_LCD1_CH0>,
				 <&ccu CLK_LCD1_CH1>;
			clock-names = "ahb",
				      "tcon-ch0",
				      "tcon-ch1";
			clock-output-names = "tcon1-pixel-clock";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				tcon1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

352 353 354 355 356
					tcon1_in_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_out_tcon1>;
					};

357 358
					tcon1_in_drc1: endpoint@1 {
						reg = <1>;
359 360 361 362 363 364 365 366
						remote-endpoint = <&drc1_out_tcon1>;
					};
				};

				tcon1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
367 368 369 370 371 372

					tcon1_out_hdmi: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&hdmi_in_tcon1>;
						allwinner,tcon-channel = <1>;
					};
373 374 375 376
				};
			};
		};

377
		mmc0: mmc@1c0f000 {
378
			compatible = "allwinner,sun7i-a20-mmc";
379
			reg = <0x01c0f000 0x1000>;
380 381 382 383
			clocks = <&ccu CLK_AHB1_MMC0>,
				 <&ccu CLK_MMC0>,
				 <&ccu CLK_MMC0_OUTPUT>,
				 <&ccu CLK_MMC0_SAMPLE>;
384 385 386 387
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
388
			resets = <&ccu RST_AHB1_MMC0>;
389
			reset-names = "ahb";
390
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
391
			status = "disabled";
392 393
			#address-cells = <1>;
			#size-cells = <0>;
394 395
		};

396
		mmc1: mmc@1c10000 {
397
			compatible = "allwinner,sun7i-a20-mmc";
398
			reg = <0x01c10000 0x1000>;
399 400 401 402
			clocks = <&ccu CLK_AHB1_MMC1>,
				 <&ccu CLK_MMC1>,
				 <&ccu CLK_MMC1_OUTPUT>,
				 <&ccu CLK_MMC1_SAMPLE>;
403 404 405 406
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
407
			resets = <&ccu RST_AHB1_MMC1>;
408
			reset-names = "ahb";
409
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
410
			status = "disabled";
411 412
			#address-cells = <1>;
			#size-cells = <0>;
413 414
		};

415
		mmc2: mmc@1c11000 {
416
			compatible = "allwinner,sun7i-a20-mmc";
417
			reg = <0x01c11000 0x1000>;
418 419 420 421
			clocks = <&ccu CLK_AHB1_MMC2>,
				 <&ccu CLK_MMC2>,
				 <&ccu CLK_MMC2_OUTPUT>,
				 <&ccu CLK_MMC2_SAMPLE>;
422 423 424 425
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
426
			resets = <&ccu RST_AHB1_MMC2>;
427
			reset-names = "ahb";
428
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
429
			status = "disabled";
430 431
			#address-cells = <1>;
			#size-cells = <0>;
432 433
		};

434
		mmc3: mmc@1c12000 {
435
			compatible = "allwinner,sun7i-a20-mmc";
436
			reg = <0x01c12000 0x1000>;
437 438 439 440
			clocks = <&ccu CLK_AHB1_MMC3>,
				 <&ccu CLK_MMC3>,
				 <&ccu CLK_MMC3_OUTPUT>,
				 <&ccu CLK_MMC3_SAMPLE>;
441 442 443 444
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
445
			resets = <&ccu RST_AHB1_MMC3>;
446
			reset-names = "ahb";
447
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
448
			status = "disabled";
449 450
			#address-cells = <1>;
			#size-cells = <0>;
451 452
		};

453 454 455 456 457 458
		hdmi: hdmi@1c16000 {
			compatible = "allwinner,sun6i-a31-hdmi";
			reg = <0x01c16000 0x1000>;
			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_HDMI>, <&ccu CLK_HDMI>,
				 <&ccu CLK_HDMI_DDC>,
459 460
				 <&ccu CLK_PLL_VIDEO0_2X>,
				 <&ccu CLK_PLL_VIDEO1_2X>;
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
			clock-names = "ahb", "mod", "ddc", "pll-0", "pll-1";
			resets = <&ccu RST_AHB1_HDMI>;
			reset-names = "ahb";
			dma-names = "ddc-tx", "ddc-rx", "audio-tx";
			dmas = <&dma 13>, <&dma 13>, <&dma 14>;
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				hdmi_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					hdmi_in_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_out_hdmi>;
					};

					hdmi_in_tcon1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&tcon1_out_hdmi>;
					};
				};

				hdmi_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
				};
			};
		};

496
		usb_otg: usb@1c19000 {
497 498
			compatible = "allwinner,sun6i-a31-musb";
			reg = <0x01c19000 0x0400>;
499 500
			clocks = <&ccu CLK_AHB1_OTG>;
			resets = <&ccu RST_AHB1_OTG>;
501 502 503 504 505 506 507 508
			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "mc";
			phys = <&usbphy 0>;
			phy-names = "usb";
			extcon = <&usbphy 0>;
			status = "disabled";
		};

509
		usbphy: phy@1c19400 {
510 511 512 513 514 515 516
			compatible = "allwinner,sun6i-a31-usb-phy";
			reg = <0x01c19400 0x10>,
			      <0x01c1a800 0x4>,
			      <0x01c1b800 0x4>;
			reg-names = "phy_ctrl",
				    "pmu1",
				    "pmu2";
517 518 519
			clocks = <&ccu CLK_USB_PHY0>,
				 <&ccu CLK_USB_PHY1>,
				 <&ccu CLK_USB_PHY2>;
520 521 522
			clock-names = "usb0_phy",
				      "usb1_phy",
				      "usb2_phy";
523 524 525
			resets = <&ccu RST_USB_PHY0>,
				 <&ccu RST_USB_PHY1>,
				 <&ccu RST_USB_PHY2>;
526 527 528 529 530 531 532
			reset-names = "usb0_reset",
				      "usb1_reset",
				      "usb2_reset";
			status = "disabled";
			#phy-cells = <1>;
		};

533
		ehci0: usb@1c1a000 {
534 535
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1a000 0x100>;
536
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
537 538
			clocks = <&ccu CLK_AHB1_EHCI0>;
			resets = <&ccu RST_AHB1_EHCI0>;
539 540 541 542 543
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

544
		ohci0: usb@1c1a400 {
545 546
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1a400 0x100>;
547
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
548 549
			clocks = <&ccu CLK_AHB1_OHCI0>, <&ccu CLK_USB_OHCI0>;
			resets = <&ccu RST_AHB1_OHCI0>;
550 551 552 553 554
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

555
		ehci1: usb@1c1b000 {
556 557
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1b000 0x100>;
558
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
559 560
			clocks = <&ccu CLK_AHB1_EHCI1>;
			resets = <&ccu RST_AHB1_EHCI1>;
561 562 563 564 565
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

566
		ohci1: usb@1c1b400 {
567 568
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1b400 0x100>;
569
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
570 571
			clocks = <&ccu CLK_AHB1_OHCI1>, <&ccu CLK_USB_OHCI1>;
			resets = <&ccu RST_AHB1_OHCI1>;
572 573 574 575 576
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

577
		ohci2: usb@1c1c400 {
578 579
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
580
			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
581 582
			clocks = <&ccu CLK_AHB1_OHCI2>, <&ccu CLK_USB_OHCI2>;
			resets = <&ccu RST_AHB1_OHCI2>;
583 584 585
			status = "disabled";
		};

586
		ccu: clock@1c20000 {
587 588 589 590 591 592 593 594
			compatible = "allwinner,sun6i-a31-ccu";
			reg = <0x01c20000 0x400>;
			clocks = <&osc24M>, <&osc32k>;
			clock-names = "hosc", "losc";
			#clock-cells = <1>;
			#reset-cells = <1>;
		};

595
		pio: pinctrl@1c20800 {
596 597
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
598 599 600 601
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
602 603
			clocks = <&ccu CLK_APB1_PIO>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
604 605
			gpio-controller;
			interrupt-controller;
606
			#interrupt-cells = <3>;
607
			#gpio-cells = <3>;
608

609
			gmac_gmii_pins: gmac-gmii-pins {
610
				pins = "PA0", "PA1", "PA2", "PA3",
611 612 613 614 615 616
						"PA4", "PA5", "PA6", "PA7",
						"PA8", "PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14",	"PA15",
						"PA16", "PA17", "PA18", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA25", "PA26", "PA27";
617
				function = "gmac";
618 619 620 621
				/*
				 * data lines in GMII mode run at 125MHz and
				 * might need a higher signal drive strength
				 */
622
				drive-strength = <30>;
623 624
			};

625
			gmac_mii_pins: gmac-mii-pins {
626
				pins = "PA0", "PA1", "PA2", "PA3",
627 628 629 630
						"PA8", "PA9", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA26", "PA27";
631
				function = "gmac";
632
			};
633

634
			gmac_rgmii_pins: gmac-rgmii-pins {
635
				pins = "PA0", "PA1", "PA2", "PA3",
636 637 638
						"PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA25", "PA26", "PA27";
639
				function = "gmac";
640 641 642 643
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
644
				drive-strength = <40>;
645 646
			};

647
			i2c0_pins: i2c0-pins {
648 649
				pins = "PH14", "PH15";
				function = "i2c0";
650 651
			};

652
			i2c1_pins: i2c1-pins {
653 654
				pins = "PH16", "PH17";
				function = "i2c1";
655 656
			};

657
			i2c2_pins: i2c2-pins {
658 659
				pins = "PH18", "PH19";
				function = "i2c2";
660
			};
661

662
			lcd0_rgb888_pins: lcd0-rgb888-pins {
663
				pins = "PD0", "PD1", "PD2", "PD3",
664 665 666 667 668 669
						 "PD4", "PD5", "PD6", "PD7",
						 "PD8", "PD9", "PD10", "PD11",
						 "PD12", "PD13", "PD14", "PD15",
						 "PD16", "PD17", "PD18", "PD19",
						 "PD20", "PD21", "PD22", "PD23",
						 "PD24", "PD25", "PD26", "PD27";
670
				function = "lcd0";
671 672
			};

673
			mmc0_pins: mmc0-pins {
674
				pins = "PF0", "PF1", "PF2",
675
						 "PF3", "PF4", "PF5";
676 677
				function = "mmc0";
				drive-strength = <30>;
678
				bias-pull-up;
679
			};
680

681
			mmc1_pins: mmc1-pins {
682
				pins = "PG0", "PG1", "PG2", "PG3",
683
						 "PG4", "PG5";
684 685
				function = "mmc1";
				drive-strength = <30>;
686
				bias-pull-up;
687 688
			};

689
			mmc2_4bit_pins: mmc2-4bit-pins {
690
				pins = "PC6", "PC7", "PC8", "PC9",
691
						 "PC10", "PC11";
692 693 694
				function = "mmc2";
				drive-strength = <30>;
				bias-pull-up;
695 696
			};

697
			mmc2_8bit_emmc_pins: mmc2-8bit-emmc-pins {
698
				pins = "PC6", "PC7", "PC8", "PC9",
699 700 701
						 "PC10", "PC11", "PC12",
						 "PC13", "PC14", "PC15",
						 "PC24";
702 703
				function = "mmc2";
				drive-strength = <30>;
704
				bias-pull-up;
705 706
			};

707
			mmc3_8bit_emmc_pins: mmc3-8bit-emmc-pins {
708
				pins = "PC6", "PC7", "PC8", "PC9",
709 710 711
						 "PC10", "PC11", "PC12",
						 "PC13", "PC14", "PC15",
						 "PC24";
712 713
				function = "mmc3";
				drive-strength = <40>;
714
				bias-pull-up;
715 716
			};

717
			spdif_tx_pin: spdif-tx-pin {
718 719
				pins = "PH28";
				function = "spdif";
720 721
			};

722
			uart0_ph_pins: uart0-ph-pins {
723 724
				pins = "PH20", "PH21";
				function = "uart0";
725
			};
726 727
		};

728
		timer@1c20c00 {
729
			compatible = "allwinner,sun4i-a10-timer";
730
			reg = <0x01c20c00 0xa0>;
731 732 733 734 735
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
736
			clocks = <&osc24M>;
737 738
		};

739
		wdt1: watchdog@1c20ca0 {
740
			compatible = "allwinner,sun6i-a31-wdt";
741 742
			reg = <0x01c20ca0 0x20>;
		};
C
Chen-Yu Tsai 已提交
743

744
		spdif: spdif@1c21000 {
745 746 747 748 749 750 751 752 753 754 755 756
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-spdif";
			reg = <0x01c21000 0x400>;
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_SPDIF>, <&ccu CLK_SPDIF>;
			resets = <&ccu RST_APB1_SPDIF>;
			clock-names = "apb", "spdif";
			dmas = <&dma 2>, <&dma 2>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

757
		i2s0: i2s@1c22000 {
758 759 760 761 762 763 764 765 766 767 768 769
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-i2s";
			reg = <0x01c22000 0x400>;
			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_DAUDIO0>, <&ccu CLK_DAUDIO0>;
			resets = <&ccu RST_APB1_DAUDIO0>;
			clock-names = "apb", "mod";
			dmas = <&dma 3>, <&dma 3>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

770
		i2s1: i2s@1c22400 {
771 772 773 774 775 776 777 778 779 780 781 782
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-i2s";
			reg = <0x01c22400 0x400>;
			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_DAUDIO1>, <&ccu CLK_DAUDIO1>;
			resets = <&ccu RST_APB1_DAUDIO1>;
			clock-names = "apb", "mod";
			dmas = <&dma 4>, <&dma 4>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

783
		lradc: lradc@1c22800 {
C
Chen-Yu Tsai 已提交
784 785 786 787 788
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
			status = "disabled";
		};
789

790
		rtp: rtp@1c25000 {
791 792 793 794 795 796
			compatible = "allwinner,sun6i-a31-ts";
			reg = <0x01c25000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			#thermal-sensor-cells = <0>;
		};

797
		uart0: serial@1c28000 {
798 799
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
800
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
801 802
			reg-shift = <2>;
			reg-io-width = <4>;
803 804
			clocks = <&ccu CLK_APB2_UART0>;
			resets = <&ccu RST_APB2_UART0>;
805 806
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
807 808 809
			status = "disabled";
		};

810
		uart1: serial@1c28400 {
811 812
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
813
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
814 815
			reg-shift = <2>;
			reg-io-width = <4>;
816 817
			clocks = <&ccu CLK_APB2_UART1>;
			resets = <&ccu RST_APB2_UART1>;
818 819
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
820 821 822
			status = "disabled";
		};

823
		uart2: serial@1c28800 {
824 825
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
826
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
827 828
			reg-shift = <2>;
			reg-io-width = <4>;
829 830
			clocks = <&ccu CLK_APB2_UART2>;
			resets = <&ccu RST_APB2_UART2>;
831 832
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
833 834 835
			status = "disabled";
		};

836
		uart3: serial@1c28c00 {
837 838
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
839
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
840 841
			reg-shift = <2>;
			reg-io-width = <4>;
842 843
			clocks = <&ccu CLK_APB2_UART3>;
			resets = <&ccu RST_APB2_UART3>;
844 845
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
846 847 848
			status = "disabled";
		};

849
		uart4: serial@1c29000 {
850 851
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
852
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
853 854
			reg-shift = <2>;
			reg-io-width = <4>;
855 856
			clocks = <&ccu CLK_APB2_UART4>;
			resets = <&ccu RST_APB2_UART4>;
857 858
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
859 860 861
			status = "disabled";
		};

862
		uart5: serial@1c29400 {
863 864
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
865
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
866 867
			reg-shift = <2>;
			reg-io-width = <4>;
868 869
			clocks = <&ccu CLK_APB2_UART5>;
			resets = <&ccu RST_APB2_UART5>;
870 871
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
872 873 874
			status = "disabled";
		};

875
		i2c0: i2c@1c2ac00 {
876 877
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
878
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
879 880
			clocks = <&ccu CLK_APB2_I2C0>;
			resets = <&ccu RST_APB2_I2C0>;
881
			status = "disabled";
882 883
			#address-cells = <1>;
			#size-cells = <0>;
884 885
		};

886
		i2c1: i2c@1c2b000 {
887 888
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
889
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
890 891
			clocks = <&ccu CLK_APB2_I2C1>;
			resets = <&ccu RST_APB2_I2C1>;
892
			status = "disabled";
893 894
			#address-cells = <1>;
			#size-cells = <0>;
895 896
		};

897
		i2c2: i2c@1c2b400 {
898 899
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
900
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
901 902
			clocks = <&ccu CLK_APB2_I2C2>;
			resets = <&ccu RST_APB2_I2C2>;
903
			status = "disabled";
904 905
			#address-cells = <1>;
			#size-cells = <0>;
906 907
		};

908
		i2c3: i2c@1c2b800 {
909 910
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
911
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
912 913
			clocks = <&ccu CLK_APB2_I2C3>;
			resets = <&ccu RST_APB2_I2C3>;
914
			status = "disabled";
915 916
			#address-cells = <1>;
			#size-cells = <0>;
917 918
		};

919
		gmac: ethernet@1c30000 {
920 921
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c30000 0x1054>;
922
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
923
			interrupt-names = "macirq";
924
			clocks = <&ccu CLK_AHB1_EMAC>, <&gmac_tx_clk>;
925
			clock-names = "stmmaceth", "allwinner_gmac_tx";
926
			resets = <&ccu RST_AHB1_EMAC>;
927 928 929 930 931 932 933 934 935
			reset-names = "stmmaceth";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

936
		crypto: crypto-engine@1c15000 {
937 938
			compatible = "allwinner,sun6i-a31-crypto",
				     "allwinner,sun4i-a10-crypto";
939 940
			reg = <0x01c15000 0x1000>;
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
941
			clocks = <&ccu CLK_AHB1_SS>, <&ccu CLK_SS>;
942
			clock-names = "ahb", "mod";
943
			resets = <&ccu RST_AHB1_SS>;
944 945 946
			reset-names = "ahb";
		};

947
		codec: codec@1c22c00 {
948 949 950 951 952 953 954 955 956 957 958 959
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-codec";
			reg = <0x01c22c00 0x400>;
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_CODEC>, <&ccu CLK_CODEC>;
			clock-names = "apb", "codec";
			resets = <&ccu RST_APB1_CODEC>;
			dmas = <&dma 15>, <&dma 15>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

960
		timer@1c60000 {
961 962
			compatible = "allwinner,sun6i-a31-hstimer",
				     "allwinner,sun7i-a20-hstimer";
963
			reg = <0x01c60000 0x1000>;
964 965 966 967
			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
968 969
			clocks = <&ccu CLK_AHB1_HSTIMER>;
			resets = <&ccu RST_AHB1_HSTIMER>;
970 971
		};

972
		spi0: spi@1c68000 {
973 974
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
975
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
976
			clocks = <&ccu CLK_AHB1_SPI0>, <&ccu CLK_SPI0>;
977
			clock-names = "ahb", "mod";
978 979
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
980
			resets = <&ccu RST_AHB1_SPI0>;
981 982 983
			status = "disabled";
		};

984
		spi1: spi@1c69000 {
985 986
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
987
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
988
			clocks = <&ccu CLK_AHB1_SPI1>, <&ccu CLK_SPI1>;
989
			clock-names = "ahb", "mod";
990 991
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
992
			resets = <&ccu RST_AHB1_SPI1>;
993 994 995
			status = "disabled";
		};

996
		spi2: spi@1c6a000 {
997 998
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
999
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1000
			clocks = <&ccu CLK_AHB1_SPI2>, <&ccu CLK_SPI2>;
1001
			clock-names = "ahb", "mod";
1002 1003
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
1004
			resets = <&ccu RST_AHB1_SPI2>;
1005 1006 1007
			status = "disabled";
		};

1008
		spi3: spi@1c6b000 {
1009 1010
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
1011
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1012
			clocks = <&ccu CLK_AHB1_SPI3>, <&ccu CLK_SPI3>;
1013
			clock-names = "ahb", "mod";
1014 1015
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
1016
			resets = <&ccu RST_AHB1_SPI3>;
1017 1018 1019
			status = "disabled";
		};

1020
		gic: interrupt-controller@1c81000 {
1021 1022
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
1023
			      <0x01c82000 0x2000>,
1024 1025 1026 1027
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
1028
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1029
		};
1030

1031
		fe0: display-frontend@1e00000 {
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
			compatible = "allwinner,sun6i-a31-display-frontend";
			reg = <0x01e00000 0x20000>;
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_FE0>, <&ccu CLK_FE0>,
				 <&ccu CLK_DRAM_FE0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_FE0>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				fe0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					fe0_out_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_in_fe0>;
					};
1054 1055 1056 1057 1058 1059 1060 1061 1062

					fe0_out_be1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&be1_in_fe0>;
					};
				};
			};
		};

1063
		fe1: display-frontend@1e20000 {
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
			compatible = "allwinner,sun6i-a31-display-frontend";
			reg = <0x01e20000 0x20000>;
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_FE1>, <&ccu CLK_FE1>,
				 <&ccu CLK_DRAM_FE1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_FE1>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				fe1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					fe1_out_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_in_fe1>;
					};

					fe1_out_be1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&be1_in_fe1>;
					};
				};
			};
		};

1095
		be1: display-backend@1e40000 {
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
			compatible = "allwinner,sun6i-a31-display-backend";
			reg = <0x01e40000 0x10000>;
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_BE1>, <&ccu CLK_BE1>,
				 <&ccu CLK_DRAM_BE1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_BE1>;

			assigned-clocks = <&ccu CLK_BE1>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				be1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					be1_in_fe0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&fe0_out_be1>;
					};

					be1_in_fe1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&fe1_out_be1>;
					};
				};

				be1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

1133 1134
					be1_out_drc1: endpoint@1 {
						reg = <1>;
1135 1136 1137 1138 1139 1140
						remote-endpoint = <&drc1_in_be1>;
					};
				};
			};
		};

1141
		drc1: drc@1e50000 {
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
			compatible = "allwinner,sun6i-a31-drc";
			reg = <0x01e50000 0x10000>;
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_DRC1>, <&ccu CLK_IEP_DRC1>,
				 <&ccu CLK_DRAM_DRC1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_DRC1>;

			assigned-clocks = <&ccu CLK_IEP_DRC1>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				drc1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

1163 1164
					drc1_in_be1: endpoint@1 {
						reg = <1>;
1165 1166 1167 1168 1169 1170 1171 1172 1173
						remote-endpoint = <&be1_out_drc1>;
					};
				};

				drc1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

1174 1175 1176 1177 1178
					drc1_out_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_in_drc1>;
					};

1179 1180
					drc1_out_tcon1: endpoint@1 {
						reg = <1>;
1181 1182
						remote-endpoint = <&tcon1_in_drc1>;
					};
1183 1184 1185 1186
				};
			};
		};

1187
		be0: display-backend@1e60000 {
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
			compatible = "allwinner,sun6i-a31-display-backend";
			reg = <0x01e60000 0x10000>;
			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_BE0>,
				 <&ccu CLK_DRAM_BE0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_BE0>;

			assigned-clocks = <&ccu CLK_BE0>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				be0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					be0_in_fe0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&fe0_out_be0>;
					};
1213 1214 1215 1216 1217

					be0_in_fe1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&fe1_out_be0>;
					};
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
				};

				be0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					be0_out_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_in_be0>;
					};
				};
			};
		};

1233
		drc0: drc@1e70000 {
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
			compatible = "allwinner,sun6i-a31-drc";
			reg = <0x01e70000 0x10000>;
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_DRC0>, <&ccu CLK_IEP_DRC0>,
				 <&ccu CLK_DRAM_DRC0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_DRC0>;

			assigned-clocks = <&ccu CLK_IEP_DRC0>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				drc0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					drc0_in_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_out_drc0>;
					};
				};

				drc0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					drc0_out_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_in_drc0>;
					};
1270 1271 1272 1273 1274

					drc0_out_tcon1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&tcon1_in_drc0>;
					};
1275 1276 1277 1278
				};
			};
		};

1279
		rtc: rtc@1f00000 {
1280 1281
			compatible = "allwinner,sun6i-a31-rtc";
			reg = <0x01f00000 0x54>;
1282 1283
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1284 1285
		};

1286 1287
		nmi_intc: interrupt-controller@1f00c00 {
			compatible = "allwinner,sun6i-a31-r-intc";
1288 1289
			interrupt-controller;
			#interrupt-cells = <2>;
1290
			reg = <0x01f00c00 0x400>;
1291
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1292 1293
		};

1294
		prcm@1f01400 {
1295 1296
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
1297 1298 1299 1300

			ar100: ar100_clk {
				compatible = "allwinner,sun6i-a31-ar100-clk";
				#clock-cells = <0>;
1301 1302 1303
				clocks = <&osc32k>, <&osc24M>,
					 <&ccu CLK_PLL_PERIPH>,
					 <&ccu CLK_PLL_PERIPH>;
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
				clock-output-names = "ar100";
			};

			ahb0: ahb0_clk {
				compatible = "fixed-factor-clock";
				#clock-cells = <0>;
				clock-div = <1>;
				clock-mult = <1>;
				clocks = <&ar100>;
				clock-output-names = "ahb0";
			};

			apb0: apb0_clk {
				compatible = "allwinner,sun6i-a31-apb0-clk";
				#clock-cells = <0>;
				clocks = <&ahb0>;
				clock-output-names = "apb0";
			};

			apb0_gates: apb0_gates_clk {
				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
				#clock-cells = <1>;
				clocks = <&apb0>;
				clock-output-names = "apb0_pio", "apb0_ir",
						"apb0_timer", "apb0_p2wi",
						"apb0_uart", "apb0_1wire",
						"apb0_i2c";
			};

H
Hans de Goede 已提交
1333 1334 1335 1336 1337 1338 1339
			ir_clk: ir_clk {
				#clock-cells = <0>;
				compatible = "allwinner,sun4i-a10-mod0-clk";
				clocks = <&osc32k>, <&osc24M>;
				clock-output-names = "ir";
			};

1340 1341 1342 1343
			apb0_rst: apb0_rst {
				compatible = "allwinner,sun6i-a31-clock-reset";
				#reset-cells = <1>;
			};
1344 1345
		};

1346
		cpucfg@1f01c00 {
1347 1348 1349
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
1350

1351
		ir: ir@1f02000 {
H
Hans de Goede 已提交
1352 1353 1354 1355
			compatible = "allwinner,sun5i-a13-ir";
			clocks = <&apb0_gates 1>, <&ir_clk>;
			clock-names = "apb", "ir";
			resets = <&apb0_rst 1>;
1356
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
1357 1358 1359 1360
			reg = <0x01f02000 0x40>;
			status = "disabled";
		};

1361
		r_pio: pinctrl@1f02c00 {
1362 1363
			compatible = "allwinner,sun6i-a31-r-pinctrl";
			reg = <0x01f02c00 0x400>;
1364 1365
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1366 1367
			clocks = <&apb0_gates 0>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
1368 1369 1370
			resets = <&apb0_rst 0>;
			gpio-controller;
			interrupt-controller;
1371
			#interrupt-cells = <3>;
1372 1373
			#size-cells = <0>;
			#gpio-cells = <3>;
1374

1375
			s_ir_rx_pin: s-ir-rx-pin {
1376 1377
				pins = "PL4";
				function = "s_ir";
1378
			};
1379

1380
			s_p2wi_pins: s-p2wi-pins {
1381 1382
				pins = "PL0", "PL1";
				function = "s_p2wi";
1383 1384 1385
			};
		};

1386
		p2wi: i2c@1f03400 {
1387 1388 1389 1390 1391 1392 1393
			compatible = "allwinner,sun6i-a31-p2wi";
			reg = <0x01f03400 0x400>;
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 3>;
			clock-frequency = <100000>;
			resets = <&apb0_rst 3>;
			pinctrl-names = "default";
1394
			pinctrl-0 = <&s_p2wi_pins>;
1395 1396 1397
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
1398
		};
1399 1400
	};
};