sun6i-a31.dtsi 12.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&gic>;

19 20 21 22 23 24 25 26 27 28
	aliases {
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
	};


29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

62 63 64 65 66 67 68 69
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
		interrupts = <0 120 4>,
			     <0 121 4>,
			     <0 122 4>,
			     <0 123 4>;
	};

70 71
	clocks {
		#address-cells = <1>;
72 73
		#size-cells = <1>;
		ranges;
74

75
		osc24M: osc24M {
76 77 78 79
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
80

81
		osc32k: clk@0 {
82 83 84
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
85
			clock-output-names = "osc32k";
86 87
		};

88
		pll1: clk@01c20000 {
89 90 91 92
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-pll1-clk";
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
93
			clock-output-names = "pll1";
94 95
		};

96
		pll6: clk@01c20028 {
97
			#clock-cells = <0>;
98 99 100 101
			compatible = "allwinner,sun6i-a31-pll6-clk";
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6";
102 103 104 105
		};

		cpu: cpu@01c20050 {
			#clock-cells = <0>;
106
			compatible = "allwinner,sun4i-a10-cpu-clk";
107 108 109 110 111 112 113 114 115
			reg = <0x01c20050 0x4>;

			/*
			 * PLL1 is listed twice here.
			 * While it looks suspicious, it's actually documented
			 * that way both in the datasheet and in the code from
			 * Allwinner.
			 */
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
116
			clock-output-names = "cpu";
117 118 119 120
		};

		axi: axi@01c20050 {
			#clock-cells = <0>;
121
			compatible = "allwinner,sun4i-a10-axi-clk";
122 123
			reg = <0x01c20050 0x4>;
			clocks = <&cpu>;
124
			clock-output-names = "axi";
125 126 127 128 129 130 131
		};

		ahb1_mux: ahb1_mux@01c20054 {
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-ahb1-mux-clk";
			reg = <0x01c20054 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6>;
132
			clock-output-names = "ahb1_mux";
133 134 135 136
		};

		ahb1: ahb1@01c20054 {
			#clock-cells = <0>;
137
			compatible = "allwinner,sun4i-a10-ahb-clk";
138 139
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1_mux>;
140
			clock-output-names = "ahb1";
141 142
		};

143
		ahb1_gates: clk@01c20060 {
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb1>;
			clock-output-names = "ahb1_mipidsi", "ahb1_ss",
					"ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
					"ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
					"ahb1_nand0", "ahb1_sdram",
					"ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
					"ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
					"ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
					"ahb1_ehci1", "ahb1_ohci0",
					"ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
					"ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
					"ahb1_hdmi", "ahb1_de0", "ahb1_de1",
					"ahb1_fe0", "ahb1_fe1", "ahb1_mp",
					"ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
					"ahb1_drc0", "ahb1_drc1";
		};

		apb1: apb1@01c20054 {
			#clock-cells = <0>;
166
			compatible = "allwinner,sun4i-a10-apb0-clk";
167 168
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1>;
169
			clock-output-names = "apb1";
170 171
		};

172
		apb1_gates: clk@01c20068 {
173 174 175 176 177 178 179 180 181 182 183
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb1-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_codec", "apb1_digital_mic",
					"apb1_pio", "apb1_daudio0",
					"apb1_daudio1";
		};

		apb2_mux: apb2_mux@01c20058 {
			#clock-cells = <0>;
184
			compatible = "allwinner,sun4i-a10-apb1-mux-clk";
185 186
			reg = <0x01c20058 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&pll6>, <&pll6>;
187
			clock-output-names = "apb2_mux";
188 189 190 191 192 193 194
		};

		apb2: apb2@01c20058 {
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-apb2-div-clk";
			reg = <0x01c20058 0x4>;
			clocks = <&apb2_mux>;
195
			clock-output-names = "apb2";
196 197
		};

198
		apb2_gates: clk@01c2006c {
199 200
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb2-gates-clk";
201
			reg = <0x01c2006c 0x4>;
202 203 204 205 206 207
			clocks = <&apb2>;
			clock-output-names = "apb2_i2c0", "apb2_i2c1",
					"apb2_i2c2", "apb2_i2c3", "apb2_uart0",
					"apb2_uart1", "apb2_uart2", "apb2_uart3",
					"apb2_uart4", "apb2_uart5";
		};
208 209 210

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
211
			compatible = "allwinner,sun4i-a10-mod0-clk";
212 213 214 215 216 217 218
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
219
			compatible = "allwinner,sun4i-a10-mod0-clk";
220 221 222 223 224 225 226
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
227
			compatible = "allwinner,sun4i-a10-mod0-clk";
228 229 230 231 232 233 234
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6>;
			clock-output-names = "spi2";
		};

		spi3_clk: clk@01c200ac {
			#clock-cells = <0>;
235
			compatible = "allwinner,sun4i-a10-mod0-clk";
236 237 238 239
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6>;
			clock-output-names = "spi3";
		};
240 241 242 243 244 245 246 247
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

248 249 250 251 252 253 254 255 256
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
			interrupts = <0 50 4>;
			clocks = <&ahb1_gates 6>;
			resets = <&ahb1_rst 6>;
			#dma-cells = <1>;
		};

257 258 259
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
260 261 262 263
			interrupts = <0 11 4>,
				     <0 15 4>,
				     <0 16 4>,
				     <0 17 4>;
264
			clocks = <&apb1_gates 5>;
265 266 267 268 269
			gpio-controller;
			interrupt-controller;
			#address-cells = <1>;
			#size-cells = <0>;
			#gpio-cells = <3>;
270 271 272 273 274 275 276

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PH20", "PH21";
				allwinner,function = "uart0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PH14", "PH15";
				allwinner,function = "i2c0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PH16", "PH17";
				allwinner,function = "i2c1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PH18", "PH19";
				allwinner,function = "i2c2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
298 299
		};

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
		ahb1_rst: reset@01c202c0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-reset";
			reg = <0x01c202c0 0xc>;
		};

		apb1_rst: reset@01c202d0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d0 0x4>;
		};

		apb2_rst: reset@01c202d8 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d8 0x4>;
		};

318
		timer@01c20c00 {
319
			compatible = "allwinner,sun4i-a10-timer";
320
			reg = <0x01c20c00 0xa0>;
321 322 323 324 325
			interrupts = <0 18 4>,
				     <0 19 4>,
				     <0 20 4>,
				     <0 21 4>,
				     <0 22 4>;
326
			clocks = <&osc24M>;
327 328 329
		};

		wdt1: watchdog@01c20ca0 {
330
			compatible = "allwinner,sun6i-a31-wdt";
331 332 333 334 335 336
			reg = <0x01c20ca0 0x20>;
		};

		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
337
			interrupts = <0 0 4>;
338 339
			reg-shift = <2>;
			reg-io-width = <4>;
340
			clocks = <&apb2_gates 16>;
341
			resets = <&apb2_rst 16>;
342 343
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
344 345 346 347 348 349
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
350
			interrupts = <0 1 4>;
351 352
			reg-shift = <2>;
			reg-io-width = <4>;
353
			clocks = <&apb2_gates 17>;
354
			resets = <&apb2_rst 17>;
355 356
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
357 358 359 360 361 362
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
363
			interrupts = <0 2 4>;
364 365
			reg-shift = <2>;
			reg-io-width = <4>;
366
			clocks = <&apb2_gates 18>;
367
			resets = <&apb2_rst 18>;
368 369
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
370 371 372 373 374 375
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
376
			interrupts = <0 3 4>;
377 378
			reg-shift = <2>;
			reg-io-width = <4>;
379
			clocks = <&apb2_gates 19>;
380
			resets = <&apb2_rst 19>;
381 382
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
383 384 385 386 387 388
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
389
			interrupts = <0 4 4>;
390 391
			reg-shift = <2>;
			reg-io-width = <4>;
392
			clocks = <&apb2_gates 20>;
393
			resets = <&apb2_rst 20>;
394 395
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
396 397 398 399 400 401
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
402
			interrupts = <0 5 4>;
403 404
			reg-shift = <2>;
			reg-io-width = <4>;
405
			clocks = <&apb2_gates 21>;
406
			resets = <&apb2_rst 21>;
407 408
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
409 410 411
			status = "disabled";
		};

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
		i2c0: i2c@01c2ac00 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
			interrupts = <0 6 4>;
			clocks = <&apb2_gates 0>;
			clock-frequency = <100000>;
			resets = <&apb2_rst 0>;
			status = "disabled";
		};

		i2c1: i2c@01c2b000 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
			interrupts = <0 7 4>;
			clocks = <&apb2_gates 1>;
			clock-frequency = <100000>;
			resets = <&apb2_rst 1>;
			status = "disabled";
		};

		i2c2: i2c@01c2b400 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
			interrupts = <0 8 4>;
			clocks = <&apb2_gates 2>;
			clock-frequency = <100000>;
			resets = <&apb2_rst 2>;
			status = "disabled";
		};

		i2c3: i2c@01c2b800 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
			interrupts = <0 9 4>;
			clocks = <&apb2_gates 3>;
			clock-frequency = <100000>;
			resets = <&apb2_rst 3>;
			status = "disabled";
		};

452 453 454 455 456 457
		spi0: spi@01c68000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
			interrupts = <0 65 4>;
			clocks = <&ahb1_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
458 459
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
460 461 462 463 464 465 466 467 468 469
			resets = <&ahb1_rst 20>;
			status = "disabled";
		};

		spi1: spi@01c69000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
			interrupts = <0 66 4>;
			clocks = <&ahb1_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
470 471
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
472 473 474 475 476 477 478 479 480 481
			resets = <&ahb1_rst 21>;
			status = "disabled";
		};

		spi2: spi@01c6a000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
			interrupts = <0 67 4>;
			clocks = <&ahb1_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
482 483
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
484 485 486 487 488 489 490 491 492 493
			resets = <&ahb1_rst 22>;
			status = "disabled";
		};

		spi3: spi@01c6b000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
			interrupts = <0 68 4>;
			clocks = <&ahb1_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
494 495
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
496 497 498 499
			resets = <&ahb1_rst 23>;
			status = "disabled";
		};

500 501 502 503 504 505 506 507 508 509
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
			interrupts = <1 9 0xf04>;
		};
510

511 512 513 514 515 516 517 518
		nmi_intc: interrupt-controller@01f00c0c {
			compatible = "allwinner,sun6i-a31-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01f00c0c 0x38>;
			interrupts = <0 32 4>;
		};

519 520 521 522 523
		prcm@01f01400 {
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
		};

524 525 526 527
		cpucfg@01f01c00 {
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
528 529
	};
};