sun6i-a31.dtsi 33.4 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
43 44
 */

45
#include "skeleton.dtsi"
46

47
#include <dt-bindings/interrupt-controller/arm-gic.h>
48
#include <dt-bindings/thermal/thermal.h>
49

50 51
#include <dt-bindings/clock/sun6i-a31-ccu.h>
#include <dt-bindings/reset/sun6i-a31-ccu.h>
52 53 54 55

/ {
	interrupt-parent = <&gic>;

56
	aliases {
57
		ethernet0 = &gmac;
58 59
	};

H
Hans de Goede 已提交
60 61 62 63 64
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

65
		simplefb_hdmi: framebuffer@0 {
66 67
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
68
			allwinner,pipeline = "de_be0-lcd0-hdmi";
69 70 71 72
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_AHB1_HDMI>, <&ccu CLK_DRAM_BE0>,
				 <&ccu CLK_IEP_DRC0>, <&ccu CLK_BE0>,
				 <&ccu CLK_LCD0_CH1>, <&ccu CLK_HDMI>;
H
Hans de Goede 已提交
73 74
			status = "disabled";
		};
75

76
		simplefb_lcd: framebuffer@1 {
77 78 79
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
80 81 82
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_DRAM_BE0>, <&ccu CLK_IEP_DRC0>,
				 <&ccu CLK_BE0>, <&ccu CLK_LCD0_CH0>;
83 84
			status = "disabled";
		};
H
Hans de Goede 已提交
85
	};
86

87 88 89 90 91 92 93 94
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
		clock-frequency = <24000000>;
		arm,cpu-registers-not-fw-configured;
H
Hans de Goede 已提交
95
	};
96

97
	cpus {
98
		enable-method = "allwinner,sun6i-a31";
99 100 101
		#address-cells = <1>;
		#size-cells = <0>;

102
		cpu0: cpu@0 {
103 104 105
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
106
			clocks = <&ccu CLK_CPU>;
107 108
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
109
				/* kHz	  uV */
110
				1008000	1200000
111 112 113
				864000	1200000
				720000	1100000
				480000	1000000
114 115 116 117
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
			cooling-max-level = <3>;
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
		};
	};

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <70000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
		};
	};

171 172 173 174
	memory {
		reg = <0x40000000 0x80000000>;
	};

175 176
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
177 178 179 180
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
181 182
	};

183 184
	clocks {
		#address-cells = <1>;
185 186
		#size-cells = <1>;
		ranges;
187

188
		osc24M: osc24M {
189 190 191 192
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
193

194
		osc32k: clk@0 {
195 196 197
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
198
			clock-output-names = "osc32k";
199 200
		};

201
		/*
202 203 204 205 206 207 208
		 * The following two are dummy clocks, placeholders
		 * used in the gmac_tx clock. The gmac driver will
		 * choose one parent depending on the PHY interface
		 * mode, using clk_set_rate auto-reparenting.
		 *
		 * The actual TX clock rate is not controlled by the
		 * gmac_tx clock.
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
		 */
		mii_phy_tx_clk: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

224
		gmac_tx_clk: clk@1c200d0 {
225 226 227 228 229 230
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c200d0 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};
231 232
	};

233 234
	de: display-engine {
		compatible = "allwinner,sun6i-a31-display-engine";
235
		allwinner,pipelines = <&fe0>, <&fe1>;
236
		status = "disabled";
237 238
	};

239
	soc@1c00000 {
240 241 242 243 244
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

245
		dma: dma-controller@1c02000 {
246 247
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
248
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
249 250
			clocks = <&ccu CLK_AHB1_DMA>;
			resets = <&ccu RST_AHB1_DMA>;
251 252 253
			#dma-cells = <1>;
		};

254
		tcon0: lcd-controller@1c0c000 {
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
			compatible = "allwinner,sun6i-a31-tcon";
			reg = <0x01c0c000 0x1000>;
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
			resets = <&ccu RST_AHB1_LCD0>;
			reset-names = "lcd";
			clocks = <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_LCD0_CH0>,
				 <&ccu CLK_LCD0_CH1>;
			clock-names = "ahb",
				      "tcon-ch0",
				      "tcon-ch1";
			clock-output-names = "tcon0-pixel-clock";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				tcon0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					tcon0_in_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_out_tcon0>;
					};
281 282 283 284 285

					tcon0_in_drc1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&drc1_out_tcon0>;
					};
286 287 288 289 290 291
				};

				tcon0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
292 293 294 295 296 297

					tcon0_out_hdmi: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&hdmi_in_tcon0>;
						allwinner,tcon-channel = <1>;
					};
298 299 300 301
				};
			};
		};

302
		tcon1: lcd-controller@1c0d000 {
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
			compatible = "allwinner,sun6i-a31-tcon";
			reg = <0x01c0d000 0x1000>;
			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
			resets = <&ccu RST_AHB1_LCD1>;
			reset-names = "lcd";
			clocks = <&ccu CLK_AHB1_LCD1>,
				 <&ccu CLK_LCD1_CH0>,
				 <&ccu CLK_LCD1_CH1>;
			clock-names = "ahb",
				      "tcon-ch0",
				      "tcon-ch1";
			clock-output-names = "tcon1-pixel-clock";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				tcon1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

325 326 327 328 329
					tcon1_in_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_out_tcon1>;
					};

330 331
					tcon1_in_drc1: endpoint@1 {
						reg = <1>;
332 333 334 335 336 337 338 339
						remote-endpoint = <&drc1_out_tcon1>;
					};
				};

				tcon1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
340 341 342 343 344 345

					tcon1_out_hdmi: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&hdmi_in_tcon1>;
						allwinner,tcon-channel = <1>;
					};
346 347 348 349
				};
			};
		};

350
		mmc0: mmc@1c0f000 {
351
			compatible = "allwinner,sun7i-a20-mmc";
352
			reg = <0x01c0f000 0x1000>;
353 354 355 356
			clocks = <&ccu CLK_AHB1_MMC0>,
				 <&ccu CLK_MMC0>,
				 <&ccu CLK_MMC0_OUTPUT>,
				 <&ccu CLK_MMC0_SAMPLE>;
357 358 359 360
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
361
			resets = <&ccu RST_AHB1_MMC0>;
362
			reset-names = "ahb";
363
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
364
			status = "disabled";
365 366
			#address-cells = <1>;
			#size-cells = <0>;
367 368
		};

369
		mmc1: mmc@1c10000 {
370
			compatible = "allwinner,sun7i-a20-mmc";
371
			reg = <0x01c10000 0x1000>;
372 373 374 375
			clocks = <&ccu CLK_AHB1_MMC1>,
				 <&ccu CLK_MMC1>,
				 <&ccu CLK_MMC1_OUTPUT>,
				 <&ccu CLK_MMC1_SAMPLE>;
376 377 378 379
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
380
			resets = <&ccu RST_AHB1_MMC1>;
381
			reset-names = "ahb";
382
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
383
			status = "disabled";
384 385
			#address-cells = <1>;
			#size-cells = <0>;
386 387
		};

388
		mmc2: mmc@1c11000 {
389
			compatible = "allwinner,sun7i-a20-mmc";
390
			reg = <0x01c11000 0x1000>;
391 392 393 394
			clocks = <&ccu CLK_AHB1_MMC2>,
				 <&ccu CLK_MMC2>,
				 <&ccu CLK_MMC2_OUTPUT>,
				 <&ccu CLK_MMC2_SAMPLE>;
395 396 397 398
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
399
			resets = <&ccu RST_AHB1_MMC2>;
400
			reset-names = "ahb";
401
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
402
			status = "disabled";
403 404
			#address-cells = <1>;
			#size-cells = <0>;
405 406
		};

407
		mmc3: mmc@1c12000 {
408
			compatible = "allwinner,sun7i-a20-mmc";
409
			reg = <0x01c12000 0x1000>;
410 411 412 413
			clocks = <&ccu CLK_AHB1_MMC3>,
				 <&ccu CLK_MMC3>,
				 <&ccu CLK_MMC3_OUTPUT>,
				 <&ccu CLK_MMC3_SAMPLE>;
414 415 416 417
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
418
			resets = <&ccu RST_AHB1_MMC3>;
419
			reset-names = "ahb";
420
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
421
			status = "disabled";
422 423
			#address-cells = <1>;
			#size-cells = <0>;
424 425
		};

426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
		hdmi: hdmi@1c16000 {
			compatible = "allwinner,sun6i-a31-hdmi";
			reg = <0x01c16000 0x1000>;
			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_HDMI>, <&ccu CLK_HDMI>,
				 <&ccu CLK_HDMI_DDC>,
				 <&ccu 7>,
				 <&ccu 13>;
			clock-names = "ahb", "mod", "ddc", "pll-0", "pll-1";
			resets = <&ccu RST_AHB1_HDMI>;
			reset-names = "ahb";
			dma-names = "ddc-tx", "ddc-rx", "audio-tx";
			dmas = <&dma 13>, <&dma 13>, <&dma 14>;
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				hdmi_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					hdmi_in_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_out_hdmi>;
					};

					hdmi_in_tcon1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&tcon1_out_hdmi>;
					};
				};

				hdmi_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
				};
			};
		};

469
		usb_otg: usb@1c19000 {
470 471
			compatible = "allwinner,sun6i-a31-musb";
			reg = <0x01c19000 0x0400>;
472 473
			clocks = <&ccu CLK_AHB1_OTG>;
			resets = <&ccu RST_AHB1_OTG>;
474 475 476 477 478 479 480 481
			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "mc";
			phys = <&usbphy 0>;
			phy-names = "usb";
			extcon = <&usbphy 0>;
			status = "disabled";
		};

482
		usbphy: phy@1c19400 {
483 484 485 486 487 488 489
			compatible = "allwinner,sun6i-a31-usb-phy";
			reg = <0x01c19400 0x10>,
			      <0x01c1a800 0x4>,
			      <0x01c1b800 0x4>;
			reg-names = "phy_ctrl",
				    "pmu1",
				    "pmu2";
490 491 492
			clocks = <&ccu CLK_USB_PHY0>,
				 <&ccu CLK_USB_PHY1>,
				 <&ccu CLK_USB_PHY2>;
493 494 495
			clock-names = "usb0_phy",
				      "usb1_phy",
				      "usb2_phy";
496 497 498
			resets = <&ccu RST_USB_PHY0>,
				 <&ccu RST_USB_PHY1>,
				 <&ccu RST_USB_PHY2>;
499 500 501 502 503 504 505
			reset-names = "usb0_reset",
				      "usb1_reset",
				      "usb2_reset";
			status = "disabled";
			#phy-cells = <1>;
		};

506
		ehci0: usb@1c1a000 {
507 508
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1a000 0x100>;
509
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
510 511
			clocks = <&ccu CLK_AHB1_EHCI0>;
			resets = <&ccu RST_AHB1_EHCI0>;
512 513 514 515 516
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

517
		ohci0: usb@1c1a400 {
518 519
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1a400 0x100>;
520
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
521 522
			clocks = <&ccu CLK_AHB1_OHCI0>, <&ccu CLK_USB_OHCI0>;
			resets = <&ccu RST_AHB1_OHCI0>;
523 524 525 526 527
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

528
		ehci1: usb@1c1b000 {
529 530
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1b000 0x100>;
531
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
532 533
			clocks = <&ccu CLK_AHB1_EHCI1>;
			resets = <&ccu RST_AHB1_EHCI1>;
534 535 536 537 538
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

539
		ohci1: usb@1c1b400 {
540 541
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1b400 0x100>;
542
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
543 544
			clocks = <&ccu CLK_AHB1_OHCI1>, <&ccu CLK_USB_OHCI1>;
			resets = <&ccu RST_AHB1_OHCI1>;
545 546 547 548 549
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

550
		ohci2: usb@1c1c400 {
551 552
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
553
			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
554 555
			clocks = <&ccu CLK_AHB1_OHCI2>, <&ccu CLK_USB_OHCI2>;
			resets = <&ccu RST_AHB1_OHCI2>;
556 557 558
			status = "disabled";
		};

559
		ccu: clock@1c20000 {
560 561 562 563 564 565 566 567
			compatible = "allwinner,sun6i-a31-ccu";
			reg = <0x01c20000 0x400>;
			clocks = <&osc24M>, <&osc32k>;
			clock-names = "hosc", "losc";
			#clock-cells = <1>;
			#reset-cells = <1>;
		};

568
		pio: pinctrl@1c20800 {
569 570
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
571 572 573 574
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
575 576
			clocks = <&ccu CLK_APB1_PIO>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
577 578
			gpio-controller;
			interrupt-controller;
579
			#interrupt-cells = <3>;
580
			#gpio-cells = <3>;
581

582
			gmac_pins_gmii_a: gmac_gmii@0 {
583
				pins = "PA0", "PA1", "PA2", "PA3",
584 585 586 587 588 589
						"PA4", "PA5", "PA6", "PA7",
						"PA8", "PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14",	"PA15",
						"PA16", "PA17", "PA18", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA25", "PA26", "PA27";
590
				function = "gmac";
591 592 593 594
				/*
				 * data lines in GMII mode run at 125MHz and
				 * might need a higher signal drive strength
				 */
595
				drive-strength = <30>;
596 597 598
			};

			gmac_pins_mii_a: gmac_mii@0 {
599
				pins = "PA0", "PA1", "PA2", "PA3",
600 601 602 603
						"PA8", "PA9", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA26", "PA27";
604
				function = "gmac";
605
			};
606

607
			gmac_pins_rgmii_a: gmac_rgmii@0 {
608
				pins = "PA0", "PA1", "PA2", "PA3",
609 610 611
						"PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA25", "PA26", "PA27";
612
				function = "gmac";
613 614 615 616
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
617
				drive-strength = <40>;
618 619
			};

620
			i2c0_pins_a: i2c0@0 {
621 622
				pins = "PH14", "PH15";
				function = "i2c0";
623 624 625
			};

			i2c1_pins_a: i2c1@0 {
626 627
				pins = "PH16", "PH17";
				function = "i2c1";
628 629 630
			};

			i2c2_pins_a: i2c2@0 {
631 632
				pins = "PH18", "PH19";
				function = "i2c2";
633
			};
634

635
			lcd0_rgb888_pins: lcd0_rgb888 {
636
				pins = "PD0", "PD1", "PD2", "PD3",
637 638 639 640 641 642
						 "PD4", "PD5", "PD6", "PD7",
						 "PD8", "PD9", "PD10", "PD11",
						 "PD12", "PD13", "PD14", "PD15",
						 "PD16", "PD17", "PD18", "PD19",
						 "PD20", "PD21", "PD22", "PD23",
						 "PD24", "PD25", "PD26", "PD27";
643
				function = "lcd0";
644 645
			};

646
			mmc0_pins_a: mmc0@0 {
647
				pins = "PF0", "PF1", "PF2",
648
						 "PF3", "PF4", "PF5";
649 650
				function = "mmc0";
				drive-strength = <30>;
651
				bias-pull-up;
652
			};
653

654
			mmc1_pins_a: mmc1@0 {
655
				pins = "PG0", "PG1", "PG2", "PG3",
656
						 "PG4", "PG5";
657 658
				function = "mmc1";
				drive-strength = <30>;
659
				bias-pull-up;
660 661
			};

662
			mmc2_pins_a: mmc2@0 {
663
				pins = "PC6", "PC7", "PC8", "PC9",
664
						 "PC10", "PC11";
665 666 667
				function = "mmc2";
				drive-strength = <30>;
				bias-pull-up;
668 669 670
			};

			mmc2_8bit_emmc_pins: mmc2@1 {
671
				pins = "PC6", "PC7", "PC8", "PC9",
672 673 674
						 "PC10", "PC11", "PC12",
						 "PC13", "PC14", "PC15",
						 "PC24";
675 676
				function = "mmc2";
				drive-strength = <30>;
677
				bias-pull-up;
678 679
			};

680
			mmc3_8bit_emmc_pins: mmc3@1 {
681
				pins = "PC6", "PC7", "PC8", "PC9",
682 683 684
						 "PC10", "PC11", "PC12",
						 "PC13", "PC14", "PC15",
						 "PC24";
685 686
				function = "mmc3";
				drive-strength = <40>;
687
				bias-pull-up;
688 689
			};

690 691 692
			spdif_pins_a: spdif@0 {
				pins = "PH28";
				function = "spdif";
693 694
			};

695
			uart0_pins_a: uart0@0 {
696 697
				pins = "PH20", "PH21";
				function = "uart0";
698
			};
699 700
		};

701
		timer@1c20c00 {
702
			compatible = "allwinner,sun4i-a10-timer";
703
			reg = <0x01c20c00 0xa0>;
704 705 706 707 708
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
709
			clocks = <&osc24M>;
710 711
		};

712
		wdt1: watchdog@1c20ca0 {
713
			compatible = "allwinner,sun6i-a31-wdt";
714 715
			reg = <0x01c20ca0 0x20>;
		};
C
Chen-Yu Tsai 已提交
716

717
		spdif: spdif@1c21000 {
718 719 720 721 722 723 724 725 726 727 728 729
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-spdif";
			reg = <0x01c21000 0x400>;
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_SPDIF>, <&ccu CLK_SPDIF>;
			resets = <&ccu RST_APB1_SPDIF>;
			clock-names = "apb", "spdif";
			dmas = <&dma 2>, <&dma 2>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

730
		i2s0: i2s@1c22000 {
731 732 733 734 735 736 737 738 739 740 741 742
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-i2s";
			reg = <0x01c22000 0x400>;
			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_DAUDIO0>, <&ccu CLK_DAUDIO0>;
			resets = <&ccu RST_APB1_DAUDIO0>;
			clock-names = "apb", "mod";
			dmas = <&dma 3>, <&dma 3>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

743
		i2s1: i2s@1c22400 {
744 745 746 747 748 749 750 751 752 753 754 755
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-i2s";
			reg = <0x01c22400 0x400>;
			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_DAUDIO1>, <&ccu CLK_DAUDIO1>;
			resets = <&ccu RST_APB1_DAUDIO1>;
			clock-names = "apb", "mod";
			dmas = <&dma 4>, <&dma 4>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

756
		lradc: lradc@1c22800 {
C
Chen-Yu Tsai 已提交
757 758 759 760 761
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
			status = "disabled";
		};
762

763
		rtp: rtp@1c25000 {
764 765 766 767 768 769
			compatible = "allwinner,sun6i-a31-ts";
			reg = <0x01c25000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			#thermal-sensor-cells = <0>;
		};

770
		uart0: serial@1c28000 {
771 772
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
773
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
774 775
			reg-shift = <2>;
			reg-io-width = <4>;
776 777
			clocks = <&ccu CLK_APB2_UART0>;
			resets = <&ccu RST_APB2_UART0>;
778 779
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
780 781 782
			status = "disabled";
		};

783
		uart1: serial@1c28400 {
784 785
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
786
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
787 788
			reg-shift = <2>;
			reg-io-width = <4>;
789 790
			clocks = <&ccu CLK_APB2_UART1>;
			resets = <&ccu RST_APB2_UART1>;
791 792
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
793 794 795
			status = "disabled";
		};

796
		uart2: serial@1c28800 {
797 798
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
799
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
800 801
			reg-shift = <2>;
			reg-io-width = <4>;
802 803
			clocks = <&ccu CLK_APB2_UART2>;
			resets = <&ccu RST_APB2_UART2>;
804 805
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
806 807 808
			status = "disabled";
		};

809
		uart3: serial@1c28c00 {
810 811
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
812
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
813 814
			reg-shift = <2>;
			reg-io-width = <4>;
815 816
			clocks = <&ccu CLK_APB2_UART3>;
			resets = <&ccu RST_APB2_UART3>;
817 818
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
819 820 821
			status = "disabled";
		};

822
		uart4: serial@1c29000 {
823 824
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
825
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
826 827
			reg-shift = <2>;
			reg-io-width = <4>;
828 829
			clocks = <&ccu CLK_APB2_UART4>;
			resets = <&ccu RST_APB2_UART4>;
830 831
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
832 833 834
			status = "disabled";
		};

835
		uart5: serial@1c29400 {
836 837
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
838
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
839 840
			reg-shift = <2>;
			reg-io-width = <4>;
841 842
			clocks = <&ccu CLK_APB2_UART5>;
			resets = <&ccu RST_APB2_UART5>;
843 844
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
845 846 847
			status = "disabled";
		};

848
		i2c0: i2c@1c2ac00 {
849 850
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
851
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
852 853
			clocks = <&ccu CLK_APB2_I2C0>;
			resets = <&ccu RST_APB2_I2C0>;
854
			status = "disabled";
855 856
			#address-cells = <1>;
			#size-cells = <0>;
857 858
		};

859
		i2c1: i2c@1c2b000 {
860 861
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
862
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
863 864
			clocks = <&ccu CLK_APB2_I2C1>;
			resets = <&ccu RST_APB2_I2C1>;
865
			status = "disabled";
866 867
			#address-cells = <1>;
			#size-cells = <0>;
868 869
		};

870
		i2c2: i2c@1c2b400 {
871 872
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
873
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
874 875
			clocks = <&ccu CLK_APB2_I2C2>;
			resets = <&ccu RST_APB2_I2C2>;
876
			status = "disabled";
877 878
			#address-cells = <1>;
			#size-cells = <0>;
879 880
		};

881
		i2c3: i2c@1c2b800 {
882 883
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
884
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
885 886
			clocks = <&ccu CLK_APB2_I2C3>;
			resets = <&ccu RST_APB2_I2C3>;
887
			status = "disabled";
888 889
			#address-cells = <1>;
			#size-cells = <0>;
890 891
		};

892
		gmac: ethernet@1c30000 {
893 894
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c30000 0x1054>;
895
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
896
			interrupt-names = "macirq";
897
			clocks = <&ccu CLK_AHB1_EMAC>, <&gmac_tx_clk>;
898
			clock-names = "stmmaceth", "allwinner_gmac_tx";
899
			resets = <&ccu RST_AHB1_EMAC>;
900 901 902 903 904 905 906 907 908
			reset-names = "stmmaceth";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

909
		crypto: crypto-engine@1c15000 {
910 911
			compatible = "allwinner,sun6i-a31-crypto",
				     "allwinner,sun4i-a10-crypto";
912 913
			reg = <0x01c15000 0x1000>;
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
914
			clocks = <&ccu CLK_AHB1_SS>, <&ccu CLK_SS>;
915
			clock-names = "ahb", "mod";
916
			resets = <&ccu RST_AHB1_SS>;
917 918 919
			reset-names = "ahb";
		};

920
		codec: codec@1c22c00 {
921 922 923 924 925 926 927 928 929 930 931 932
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-codec";
			reg = <0x01c22c00 0x400>;
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_CODEC>, <&ccu CLK_CODEC>;
			clock-names = "apb", "codec";
			resets = <&ccu RST_APB1_CODEC>;
			dmas = <&dma 15>, <&dma 15>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

933
		timer@1c60000 {
934 935
			compatible = "allwinner,sun6i-a31-hstimer",
				     "allwinner,sun7i-a20-hstimer";
936
			reg = <0x01c60000 0x1000>;
937 938 939 940
			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
941 942
			clocks = <&ccu CLK_AHB1_HSTIMER>;
			resets = <&ccu RST_AHB1_HSTIMER>;
943 944
		};

945
		spi0: spi@1c68000 {
946 947
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
948
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
949
			clocks = <&ccu CLK_AHB1_SPI0>, <&ccu CLK_SPI0>;
950
			clock-names = "ahb", "mod";
951 952
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
953
			resets = <&ccu RST_AHB1_SPI0>;
954 955 956
			status = "disabled";
		};

957
		spi1: spi@1c69000 {
958 959
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
960
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
961
			clocks = <&ccu CLK_AHB1_SPI1>, <&ccu CLK_SPI1>;
962
			clock-names = "ahb", "mod";
963 964
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
965
			resets = <&ccu RST_AHB1_SPI1>;
966 967 968
			status = "disabled";
		};

969
		spi2: spi@1c6a000 {
970 971
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
972
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
973
			clocks = <&ccu CLK_AHB1_SPI2>, <&ccu CLK_SPI2>;
974
			clock-names = "ahb", "mod";
975 976
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
977
			resets = <&ccu RST_AHB1_SPI2>;
978 979 980
			status = "disabled";
		};

981
		spi3: spi@1c6b000 {
982 983
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
984
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
985
			clocks = <&ccu CLK_AHB1_SPI3>, <&ccu CLK_SPI3>;
986
			clock-names = "ahb", "mod";
987 988
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
989
			resets = <&ccu RST_AHB1_SPI3>;
990 991 992
			status = "disabled";
		};

993
		gic: interrupt-controller@1c81000 {
994 995
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
996
			      <0x01c82000 0x2000>,
997 998 999 1000
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
1001
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1002
		};
1003

1004
		fe0: display-frontend@1e00000 {
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
			compatible = "allwinner,sun6i-a31-display-frontend";
			reg = <0x01e00000 0x20000>;
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_FE0>, <&ccu CLK_FE0>,
				 <&ccu CLK_DRAM_FE0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_FE0>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				fe0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					fe0_out_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_in_fe0>;
					};
1027 1028 1029 1030 1031 1032 1033 1034 1035

					fe0_out_be1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&be1_in_fe0>;
					};
				};
			};
		};

1036
		fe1: display-frontend@1e20000 {
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
			compatible = "allwinner,sun6i-a31-display-frontend";
			reg = <0x01e20000 0x20000>;
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_FE1>, <&ccu CLK_FE1>,
				 <&ccu CLK_DRAM_FE1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_FE1>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				fe1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					fe1_out_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_in_fe1>;
					};

					fe1_out_be1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&be1_in_fe1>;
					};
				};
			};
		};

1068
		be1: display-backend@1e40000 {
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
			compatible = "allwinner,sun6i-a31-display-backend";
			reg = <0x01e40000 0x10000>;
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_BE1>, <&ccu CLK_BE1>,
				 <&ccu CLK_DRAM_BE1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_BE1>;

			assigned-clocks = <&ccu CLK_BE1>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				be1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					be1_in_fe0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&fe0_out_be1>;
					};

					be1_in_fe1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&fe1_out_be1>;
					};
				};

				be1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

1106 1107
					be1_out_drc1: endpoint@1 {
						reg = <1>;
1108 1109 1110 1111 1112 1113
						remote-endpoint = <&drc1_in_be1>;
					};
				};
			};
		};

1114
		drc1: drc@1e50000 {
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
			compatible = "allwinner,sun6i-a31-drc";
			reg = <0x01e50000 0x10000>;
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_DRC1>, <&ccu CLK_IEP_DRC1>,
				 <&ccu CLK_DRAM_DRC1>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_DRC1>;

			assigned-clocks = <&ccu CLK_IEP_DRC1>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				drc1_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

1136 1137
					drc1_in_be1: endpoint@1 {
						reg = <1>;
1138 1139 1140 1141 1142 1143 1144 1145 1146
						remote-endpoint = <&be1_out_drc1>;
					};
				};

				drc1_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

1147 1148 1149 1150 1151
					drc1_out_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_in_drc1>;
					};

1152 1153
					drc1_out_tcon1: endpoint@1 {
						reg = <1>;
1154 1155
						remote-endpoint = <&tcon1_in_drc1>;
					};
1156 1157 1158 1159
				};
			};
		};

1160
		be0: display-backend@1e60000 {
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
			compatible = "allwinner,sun6i-a31-display-backend";
			reg = <0x01e60000 0x10000>;
			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_BE0>,
				 <&ccu CLK_DRAM_BE0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_BE0>;

			assigned-clocks = <&ccu CLK_BE0>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				be0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					be0_in_fe0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&fe0_out_be0>;
					};
1186 1187 1188 1189 1190

					be0_in_fe1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&fe1_out_be0>;
					};
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
				};

				be0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					be0_out_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_in_be0>;
					};
				};
			};
		};

1206
		drc0: drc@1e70000 {
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
			compatible = "allwinner,sun6i-a31-drc";
			reg = <0x01e70000 0x10000>;
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_DRC0>, <&ccu CLK_IEP_DRC0>,
				 <&ccu CLK_DRAM_DRC0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_DRC0>;

			assigned-clocks = <&ccu CLK_IEP_DRC0>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				drc0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					drc0_in_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_out_drc0>;
					};
				};

				drc0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					drc0_out_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_in_drc0>;
					};
1243 1244 1245 1246 1247

					drc0_out_tcon1: endpoint@1 {
						reg = <1>;
						remote-endpoint = <&tcon1_in_drc0>;
					};
1248 1249 1250 1251
				};
			};
		};

1252
		rtc: rtc@1f00000 {
1253 1254
			compatible = "allwinner,sun6i-a31-rtc";
			reg = <0x01f00000 0x54>;
1255 1256
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1257 1258
		};

1259 1260
		nmi_intc: interrupt-controller@1f00c00 {
			compatible = "allwinner,sun6i-a31-r-intc";
1261 1262
			interrupt-controller;
			#interrupt-cells = <2>;
1263
			reg = <0x01f00c00 0x400>;
1264
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1265 1266
		};

1267
		prcm@1f01400 {
1268 1269
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
1270 1271 1272 1273

			ar100: ar100_clk {
				compatible = "allwinner,sun6i-a31-ar100-clk";
				#clock-cells = <0>;
1274 1275 1276
				clocks = <&osc32k>, <&osc24M>,
					 <&ccu CLK_PLL_PERIPH>,
					 <&ccu CLK_PLL_PERIPH>;
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
				clock-output-names = "ar100";
			};

			ahb0: ahb0_clk {
				compatible = "fixed-factor-clock";
				#clock-cells = <0>;
				clock-div = <1>;
				clock-mult = <1>;
				clocks = <&ar100>;
				clock-output-names = "ahb0";
			};

			apb0: apb0_clk {
				compatible = "allwinner,sun6i-a31-apb0-clk";
				#clock-cells = <0>;
				clocks = <&ahb0>;
				clock-output-names = "apb0";
			};

			apb0_gates: apb0_gates_clk {
				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
				#clock-cells = <1>;
				clocks = <&apb0>;
				clock-output-names = "apb0_pio", "apb0_ir",
						"apb0_timer", "apb0_p2wi",
						"apb0_uart", "apb0_1wire",
						"apb0_i2c";
			};

H
Hans de Goede 已提交
1306 1307 1308 1309 1310 1311 1312
			ir_clk: ir_clk {
				#clock-cells = <0>;
				compatible = "allwinner,sun4i-a10-mod0-clk";
				clocks = <&osc32k>, <&osc24M>;
				clock-output-names = "ir";
			};

1313 1314 1315 1316
			apb0_rst: apb0_rst {
				compatible = "allwinner,sun6i-a31-clock-reset";
				#reset-cells = <1>;
			};
1317 1318
		};

1319
		cpucfg@1f01c00 {
1320 1321 1322
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
1323

1324
		ir: ir@1f02000 {
H
Hans de Goede 已提交
1325 1326 1327 1328
			compatible = "allwinner,sun5i-a13-ir";
			clocks = <&apb0_gates 1>, <&ir_clk>;
			clock-names = "apb", "ir";
			resets = <&apb0_rst 1>;
1329
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
1330 1331 1332 1333
			reg = <0x01f02000 0x40>;
			status = "disabled";
		};

1334
		r_pio: pinctrl@1f02c00 {
1335 1336
			compatible = "allwinner,sun6i-a31-r-pinctrl";
			reg = <0x01f02c00 0x400>;
1337 1338
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1339 1340
			clocks = <&apb0_gates 0>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
1341 1342 1343
			resets = <&apb0_rst 0>;
			gpio-controller;
			interrupt-controller;
1344
			#interrupt-cells = <3>;
1345 1346
			#size-cells = <0>;
			#gpio-cells = <3>;
1347 1348

			ir_pins_a: ir@0 {
1349 1350
				pins = "PL4";
				function = "s_ir";
1351
			};
1352 1353

			p2wi_pins: p2wi {
1354 1355
				pins = "PL0", "PL1";
				function = "s_p2wi";
1356 1357 1358
			};
		};

1359
		p2wi: i2c@1f03400 {
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
			compatible = "allwinner,sun6i-a31-p2wi";
			reg = <0x01f03400 0x400>;
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 3>;
			clock-frequency = <100000>;
			resets = <&apb0_rst 3>;
			pinctrl-names = "default";
			pinctrl-0 = <&p2wi_pins>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
1371
		};
1372 1373
	};
};