sun6i-a31.dtsi 27.7 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
43 44
 */

45
#include "skeleton.dtsi"
46

47
#include <dt-bindings/interrupt-controller/arm-gic.h>
48
#include <dt-bindings/thermal/thermal.h>
49

50 51
#include <dt-bindings/clock/sun6i-a31-ccu.h>
#include <dt-bindings/reset/sun6i-a31-ccu.h>
52 53 54 55

/ {
	interrupt-parent = <&gic>;

56
	aliases {
57
		ethernet0 = &gmac;
58 59
	};

H
Hans de Goede 已提交
60 61 62 63 64
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

65
		simplefb_hdmi: framebuffer@0 {
66 67
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
68
			allwinner,pipeline = "de_be0-lcd0-hdmi";
69 70 71 72
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_AHB1_HDMI>, <&ccu CLK_DRAM_BE0>,
				 <&ccu CLK_IEP_DRC0>, <&ccu CLK_BE0>,
				 <&ccu CLK_LCD0_CH1>, <&ccu CLK_HDMI>;
H
Hans de Goede 已提交
73 74
			status = "disabled";
		};
75

76
		simplefb_lcd: framebuffer@1 {
77 78 79
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
80 81 82
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_DRAM_BE0>, <&ccu CLK_IEP_DRC0>,
				 <&ccu CLK_BE0>, <&ccu CLK_LCD0_CH0>;
83 84
			status = "disabled";
		};
H
Hans de Goede 已提交
85
	};
86

87 88 89 90 91 92 93 94
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
		clock-frequency = <24000000>;
		arm,cpu-registers-not-fw-configured;
H
Hans de Goede 已提交
95
	};
96

97
	cpus {
98
		enable-method = "allwinner,sun6i-a31";
99 100 101
		#address-cells = <1>;
		#size-cells = <0>;

102
		cpu0: cpu@0 {
103 104 105
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
106
			clocks = <&ccu CLK_CPU>;
107 108
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
109
				/* kHz	  uV */
110
				1008000	1200000
111 112 113
				864000	1200000
				720000	1100000
				480000	1000000
114 115 116 117
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
			cooling-max-level = <3>;
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
		};
	};

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <70000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
		};
	};

171 172 173 174
	memory {
		reg = <0x40000000 0x80000000>;
	};

175 176
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
177 178 179 180
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
181 182
	};

183 184
	clocks {
		#address-cells = <1>;
185 186
		#size-cells = <1>;
		ranges;
187

188
		osc24M: osc24M {
189 190 191 192
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
193

194
		osc32k: clk@0 {
195 196 197
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
198
			clock-output-names = "osc32k";
199 200
		};

201
		/*
202 203 204 205 206 207 208
		 * The following two are dummy clocks, placeholders
		 * used in the gmac_tx clock. The gmac driver will
		 * choose one parent depending on the PHY interface
		 * mode, using clk_set_rate auto-reparenting.
		 *
		 * The actual TX clock rate is not controlled by the
		 * gmac_tx clock.
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
		 */
		mii_phy_tx_clk: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c200d0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c200d0 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};
231 232
	};

233 234 235
	de: display-engine {
		compatible = "allwinner,sun6i-a31-display-engine";
		allwinner,pipelines = <&fe0>;
236
		status = "disabled";
237 238
	};

239 240 241 242 243 244
	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

245 246 247
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
248
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
249 250
			clocks = <&ccu CLK_AHB1_DMA>;
			resets = <&ccu RST_AHB1_DMA>;
251 252 253
			#dma-cells = <1>;
		};

254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
		tcon0: lcd-controller@01c0c000 {
			compatible = "allwinner,sun6i-a31-tcon";
			reg = <0x01c0c000 0x1000>;
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
			resets = <&ccu RST_AHB1_LCD0>;
			reset-names = "lcd";
			clocks = <&ccu CLK_AHB1_LCD0>,
				 <&ccu CLK_LCD0_CH0>,
				 <&ccu CLK_LCD0_CH1>;
			clock-names = "ahb",
				      "tcon-ch0",
				      "tcon-ch1";
			clock-output-names = "tcon0-pixel-clock";
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				tcon0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					tcon0_in_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_out_tcon0>;
					};
				};

				tcon0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;
				};
			};
		};

292
		mmc0: mmc@01c0f000 {
293
			compatible = "allwinner,sun7i-a20-mmc";
294
			reg = <0x01c0f000 0x1000>;
295 296 297 298
			clocks = <&ccu CLK_AHB1_MMC0>,
				 <&ccu CLK_MMC0>,
				 <&ccu CLK_MMC0_OUTPUT>,
				 <&ccu CLK_MMC0_SAMPLE>;
299 300 301 302
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
303
			resets = <&ccu RST_AHB1_MMC0>;
304
			reset-names = "ahb";
305
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
306
			status = "disabled";
307 308
			#address-cells = <1>;
			#size-cells = <0>;
309 310 311
		};

		mmc1: mmc@01c10000 {
312
			compatible = "allwinner,sun7i-a20-mmc";
313
			reg = <0x01c10000 0x1000>;
314 315 316 317
			clocks = <&ccu CLK_AHB1_MMC1>,
				 <&ccu CLK_MMC1>,
				 <&ccu CLK_MMC1_OUTPUT>,
				 <&ccu CLK_MMC1_SAMPLE>;
318 319 320 321
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
322
			resets = <&ccu RST_AHB1_MMC1>;
323
			reset-names = "ahb";
324
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
325
			status = "disabled";
326 327
			#address-cells = <1>;
			#size-cells = <0>;
328 329 330
		};

		mmc2: mmc@01c11000 {
331
			compatible = "allwinner,sun7i-a20-mmc";
332
			reg = <0x01c11000 0x1000>;
333 334 335 336
			clocks = <&ccu CLK_AHB1_MMC2>,
				 <&ccu CLK_MMC2>,
				 <&ccu CLK_MMC2_OUTPUT>,
				 <&ccu CLK_MMC2_SAMPLE>;
337 338 339 340
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
341
			resets = <&ccu RST_AHB1_MMC2>;
342
			reset-names = "ahb";
343
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
344
			status = "disabled";
345 346
			#address-cells = <1>;
			#size-cells = <0>;
347 348 349
		};

		mmc3: mmc@01c12000 {
350
			compatible = "allwinner,sun7i-a20-mmc";
351
			reg = <0x01c12000 0x1000>;
352 353 354 355
			clocks = <&ccu CLK_AHB1_MMC3>,
				 <&ccu CLK_MMC3>,
				 <&ccu CLK_MMC3_OUTPUT>,
				 <&ccu CLK_MMC3_SAMPLE>;
356 357 358 359
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
360
			resets = <&ccu RST_AHB1_MMC3>;
361
			reset-names = "ahb";
362
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
363
			status = "disabled";
364 365
			#address-cells = <1>;
			#size-cells = <0>;
366 367
		};

368 369 370
		usb_otg: usb@01c19000 {
			compatible = "allwinner,sun6i-a31-musb";
			reg = <0x01c19000 0x0400>;
371 372
			clocks = <&ccu CLK_AHB1_OTG>;
			resets = <&ccu RST_AHB1_OTG>;
373 374 375 376 377 378 379 380
			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "mc";
			phys = <&usbphy 0>;
			phy-names = "usb";
			extcon = <&usbphy 0>;
			status = "disabled";
		};

381 382 383 384 385 386 387 388
		usbphy: phy@01c19400 {
			compatible = "allwinner,sun6i-a31-usb-phy";
			reg = <0x01c19400 0x10>,
			      <0x01c1a800 0x4>,
			      <0x01c1b800 0x4>;
			reg-names = "phy_ctrl",
				    "pmu1",
				    "pmu2";
389 390 391
			clocks = <&ccu CLK_USB_PHY0>,
				 <&ccu CLK_USB_PHY1>,
				 <&ccu CLK_USB_PHY2>;
392 393 394
			clock-names = "usb0_phy",
				      "usb1_phy",
				      "usb2_phy";
395 396 397
			resets = <&ccu RST_USB_PHY0>,
				 <&ccu RST_USB_PHY1>,
				 <&ccu RST_USB_PHY2>;
398 399 400 401 402 403 404 405 406 407
			reset-names = "usb0_reset",
				      "usb1_reset",
				      "usb2_reset";
			status = "disabled";
			#phy-cells = <1>;
		};

		ehci0: usb@01c1a000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1a000 0x100>;
408
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
409 410
			clocks = <&ccu CLK_AHB1_EHCI0>;
			resets = <&ccu RST_AHB1_EHCI0>;
411 412 413 414 415 416 417 418
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c1a400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1a400 0x100>;
419
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
420 421
			clocks = <&ccu CLK_AHB1_OHCI0>, <&ccu CLK_USB_OHCI0>;
			resets = <&ccu RST_AHB1_OHCI0>;
422 423 424 425 426 427 428 429
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ehci1: usb@01c1b000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1b000 0x100>;
430
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
431 432
			clocks = <&ccu CLK_AHB1_EHCI1>;
			resets = <&ccu RST_AHB1_EHCI1>;
433 434 435 436 437 438 439 440
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1b400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1b400 0x100>;
441
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
442 443
			clocks = <&ccu CLK_AHB1_OHCI1>, <&ccu CLK_USB_OHCI1>;
			resets = <&ccu RST_AHB1_OHCI1>;
444 445 446 447 448
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

M
Maxime Ripard 已提交
449
		ohci2: usb@01c1c400 {
450 451
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
452
			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
453 454
			clocks = <&ccu CLK_AHB1_OHCI2>, <&ccu CLK_USB_OHCI2>;
			resets = <&ccu RST_AHB1_OHCI2>;
455 456 457
			status = "disabled";
		};

458 459 460 461 462 463 464 465 466
		ccu: clock@01c20000 {
			compatible = "allwinner,sun6i-a31-ccu";
			reg = <0x01c20000 0x400>;
			clocks = <&osc24M>, <&osc32k>;
			clock-names = "hosc", "losc";
			#clock-cells = <1>;
			#reset-cells = <1>;
		};

467 468 469
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
470 471 472 473
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
474 475
			clocks = <&ccu CLK_APB1_PIO>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
476 477
			gpio-controller;
			interrupt-controller;
478
			#interrupt-cells = <3>;
479
			#gpio-cells = <3>;
480

481
			gmac_pins_gmii_a: gmac_gmii@0 {
482
				pins = "PA0", "PA1", "PA2", "PA3",
483 484 485 486 487 488
						"PA4", "PA5", "PA6", "PA7",
						"PA8", "PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14",	"PA15",
						"PA16", "PA17", "PA18", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA25", "PA26", "PA27";
489
				function = "gmac";
490 491 492 493
				/*
				 * data lines in GMII mode run at 125MHz and
				 * might need a higher signal drive strength
				 */
494
				drive-strength = <30>;
495 496 497
			};

			gmac_pins_mii_a: gmac_mii@0 {
498
				pins = "PA0", "PA1", "PA2", "PA3",
499 500 501 502
						"PA8", "PA9", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA26", "PA27";
503
				function = "gmac";
504
			};
505

506
			gmac_pins_rgmii_a: gmac_rgmii@0 {
507
				pins = "PA0", "PA1", "PA2", "PA3",
508 509 510
						"PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA25", "PA26", "PA27";
511
				function = "gmac";
512 513 514 515
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
516
				drive-strength = <40>;
517 518
			};

519
			i2c0_pins_a: i2c0@0 {
520 521
				pins = "PH14", "PH15";
				function = "i2c0";
522 523 524
			};

			i2c1_pins_a: i2c1@0 {
525 526
				pins = "PH16", "PH17";
				function = "i2c1";
527 528 529
			};

			i2c2_pins_a: i2c2@0 {
530 531
				pins = "PH18", "PH19";
				function = "i2c2";
532
			};
533

534
			lcd0_rgb888_pins: lcd0_rgb888 {
535
				pins = "PD0", "PD1", "PD2", "PD3",
536 537 538 539 540 541
						 "PD4", "PD5", "PD6", "PD7",
						 "PD8", "PD9", "PD10", "PD11",
						 "PD12", "PD13", "PD14", "PD15",
						 "PD16", "PD17", "PD18", "PD19",
						 "PD20", "PD21", "PD22", "PD23",
						 "PD24", "PD25", "PD26", "PD27";
542
				function = "lcd0";
543 544
			};

545
			mmc0_pins_a: mmc0@0 {
546
				pins = "PF0", "PF1", "PF2",
547
						 "PF3", "PF4", "PF5";
548 549
				function = "mmc0";
				drive-strength = <30>;
550
				bias-pull-up;
551
			};
552

553
			mmc1_pins_a: mmc1@0 {
554
				pins = "PG0", "PG1", "PG2", "PG3",
555
						 "PG4", "PG5";
556 557
				function = "mmc1";
				drive-strength = <30>;
558
				bias-pull-up;
559 560
			};

561
			mmc2_pins_a: mmc2@0 {
562
				pins = "PC6", "PC7", "PC8", "PC9",
563
						 "PC10", "PC11";
564 565 566
				function = "mmc2";
				drive-strength = <30>;
				bias-pull-up;
567 568 569
			};

			mmc2_8bit_emmc_pins: mmc2@1 {
570
				pins = "PC6", "PC7", "PC8", "PC9",
571 572 573
						 "PC10", "PC11", "PC12",
						 "PC13", "PC14", "PC15",
						 "PC24";
574 575
				function = "mmc2";
				drive-strength = <30>;
576
				bias-pull-up;
577 578
			};

579
			mmc3_8bit_emmc_pins: mmc3@1 {
580
				pins = "PC6", "PC7", "PC8", "PC9",
581 582 583
						 "PC10", "PC11", "PC12",
						 "PC13", "PC14", "PC15",
						 "PC24";
584 585
				function = "mmc3";
				drive-strength = <40>;
586
				bias-pull-up;
587 588
			};

589 590 591
			spdif_pins_a: spdif@0 {
				pins = "PH28";
				function = "spdif";
592 593
			};

594
			uart0_pins_a: uart0@0 {
595 596
				pins = "PH20", "PH21";
				function = "uart0";
597
			};
598 599
		};

600
		timer@01c20c00 {
601
			compatible = "allwinner,sun4i-a10-timer";
602
			reg = <0x01c20c00 0xa0>;
603 604 605 606 607
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
608
			clocks = <&osc24M>;
609 610 611
		};

		wdt1: watchdog@01c20ca0 {
612
			compatible = "allwinner,sun6i-a31-wdt";
613 614
			reg = <0x01c20ca0 0x20>;
		};
C
Chen-Yu Tsai 已提交
615

616 617 618 619 620 621 622 623 624 625 626 627 628
		spdif: spdif@01c21000 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-spdif";
			reg = <0x01c21000 0x400>;
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_SPDIF>, <&ccu CLK_SPDIF>;
			resets = <&ccu RST_APB1_SPDIF>;
			clock-names = "apb", "spdif";
			dmas = <&dma 2>, <&dma 2>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

C
Chen-Yu Tsai 已提交
629 630 631 632 633 634
		lradc: lradc@01c22800 {
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
			status = "disabled";
		};
635

636 637 638 639 640 641 642
		rtp: rtp@01c25000 {
			compatible = "allwinner,sun6i-a31-ts";
			reg = <0x01c25000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			#thermal-sensor-cells = <0>;
		};

643 644 645
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
646
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
647 648
			reg-shift = <2>;
			reg-io-width = <4>;
649 650
			clocks = <&ccu CLK_APB2_UART0>;
			resets = <&ccu RST_APB2_UART0>;
651 652
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
653 654 655 656 657 658
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
659
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
660 661
			reg-shift = <2>;
			reg-io-width = <4>;
662 663
			clocks = <&ccu CLK_APB2_UART1>;
			resets = <&ccu RST_APB2_UART1>;
664 665
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
666 667 668 669 670 671
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
672
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
673 674
			reg-shift = <2>;
			reg-io-width = <4>;
675 676
			clocks = <&ccu CLK_APB2_UART2>;
			resets = <&ccu RST_APB2_UART2>;
677 678
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
679 680 681 682 683 684
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
685
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
686 687
			reg-shift = <2>;
			reg-io-width = <4>;
688 689
			clocks = <&ccu CLK_APB2_UART3>;
			resets = <&ccu RST_APB2_UART3>;
690 691
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
692 693 694 695 696 697
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
698
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
699 700
			reg-shift = <2>;
			reg-io-width = <4>;
701 702
			clocks = <&ccu CLK_APB2_UART4>;
			resets = <&ccu RST_APB2_UART4>;
703 704
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
705 706 707 708 709 710
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
711
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
712 713
			reg-shift = <2>;
			reg-io-width = <4>;
714 715
			clocks = <&ccu CLK_APB2_UART5>;
			resets = <&ccu RST_APB2_UART5>;
716 717
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
718 719 720
			status = "disabled";
		};

721 722 723
		i2c0: i2c@01c2ac00 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
724
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
725 726
			clocks = <&ccu CLK_APB2_I2C0>;
			resets = <&ccu RST_APB2_I2C0>;
727
			status = "disabled";
728 729
			#address-cells = <1>;
			#size-cells = <0>;
730 731 732 733 734
		};

		i2c1: i2c@01c2b000 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
735
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
736 737
			clocks = <&ccu CLK_APB2_I2C1>;
			resets = <&ccu RST_APB2_I2C1>;
738
			status = "disabled";
739 740
			#address-cells = <1>;
			#size-cells = <0>;
741 742 743 744 745
		};

		i2c2: i2c@01c2b400 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
746
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
747 748
			clocks = <&ccu CLK_APB2_I2C2>;
			resets = <&ccu RST_APB2_I2C2>;
749
			status = "disabled";
750 751
			#address-cells = <1>;
			#size-cells = <0>;
752 753 754 755 756
		};

		i2c3: i2c@01c2b800 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
757
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
758 759
			clocks = <&ccu CLK_APB2_I2C3>;
			resets = <&ccu RST_APB2_I2C3>;
760
			status = "disabled";
761 762
			#address-cells = <1>;
			#size-cells = <0>;
763 764
		};

765 766 767
		gmac: ethernet@01c30000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c30000 0x1054>;
768
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
769
			interrupt-names = "macirq";
770
			clocks = <&ccu CLK_AHB1_EMAC>, <&gmac_tx_clk>;
771
			clock-names = "stmmaceth", "allwinner_gmac_tx";
772
			resets = <&ccu RST_AHB1_EMAC>;
773 774 775 776 777 778 779 780 781
			reset-names = "stmmaceth";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

782 783 784 785
		crypto: crypto-engine@01c15000 {
			compatible = "allwinner,sun4i-a10-crypto";
			reg = <0x01c15000 0x1000>;
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
786
			clocks = <&ccu CLK_AHB1_SS>, <&ccu CLK_SS>;
787
			clock-names = "ahb", "mod";
788
			resets = <&ccu RST_AHB1_SS>;
789 790 791
			reset-names = "ahb";
		};

792 793 794 795 796 797 798 799 800 801 802 803 804
		codec: codec@01c22c00 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun6i-a31-codec";
			reg = <0x01c22c00 0x400>;
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_APB1_CODEC>, <&ccu CLK_CODEC>;
			clock-names = "apb", "codec";
			resets = <&ccu RST_APB1_CODEC>;
			dmas = <&dma 15>, <&dma 15>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

805
		timer@01c60000 {
806 807
			compatible = "allwinner,sun6i-a31-hstimer",
				     "allwinner,sun7i-a20-hstimer";
808
			reg = <0x01c60000 0x1000>;
809 810 811 812
			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
813 814
			clocks = <&ccu CLK_AHB1_HSTIMER>;
			resets = <&ccu RST_AHB1_HSTIMER>;
815 816
		};

817 818 819
		spi0: spi@01c68000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
820
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
821
			clocks = <&ccu CLK_AHB1_SPI0>, <&ccu CLK_SPI0>;
822
			clock-names = "ahb", "mod";
823 824
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
825
			resets = <&ccu RST_AHB1_SPI0>;
826 827 828 829 830 831
			status = "disabled";
		};

		spi1: spi@01c69000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
832
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
833
			clocks = <&ccu CLK_AHB1_SPI1>, <&ccu CLK_SPI1>;
834
			clock-names = "ahb", "mod";
835 836
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
837
			resets = <&ccu RST_AHB1_SPI1>;
838 839 840 841 842 843
			status = "disabled";
		};

		spi2: spi@01c6a000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
844
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
845
			clocks = <&ccu CLK_AHB1_SPI2>, <&ccu CLK_SPI2>;
846
			clock-names = "ahb", "mod";
847 848
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
849
			resets = <&ccu RST_AHB1_SPI2>;
850 851 852 853 854 855
			status = "disabled";
		};

		spi3: spi@01c6b000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
856
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
857
			clocks = <&ccu CLK_AHB1_SPI3>, <&ccu CLK_SPI3>;
858
			clock-names = "ahb", "mod";
859 860
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
861
			resets = <&ccu RST_AHB1_SPI3>;
862 863 864
			status = "disabled";
		};

865 866 867
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
868
			      <0x01c82000 0x2000>,
869 870 871 872
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
873
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
874
		};
875

876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
		fe0: display-frontend@01e00000 {
			compatible = "allwinner,sun6i-a31-display-frontend";
			reg = <0x01e00000 0x20000>;
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_FE0>, <&ccu CLK_FE0>,
				 <&ccu CLK_DRAM_FE0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_FE0>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				fe0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					fe0_out_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_in_fe0>;
					};
				};
			};
		};

		be0: display-backend@01e60000 {
			compatible = "allwinner,sun6i-a31-display-backend";
			reg = <0x01e60000 0x10000>;
			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_BE0>,
				 <&ccu CLK_DRAM_BE0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_BE0>;

			assigned-clocks = <&ccu CLK_BE0>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				be0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					be0_in_fe0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&fe0_out_be0>;
					};
				};

				be0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					be0_out_drc0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&drc0_in_be0>;
					};
				};
			};
		};

		drc0: drc@01e70000 {
			compatible = "allwinner,sun6i-a31-drc";
			reg = <0x01e70000 0x10000>;
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ccu CLK_AHB1_DRC0>, <&ccu CLK_IEP_DRC0>,
				 <&ccu CLK_DRAM_DRC0>;
			clock-names = "ahb", "mod",
				      "ram";
			resets = <&ccu RST_AHB1_DRC0>;

			assigned-clocks = <&ccu CLK_IEP_DRC0>;
			assigned-clock-rates = <300000000>;

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				drc0_in: port@0 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0>;

					drc0_in_be0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&be0_out_drc0>;
					};
				};

				drc0_out: port@1 {
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <1>;

					drc0_out_tcon0: endpoint@0 {
						reg = <0>;
						remote-endpoint = <&tcon0_in_drc0>;
					};
				};
			};
		};

985 986 987
		rtc: rtc@01f00000 {
			compatible = "allwinner,sun6i-a31-rtc";
			reg = <0x01f00000 0x54>;
988 989
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
990 991
		};

992 993 994 995 996
		nmi_intc: interrupt-controller@01f00c0c {
			compatible = "allwinner,sun6i-a31-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01f00c0c 0x38>;
997
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
998 999
		};

1000 1001 1002
		prcm@01f01400 {
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
1003 1004 1005 1006

			ar100: ar100_clk {
				compatible = "allwinner,sun6i-a31-ar100-clk";
				#clock-cells = <0>;
1007 1008 1009
				clocks = <&osc32k>, <&osc24M>,
					 <&ccu CLK_PLL_PERIPH>,
					 <&ccu CLK_PLL_PERIPH>;
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
				clock-output-names = "ar100";
			};

			ahb0: ahb0_clk {
				compatible = "fixed-factor-clock";
				#clock-cells = <0>;
				clock-div = <1>;
				clock-mult = <1>;
				clocks = <&ar100>;
				clock-output-names = "ahb0";
			};

			apb0: apb0_clk {
				compatible = "allwinner,sun6i-a31-apb0-clk";
				#clock-cells = <0>;
				clocks = <&ahb0>;
				clock-output-names = "apb0";
			};

			apb0_gates: apb0_gates_clk {
				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
				#clock-cells = <1>;
				clocks = <&apb0>;
				clock-output-names = "apb0_pio", "apb0_ir",
						"apb0_timer", "apb0_p2wi",
						"apb0_uart", "apb0_1wire",
						"apb0_i2c";
			};

H
Hans de Goede 已提交
1039 1040 1041 1042 1043 1044 1045
			ir_clk: ir_clk {
				#clock-cells = <0>;
				compatible = "allwinner,sun4i-a10-mod0-clk";
				clocks = <&osc32k>, <&osc24M>;
				clock-output-names = "ir";
			};

1046 1047 1048 1049
			apb0_rst: apb0_rst {
				compatible = "allwinner,sun6i-a31-clock-reset";
				#reset-cells = <1>;
			};
1050 1051
		};

1052 1053 1054 1055
		cpucfg@01f01c00 {
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
1056

H
Hans de Goede 已提交
1057 1058 1059 1060 1061
		ir: ir@01f02000 {
			compatible = "allwinner,sun5i-a13-ir";
			clocks = <&apb0_gates 1>, <&ir_clk>;
			clock-names = "apb", "ir";
			resets = <&apb0_rst 1>;
1062
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
1063 1064 1065 1066
			reg = <0x01f02000 0x40>;
			status = "disabled";
		};

1067 1068 1069
		r_pio: pinctrl@01f02c00 {
			compatible = "allwinner,sun6i-a31-r-pinctrl";
			reg = <0x01f02c00 0x400>;
1070 1071
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1072 1073
			clocks = <&apb0_gates 0>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
1074 1075 1076
			resets = <&apb0_rst 0>;
			gpio-controller;
			interrupt-controller;
1077
			#interrupt-cells = <3>;
1078 1079
			#size-cells = <0>;
			#gpio-cells = <3>;
1080 1081

			ir_pins_a: ir@0 {
1082 1083
				pins = "PL4";
				function = "s_ir";
1084
			};
1085 1086

			p2wi_pins: p2wi {
1087 1088
				pins = "PL0", "PL1";
				function = "s_p2wi";
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
			};
		};

		p2wi: i2c@01f03400 {
			compatible = "allwinner,sun6i-a31-p2wi";
			reg = <0x01f03400 0x400>;
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 3>;
			clock-frequency = <100000>;
			resets = <&apb0_rst 3>;
			pinctrl-names = "default";
			pinctrl-0 = <&p2wi_pins>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
1104
		};
1105 1106
	};
};